mtu3_core.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903
  1. /*
  2. * mtu3_core.c - hardware access layer and gadget init/exit of
  3. * MediaTek usb3 Dual-Role Controller Driver
  4. *
  5. * Copyright (C) 2016 MediaTek Inc.
  6. *
  7. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/dma-mapping.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/platform_device.h>
  25. #include "mtu3.h"
  26. static int ep_fifo_alloc(struct mtu3_ep *mep, u32 seg_size)
  27. {
  28. struct mtu3_fifo_info *fifo = mep->fifo;
  29. u32 num_bits = DIV_ROUND_UP(seg_size, MTU3_EP_FIFO_UNIT);
  30. u32 start_bit;
  31. /* ensure that @mep->fifo_seg_size is power of two */
  32. num_bits = roundup_pow_of_two(num_bits);
  33. if (num_bits > fifo->limit)
  34. return -EINVAL;
  35. mep->fifo_seg_size = num_bits * MTU3_EP_FIFO_UNIT;
  36. num_bits = num_bits * (mep->slot + 1);
  37. start_bit = bitmap_find_next_zero_area(fifo->bitmap,
  38. fifo->limit, 0, num_bits, 0);
  39. if (start_bit >= fifo->limit)
  40. return -EOVERFLOW;
  41. bitmap_set(fifo->bitmap, start_bit, num_bits);
  42. mep->fifo_size = num_bits * MTU3_EP_FIFO_UNIT;
  43. mep->fifo_addr = fifo->base + MTU3_EP_FIFO_UNIT * start_bit;
  44. dev_dbg(mep->mtu->dev, "%s fifo:%#x/%#x, start_bit: %d\n",
  45. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  46. return mep->fifo_addr;
  47. }
  48. static void ep_fifo_free(struct mtu3_ep *mep)
  49. {
  50. struct mtu3_fifo_info *fifo = mep->fifo;
  51. u32 addr = mep->fifo_addr;
  52. u32 bits = mep->fifo_size / MTU3_EP_FIFO_UNIT;
  53. u32 start_bit;
  54. if (unlikely(addr < fifo->base || bits > fifo->limit))
  55. return;
  56. start_bit = (addr - fifo->base) / MTU3_EP_FIFO_UNIT;
  57. bitmap_clear(fifo->bitmap, start_bit, bits);
  58. mep->fifo_size = 0;
  59. mep->fifo_seg_size = 0;
  60. dev_dbg(mep->mtu->dev, "%s size:%#x/%#x, start_bit: %d\n",
  61. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  62. }
  63. /* enable/disable U3D SS function */
  64. static inline void mtu3_ss_func_set(struct mtu3 *mtu, bool enable)
  65. {
  66. /* If usb3_en==0, LTSSM will go to SS.Disable state */
  67. if (enable)
  68. mtu3_setbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  69. else
  70. mtu3_clrbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  71. dev_dbg(mtu->dev, "USB3_EN = %d\n", !!enable);
  72. }
  73. /* set/clear U3D HS device soft connect */
  74. static inline void mtu3_hs_softconn_set(struct mtu3 *mtu, bool enable)
  75. {
  76. if (enable) {
  77. mtu3_setbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  78. SOFT_CONN | SUSPENDM_ENABLE);
  79. } else {
  80. mtu3_clrbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  81. SOFT_CONN | SUSPENDM_ENABLE);
  82. }
  83. dev_dbg(mtu->dev, "SOFTCONN = %d\n", !!enable);
  84. }
  85. /* only port0 of U2/U3 supports device mode */
  86. static int mtu3_device_enable(struct mtu3 *mtu)
  87. {
  88. void __iomem *ibase = mtu->ippc_base;
  89. u32 check_clk = 0;
  90. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  91. if (mtu->is_u3_ip) {
  92. check_clk = SSUSB_U3_MAC_RST_B_STS;
  93. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  94. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN |
  95. SSUSB_U3_PORT_HOST_SEL));
  96. }
  97. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0),
  98. (SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN |
  99. SSUSB_U2_PORT_HOST_SEL));
  100. mtu3_setbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  101. return ssusb_check_clocks(mtu->ssusb, check_clk);
  102. }
  103. static void mtu3_device_disable(struct mtu3 *mtu)
  104. {
  105. void __iomem *ibase = mtu->ippc_base;
  106. if (mtu->is_u3_ip)
  107. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  108. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN));
  109. mtu3_setbits(ibase, SSUSB_U2_CTRL(0),
  110. SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN);
  111. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  112. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  113. }
  114. /* reset U3D's device module. */
  115. static void mtu3_device_reset(struct mtu3 *mtu)
  116. {
  117. void __iomem *ibase = mtu->ippc_base;
  118. mtu3_setbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  119. udelay(1);
  120. mtu3_clrbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  121. }
  122. /* disable all interrupts */
  123. static void mtu3_intr_disable(struct mtu3 *mtu)
  124. {
  125. void __iomem *mbase = mtu->mac_base;
  126. /* Disable level 1 interrupts */
  127. mtu3_writel(mbase, U3D_LV1IECR, ~0x0);
  128. /* Disable endpoint interrupts */
  129. mtu3_writel(mbase, U3D_EPIECR, ~0x0);
  130. }
  131. static void mtu3_intr_status_clear(struct mtu3 *mtu)
  132. {
  133. void __iomem *mbase = mtu->mac_base;
  134. /* Clear EP0 and Tx/Rx EPn interrupts status */
  135. mtu3_writel(mbase, U3D_EPISR, ~0x0);
  136. /* Clear U2 USB common interrupts status */
  137. mtu3_writel(mbase, U3D_COMMON_USB_INTR, ~0x0);
  138. /* Clear U3 LTSSM interrupts status */
  139. mtu3_writel(mbase, U3D_LTSSM_INTR, ~0x0);
  140. /* Clear speed change interrupt status */
  141. mtu3_writel(mbase, U3D_DEV_LINK_INTR, ~0x0);
  142. }
  143. /* enable system global interrupt */
  144. static void mtu3_intr_enable(struct mtu3 *mtu)
  145. {
  146. void __iomem *mbase = mtu->mac_base;
  147. u32 value;
  148. /*Enable level 1 interrupts (BMU, QMU, MAC3, DMA, MAC2, EPCTL) */
  149. value = BMU_INTR | QMU_INTR | MAC3_INTR | MAC2_INTR | EP_CTRL_INTR;
  150. mtu3_writel(mbase, U3D_LV1IESR, value);
  151. /* Enable U2 common USB interrupts */
  152. value = SUSPEND_INTR | RESUME_INTR | RESET_INTR;
  153. mtu3_writel(mbase, U3D_COMMON_USB_INTR_ENABLE, value);
  154. if (mtu->is_u3_ip) {
  155. /* Enable U3 LTSSM interrupts */
  156. value = HOT_RST_INTR | WARM_RST_INTR | VBUS_RISE_INTR |
  157. VBUS_FALL_INTR | ENTER_U3_INTR | EXIT_U3_INTR;
  158. mtu3_writel(mbase, U3D_LTSSM_INTR_ENABLE, value);
  159. }
  160. /* Enable QMU interrupts. */
  161. value = TXQ_CSERR_INT | TXQ_LENERR_INT | RXQ_CSERR_INT |
  162. RXQ_LENERR_INT | RXQ_ZLPERR_INT;
  163. mtu3_writel(mbase, U3D_QIESR1, value);
  164. /* Enable speed change interrupt */
  165. mtu3_writel(mbase, U3D_DEV_LINK_INTR_ENABLE, SSUSB_DEV_SPEED_CHG_INTR);
  166. }
  167. /* set/clear the stall and toggle bits for non-ep0 */
  168. void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set)
  169. {
  170. struct mtu3 *mtu = mep->mtu;
  171. void __iomem *mbase = mtu->mac_base;
  172. u8 epnum = mep->epnum;
  173. u32 csr;
  174. if (mep->is_in) { /* TX */
  175. csr = mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)) & TX_W1C_BITS;
  176. if (set)
  177. csr |= TX_SENDSTALL;
  178. else
  179. csr = (csr & (~TX_SENDSTALL)) | TX_SENTSTALL;
  180. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr);
  181. } else { /* RX */
  182. csr = mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)) & RX_W1C_BITS;
  183. if (set)
  184. csr |= RX_SENDSTALL;
  185. else
  186. csr = (csr & (~RX_SENDSTALL)) | RX_SENTSTALL;
  187. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr);
  188. }
  189. if (!set) {
  190. mtu3_setbits(mbase, U3D_EP_RST, EP_RST(mep->is_in, epnum));
  191. mtu3_clrbits(mbase, U3D_EP_RST, EP_RST(mep->is_in, epnum));
  192. mep->flags &= ~MTU3_EP_STALL;
  193. } else {
  194. mep->flags |= MTU3_EP_STALL;
  195. }
  196. dev_dbg(mtu->dev, "%s: %s\n", mep->name,
  197. set ? "SEND STALL" : "CLEAR STALL, with EP RESET");
  198. }
  199. void mtu3_dev_on_off(struct mtu3 *mtu, int is_on)
  200. {
  201. if (mtu->is_u3_ip && mtu->max_speed >= USB_SPEED_SUPER)
  202. mtu3_ss_func_set(mtu, is_on);
  203. else
  204. mtu3_hs_softconn_set(mtu, is_on);
  205. dev_info(mtu->dev, "gadget (%s) pullup D%s\n",
  206. usb_speed_string(mtu->max_speed), is_on ? "+" : "-");
  207. }
  208. void mtu3_start(struct mtu3 *mtu)
  209. {
  210. void __iomem *mbase = mtu->mac_base;
  211. dev_dbg(mtu->dev, "%s devctl 0x%x\n", __func__,
  212. mtu3_readl(mbase, U3D_DEVICE_CONTROL));
  213. mtu3_clrbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  214. /*
  215. * When disable U2 port, USB2_CSR's register will be reset to
  216. * default value after re-enable it again(HS is enabled by default).
  217. * So if force mac to work as FS, disable HS function.
  218. */
  219. if (mtu->max_speed == USB_SPEED_FULL)
  220. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  221. /* Initialize the default interrupts */
  222. mtu3_intr_enable(mtu);
  223. mtu->is_active = 1;
  224. if (mtu->softconnect)
  225. mtu3_dev_on_off(mtu, 1);
  226. }
  227. void mtu3_stop(struct mtu3 *mtu)
  228. {
  229. dev_dbg(mtu->dev, "%s\n", __func__);
  230. mtu3_intr_disable(mtu);
  231. mtu3_intr_status_clear(mtu);
  232. if (mtu->softconnect)
  233. mtu3_dev_on_off(mtu, 0);
  234. mtu->is_active = 0;
  235. mtu3_setbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  236. }
  237. /* for non-ep0 */
  238. int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
  239. int interval, int burst, int mult)
  240. {
  241. void __iomem *mbase = mtu->mac_base;
  242. int epnum = mep->epnum;
  243. u32 csr0, csr1, csr2;
  244. int fifo_sgsz, fifo_addr;
  245. int num_pkts;
  246. fifo_addr = ep_fifo_alloc(mep, mep->maxp);
  247. if (fifo_addr < 0) {
  248. dev_err(mtu->dev, "alloc ep fifo failed(%d)\n", mep->maxp);
  249. return -ENOMEM;
  250. }
  251. fifo_sgsz = ilog2(mep->fifo_seg_size);
  252. dev_dbg(mtu->dev, "%s fifosz: %x(%x/%x)\n", __func__, fifo_sgsz,
  253. mep->fifo_seg_size, mep->fifo_size);
  254. if (mep->is_in) {
  255. csr0 = TX_TXMAXPKTSZ(mep->maxp);
  256. csr0 |= TX_DMAREQEN;
  257. num_pkts = (burst + 1) * (mult + 1) - 1;
  258. csr1 = TX_SS_BURST(burst) | TX_SLOT(mep->slot);
  259. csr1 |= TX_MAX_PKT(num_pkts) | TX_MULT(mult);
  260. csr2 = TX_FIFOADDR(fifo_addr >> 4);
  261. csr2 |= TX_FIFOSEGSIZE(fifo_sgsz);
  262. switch (mep->type) {
  263. case USB_ENDPOINT_XFER_BULK:
  264. csr1 |= TX_TYPE(TYPE_BULK);
  265. break;
  266. case USB_ENDPOINT_XFER_ISOC:
  267. csr1 |= TX_TYPE(TYPE_ISO);
  268. csr2 |= TX_BINTERVAL(interval);
  269. break;
  270. case USB_ENDPOINT_XFER_INT:
  271. csr1 |= TX_TYPE(TYPE_INT);
  272. csr2 |= TX_BINTERVAL(interval);
  273. break;
  274. }
  275. /* Enable QMU Done interrupt */
  276. mtu3_setbits(mbase, U3D_QIESR0, QMU_TX_DONE_INT(epnum));
  277. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr0);
  278. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), csr1);
  279. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), csr2);
  280. dev_dbg(mtu->dev, "U3D_TX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  281. epnum, mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)),
  282. mtu3_readl(mbase, MU3D_EP_TXCR1(epnum)),
  283. mtu3_readl(mbase, MU3D_EP_TXCR2(epnum)));
  284. } else {
  285. csr0 = RX_RXMAXPKTSZ(mep->maxp);
  286. csr0 |= RX_DMAREQEN;
  287. num_pkts = (burst + 1) * (mult + 1) - 1;
  288. csr1 = RX_SS_BURST(burst) | RX_SLOT(mep->slot);
  289. csr1 |= RX_MAX_PKT(num_pkts) | RX_MULT(mult);
  290. csr2 = RX_FIFOADDR(fifo_addr >> 4);
  291. csr2 |= RX_FIFOSEGSIZE(fifo_sgsz);
  292. switch (mep->type) {
  293. case USB_ENDPOINT_XFER_BULK:
  294. csr1 |= RX_TYPE(TYPE_BULK);
  295. break;
  296. case USB_ENDPOINT_XFER_ISOC:
  297. csr1 |= RX_TYPE(TYPE_ISO);
  298. csr2 |= RX_BINTERVAL(interval);
  299. break;
  300. case USB_ENDPOINT_XFER_INT:
  301. csr1 |= RX_TYPE(TYPE_INT);
  302. csr2 |= RX_BINTERVAL(interval);
  303. break;
  304. }
  305. /*Enable QMU Done interrupt */
  306. mtu3_setbits(mbase, U3D_QIESR0, QMU_RX_DONE_INT(epnum));
  307. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr0);
  308. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), csr1);
  309. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), csr2);
  310. dev_dbg(mtu->dev, "U3D_RX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  311. epnum, mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)),
  312. mtu3_readl(mbase, MU3D_EP_RXCR1(epnum)),
  313. mtu3_readl(mbase, MU3D_EP_RXCR2(epnum)));
  314. }
  315. dev_dbg(mtu->dev, "csr0:%#x, csr1:%#x, csr2:%#x\n", csr0, csr1, csr2);
  316. dev_dbg(mtu->dev, "%s: %s, fifo-addr:%#x, fifo-size:%#x(%#x/%#x)\n",
  317. __func__, mep->name, mep->fifo_addr, mep->fifo_size,
  318. fifo_sgsz, mep->fifo_seg_size);
  319. return 0;
  320. }
  321. /* for non-ep0 */
  322. void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep)
  323. {
  324. void __iomem *mbase = mtu->mac_base;
  325. int epnum = mep->epnum;
  326. if (mep->is_in) {
  327. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), 0);
  328. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), 0);
  329. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), 0);
  330. mtu3_setbits(mbase, U3D_QIECR0, QMU_TX_DONE_INT(epnum));
  331. } else {
  332. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), 0);
  333. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), 0);
  334. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), 0);
  335. mtu3_setbits(mbase, U3D_QIECR0, QMU_RX_DONE_INT(epnum));
  336. }
  337. ep_fifo_free(mep);
  338. dev_dbg(mtu->dev, "%s: %s\n", __func__, mep->name);
  339. }
  340. /*
  341. * Two scenarios:
  342. * 1. when device IP supports SS, the fifo of EP0, TX EPs, RX EPs
  343. * are separated;
  344. * 2. when supports only HS, the fifo is shared for all EPs, and
  345. * the capability registers of @EPNTXFFSZ or @EPNRXFFSZ indicate
  346. * the total fifo size of non-ep0, and ep0's is fixed to 64B,
  347. * so the total fifo size is 64B + @EPNTXFFSZ;
  348. * Due to the first 64B should be reserved for EP0, non-ep0's fifo
  349. * starts from offset 64 and are divided into two equal parts for
  350. * TX or RX EPs for simplification.
  351. */
  352. static void get_ep_fifo_config(struct mtu3 *mtu)
  353. {
  354. struct mtu3_fifo_info *tx_fifo;
  355. struct mtu3_fifo_info *rx_fifo;
  356. u32 fifosize;
  357. if (mtu->is_u3_ip) {
  358. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  359. tx_fifo = &mtu->tx_fifo;
  360. tx_fifo->base = 0;
  361. tx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  362. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  363. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNRXFFSZ);
  364. rx_fifo = &mtu->rx_fifo;
  365. rx_fifo->base = 0;
  366. rx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  367. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  368. mtu->slot = MTU3_U3_IP_SLOT_DEFAULT;
  369. } else {
  370. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  371. tx_fifo = &mtu->tx_fifo;
  372. tx_fifo->base = MTU3_U2_IP_EP0_FIFO_SIZE;
  373. tx_fifo->limit = (fifosize / MTU3_EP_FIFO_UNIT) >> 1;
  374. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  375. rx_fifo = &mtu->rx_fifo;
  376. rx_fifo->base =
  377. tx_fifo->base + tx_fifo->limit * MTU3_EP_FIFO_UNIT;
  378. rx_fifo->limit = tx_fifo->limit;
  379. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  380. mtu->slot = MTU3_U2_IP_SLOT_DEFAULT;
  381. }
  382. dev_dbg(mtu->dev, "%s, TX: base-%d, limit-%d; RX: base-%d, limit-%d\n",
  383. __func__, tx_fifo->base, tx_fifo->limit,
  384. rx_fifo->base, rx_fifo->limit);
  385. }
  386. void mtu3_ep0_setup(struct mtu3 *mtu)
  387. {
  388. u32 maxpacket = mtu->g.ep0->maxpacket;
  389. u32 csr;
  390. dev_dbg(mtu->dev, "%s maxpacket: %d\n", __func__, maxpacket);
  391. csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR);
  392. csr &= ~EP0_MAXPKTSZ_MSK;
  393. csr |= EP0_MAXPKTSZ(maxpacket);
  394. csr &= EP0_W1C_BITS;
  395. mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
  396. /* Enable EP0 interrupt */
  397. mtu3_writel(mtu->mac_base, U3D_EPIESR, EP0ISR);
  398. }
  399. static int mtu3_mem_alloc(struct mtu3 *mtu)
  400. {
  401. void __iomem *mbase = mtu->mac_base;
  402. struct mtu3_ep *ep_array;
  403. int in_ep_num, out_ep_num;
  404. u32 cap_epinfo;
  405. int ret;
  406. int i;
  407. cap_epinfo = mtu3_readl(mbase, U3D_CAP_EPINFO);
  408. in_ep_num = CAP_TX_EP_NUM(cap_epinfo);
  409. out_ep_num = CAP_RX_EP_NUM(cap_epinfo);
  410. dev_info(mtu->dev, "fifosz/epnum: Tx=%#x/%d, Rx=%#x/%d\n",
  411. mtu3_readl(mbase, U3D_CAP_EPNTXFFSZ), in_ep_num,
  412. mtu3_readl(mbase, U3D_CAP_EPNRXFFSZ), out_ep_num);
  413. /* one for ep0, another is reserved */
  414. mtu->num_eps = min(in_ep_num, out_ep_num) + 1;
  415. ep_array = kcalloc(mtu->num_eps * 2, sizeof(*ep_array), GFP_KERNEL);
  416. if (ep_array == NULL)
  417. return -ENOMEM;
  418. mtu->ep_array = ep_array;
  419. mtu->in_eps = ep_array;
  420. mtu->out_eps = &ep_array[mtu->num_eps];
  421. /* ep0 uses in_eps[0], out_eps[0] is reserved */
  422. mtu->ep0 = mtu->in_eps;
  423. mtu->ep0->mtu = mtu;
  424. mtu->ep0->epnum = 0;
  425. for (i = 1; i < mtu->num_eps; i++) {
  426. struct mtu3_ep *mep = mtu->in_eps + i;
  427. mep->fifo = &mtu->tx_fifo;
  428. mep = mtu->out_eps + i;
  429. mep->fifo = &mtu->rx_fifo;
  430. }
  431. get_ep_fifo_config(mtu);
  432. ret = mtu3_qmu_init(mtu);
  433. if (ret)
  434. kfree(mtu->ep_array);
  435. return ret;
  436. }
  437. static void mtu3_mem_free(struct mtu3 *mtu)
  438. {
  439. mtu3_qmu_exit(mtu);
  440. kfree(mtu->ep_array);
  441. }
  442. static void mtu3_set_speed(struct mtu3 *mtu)
  443. {
  444. void __iomem *mbase = mtu->mac_base;
  445. if (!mtu->is_u3_ip && (mtu->max_speed > USB_SPEED_HIGH))
  446. mtu->max_speed = USB_SPEED_HIGH;
  447. if (mtu->max_speed == USB_SPEED_FULL) {
  448. /* disable U3 SS function */
  449. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  450. /* disable HS function */
  451. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  452. } else if (mtu->max_speed == USB_SPEED_HIGH) {
  453. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  454. /* HS/FS detected by HW */
  455. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  456. } else if (mtu->max_speed == USB_SPEED_SUPER) {
  457. mtu3_clrbits(mtu->ippc_base, SSUSB_U3_CTRL(0),
  458. SSUSB_U3_PORT_SSP_SPEED);
  459. }
  460. dev_info(mtu->dev, "max_speed: %s\n",
  461. usb_speed_string(mtu->max_speed));
  462. }
  463. static void mtu3_regs_init(struct mtu3 *mtu)
  464. {
  465. void __iomem *mbase = mtu->mac_base;
  466. /* be sure interrupts are disabled before registration of ISR */
  467. mtu3_intr_disable(mtu);
  468. mtu3_intr_status_clear(mtu);
  469. if (mtu->is_u3_ip) {
  470. /* disable LGO_U1/U2 by default */
  471. mtu3_clrbits(mbase, U3D_LINK_POWER_CONTROL,
  472. SW_U1_ACCEPT_ENABLE | SW_U2_ACCEPT_ENABLE |
  473. SW_U1_REQUEST_ENABLE | SW_U2_REQUEST_ENABLE);
  474. /* device responses to u3_exit from host automatically */
  475. mtu3_clrbits(mbase, U3D_LTSSM_CTRL, SOFT_U3_EXIT_EN);
  476. /* automatically build U2 link when U3 detect fail */
  477. mtu3_setbits(mbase, U3D_USB2_TEST_MODE, U2U3_AUTO_SWITCH);
  478. }
  479. mtu3_set_speed(mtu);
  480. /* delay about 0.1us from detecting reset to send chirp-K */
  481. mtu3_clrbits(mbase, U3D_LINK_RESET_INFO, WTCHRP_MSK);
  482. /* U2/U3 detected by HW */
  483. mtu3_writel(mbase, U3D_DEVICE_CONF, 0);
  484. /* enable QMU 16B checksum */
  485. mtu3_setbits(mbase, U3D_QCR0, QMU_CS16B_EN);
  486. /* vbus detected by HW */
  487. mtu3_clrbits(mbase, U3D_MISC_CTRL, VBUS_FRC_EN | VBUS_ON);
  488. }
  489. static irqreturn_t mtu3_link_isr(struct mtu3 *mtu)
  490. {
  491. void __iomem *mbase = mtu->mac_base;
  492. enum usb_device_speed udev_speed;
  493. u32 maxpkt = 64;
  494. u32 link;
  495. u32 speed;
  496. link = mtu3_readl(mbase, U3D_DEV_LINK_INTR);
  497. link &= mtu3_readl(mbase, U3D_DEV_LINK_INTR_ENABLE);
  498. mtu3_writel(mbase, U3D_DEV_LINK_INTR, link); /* W1C */
  499. dev_dbg(mtu->dev, "=== LINK[%x] ===\n", link);
  500. if (!(link & SSUSB_DEV_SPEED_CHG_INTR))
  501. return IRQ_NONE;
  502. speed = SSUSB_DEV_SPEED(mtu3_readl(mbase, U3D_DEVICE_CONF));
  503. switch (speed) {
  504. case MTU3_SPEED_FULL:
  505. udev_speed = USB_SPEED_FULL;
  506. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  507. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  508. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  509. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  510. LPM_BESL_STALL | LPM_BESLD_STALL);
  511. break;
  512. case MTU3_SPEED_HIGH:
  513. udev_speed = USB_SPEED_HIGH;
  514. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  515. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  516. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  517. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  518. LPM_BESL_STALL | LPM_BESLD_STALL);
  519. break;
  520. case MTU3_SPEED_SUPER:
  521. udev_speed = USB_SPEED_SUPER;
  522. maxpkt = 512;
  523. break;
  524. case MTU3_SPEED_SUPER_PLUS:
  525. udev_speed = USB_SPEED_SUPER_PLUS;
  526. maxpkt = 512;
  527. break;
  528. default:
  529. udev_speed = USB_SPEED_UNKNOWN;
  530. break;
  531. }
  532. dev_dbg(mtu->dev, "%s: %s\n", __func__, usb_speed_string(udev_speed));
  533. mtu->g.speed = udev_speed;
  534. mtu->g.ep0->maxpacket = maxpkt;
  535. mtu->ep0_state = MU3D_EP0_STATE_SETUP;
  536. if (udev_speed == USB_SPEED_UNKNOWN)
  537. mtu3_gadget_disconnect(mtu);
  538. else
  539. mtu3_ep0_setup(mtu);
  540. return IRQ_HANDLED;
  541. }
  542. static irqreturn_t mtu3_u3_ltssm_isr(struct mtu3 *mtu)
  543. {
  544. void __iomem *mbase = mtu->mac_base;
  545. u32 ltssm;
  546. ltssm = mtu3_readl(mbase, U3D_LTSSM_INTR);
  547. ltssm &= mtu3_readl(mbase, U3D_LTSSM_INTR_ENABLE);
  548. mtu3_writel(mbase, U3D_LTSSM_INTR, ltssm); /* W1C */
  549. dev_dbg(mtu->dev, "=== LTSSM[%x] ===\n", ltssm);
  550. if (ltssm & (HOT_RST_INTR | WARM_RST_INTR))
  551. mtu3_gadget_reset(mtu);
  552. if (ltssm & VBUS_FALL_INTR)
  553. mtu3_ss_func_set(mtu, false);
  554. if (ltssm & VBUS_RISE_INTR)
  555. mtu3_ss_func_set(mtu, true);
  556. if (ltssm & EXIT_U3_INTR)
  557. mtu3_gadget_resume(mtu);
  558. if (ltssm & ENTER_U3_INTR)
  559. mtu3_gadget_suspend(mtu);
  560. return IRQ_HANDLED;
  561. }
  562. static irqreturn_t mtu3_u2_common_isr(struct mtu3 *mtu)
  563. {
  564. void __iomem *mbase = mtu->mac_base;
  565. u32 u2comm;
  566. u2comm = mtu3_readl(mbase, U3D_COMMON_USB_INTR);
  567. u2comm &= mtu3_readl(mbase, U3D_COMMON_USB_INTR_ENABLE);
  568. mtu3_writel(mbase, U3D_COMMON_USB_INTR, u2comm); /* W1C */
  569. dev_dbg(mtu->dev, "=== U2COMM[%x] ===\n", u2comm);
  570. if (u2comm & SUSPEND_INTR)
  571. mtu3_gadget_suspend(mtu);
  572. if (u2comm & RESUME_INTR)
  573. mtu3_gadget_resume(mtu);
  574. if (u2comm & RESET_INTR)
  575. mtu3_gadget_reset(mtu);
  576. return IRQ_HANDLED;
  577. }
  578. static irqreturn_t mtu3_irq(int irq, void *data)
  579. {
  580. struct mtu3 *mtu = (struct mtu3 *)data;
  581. unsigned long flags;
  582. u32 level1;
  583. spin_lock_irqsave(&mtu->lock, flags);
  584. /* U3D_LV1ISR is RU */
  585. level1 = mtu3_readl(mtu->mac_base, U3D_LV1ISR);
  586. level1 &= mtu3_readl(mtu->mac_base, U3D_LV1IER);
  587. if (level1 & EP_CTRL_INTR)
  588. mtu3_link_isr(mtu);
  589. if (level1 & MAC2_INTR)
  590. mtu3_u2_common_isr(mtu);
  591. if (level1 & MAC3_INTR)
  592. mtu3_u3_ltssm_isr(mtu);
  593. if (level1 & BMU_INTR)
  594. mtu3_ep0_isr(mtu);
  595. if (level1 & QMU_INTR)
  596. mtu3_qmu_isr(mtu);
  597. spin_unlock_irqrestore(&mtu->lock, flags);
  598. return IRQ_HANDLED;
  599. }
  600. static int mtu3_hw_init(struct mtu3 *mtu)
  601. {
  602. u32 cap_dev;
  603. int ret;
  604. mtu->hw_version = mtu3_readl(mtu->ippc_base, U3D_SSUSB_HW_ID);
  605. cap_dev = mtu3_readl(mtu->ippc_base, U3D_SSUSB_IP_DEV_CAP);
  606. mtu->is_u3_ip = !!SSUSB_IP_DEV_U3_PORT_NUM(cap_dev);
  607. dev_info(mtu->dev, "IP version 0x%x(%s IP)\n", mtu->hw_version,
  608. mtu->is_u3_ip ? "U3" : "U2");
  609. mtu3_device_reset(mtu);
  610. ret = mtu3_device_enable(mtu);
  611. if (ret) {
  612. dev_err(mtu->dev, "device enable failed %d\n", ret);
  613. return ret;
  614. }
  615. ret = mtu3_mem_alloc(mtu);
  616. if (ret)
  617. return -ENOMEM;
  618. mtu3_regs_init(mtu);
  619. return 0;
  620. }
  621. static void mtu3_hw_exit(struct mtu3 *mtu)
  622. {
  623. mtu3_device_disable(mtu);
  624. mtu3_mem_free(mtu);
  625. }
  626. /**
  627. * we set 32-bit DMA mask by default, here check whether the controller
  628. * supports 36-bit DMA or not, if it does, set 36-bit DMA mask.
  629. */
  630. static int mtu3_set_dma_mask(struct mtu3 *mtu)
  631. {
  632. struct device *dev = mtu->dev;
  633. bool is_36bit = false;
  634. int ret = 0;
  635. u32 value;
  636. value = mtu3_readl(mtu->mac_base, U3D_MISC_CTRL);
  637. if (value & DMA_ADDR_36BIT) {
  638. is_36bit = true;
  639. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  640. /* If set 36-bit DMA mask fails, fall back to 32-bit DMA mask */
  641. if (ret) {
  642. is_36bit = false;
  643. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  644. }
  645. }
  646. dev_info(dev, "dma mask: %s bits\n", is_36bit ? "36" : "32");
  647. return ret;
  648. }
  649. int ssusb_gadget_init(struct ssusb_mtk *ssusb)
  650. {
  651. struct device *dev = ssusb->dev;
  652. struct platform_device *pdev = to_platform_device(dev);
  653. struct mtu3 *mtu = NULL;
  654. struct resource *res;
  655. int ret = -ENOMEM;
  656. mtu = devm_kzalloc(dev, sizeof(struct mtu3), GFP_KERNEL);
  657. if (mtu == NULL)
  658. return -ENOMEM;
  659. mtu->irq = platform_get_irq(pdev, 0);
  660. if (mtu->irq < 0) {
  661. dev_err(dev, "fail to get irq number\n");
  662. return mtu->irq;
  663. }
  664. dev_info(dev, "irq %d\n", mtu->irq);
  665. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac");
  666. mtu->mac_base = devm_ioremap_resource(dev, res);
  667. if (IS_ERR(mtu->mac_base)) {
  668. dev_err(dev, "error mapping memory for dev mac\n");
  669. return PTR_ERR(mtu->mac_base);
  670. }
  671. spin_lock_init(&mtu->lock);
  672. mtu->dev = dev;
  673. mtu->ippc_base = ssusb->ippc_base;
  674. ssusb->mac_base = mtu->mac_base;
  675. ssusb->u3d = mtu;
  676. mtu->ssusb = ssusb;
  677. mtu->max_speed = usb_get_maximum_speed(dev);
  678. /* check the max_speed parameter */
  679. switch (mtu->max_speed) {
  680. case USB_SPEED_FULL:
  681. case USB_SPEED_HIGH:
  682. case USB_SPEED_SUPER:
  683. case USB_SPEED_SUPER_PLUS:
  684. break;
  685. default:
  686. dev_err(dev, "invalid max_speed: %s\n",
  687. usb_speed_string(mtu->max_speed));
  688. /* fall through */
  689. case USB_SPEED_UNKNOWN:
  690. /* default as SSP */
  691. mtu->max_speed = USB_SPEED_SUPER_PLUS;
  692. break;
  693. }
  694. dev_dbg(dev, "mac_base=0x%p, ippc_base=0x%p\n",
  695. mtu->mac_base, mtu->ippc_base);
  696. ret = mtu3_hw_init(mtu);
  697. if (ret) {
  698. dev_err(dev, "mtu3 hw init failed:%d\n", ret);
  699. return ret;
  700. }
  701. ret = mtu3_set_dma_mask(mtu);
  702. if (ret) {
  703. dev_err(dev, "mtu3 set dma_mask failed:%d\n", ret);
  704. goto dma_mask_err;
  705. }
  706. ret = devm_request_irq(dev, mtu->irq, mtu3_irq, 0, dev_name(dev), mtu);
  707. if (ret) {
  708. dev_err(dev, "request irq %d failed!\n", mtu->irq);
  709. goto irq_err;
  710. }
  711. device_init_wakeup(dev, true);
  712. ret = mtu3_gadget_setup(mtu);
  713. if (ret) {
  714. dev_err(dev, "mtu3 gadget init failed:%d\n", ret);
  715. goto gadget_err;
  716. }
  717. /* init as host mode, power down device IP for power saving */
  718. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG)
  719. mtu3_stop(mtu);
  720. dev_dbg(dev, " %s() done...\n", __func__);
  721. return 0;
  722. gadget_err:
  723. device_init_wakeup(dev, false);
  724. dma_mask_err:
  725. irq_err:
  726. mtu3_hw_exit(mtu);
  727. ssusb->u3d = NULL;
  728. dev_err(dev, " %s() fail...\n", __func__);
  729. return ret;
  730. }
  731. void ssusb_gadget_exit(struct ssusb_mtk *ssusb)
  732. {
  733. struct mtu3 *mtu = ssusb->u3d;
  734. mtu3_gadget_cleanup(mtu);
  735. device_init_wakeup(ssusb->dev, false);
  736. mtu3_hw_exit(mtu);
  737. }