vi.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  72. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  73. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  75. /*
  76. * Indirect registers accessor
  77. */
  78. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  79. {
  80. unsigned long flags;
  81. u32 r;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. r = RREG32(mmPCIE_DATA);
  86. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  87. return r;
  88. }
  89. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  90. {
  91. unsigned long flags;
  92. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  93. WREG32(mmPCIE_INDEX, reg);
  94. (void)RREG32(mmPCIE_INDEX);
  95. WREG32(mmPCIE_DATA, v);
  96. (void)RREG32(mmPCIE_DATA);
  97. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  98. }
  99. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  100. {
  101. unsigned long flags;
  102. u32 r;
  103. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  104. WREG32(mmSMC_IND_INDEX_0, (reg));
  105. r = RREG32(mmSMC_IND_DATA_0);
  106. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  107. return r;
  108. }
  109. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  110. {
  111. unsigned long flags;
  112. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  113. WREG32(mmSMC_IND_INDEX_0, (reg));
  114. WREG32(mmSMC_IND_DATA_0, (v));
  115. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  116. }
  117. /* smu_8_0_d.h */
  118. #define mmMP0PUB_IND_INDEX 0x180
  119. #define mmMP0PUB_IND_DATA 0x181
  120. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  121. {
  122. unsigned long flags;
  123. u32 r;
  124. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  125. WREG32(mmMP0PUB_IND_INDEX, (reg));
  126. r = RREG32(mmMP0PUB_IND_DATA);
  127. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  128. return r;
  129. }
  130. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  134. WREG32(mmMP0PUB_IND_INDEX, (reg));
  135. WREG32(mmMP0PUB_IND_DATA, (v));
  136. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  137. }
  138. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  139. {
  140. unsigned long flags;
  141. u32 r;
  142. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  143. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  144. r = RREG32(mmUVD_CTX_DATA);
  145. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  146. return r;
  147. }
  148. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  149. {
  150. unsigned long flags;
  151. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  152. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  153. WREG32(mmUVD_CTX_DATA, (v));
  154. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  155. }
  156. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  157. {
  158. unsigned long flags;
  159. u32 r;
  160. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  161. WREG32(mmDIDT_IND_INDEX, (reg));
  162. r = RREG32(mmDIDT_IND_DATA);
  163. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  164. return r;
  165. }
  166. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  170. WREG32(mmDIDT_IND_INDEX, (reg));
  171. WREG32(mmDIDT_IND_DATA, (v));
  172. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  173. }
  174. static const u32 tonga_mgcg_cgcg_init[] =
  175. {
  176. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  177. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  178. mmPCIE_DATA, 0x000f0000, 0x00000000,
  179. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  180. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  181. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  182. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  183. };
  184. static const u32 fiji_mgcg_cgcg_init[] =
  185. {
  186. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  187. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  188. mmPCIE_DATA, 0x000f0000, 0x00000000,
  189. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  190. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  191. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  192. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  193. };
  194. static const u32 iceland_mgcg_cgcg_init[] =
  195. {
  196. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  197. mmPCIE_DATA, 0x000f0000, 0x00000000,
  198. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  199. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  200. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  201. };
  202. static const u32 cz_mgcg_cgcg_init[] =
  203. {
  204. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  205. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  206. mmPCIE_DATA, 0x000f0000, 0x00000000,
  207. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  208. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  209. };
  210. static const u32 stoney_mgcg_cgcg_init[] =
  211. {
  212. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  213. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  214. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  215. };
  216. static void vi_init_golden_registers(struct amdgpu_device *adev)
  217. {
  218. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  219. mutex_lock(&adev->grbm_idx_mutex);
  220. switch (adev->asic_type) {
  221. case CHIP_TOPAZ:
  222. amdgpu_program_register_sequence(adev,
  223. iceland_mgcg_cgcg_init,
  224. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  225. break;
  226. case CHIP_FIJI:
  227. amdgpu_program_register_sequence(adev,
  228. fiji_mgcg_cgcg_init,
  229. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  230. break;
  231. case CHIP_TONGA:
  232. amdgpu_program_register_sequence(adev,
  233. tonga_mgcg_cgcg_init,
  234. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  235. break;
  236. case CHIP_CARRIZO:
  237. amdgpu_program_register_sequence(adev,
  238. cz_mgcg_cgcg_init,
  239. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  240. break;
  241. case CHIP_STONEY:
  242. amdgpu_program_register_sequence(adev,
  243. stoney_mgcg_cgcg_init,
  244. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  245. break;
  246. case CHIP_POLARIS11:
  247. case CHIP_POLARIS10:
  248. default:
  249. break;
  250. }
  251. mutex_unlock(&adev->grbm_idx_mutex);
  252. }
  253. /**
  254. * vi_get_xclk - get the xclk
  255. *
  256. * @adev: amdgpu_device pointer
  257. *
  258. * Returns the reference clock used by the gfx engine
  259. * (VI).
  260. */
  261. static u32 vi_get_xclk(struct amdgpu_device *adev)
  262. {
  263. u32 reference_clock = adev->clock.spll.reference_freq;
  264. u32 tmp;
  265. if (adev->flags & AMD_IS_APU)
  266. return reference_clock;
  267. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  268. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  269. return 1000;
  270. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  271. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  272. return reference_clock / 4;
  273. return reference_clock;
  274. }
  275. /**
  276. * vi_srbm_select - select specific register instances
  277. *
  278. * @adev: amdgpu_device pointer
  279. * @me: selected ME (micro engine)
  280. * @pipe: pipe
  281. * @queue: queue
  282. * @vmid: VMID
  283. *
  284. * Switches the currently active registers instances. Some
  285. * registers are instanced per VMID, others are instanced per
  286. * me/pipe/queue combination.
  287. */
  288. void vi_srbm_select(struct amdgpu_device *adev,
  289. u32 me, u32 pipe, u32 queue, u32 vmid)
  290. {
  291. u32 srbm_gfx_cntl = 0;
  292. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  293. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  294. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  295. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  296. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  297. }
  298. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  299. {
  300. /* todo */
  301. }
  302. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  303. {
  304. u32 bus_cntl;
  305. u32 d1vga_control = 0;
  306. u32 d2vga_control = 0;
  307. u32 vga_render_control = 0;
  308. u32 rom_cntl;
  309. bool r;
  310. bus_cntl = RREG32(mmBUS_CNTL);
  311. if (adev->mode_info.num_crtc) {
  312. d1vga_control = RREG32(mmD1VGA_CONTROL);
  313. d2vga_control = RREG32(mmD2VGA_CONTROL);
  314. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  315. }
  316. rom_cntl = RREG32_SMC(ixROM_CNTL);
  317. /* enable the rom */
  318. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  319. if (adev->mode_info.num_crtc) {
  320. /* Disable VGA mode */
  321. WREG32(mmD1VGA_CONTROL,
  322. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  323. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  324. WREG32(mmD2VGA_CONTROL,
  325. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  326. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  327. WREG32(mmVGA_RENDER_CONTROL,
  328. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  329. }
  330. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  331. r = amdgpu_read_bios(adev);
  332. /* restore regs */
  333. WREG32(mmBUS_CNTL, bus_cntl);
  334. if (adev->mode_info.num_crtc) {
  335. WREG32(mmD1VGA_CONTROL, d1vga_control);
  336. WREG32(mmD2VGA_CONTROL, d2vga_control);
  337. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  338. }
  339. WREG32_SMC(ixROM_CNTL, rom_cntl);
  340. return r;
  341. }
  342. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  343. u8 *bios, u32 length_bytes)
  344. {
  345. u32 *dw_ptr;
  346. unsigned long flags;
  347. u32 i, length_dw;
  348. if (bios == NULL)
  349. return false;
  350. if (length_bytes == 0)
  351. return false;
  352. /* APU vbios image is part of sbios image */
  353. if (adev->flags & AMD_IS_APU)
  354. return false;
  355. dw_ptr = (u32 *)bios;
  356. length_dw = ALIGN(length_bytes, 4) / 4;
  357. /* take the smc lock since we are using the smc index */
  358. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  359. /* set rom index to 0 */
  360. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  361. WREG32(mmSMC_IND_DATA_0, 0);
  362. /* set index to data for continous read */
  363. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  364. for (i = 0; i < length_dw; i++)
  365. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  366. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  367. return true;
  368. }
  369. static u32 vi_get_virtual_caps(struct amdgpu_device *adev)
  370. {
  371. u32 caps = 0;
  372. u32 reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  373. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, IOV_ENABLE))
  374. caps |= AMDGPU_VIRT_CAPS_SRIOV_EN;
  375. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, FUNC_IDENTIFIER))
  376. caps |= AMDGPU_VIRT_CAPS_IS_VF;
  377. return caps;
  378. }
  379. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  380. {mmGB_MACROTILE_MODE7, true},
  381. };
  382. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  383. {mmGB_TILE_MODE7, true},
  384. {mmGB_TILE_MODE12, true},
  385. {mmGB_TILE_MODE17, true},
  386. {mmGB_TILE_MODE23, true},
  387. {mmGB_MACROTILE_MODE7, true},
  388. };
  389. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  390. {mmGRBM_STATUS, false},
  391. {mmGRBM_STATUS2, false},
  392. {mmGRBM_STATUS_SE0, false},
  393. {mmGRBM_STATUS_SE1, false},
  394. {mmGRBM_STATUS_SE2, false},
  395. {mmGRBM_STATUS_SE3, false},
  396. {mmSRBM_STATUS, false},
  397. {mmSRBM_STATUS2, false},
  398. {mmSRBM_STATUS3, false},
  399. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  400. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  401. {mmCP_STAT, false},
  402. {mmCP_STALLED_STAT1, false},
  403. {mmCP_STALLED_STAT2, false},
  404. {mmCP_STALLED_STAT3, false},
  405. {mmCP_CPF_BUSY_STAT, false},
  406. {mmCP_CPF_STALLED_STAT1, false},
  407. {mmCP_CPF_STATUS, false},
  408. {mmCP_CPC_BUSY_STAT, false},
  409. {mmCP_CPC_STALLED_STAT1, false},
  410. {mmCP_CPC_STATUS, false},
  411. {mmGB_ADDR_CONFIG, false},
  412. {mmMC_ARB_RAMCFG, false},
  413. {mmGB_TILE_MODE0, false},
  414. {mmGB_TILE_MODE1, false},
  415. {mmGB_TILE_MODE2, false},
  416. {mmGB_TILE_MODE3, false},
  417. {mmGB_TILE_MODE4, false},
  418. {mmGB_TILE_MODE5, false},
  419. {mmGB_TILE_MODE6, false},
  420. {mmGB_TILE_MODE7, false},
  421. {mmGB_TILE_MODE8, false},
  422. {mmGB_TILE_MODE9, false},
  423. {mmGB_TILE_MODE10, false},
  424. {mmGB_TILE_MODE11, false},
  425. {mmGB_TILE_MODE12, false},
  426. {mmGB_TILE_MODE13, false},
  427. {mmGB_TILE_MODE14, false},
  428. {mmGB_TILE_MODE15, false},
  429. {mmGB_TILE_MODE16, false},
  430. {mmGB_TILE_MODE17, false},
  431. {mmGB_TILE_MODE18, false},
  432. {mmGB_TILE_MODE19, false},
  433. {mmGB_TILE_MODE20, false},
  434. {mmGB_TILE_MODE21, false},
  435. {mmGB_TILE_MODE22, false},
  436. {mmGB_TILE_MODE23, false},
  437. {mmGB_TILE_MODE24, false},
  438. {mmGB_TILE_MODE25, false},
  439. {mmGB_TILE_MODE26, false},
  440. {mmGB_TILE_MODE27, false},
  441. {mmGB_TILE_MODE28, false},
  442. {mmGB_TILE_MODE29, false},
  443. {mmGB_TILE_MODE30, false},
  444. {mmGB_TILE_MODE31, false},
  445. {mmGB_MACROTILE_MODE0, false},
  446. {mmGB_MACROTILE_MODE1, false},
  447. {mmGB_MACROTILE_MODE2, false},
  448. {mmGB_MACROTILE_MODE3, false},
  449. {mmGB_MACROTILE_MODE4, false},
  450. {mmGB_MACROTILE_MODE5, false},
  451. {mmGB_MACROTILE_MODE6, false},
  452. {mmGB_MACROTILE_MODE7, false},
  453. {mmGB_MACROTILE_MODE8, false},
  454. {mmGB_MACROTILE_MODE9, false},
  455. {mmGB_MACROTILE_MODE10, false},
  456. {mmGB_MACROTILE_MODE11, false},
  457. {mmGB_MACROTILE_MODE12, false},
  458. {mmGB_MACROTILE_MODE13, false},
  459. {mmGB_MACROTILE_MODE14, false},
  460. {mmGB_MACROTILE_MODE15, false},
  461. {mmCC_RB_BACKEND_DISABLE, false, true},
  462. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  463. {mmGB_BACKEND_MAP, false, false},
  464. {mmPA_SC_RASTER_CONFIG, false, true},
  465. {mmPA_SC_RASTER_CONFIG_1, false, true},
  466. };
  467. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  468. u32 sh_num, u32 reg_offset)
  469. {
  470. uint32_t val;
  471. mutex_lock(&adev->grbm_idx_mutex);
  472. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  473. amdgpu_gfx_select_se_sh(adev, se_num, sh_num);
  474. val = RREG32(reg_offset);
  475. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  476. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff);
  477. mutex_unlock(&adev->grbm_idx_mutex);
  478. return val;
  479. }
  480. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  481. u32 sh_num, u32 reg_offset, u32 *value)
  482. {
  483. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  484. const struct amdgpu_allowed_register_entry *asic_register_entry;
  485. uint32_t size, i;
  486. *value = 0;
  487. switch (adev->asic_type) {
  488. case CHIP_TOPAZ:
  489. asic_register_table = tonga_allowed_read_registers;
  490. size = ARRAY_SIZE(tonga_allowed_read_registers);
  491. break;
  492. case CHIP_FIJI:
  493. case CHIP_TONGA:
  494. case CHIP_POLARIS11:
  495. case CHIP_POLARIS10:
  496. case CHIP_CARRIZO:
  497. case CHIP_STONEY:
  498. asic_register_table = cz_allowed_read_registers;
  499. size = ARRAY_SIZE(cz_allowed_read_registers);
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. if (asic_register_table) {
  505. for (i = 0; i < size; i++) {
  506. asic_register_entry = asic_register_table + i;
  507. if (reg_offset != asic_register_entry->reg_offset)
  508. continue;
  509. if (!asic_register_entry->untouched)
  510. *value = asic_register_entry->grbm_indexed ?
  511. vi_read_indexed_register(adev, se_num,
  512. sh_num, reg_offset) :
  513. RREG32(reg_offset);
  514. return 0;
  515. }
  516. }
  517. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  518. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  519. continue;
  520. if (!vi_allowed_read_registers[i].untouched)
  521. *value = vi_allowed_read_registers[i].grbm_indexed ?
  522. vi_read_indexed_register(adev, se_num,
  523. sh_num, reg_offset) :
  524. RREG32(reg_offset);
  525. return 0;
  526. }
  527. return -EINVAL;
  528. }
  529. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  530. {
  531. u32 i;
  532. dev_info(adev->dev, "GPU pci config reset\n");
  533. /* disable BM */
  534. pci_clear_master(adev->pdev);
  535. /* reset */
  536. amdgpu_pci_config_reset(adev);
  537. udelay(100);
  538. /* wait for asic to come out of reset */
  539. for (i = 0; i < adev->usec_timeout; i++) {
  540. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  541. /* enable BM */
  542. pci_set_master(adev->pdev);
  543. return 0;
  544. }
  545. udelay(1);
  546. }
  547. return -EINVAL;
  548. }
  549. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  550. {
  551. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  552. if (hung)
  553. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  554. else
  555. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  556. WREG32(mmBIOS_SCRATCH_3, tmp);
  557. }
  558. /**
  559. * vi_asic_reset - soft reset GPU
  560. *
  561. * @adev: amdgpu_device pointer
  562. *
  563. * Look up which blocks are hung and attempt
  564. * to reset them.
  565. * Returns 0 for success.
  566. */
  567. static int vi_asic_reset(struct amdgpu_device *adev)
  568. {
  569. int r;
  570. vi_set_bios_scratch_engine_hung(adev, true);
  571. r = vi_gpu_pci_config_reset(adev);
  572. vi_set_bios_scratch_engine_hung(adev, false);
  573. return r;
  574. }
  575. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  576. u32 cntl_reg, u32 status_reg)
  577. {
  578. int r, i;
  579. struct atom_clock_dividers dividers;
  580. uint32_t tmp;
  581. r = amdgpu_atombios_get_clock_dividers(adev,
  582. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  583. clock, false, &dividers);
  584. if (r)
  585. return r;
  586. tmp = RREG32_SMC(cntl_reg);
  587. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  588. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  589. tmp |= dividers.post_divider;
  590. WREG32_SMC(cntl_reg, tmp);
  591. for (i = 0; i < 100; i++) {
  592. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  593. break;
  594. mdelay(10);
  595. }
  596. if (i == 100)
  597. return -ETIMEDOUT;
  598. return 0;
  599. }
  600. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  601. {
  602. int r;
  603. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  604. if (r)
  605. return r;
  606. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  607. return 0;
  608. }
  609. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  610. {
  611. /* todo */
  612. return 0;
  613. }
  614. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  615. {
  616. if (pci_is_root_bus(adev->pdev->bus))
  617. return;
  618. if (amdgpu_pcie_gen2 == 0)
  619. return;
  620. if (adev->flags & AMD_IS_APU)
  621. return;
  622. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  623. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  624. return;
  625. /* todo */
  626. }
  627. static void vi_program_aspm(struct amdgpu_device *adev)
  628. {
  629. if (amdgpu_aspm == 0)
  630. return;
  631. /* todo */
  632. }
  633. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  634. bool enable)
  635. {
  636. u32 tmp;
  637. /* not necessary on CZ */
  638. if (adev->flags & AMD_IS_APU)
  639. return;
  640. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  641. if (enable)
  642. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  643. else
  644. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  645. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  646. }
  647. /* topaz has no DCE, UVD, VCE */
  648. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  649. {
  650. /* ORDER MATTERS! */
  651. {
  652. .type = AMD_IP_BLOCK_TYPE_COMMON,
  653. .major = 2,
  654. .minor = 0,
  655. .rev = 0,
  656. .funcs = &vi_common_ip_funcs,
  657. },
  658. {
  659. .type = AMD_IP_BLOCK_TYPE_GMC,
  660. .major = 7,
  661. .minor = 4,
  662. .rev = 0,
  663. .funcs = &gmc_v7_0_ip_funcs,
  664. },
  665. {
  666. .type = AMD_IP_BLOCK_TYPE_IH,
  667. .major = 2,
  668. .minor = 4,
  669. .rev = 0,
  670. .funcs = &iceland_ih_ip_funcs,
  671. },
  672. {
  673. .type = AMD_IP_BLOCK_TYPE_SMC,
  674. .major = 7,
  675. .minor = 1,
  676. .rev = 0,
  677. .funcs = &amdgpu_pp_ip_funcs,
  678. },
  679. {
  680. .type = AMD_IP_BLOCK_TYPE_GFX,
  681. .major = 8,
  682. .minor = 0,
  683. .rev = 0,
  684. .funcs = &gfx_v8_0_ip_funcs,
  685. },
  686. {
  687. .type = AMD_IP_BLOCK_TYPE_SDMA,
  688. .major = 2,
  689. .minor = 4,
  690. .rev = 0,
  691. .funcs = &sdma_v2_4_ip_funcs,
  692. },
  693. };
  694. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  695. {
  696. /* ORDER MATTERS! */
  697. {
  698. .type = AMD_IP_BLOCK_TYPE_COMMON,
  699. .major = 2,
  700. .minor = 0,
  701. .rev = 0,
  702. .funcs = &vi_common_ip_funcs,
  703. },
  704. {
  705. .type = AMD_IP_BLOCK_TYPE_GMC,
  706. .major = 8,
  707. .minor = 0,
  708. .rev = 0,
  709. .funcs = &gmc_v8_0_ip_funcs,
  710. },
  711. {
  712. .type = AMD_IP_BLOCK_TYPE_IH,
  713. .major = 3,
  714. .minor = 0,
  715. .rev = 0,
  716. .funcs = &tonga_ih_ip_funcs,
  717. },
  718. {
  719. .type = AMD_IP_BLOCK_TYPE_SMC,
  720. .major = 7,
  721. .minor = 1,
  722. .rev = 0,
  723. .funcs = &amdgpu_pp_ip_funcs,
  724. },
  725. {
  726. .type = AMD_IP_BLOCK_TYPE_DCE,
  727. .major = 10,
  728. .minor = 0,
  729. .rev = 0,
  730. .funcs = &dce_v10_0_ip_funcs,
  731. },
  732. {
  733. .type = AMD_IP_BLOCK_TYPE_GFX,
  734. .major = 8,
  735. .minor = 0,
  736. .rev = 0,
  737. .funcs = &gfx_v8_0_ip_funcs,
  738. },
  739. {
  740. .type = AMD_IP_BLOCK_TYPE_SDMA,
  741. .major = 3,
  742. .minor = 0,
  743. .rev = 0,
  744. .funcs = &sdma_v3_0_ip_funcs,
  745. },
  746. {
  747. .type = AMD_IP_BLOCK_TYPE_UVD,
  748. .major = 5,
  749. .minor = 0,
  750. .rev = 0,
  751. .funcs = &uvd_v5_0_ip_funcs,
  752. },
  753. {
  754. .type = AMD_IP_BLOCK_TYPE_VCE,
  755. .major = 3,
  756. .minor = 0,
  757. .rev = 0,
  758. .funcs = &vce_v3_0_ip_funcs,
  759. },
  760. };
  761. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  762. {
  763. /* ORDER MATTERS! */
  764. {
  765. .type = AMD_IP_BLOCK_TYPE_COMMON,
  766. .major = 2,
  767. .minor = 0,
  768. .rev = 0,
  769. .funcs = &vi_common_ip_funcs,
  770. },
  771. {
  772. .type = AMD_IP_BLOCK_TYPE_GMC,
  773. .major = 8,
  774. .minor = 5,
  775. .rev = 0,
  776. .funcs = &gmc_v8_0_ip_funcs,
  777. },
  778. {
  779. .type = AMD_IP_BLOCK_TYPE_IH,
  780. .major = 3,
  781. .minor = 0,
  782. .rev = 0,
  783. .funcs = &tonga_ih_ip_funcs,
  784. },
  785. {
  786. .type = AMD_IP_BLOCK_TYPE_SMC,
  787. .major = 7,
  788. .minor = 1,
  789. .rev = 0,
  790. .funcs = &amdgpu_pp_ip_funcs,
  791. },
  792. {
  793. .type = AMD_IP_BLOCK_TYPE_DCE,
  794. .major = 10,
  795. .minor = 1,
  796. .rev = 0,
  797. .funcs = &dce_v10_0_ip_funcs,
  798. },
  799. {
  800. .type = AMD_IP_BLOCK_TYPE_GFX,
  801. .major = 8,
  802. .minor = 0,
  803. .rev = 0,
  804. .funcs = &gfx_v8_0_ip_funcs,
  805. },
  806. {
  807. .type = AMD_IP_BLOCK_TYPE_SDMA,
  808. .major = 3,
  809. .minor = 0,
  810. .rev = 0,
  811. .funcs = &sdma_v3_0_ip_funcs,
  812. },
  813. {
  814. .type = AMD_IP_BLOCK_TYPE_UVD,
  815. .major = 6,
  816. .minor = 0,
  817. .rev = 0,
  818. .funcs = &uvd_v6_0_ip_funcs,
  819. },
  820. {
  821. .type = AMD_IP_BLOCK_TYPE_VCE,
  822. .major = 3,
  823. .minor = 0,
  824. .rev = 0,
  825. .funcs = &vce_v3_0_ip_funcs,
  826. },
  827. };
  828. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  829. {
  830. /* ORDER MATTERS! */
  831. {
  832. .type = AMD_IP_BLOCK_TYPE_COMMON,
  833. .major = 2,
  834. .minor = 0,
  835. .rev = 0,
  836. .funcs = &vi_common_ip_funcs,
  837. },
  838. {
  839. .type = AMD_IP_BLOCK_TYPE_GMC,
  840. .major = 8,
  841. .minor = 1,
  842. .rev = 0,
  843. .funcs = &gmc_v8_0_ip_funcs,
  844. },
  845. {
  846. .type = AMD_IP_BLOCK_TYPE_IH,
  847. .major = 3,
  848. .minor = 1,
  849. .rev = 0,
  850. .funcs = &tonga_ih_ip_funcs,
  851. },
  852. {
  853. .type = AMD_IP_BLOCK_TYPE_SMC,
  854. .major = 7,
  855. .minor = 2,
  856. .rev = 0,
  857. .funcs = &amdgpu_pp_ip_funcs,
  858. },
  859. {
  860. .type = AMD_IP_BLOCK_TYPE_DCE,
  861. .major = 11,
  862. .minor = 2,
  863. .rev = 0,
  864. .funcs = &dce_v11_0_ip_funcs,
  865. },
  866. {
  867. .type = AMD_IP_BLOCK_TYPE_GFX,
  868. .major = 8,
  869. .minor = 0,
  870. .rev = 0,
  871. .funcs = &gfx_v8_0_ip_funcs,
  872. },
  873. {
  874. .type = AMD_IP_BLOCK_TYPE_SDMA,
  875. .major = 3,
  876. .minor = 1,
  877. .rev = 0,
  878. .funcs = &sdma_v3_0_ip_funcs,
  879. },
  880. {
  881. .type = AMD_IP_BLOCK_TYPE_UVD,
  882. .major = 6,
  883. .minor = 3,
  884. .rev = 0,
  885. .funcs = &uvd_v6_0_ip_funcs,
  886. },
  887. {
  888. .type = AMD_IP_BLOCK_TYPE_VCE,
  889. .major = 3,
  890. .minor = 4,
  891. .rev = 0,
  892. .funcs = &vce_v3_0_ip_funcs,
  893. },
  894. };
  895. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  896. {
  897. /* ORDER MATTERS! */
  898. {
  899. .type = AMD_IP_BLOCK_TYPE_COMMON,
  900. .major = 2,
  901. .minor = 0,
  902. .rev = 0,
  903. .funcs = &vi_common_ip_funcs,
  904. },
  905. {
  906. .type = AMD_IP_BLOCK_TYPE_GMC,
  907. .major = 8,
  908. .minor = 0,
  909. .rev = 0,
  910. .funcs = &gmc_v8_0_ip_funcs,
  911. },
  912. {
  913. .type = AMD_IP_BLOCK_TYPE_IH,
  914. .major = 3,
  915. .minor = 0,
  916. .rev = 0,
  917. .funcs = &cz_ih_ip_funcs,
  918. },
  919. {
  920. .type = AMD_IP_BLOCK_TYPE_SMC,
  921. .major = 8,
  922. .minor = 0,
  923. .rev = 0,
  924. .funcs = &amdgpu_pp_ip_funcs
  925. },
  926. {
  927. .type = AMD_IP_BLOCK_TYPE_DCE,
  928. .major = 11,
  929. .minor = 0,
  930. .rev = 0,
  931. .funcs = &dce_v11_0_ip_funcs,
  932. },
  933. {
  934. .type = AMD_IP_BLOCK_TYPE_GFX,
  935. .major = 8,
  936. .minor = 0,
  937. .rev = 0,
  938. .funcs = &gfx_v8_0_ip_funcs,
  939. },
  940. {
  941. .type = AMD_IP_BLOCK_TYPE_SDMA,
  942. .major = 3,
  943. .minor = 0,
  944. .rev = 0,
  945. .funcs = &sdma_v3_0_ip_funcs,
  946. },
  947. {
  948. .type = AMD_IP_BLOCK_TYPE_UVD,
  949. .major = 6,
  950. .minor = 0,
  951. .rev = 0,
  952. .funcs = &uvd_v6_0_ip_funcs,
  953. },
  954. {
  955. .type = AMD_IP_BLOCK_TYPE_VCE,
  956. .major = 3,
  957. .minor = 0,
  958. .rev = 0,
  959. .funcs = &vce_v3_0_ip_funcs,
  960. },
  961. #if defined(CONFIG_DRM_AMD_ACP)
  962. {
  963. .type = AMD_IP_BLOCK_TYPE_ACP,
  964. .major = 2,
  965. .minor = 2,
  966. .rev = 0,
  967. .funcs = &acp_ip_funcs,
  968. },
  969. #endif
  970. };
  971. int vi_set_ip_blocks(struct amdgpu_device *adev)
  972. {
  973. switch (adev->asic_type) {
  974. case CHIP_TOPAZ:
  975. adev->ip_blocks = topaz_ip_blocks;
  976. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  977. break;
  978. case CHIP_FIJI:
  979. adev->ip_blocks = fiji_ip_blocks;
  980. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  981. break;
  982. case CHIP_TONGA:
  983. adev->ip_blocks = tonga_ip_blocks;
  984. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  985. break;
  986. case CHIP_POLARIS11:
  987. case CHIP_POLARIS10:
  988. adev->ip_blocks = polaris11_ip_blocks;
  989. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  990. break;
  991. case CHIP_CARRIZO:
  992. case CHIP_STONEY:
  993. adev->ip_blocks = cz_ip_blocks;
  994. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  995. break;
  996. default:
  997. /* FIXME: not supported yet */
  998. return -EINVAL;
  999. }
  1000. return 0;
  1001. }
  1002. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1003. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1004. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1005. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1006. {
  1007. if (adev->flags & AMD_IS_APU)
  1008. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1009. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1010. else
  1011. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1012. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1013. }
  1014. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1015. {
  1016. .read_disabled_bios = &vi_read_disabled_bios,
  1017. .read_bios_from_rom = &vi_read_bios_from_rom,
  1018. .read_register = &vi_read_register,
  1019. .reset = &vi_asic_reset,
  1020. .set_vga_state = &vi_vga_set_state,
  1021. .get_xclk = &vi_get_xclk,
  1022. .set_uvd_clocks = &vi_set_uvd_clocks,
  1023. .set_vce_clocks = &vi_set_vce_clocks,
  1024. .get_virtual_caps = &vi_get_virtual_caps,
  1025. };
  1026. static int vi_common_early_init(void *handle)
  1027. {
  1028. bool smc_enabled = false;
  1029. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1030. if (adev->flags & AMD_IS_APU) {
  1031. adev->smc_rreg = &cz_smc_rreg;
  1032. adev->smc_wreg = &cz_smc_wreg;
  1033. } else {
  1034. adev->smc_rreg = &vi_smc_rreg;
  1035. adev->smc_wreg = &vi_smc_wreg;
  1036. }
  1037. adev->pcie_rreg = &vi_pcie_rreg;
  1038. adev->pcie_wreg = &vi_pcie_wreg;
  1039. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1040. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1041. adev->didt_rreg = &vi_didt_rreg;
  1042. adev->didt_wreg = &vi_didt_wreg;
  1043. adev->asic_funcs = &vi_asic_funcs;
  1044. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1045. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1046. smc_enabled = true;
  1047. adev->rev_id = vi_get_rev_id(adev);
  1048. adev->external_rev_id = 0xFF;
  1049. switch (adev->asic_type) {
  1050. case CHIP_TOPAZ:
  1051. adev->cg_flags = 0;
  1052. adev->pg_flags = 0;
  1053. adev->external_rev_id = 0x1;
  1054. break;
  1055. case CHIP_FIJI:
  1056. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1057. AMD_CG_SUPPORT_GFX_MGLS |
  1058. AMD_CG_SUPPORT_GFX_RLC_LS |
  1059. AMD_CG_SUPPORT_GFX_CP_LS |
  1060. AMD_CG_SUPPORT_GFX_CGTS |
  1061. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1062. AMD_CG_SUPPORT_GFX_CGCG |
  1063. AMD_CG_SUPPORT_GFX_CGLS |
  1064. AMD_CG_SUPPORT_SDMA_MGCG |
  1065. AMD_CG_SUPPORT_SDMA_LS |
  1066. AMD_CG_SUPPORT_BIF_LS |
  1067. AMD_CG_SUPPORT_HDP_MGCG |
  1068. AMD_CG_SUPPORT_HDP_LS |
  1069. AMD_CG_SUPPORT_ROM_MGCG |
  1070. AMD_CG_SUPPORT_MC_MGCG |
  1071. AMD_CG_SUPPORT_MC_LS;
  1072. adev->pg_flags = 0;
  1073. adev->external_rev_id = adev->rev_id + 0x3c;
  1074. break;
  1075. case CHIP_TONGA:
  1076. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1077. adev->pg_flags = 0;
  1078. adev->external_rev_id = adev->rev_id + 0x14;
  1079. break;
  1080. case CHIP_POLARIS11:
  1081. adev->cg_flags = 0;
  1082. adev->pg_flags = 0;
  1083. adev->external_rev_id = adev->rev_id + 0x5A;
  1084. break;
  1085. case CHIP_POLARIS10:
  1086. adev->cg_flags = 0;
  1087. adev->pg_flags = 0;
  1088. adev->external_rev_id = adev->rev_id + 0x50;
  1089. break;
  1090. case CHIP_CARRIZO:
  1091. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1092. AMD_CG_SUPPORT_GFX_MGCG |
  1093. AMD_CG_SUPPORT_GFX_MGLS |
  1094. AMD_CG_SUPPORT_GFX_RLC_LS |
  1095. AMD_CG_SUPPORT_GFX_CP_LS |
  1096. AMD_CG_SUPPORT_GFX_CGTS |
  1097. AMD_CG_SUPPORT_GFX_MGLS |
  1098. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1099. AMD_CG_SUPPORT_GFX_CGCG |
  1100. AMD_CG_SUPPORT_GFX_CGLS |
  1101. AMD_CG_SUPPORT_BIF_LS |
  1102. AMD_CG_SUPPORT_HDP_MGCG |
  1103. AMD_CG_SUPPORT_HDP_LS |
  1104. AMD_CG_SUPPORT_SDMA_MGCG |
  1105. AMD_CG_SUPPORT_SDMA_LS;
  1106. /* rev0 hardware doesn't support PG */
  1107. adev->pg_flags = 0;
  1108. if (adev->rev_id != 0x00)
  1109. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1110. AMD_PG_SUPPORT_GFX_SMG |
  1111. AMD_PG_SUPPORT_GFX_DMG |
  1112. AMD_PG_SUPPORT_CP |
  1113. AMD_PG_SUPPORT_RLC_SMU_HS |
  1114. AMD_PG_SUPPORT_GFX_PIPELINE;
  1115. adev->external_rev_id = adev->rev_id + 0x1;
  1116. break;
  1117. case CHIP_STONEY:
  1118. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1119. AMD_CG_SUPPORT_GFX_MGCG |
  1120. AMD_CG_SUPPORT_GFX_MGLS |
  1121. AMD_CG_SUPPORT_GFX_RLC_LS |
  1122. AMD_CG_SUPPORT_GFX_CP_LS |
  1123. AMD_CG_SUPPORT_GFX_CGTS |
  1124. AMD_CG_SUPPORT_GFX_MGLS |
  1125. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1126. AMD_CG_SUPPORT_GFX_CGCG |
  1127. AMD_CG_SUPPORT_GFX_CGLS |
  1128. AMD_CG_SUPPORT_BIF_LS |
  1129. AMD_CG_SUPPORT_HDP_MGCG |
  1130. AMD_CG_SUPPORT_HDP_LS |
  1131. AMD_CG_SUPPORT_SDMA_MGCG |
  1132. AMD_CG_SUPPORT_SDMA_LS;
  1133. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  1134. AMD_PG_SUPPORT_GFX_SMG |
  1135. AMD_PG_SUPPORT_GFX_DMG |
  1136. AMD_PG_SUPPORT_GFX_PIPELINE |
  1137. AMD_PG_SUPPORT_CP |
  1138. AMD_PG_SUPPORT_RLC_SMU_HS;
  1139. adev->external_rev_id = adev->rev_id + 0x1;
  1140. break;
  1141. default:
  1142. /* FIXME: not supported yet */
  1143. return -EINVAL;
  1144. }
  1145. if (amdgpu_smc_load_fw && smc_enabled)
  1146. adev->firmware.smu_load = true;
  1147. amdgpu_get_pcie_info(adev);
  1148. return 0;
  1149. }
  1150. static int vi_common_sw_init(void *handle)
  1151. {
  1152. return 0;
  1153. }
  1154. static int vi_common_sw_fini(void *handle)
  1155. {
  1156. return 0;
  1157. }
  1158. static int vi_common_hw_init(void *handle)
  1159. {
  1160. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1161. /* move the golden regs per IP block */
  1162. vi_init_golden_registers(adev);
  1163. /* enable pcie gen2/3 link */
  1164. vi_pcie_gen3_enable(adev);
  1165. /* enable aspm */
  1166. vi_program_aspm(adev);
  1167. /* enable the doorbell aperture */
  1168. vi_enable_doorbell_aperture(adev, true);
  1169. return 0;
  1170. }
  1171. static int vi_common_hw_fini(void *handle)
  1172. {
  1173. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1174. /* enable the doorbell aperture */
  1175. vi_enable_doorbell_aperture(adev, false);
  1176. return 0;
  1177. }
  1178. static int vi_common_suspend(void *handle)
  1179. {
  1180. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1181. return vi_common_hw_fini(adev);
  1182. }
  1183. static int vi_common_resume(void *handle)
  1184. {
  1185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1186. return vi_common_hw_init(adev);
  1187. }
  1188. static bool vi_common_is_idle(void *handle)
  1189. {
  1190. return true;
  1191. }
  1192. static int vi_common_wait_for_idle(void *handle)
  1193. {
  1194. return 0;
  1195. }
  1196. static int vi_common_soft_reset(void *handle)
  1197. {
  1198. return 0;
  1199. }
  1200. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1201. bool enable)
  1202. {
  1203. uint32_t temp, data;
  1204. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1205. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1206. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1207. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1208. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1209. else
  1210. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1211. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1212. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1213. if (temp != data)
  1214. WREG32_PCIE(ixPCIE_CNTL2, data);
  1215. }
  1216. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1217. bool enable)
  1218. {
  1219. uint32_t temp, data;
  1220. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1221. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1222. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1223. else
  1224. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1225. if (temp != data)
  1226. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1227. }
  1228. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1229. bool enable)
  1230. {
  1231. uint32_t temp, data;
  1232. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1233. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1234. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1235. else
  1236. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1237. if (temp != data)
  1238. WREG32(mmHDP_MEM_POWER_LS, data);
  1239. }
  1240. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1241. bool enable)
  1242. {
  1243. uint32_t temp, data;
  1244. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1245. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1246. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1247. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1248. else
  1249. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1250. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1251. if (temp != data)
  1252. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1253. }
  1254. static int vi_common_set_clockgating_state(void *handle,
  1255. enum amd_clockgating_state state)
  1256. {
  1257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1258. switch (adev->asic_type) {
  1259. case CHIP_FIJI:
  1260. vi_update_bif_medium_grain_light_sleep(adev,
  1261. state == AMD_CG_STATE_GATE ? true : false);
  1262. vi_update_hdp_medium_grain_clock_gating(adev,
  1263. state == AMD_CG_STATE_GATE ? true : false);
  1264. vi_update_hdp_light_sleep(adev,
  1265. state == AMD_CG_STATE_GATE ? true : false);
  1266. vi_update_rom_medium_grain_clock_gating(adev,
  1267. state == AMD_CG_STATE_GATE ? true : false);
  1268. break;
  1269. case CHIP_CARRIZO:
  1270. case CHIP_STONEY:
  1271. vi_update_bif_medium_grain_light_sleep(adev,
  1272. state == AMD_CG_STATE_GATE ? true : false);
  1273. vi_update_hdp_medium_grain_clock_gating(adev,
  1274. state == AMD_CG_STATE_GATE ? true : false);
  1275. vi_update_hdp_light_sleep(adev,
  1276. state == AMD_CG_STATE_GATE ? true : false);
  1277. break;
  1278. default:
  1279. break;
  1280. }
  1281. return 0;
  1282. }
  1283. static int vi_common_set_powergating_state(void *handle,
  1284. enum amd_powergating_state state)
  1285. {
  1286. return 0;
  1287. }
  1288. const struct amd_ip_funcs vi_common_ip_funcs = {
  1289. .name = "vi_common",
  1290. .early_init = vi_common_early_init,
  1291. .late_init = NULL,
  1292. .sw_init = vi_common_sw_init,
  1293. .sw_fini = vi_common_sw_fini,
  1294. .hw_init = vi_common_hw_init,
  1295. .hw_fini = vi_common_hw_fini,
  1296. .suspend = vi_common_suspend,
  1297. .resume = vi_common_resume,
  1298. .is_idle = vi_common_is_idle,
  1299. .wait_for_idle = vi_common_wait_for_idle,
  1300. .soft_reset = vi_common_soft_reset,
  1301. .set_clockgating_state = vi_common_set_clockgating_state,
  1302. .set_powergating_state = vi_common_set_powergating_state,
  1303. };