uvd_v6_0.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "vi.h"
  36. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  37. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int uvd_v6_0_start(struct amdgpu_device *adev);
  39. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  40. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  41. /**
  42. * uvd_v6_0_ring_get_rptr - get read pointer
  43. *
  44. * @ring: amdgpu_ring pointer
  45. *
  46. * Returns the current hardware read pointer
  47. */
  48. static uint32_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  49. {
  50. struct amdgpu_device *adev = ring->adev;
  51. return RREG32(mmUVD_RBC_RB_RPTR);
  52. }
  53. /**
  54. * uvd_v6_0_ring_get_wptr - get write pointer
  55. *
  56. * @ring: amdgpu_ring pointer
  57. *
  58. * Returns the current hardware write pointer
  59. */
  60. static uint32_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  61. {
  62. struct amdgpu_device *adev = ring->adev;
  63. return RREG32(mmUVD_RBC_RB_WPTR);
  64. }
  65. /**
  66. * uvd_v6_0_ring_set_wptr - set write pointer
  67. *
  68. * @ring: amdgpu_ring pointer
  69. *
  70. * Commits the write pointer to the hardware
  71. */
  72. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  73. {
  74. struct amdgpu_device *adev = ring->adev;
  75. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  76. }
  77. static int uvd_v6_0_early_init(void *handle)
  78. {
  79. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  80. uvd_v6_0_set_ring_funcs(adev);
  81. uvd_v6_0_set_irq_funcs(adev);
  82. return 0;
  83. }
  84. static int uvd_v6_0_sw_init(void *handle)
  85. {
  86. struct amdgpu_ring *ring;
  87. int r;
  88. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  89. /* UVD TRAP */
  90. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  91. if (r)
  92. return r;
  93. r = amdgpu_uvd_sw_init(adev);
  94. if (r)
  95. return r;
  96. r = amdgpu_uvd_resume(adev);
  97. if (r)
  98. return r;
  99. ring = &adev->uvd.ring;
  100. sprintf(ring->name, "uvd");
  101. r = amdgpu_ring_init(adev, ring, 512, CP_PACKET2, 0xf,
  102. &adev->uvd.irq, 0, AMDGPU_RING_TYPE_UVD);
  103. return r;
  104. }
  105. static int uvd_v6_0_sw_fini(void *handle)
  106. {
  107. int r;
  108. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  109. r = amdgpu_uvd_suspend(adev);
  110. if (r)
  111. return r;
  112. r = amdgpu_uvd_sw_fini(adev);
  113. if (r)
  114. return r;
  115. return r;
  116. }
  117. /**
  118. * uvd_v6_0_hw_init - start and test UVD block
  119. *
  120. * @adev: amdgpu_device pointer
  121. *
  122. * Initialize the hardware, boot up the VCPU and do some testing
  123. */
  124. static int uvd_v6_0_hw_init(void *handle)
  125. {
  126. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  127. struct amdgpu_ring *ring = &adev->uvd.ring;
  128. uint32_t tmp;
  129. int r;
  130. r = uvd_v6_0_start(adev);
  131. if (r)
  132. goto done;
  133. ring->ready = true;
  134. r = amdgpu_ring_test_ring(ring);
  135. if (r) {
  136. ring->ready = false;
  137. goto done;
  138. }
  139. r = amdgpu_ring_alloc(ring, 10);
  140. if (r) {
  141. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  142. goto done;
  143. }
  144. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  145. amdgpu_ring_write(ring, tmp);
  146. amdgpu_ring_write(ring, 0xFFFFF);
  147. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  148. amdgpu_ring_write(ring, tmp);
  149. amdgpu_ring_write(ring, 0xFFFFF);
  150. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  151. amdgpu_ring_write(ring, tmp);
  152. amdgpu_ring_write(ring, 0xFFFFF);
  153. /* Clear timeout status bits */
  154. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  155. amdgpu_ring_write(ring, 0x8);
  156. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  157. amdgpu_ring_write(ring, 3);
  158. amdgpu_ring_commit(ring);
  159. done:
  160. if (!r)
  161. DRM_INFO("UVD initialized successfully.\n");
  162. return r;
  163. }
  164. /**
  165. * uvd_v6_0_hw_fini - stop the hardware block
  166. *
  167. * @adev: amdgpu_device pointer
  168. *
  169. * Stop the UVD block, mark ring as not ready any more
  170. */
  171. static int uvd_v6_0_hw_fini(void *handle)
  172. {
  173. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  174. struct amdgpu_ring *ring = &adev->uvd.ring;
  175. uvd_v6_0_stop(adev);
  176. ring->ready = false;
  177. return 0;
  178. }
  179. static int uvd_v6_0_suspend(void *handle)
  180. {
  181. int r;
  182. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  183. r = uvd_v6_0_hw_fini(adev);
  184. if (r)
  185. return r;
  186. /* Skip this for APU for now */
  187. if (!(adev->flags & AMD_IS_APU)) {
  188. r = amdgpu_uvd_suspend(adev);
  189. if (r)
  190. return r;
  191. }
  192. return r;
  193. }
  194. static int uvd_v6_0_resume(void *handle)
  195. {
  196. int r;
  197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  198. /* Skip this for APU for now */
  199. if (!(adev->flags & AMD_IS_APU)) {
  200. r = amdgpu_uvd_resume(adev);
  201. if (r)
  202. return r;
  203. }
  204. r = uvd_v6_0_hw_init(adev);
  205. if (r)
  206. return r;
  207. return r;
  208. }
  209. /**
  210. * uvd_v6_0_mc_resume - memory controller programming
  211. *
  212. * @adev: amdgpu_device pointer
  213. *
  214. * Let the UVD memory controller know it's offsets
  215. */
  216. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  217. {
  218. uint64_t offset;
  219. uint32_t size;
  220. /* programm memory controller bits 0-27 */
  221. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  222. lower_32_bits(adev->uvd.gpu_addr));
  223. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  224. upper_32_bits(adev->uvd.gpu_addr));
  225. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  226. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  227. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  228. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  229. offset += size;
  230. size = AMDGPU_UVD_HEAP_SIZE;
  231. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  232. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  233. offset += size;
  234. size = AMDGPU_UVD_STACK_SIZE +
  235. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  236. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  237. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  238. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  239. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  240. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  241. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  242. }
  243. #if 0
  244. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  245. bool enable)
  246. {
  247. u32 data, data1;
  248. data = RREG32(mmUVD_CGC_GATE);
  249. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  250. if (enable) {
  251. data |= UVD_CGC_GATE__SYS_MASK |
  252. UVD_CGC_GATE__UDEC_MASK |
  253. UVD_CGC_GATE__MPEG2_MASK |
  254. UVD_CGC_GATE__RBC_MASK |
  255. UVD_CGC_GATE__LMI_MC_MASK |
  256. UVD_CGC_GATE__IDCT_MASK |
  257. UVD_CGC_GATE__MPRD_MASK |
  258. UVD_CGC_GATE__MPC_MASK |
  259. UVD_CGC_GATE__LBSI_MASK |
  260. UVD_CGC_GATE__LRBBM_MASK |
  261. UVD_CGC_GATE__UDEC_RE_MASK |
  262. UVD_CGC_GATE__UDEC_CM_MASK |
  263. UVD_CGC_GATE__UDEC_IT_MASK |
  264. UVD_CGC_GATE__UDEC_DB_MASK |
  265. UVD_CGC_GATE__UDEC_MP_MASK |
  266. UVD_CGC_GATE__WCB_MASK |
  267. UVD_CGC_GATE__VCPU_MASK |
  268. UVD_CGC_GATE__SCPU_MASK;
  269. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  270. UVD_SUVD_CGC_GATE__SIT_MASK |
  271. UVD_SUVD_CGC_GATE__SMP_MASK |
  272. UVD_SUVD_CGC_GATE__SCM_MASK |
  273. UVD_SUVD_CGC_GATE__SDB_MASK |
  274. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  275. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  276. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  277. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  278. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  279. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  280. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  281. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  282. } else {
  283. data &= ~(UVD_CGC_GATE__SYS_MASK |
  284. UVD_CGC_GATE__UDEC_MASK |
  285. UVD_CGC_GATE__MPEG2_MASK |
  286. UVD_CGC_GATE__RBC_MASK |
  287. UVD_CGC_GATE__LMI_MC_MASK |
  288. UVD_CGC_GATE__LMI_UMC_MASK |
  289. UVD_CGC_GATE__IDCT_MASK |
  290. UVD_CGC_GATE__MPRD_MASK |
  291. UVD_CGC_GATE__MPC_MASK |
  292. UVD_CGC_GATE__LBSI_MASK |
  293. UVD_CGC_GATE__LRBBM_MASK |
  294. UVD_CGC_GATE__UDEC_RE_MASK |
  295. UVD_CGC_GATE__UDEC_CM_MASK |
  296. UVD_CGC_GATE__UDEC_IT_MASK |
  297. UVD_CGC_GATE__UDEC_DB_MASK |
  298. UVD_CGC_GATE__UDEC_MP_MASK |
  299. UVD_CGC_GATE__WCB_MASK |
  300. UVD_CGC_GATE__VCPU_MASK |
  301. UVD_CGC_GATE__SCPU_MASK);
  302. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  303. UVD_SUVD_CGC_GATE__SIT_MASK |
  304. UVD_SUVD_CGC_GATE__SMP_MASK |
  305. UVD_SUVD_CGC_GATE__SCM_MASK |
  306. UVD_SUVD_CGC_GATE__SDB_MASK |
  307. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  308. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  309. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  310. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  311. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  312. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  313. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  314. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  315. }
  316. WREG32(mmUVD_CGC_GATE, data);
  317. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  318. }
  319. #endif
  320. /**
  321. * uvd_v6_0_start - start UVD block
  322. *
  323. * @adev: amdgpu_device pointer
  324. *
  325. * Setup and start the UVD block
  326. */
  327. static int uvd_v6_0_start(struct amdgpu_device *adev)
  328. {
  329. struct amdgpu_ring *ring = &adev->uvd.ring;
  330. uint32_t rb_bufsz, tmp;
  331. uint32_t lmi_swap_cntl;
  332. uint32_t mp_swap_cntl;
  333. int i, j, r;
  334. /* disable DPG */
  335. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  336. /* disable byte swapping */
  337. lmi_swap_cntl = 0;
  338. mp_swap_cntl = 0;
  339. uvd_v6_0_mc_resume(adev);
  340. /* Set dynamic clock gating in S/W control mode */
  341. if (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG) {
  342. uvd_v6_0_set_sw_clock_gating(adev);
  343. } else {
  344. /* disable clock gating */
  345. uint32_t data = RREG32(mmUVD_CGC_CTRL);
  346. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  347. WREG32(mmUVD_CGC_CTRL, data);
  348. }
  349. /* disable interupt */
  350. WREG32_P(mmUVD_MASTINT_EN, 0, ~UVD_MASTINT_EN__VCPU_EN_MASK);
  351. /* stall UMC and register bus before resetting VCPU */
  352. WREG32_P(mmUVD_LMI_CTRL2, UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  353. mdelay(1);
  354. /* put LMI, VCPU, RBC etc... into reset */
  355. WREG32(mmUVD_SOFT_RESET,
  356. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  357. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  358. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  359. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  360. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  361. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  362. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  363. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  364. mdelay(5);
  365. /* take UVD block out of reset */
  366. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  367. mdelay(5);
  368. /* initialize UVD memory controller */
  369. WREG32(mmUVD_LMI_CTRL,
  370. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  371. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  372. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  373. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  374. UVD_LMI_CTRL__REQ_MODE_MASK |
  375. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  376. #ifdef __BIG_ENDIAN
  377. /* swap (8 in 32) RB and IB */
  378. lmi_swap_cntl = 0xa;
  379. mp_swap_cntl = 0;
  380. #endif
  381. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  382. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  383. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  384. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  385. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  386. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  387. WREG32(mmUVD_MPC_SET_ALU, 0);
  388. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  389. /* take all subblocks out of reset, except VCPU */
  390. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  391. mdelay(5);
  392. /* enable VCPU clock */
  393. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  394. /* enable UMC */
  395. WREG32_P(mmUVD_LMI_CTRL2, 0, ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  396. /* boot up the VCPU */
  397. WREG32(mmUVD_SOFT_RESET, 0);
  398. mdelay(10);
  399. for (i = 0; i < 10; ++i) {
  400. uint32_t status;
  401. for (j = 0; j < 100; ++j) {
  402. status = RREG32(mmUVD_STATUS);
  403. if (status & 2)
  404. break;
  405. mdelay(10);
  406. }
  407. r = 0;
  408. if (status & 2)
  409. break;
  410. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  411. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  412. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  413. mdelay(10);
  414. WREG32_P(mmUVD_SOFT_RESET, 0,
  415. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  416. mdelay(10);
  417. r = -1;
  418. }
  419. if (r) {
  420. DRM_ERROR("UVD not responding, giving up!!!\n");
  421. return r;
  422. }
  423. /* enable master interrupt */
  424. WREG32_P(mmUVD_MASTINT_EN,
  425. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  426. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  427. /* clear the bit 4 of UVD_STATUS */
  428. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  429. rb_bufsz = order_base_2(ring->ring_size);
  430. tmp = 0;
  431. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  432. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  433. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  434. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  435. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  436. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  437. /* force RBC into idle state */
  438. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  439. /* set the write pointer delay */
  440. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  441. /* set the wb address */
  442. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  443. /* programm the RB_BASE for ring buffer */
  444. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  445. lower_32_bits(ring->gpu_addr));
  446. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  447. upper_32_bits(ring->gpu_addr));
  448. /* Initialize the ring buffer's read and write pointers */
  449. WREG32(mmUVD_RBC_RB_RPTR, 0);
  450. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  451. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  452. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  453. return 0;
  454. }
  455. /**
  456. * uvd_v6_0_stop - stop UVD block
  457. *
  458. * @adev: amdgpu_device pointer
  459. *
  460. * stop the UVD block
  461. */
  462. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  463. {
  464. /* force RBC into idle state */
  465. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  466. /* Stall UMC and register bus before resetting VCPU */
  467. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  468. mdelay(1);
  469. /* put VCPU into reset */
  470. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  471. mdelay(5);
  472. /* disable VCPU clock */
  473. WREG32(mmUVD_VCPU_CNTL, 0x0);
  474. /* Unstall UMC and register bus */
  475. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  476. }
  477. /**
  478. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  479. *
  480. * @ring: amdgpu_ring pointer
  481. * @fence: fence to emit
  482. *
  483. * Write a fence and a trap command to the ring.
  484. */
  485. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  486. unsigned flags)
  487. {
  488. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  489. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  490. amdgpu_ring_write(ring, seq);
  491. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  492. amdgpu_ring_write(ring, addr & 0xffffffff);
  493. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  494. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  495. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  496. amdgpu_ring_write(ring, 0);
  497. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  498. amdgpu_ring_write(ring, 0);
  499. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  500. amdgpu_ring_write(ring, 0);
  501. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  502. amdgpu_ring_write(ring, 2);
  503. }
  504. /**
  505. * uvd_v6_0_ring_test_ring - register write test
  506. *
  507. * @ring: amdgpu_ring pointer
  508. *
  509. * Test if we can successfully write to the context register
  510. */
  511. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  512. {
  513. struct amdgpu_device *adev = ring->adev;
  514. uint32_t tmp = 0;
  515. unsigned i;
  516. int r;
  517. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  518. r = amdgpu_ring_alloc(ring, 3);
  519. if (r) {
  520. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  521. ring->idx, r);
  522. return r;
  523. }
  524. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  525. amdgpu_ring_write(ring, 0xDEADBEEF);
  526. amdgpu_ring_commit(ring);
  527. for (i = 0; i < adev->usec_timeout; i++) {
  528. tmp = RREG32(mmUVD_CONTEXT_ID);
  529. if (tmp == 0xDEADBEEF)
  530. break;
  531. DRM_UDELAY(1);
  532. }
  533. if (i < adev->usec_timeout) {
  534. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  535. ring->idx, i);
  536. } else {
  537. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  538. ring->idx, tmp);
  539. r = -EINVAL;
  540. }
  541. return r;
  542. }
  543. /**
  544. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  545. *
  546. * @ring: amdgpu_ring pointer
  547. * @ib: indirect buffer to execute
  548. *
  549. * Write ring commands to execute the indirect buffer
  550. */
  551. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  552. struct amdgpu_ib *ib,
  553. unsigned vm_id, bool ctx_switch)
  554. {
  555. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  556. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  557. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  558. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  559. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  560. amdgpu_ring_write(ring, ib->length_dw);
  561. }
  562. /**
  563. * uvd_v6_0_ring_test_ib - test ib execution
  564. *
  565. * @ring: amdgpu_ring pointer
  566. *
  567. * Test if we can successfully execute an IB
  568. */
  569. static int uvd_v6_0_ring_test_ib(struct amdgpu_ring *ring)
  570. {
  571. struct fence *fence = NULL;
  572. int r;
  573. r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
  574. if (r) {
  575. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  576. goto error;
  577. }
  578. r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
  579. if (r) {
  580. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  581. goto error;
  582. }
  583. r = fence_wait(fence, false);
  584. if (r) {
  585. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  586. goto error;
  587. }
  588. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  589. error:
  590. fence_put(fence);
  591. return r;
  592. }
  593. static bool uvd_v6_0_is_idle(void *handle)
  594. {
  595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  596. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  597. }
  598. static int uvd_v6_0_wait_for_idle(void *handle)
  599. {
  600. unsigned i;
  601. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  602. for (i = 0; i < adev->usec_timeout; i++) {
  603. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  604. return 0;
  605. }
  606. return -ETIMEDOUT;
  607. }
  608. static int uvd_v6_0_soft_reset(void *handle)
  609. {
  610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  611. uvd_v6_0_stop(adev);
  612. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  613. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  614. mdelay(5);
  615. return uvd_v6_0_start(adev);
  616. }
  617. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  618. struct amdgpu_irq_src *source,
  619. unsigned type,
  620. enum amdgpu_interrupt_state state)
  621. {
  622. // TODO
  623. return 0;
  624. }
  625. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  626. struct amdgpu_irq_src *source,
  627. struct amdgpu_iv_entry *entry)
  628. {
  629. DRM_DEBUG("IH: UVD TRAP\n");
  630. amdgpu_fence_process(&adev->uvd.ring);
  631. return 0;
  632. }
  633. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  634. {
  635. uint32_t data, data1, data2, suvd_flags;
  636. data = RREG32(mmUVD_CGC_CTRL);
  637. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  638. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  639. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  640. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  641. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  642. UVD_SUVD_CGC_GATE__SIT_MASK |
  643. UVD_SUVD_CGC_GATE__SMP_MASK |
  644. UVD_SUVD_CGC_GATE__SCM_MASK |
  645. UVD_SUVD_CGC_GATE__SDB_MASK;
  646. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  647. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  648. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  649. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  650. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  651. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  652. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  653. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  654. UVD_CGC_CTRL__SYS_MODE_MASK |
  655. UVD_CGC_CTRL__UDEC_MODE_MASK |
  656. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  657. UVD_CGC_CTRL__REGS_MODE_MASK |
  658. UVD_CGC_CTRL__RBC_MODE_MASK |
  659. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  660. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  661. UVD_CGC_CTRL__IDCT_MODE_MASK |
  662. UVD_CGC_CTRL__MPRD_MODE_MASK |
  663. UVD_CGC_CTRL__MPC_MODE_MASK |
  664. UVD_CGC_CTRL__LBSI_MODE_MASK |
  665. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  666. UVD_CGC_CTRL__WCB_MODE_MASK |
  667. UVD_CGC_CTRL__VCPU_MODE_MASK |
  668. UVD_CGC_CTRL__JPEG_MODE_MASK |
  669. UVD_CGC_CTRL__SCPU_MODE_MASK |
  670. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  671. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  672. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  673. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  674. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  675. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  676. data1 |= suvd_flags;
  677. WREG32(mmUVD_CGC_CTRL, data);
  678. WREG32(mmUVD_CGC_GATE, 0);
  679. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  680. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  681. }
  682. #if 0
  683. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  684. {
  685. uint32_t data, data1, cgc_flags, suvd_flags;
  686. data = RREG32(mmUVD_CGC_GATE);
  687. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  688. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  689. UVD_CGC_GATE__UDEC_MASK |
  690. UVD_CGC_GATE__MPEG2_MASK |
  691. UVD_CGC_GATE__RBC_MASK |
  692. UVD_CGC_GATE__LMI_MC_MASK |
  693. UVD_CGC_GATE__IDCT_MASK |
  694. UVD_CGC_GATE__MPRD_MASK |
  695. UVD_CGC_GATE__MPC_MASK |
  696. UVD_CGC_GATE__LBSI_MASK |
  697. UVD_CGC_GATE__LRBBM_MASK |
  698. UVD_CGC_GATE__UDEC_RE_MASK |
  699. UVD_CGC_GATE__UDEC_CM_MASK |
  700. UVD_CGC_GATE__UDEC_IT_MASK |
  701. UVD_CGC_GATE__UDEC_DB_MASK |
  702. UVD_CGC_GATE__UDEC_MP_MASK |
  703. UVD_CGC_GATE__WCB_MASK |
  704. UVD_CGC_GATE__VCPU_MASK |
  705. UVD_CGC_GATE__SCPU_MASK |
  706. UVD_CGC_GATE__JPEG_MASK |
  707. UVD_CGC_GATE__JPEG2_MASK;
  708. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  709. UVD_SUVD_CGC_GATE__SIT_MASK |
  710. UVD_SUVD_CGC_GATE__SMP_MASK |
  711. UVD_SUVD_CGC_GATE__SCM_MASK |
  712. UVD_SUVD_CGC_GATE__SDB_MASK;
  713. data |= cgc_flags;
  714. data1 |= suvd_flags;
  715. WREG32(mmUVD_CGC_GATE, data);
  716. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  717. }
  718. #endif
  719. static void uvd_v6_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  720. {
  721. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  722. if (enable)
  723. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  724. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  725. else
  726. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  727. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  728. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  729. }
  730. static int uvd_v6_0_set_clockgating_state(void *handle,
  731. enum amd_clockgating_state state)
  732. {
  733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  734. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  735. static int curstate = -1;
  736. if (adev->asic_type == CHIP_FIJI ||
  737. adev->asic_type == CHIP_POLARIS10)
  738. uvd_v6_set_bypass_mode(adev, enable);
  739. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  740. return 0;
  741. if (curstate == state)
  742. return 0;
  743. curstate = state;
  744. if (enable) {
  745. /* disable HW gating and enable Sw gating */
  746. uvd_v6_0_set_sw_clock_gating(adev);
  747. } else {
  748. /* wait for STATUS to clear */
  749. if (uvd_v6_0_wait_for_idle(handle))
  750. return -EBUSY;
  751. /* enable HW gates because UVD is idle */
  752. /* uvd_v6_0_set_hw_clock_gating(adev); */
  753. }
  754. return 0;
  755. }
  756. static int uvd_v6_0_set_powergating_state(void *handle,
  757. enum amd_powergating_state state)
  758. {
  759. /* This doesn't actually powergate the UVD block.
  760. * That's done in the dpm code via the SMC. This
  761. * just re-inits the block as necessary. The actual
  762. * gating still happens in the dpm code. We should
  763. * revisit this when there is a cleaner line between
  764. * the smc and the hw blocks
  765. */
  766. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  767. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  768. return 0;
  769. if (state == AMD_PG_STATE_GATE) {
  770. uvd_v6_0_stop(adev);
  771. return 0;
  772. } else {
  773. return uvd_v6_0_start(adev);
  774. }
  775. }
  776. const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  777. .name = "uvd_v6_0",
  778. .early_init = uvd_v6_0_early_init,
  779. .late_init = NULL,
  780. .sw_init = uvd_v6_0_sw_init,
  781. .sw_fini = uvd_v6_0_sw_fini,
  782. .hw_init = uvd_v6_0_hw_init,
  783. .hw_fini = uvd_v6_0_hw_fini,
  784. .suspend = uvd_v6_0_suspend,
  785. .resume = uvd_v6_0_resume,
  786. .is_idle = uvd_v6_0_is_idle,
  787. .wait_for_idle = uvd_v6_0_wait_for_idle,
  788. .soft_reset = uvd_v6_0_soft_reset,
  789. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  790. .set_powergating_state = uvd_v6_0_set_powergating_state,
  791. };
  792. static const struct amdgpu_ring_funcs uvd_v6_0_ring_funcs = {
  793. .get_rptr = uvd_v6_0_ring_get_rptr,
  794. .get_wptr = uvd_v6_0_ring_get_wptr,
  795. .set_wptr = uvd_v6_0_ring_set_wptr,
  796. .parse_cs = amdgpu_uvd_ring_parse_cs,
  797. .emit_ib = uvd_v6_0_ring_emit_ib,
  798. .emit_fence = uvd_v6_0_ring_emit_fence,
  799. .test_ring = uvd_v6_0_ring_test_ring,
  800. .test_ib = uvd_v6_0_ring_test_ib,
  801. .insert_nop = amdgpu_ring_insert_nop,
  802. .pad_ib = amdgpu_ring_generic_pad_ib,
  803. };
  804. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  805. {
  806. adev->uvd.ring.funcs = &uvd_v6_0_ring_funcs;
  807. }
  808. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  809. .set = uvd_v6_0_set_interrupt_state,
  810. .process = uvd_v6_0_process_interrupt,
  811. };
  812. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  813. {
  814. adev->uvd.irq.num_types = 1;
  815. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  816. }