omap_hwmod.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cm33xx.h"
  153. #include "prm.h"
  154. #include "prm3xxx.h"
  155. #include "prm44xx.h"
  156. #include "prm33xx.h"
  157. #include "prminst44xx.h"
  158. #include "mux.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /**
  168. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  169. * @enable_module: function to enable a module (via MODULEMODE)
  170. * @disable_module: function to disable a module (via MODULEMODE)
  171. *
  172. * XXX Eventually this functionality will be hidden inside the PRM/CM
  173. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  174. * conditionals in this code.
  175. */
  176. struct omap_hwmod_soc_ops {
  177. void (*enable_module)(struct omap_hwmod *oh);
  178. int (*disable_module)(struct omap_hwmod *oh);
  179. int (*wait_target_ready)(struct omap_hwmod *oh);
  180. int (*assert_hardreset)(struct omap_hwmod *oh,
  181. struct omap_hwmod_rst_info *ohri);
  182. int (*deassert_hardreset)(struct omap_hwmod *oh,
  183. struct omap_hwmod_rst_info *ohri);
  184. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  185. struct omap_hwmod_rst_info *ohri);
  186. int (*init_clkdm)(struct omap_hwmod *oh);
  187. void (*update_context_lost)(struct omap_hwmod *oh);
  188. int (*get_context_lost)(struct omap_hwmod *oh);
  189. };
  190. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  191. static struct omap_hwmod_soc_ops soc_ops;
  192. /* omap_hwmod_list contains all registered struct omap_hwmods */
  193. static LIST_HEAD(omap_hwmod_list);
  194. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  195. static struct omap_hwmod *mpu_oh;
  196. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  197. static DEFINE_SPINLOCK(io_chain_lock);
  198. /*
  199. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  200. * allocated from - used to reduce the number of small memory
  201. * allocations, which has a significant impact on performance
  202. */
  203. static struct omap_hwmod_link *linkspace;
  204. /*
  205. * free_ls, max_ls: array indexes into linkspace; representing the
  206. * next free struct omap_hwmod_link index, and the maximum number of
  207. * struct omap_hwmod_link records allocated (respectively)
  208. */
  209. static unsigned short free_ls, max_ls, ls_supp;
  210. /* inited: set to true once the hwmod code is initialized */
  211. static bool inited;
  212. /* Private functions */
  213. /**
  214. * _fetch_next_ocp_if - return the next OCP interface in a list
  215. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  216. * @i: pointer to the index of the element pointed to by @p in the list
  217. *
  218. * Return a pointer to the struct omap_hwmod_ocp_if record
  219. * containing the struct list_head pointed to by @p, and increment
  220. * @p such that a future call to this routine will return the next
  221. * record.
  222. */
  223. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  224. int *i)
  225. {
  226. struct omap_hwmod_ocp_if *oi;
  227. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  228. *p = (*p)->next;
  229. *i = *i + 1;
  230. return oi;
  231. }
  232. /**
  233. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  234. * @oh: struct omap_hwmod *
  235. *
  236. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  237. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  238. * OCP_SYSCONFIG register or 0 upon success.
  239. */
  240. static int _update_sysc_cache(struct omap_hwmod *oh)
  241. {
  242. if (!oh->class->sysc) {
  243. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  244. return -EINVAL;
  245. }
  246. /* XXX ensure module interface clock is up */
  247. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  248. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  249. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  250. return 0;
  251. }
  252. /**
  253. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  254. * @v: OCP_SYSCONFIG value to write
  255. * @oh: struct omap_hwmod *
  256. *
  257. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  258. * one. No return value.
  259. */
  260. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  261. {
  262. if (!oh->class->sysc) {
  263. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  264. return;
  265. }
  266. /* XXX ensure module interface clock is up */
  267. /* Module might have lost context, always update cache and register */
  268. oh->_sysc_cache = v;
  269. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  270. }
  271. /**
  272. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  273. * @oh: struct omap_hwmod *
  274. * @standbymode: MIDLEMODE field bits
  275. * @v: pointer to register contents to modify
  276. *
  277. * Update the master standby mode bits in @v to be @standbymode for
  278. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  279. * upon error or 0 upon success.
  280. */
  281. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  282. u32 *v)
  283. {
  284. u32 mstandby_mask;
  285. u8 mstandby_shift;
  286. if (!oh->class->sysc ||
  287. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  288. return -EINVAL;
  289. if (!oh->class->sysc->sysc_fields) {
  290. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  291. return -EINVAL;
  292. }
  293. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  294. mstandby_mask = (0x3 << mstandby_shift);
  295. *v &= ~mstandby_mask;
  296. *v |= __ffs(standbymode) << mstandby_shift;
  297. return 0;
  298. }
  299. /**
  300. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  301. * @oh: struct omap_hwmod *
  302. * @idlemode: SIDLEMODE field bits
  303. * @v: pointer to register contents to modify
  304. *
  305. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  306. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  307. * or 0 upon success.
  308. */
  309. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  310. {
  311. u32 sidle_mask;
  312. u8 sidle_shift;
  313. if (!oh->class->sysc ||
  314. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  315. return -EINVAL;
  316. if (!oh->class->sysc->sysc_fields) {
  317. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  318. return -EINVAL;
  319. }
  320. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  321. sidle_mask = (0x3 << sidle_shift);
  322. *v &= ~sidle_mask;
  323. *v |= __ffs(idlemode) << sidle_shift;
  324. return 0;
  325. }
  326. /**
  327. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  328. * @oh: struct omap_hwmod *
  329. * @clockact: CLOCKACTIVITY field bits
  330. * @v: pointer to register contents to modify
  331. *
  332. * Update the clockactivity mode bits in @v to be @clockact for the
  333. * @oh hwmod. Used for additional powersaving on some modules. Does
  334. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  335. * success.
  336. */
  337. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  338. {
  339. u32 clkact_mask;
  340. u8 clkact_shift;
  341. if (!oh->class->sysc ||
  342. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  343. return -EINVAL;
  344. if (!oh->class->sysc->sysc_fields) {
  345. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  346. return -EINVAL;
  347. }
  348. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  349. clkact_mask = (0x3 << clkact_shift);
  350. *v &= ~clkact_mask;
  351. *v |= clockact << clkact_shift;
  352. return 0;
  353. }
  354. /**
  355. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  356. * @oh: struct omap_hwmod *
  357. * @v: pointer to register contents to modify
  358. *
  359. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  360. * error or 0 upon success.
  361. */
  362. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  363. {
  364. u32 softrst_mask;
  365. if (!oh->class->sysc ||
  366. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  367. return -EINVAL;
  368. if (!oh->class->sysc->sysc_fields) {
  369. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  370. return -EINVAL;
  371. }
  372. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  373. *v |= softrst_mask;
  374. return 0;
  375. }
  376. /**
  377. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  378. * @oh: struct omap_hwmod *
  379. * @v: pointer to register contents to modify
  380. *
  381. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  382. * error or 0 upon success.
  383. */
  384. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  385. {
  386. u32 softrst_mask;
  387. if (!oh->class->sysc ||
  388. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  389. return -EINVAL;
  390. if (!oh->class->sysc->sysc_fields) {
  391. WARN(1,
  392. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  393. oh->name);
  394. return -EINVAL;
  395. }
  396. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  397. *v &= ~softrst_mask;
  398. return 0;
  399. }
  400. /**
  401. * _wait_softreset_complete - wait for an OCP softreset to complete
  402. * @oh: struct omap_hwmod * to wait on
  403. *
  404. * Wait until the IP block represented by @oh reports that its OCP
  405. * softreset is complete. This can be triggered by software (see
  406. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  407. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  408. * microseconds. Returns the number of microseconds waited.
  409. */
  410. static int _wait_softreset_complete(struct omap_hwmod *oh)
  411. {
  412. struct omap_hwmod_class_sysconfig *sysc;
  413. u32 softrst_mask;
  414. int c = 0;
  415. sysc = oh->class->sysc;
  416. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  417. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  418. & SYSS_RESETDONE_MASK),
  419. MAX_MODULE_SOFTRESET_WAIT, c);
  420. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  421. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  422. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  423. & softrst_mask),
  424. MAX_MODULE_SOFTRESET_WAIT, c);
  425. }
  426. return c;
  427. }
  428. /**
  429. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  430. * @oh: struct omap_hwmod *
  431. *
  432. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  433. * of some modules. When the DMA must perform read/write accesses, the
  434. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  435. * for power management, software must set the DMADISABLE bit back to 1.
  436. *
  437. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  438. * error or 0 upon success.
  439. */
  440. static int _set_dmadisable(struct omap_hwmod *oh)
  441. {
  442. u32 v;
  443. u32 dmadisable_mask;
  444. if (!oh->class->sysc ||
  445. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  446. return -EINVAL;
  447. if (!oh->class->sysc->sysc_fields) {
  448. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  449. return -EINVAL;
  450. }
  451. /* clocks must be on for this operation */
  452. if (oh->_state != _HWMOD_STATE_ENABLED) {
  453. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  454. return -EINVAL;
  455. }
  456. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  457. v = oh->_sysc_cache;
  458. dmadisable_mask =
  459. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  460. v |= dmadisable_mask;
  461. _write_sysconfig(v, oh);
  462. return 0;
  463. }
  464. /**
  465. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  466. * @oh: struct omap_hwmod *
  467. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  468. * @v: pointer to register contents to modify
  469. *
  470. * Update the module autoidle bit in @v to be @autoidle for the @oh
  471. * hwmod. The autoidle bit controls whether the module can gate
  472. * internal clocks automatically when it isn't doing anything; the
  473. * exact function of this bit varies on a per-module basis. This
  474. * function does not write to the hardware. Returns -EINVAL upon
  475. * error or 0 upon success.
  476. */
  477. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  478. u32 *v)
  479. {
  480. u32 autoidle_mask;
  481. u8 autoidle_shift;
  482. if (!oh->class->sysc ||
  483. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  484. return -EINVAL;
  485. if (!oh->class->sysc->sysc_fields) {
  486. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  487. return -EINVAL;
  488. }
  489. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  490. autoidle_mask = (0x1 << autoidle_shift);
  491. *v &= ~autoidle_mask;
  492. *v |= autoidle << autoidle_shift;
  493. return 0;
  494. }
  495. /**
  496. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  497. * @oh: struct omap_hwmod *
  498. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  499. *
  500. * Set or clear the I/O pad wakeup flag in the mux entries for the
  501. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  502. * in memory. If the hwmod is currently idled, and the new idle
  503. * values don't match the previous ones, this function will also
  504. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  505. * currently idled, this function won't touch the hardware: the new
  506. * mux settings are written to the SCM PADCTRL registers when the
  507. * hwmod is idled. No return value.
  508. */
  509. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  510. {
  511. struct omap_device_pad *pad;
  512. bool change = false;
  513. u16 prev_idle;
  514. int j;
  515. if (!oh->mux || !oh->mux->enabled)
  516. return;
  517. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  518. pad = oh->mux->pads_dynamic[j];
  519. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  520. continue;
  521. prev_idle = pad->idle;
  522. if (set_wake)
  523. pad->idle |= OMAP_WAKEUP_EN;
  524. else
  525. pad->idle &= ~OMAP_WAKEUP_EN;
  526. if (prev_idle != pad->idle)
  527. change = true;
  528. }
  529. if (change && oh->_state == _HWMOD_STATE_IDLE)
  530. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  531. }
  532. /**
  533. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  534. * @oh: struct omap_hwmod *
  535. *
  536. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  537. * upon error or 0 upon success.
  538. */
  539. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  540. {
  541. if (!oh->class->sysc ||
  542. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  543. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  544. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  545. return -EINVAL;
  546. if (!oh->class->sysc->sysc_fields) {
  547. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  548. return -EINVAL;
  549. }
  550. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  551. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  552. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  553. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  554. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  555. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  556. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  557. return 0;
  558. }
  559. /**
  560. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  561. * @oh: struct omap_hwmod *
  562. *
  563. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  564. * upon error or 0 upon success.
  565. */
  566. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  567. {
  568. if (!oh->class->sysc ||
  569. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  570. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  571. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  572. return -EINVAL;
  573. if (!oh->class->sysc->sysc_fields) {
  574. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  575. return -EINVAL;
  576. }
  577. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  578. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  579. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  580. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  581. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  582. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  583. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  584. return 0;
  585. }
  586. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  587. {
  588. struct clk_hw_omap *clk;
  589. if (oh->clkdm) {
  590. return oh->clkdm;
  591. } else if (oh->_clk) {
  592. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  593. return NULL;
  594. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  595. return clk->clkdm;
  596. }
  597. return NULL;
  598. }
  599. /**
  600. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  601. * @oh: struct omap_hwmod *
  602. *
  603. * Prevent the hardware module @oh from entering idle while the
  604. * hardare module initiator @init_oh is active. Useful when a module
  605. * will be accessed by a particular initiator (e.g., if a module will
  606. * be accessed by the IVA, there should be a sleepdep between the IVA
  607. * initiator and the module). Only applies to modules in smart-idle
  608. * mode. If the clockdomain is marked as not needing autodeps, return
  609. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  610. * passes along clkdm_add_sleepdep() value upon success.
  611. */
  612. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  613. {
  614. struct clockdomain *clkdm, *init_clkdm;
  615. clkdm = _get_clkdm(oh);
  616. init_clkdm = _get_clkdm(init_oh);
  617. if (!clkdm || !init_clkdm)
  618. return -EINVAL;
  619. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  620. return 0;
  621. return clkdm_add_sleepdep(clkdm, init_clkdm);
  622. }
  623. /**
  624. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  625. * @oh: struct omap_hwmod *
  626. *
  627. * Allow the hardware module @oh to enter idle while the hardare
  628. * module initiator @init_oh is active. Useful when a module will not
  629. * be accessed by a particular initiator (e.g., if a module will not
  630. * be accessed by the IVA, there should be no sleepdep between the IVA
  631. * initiator and the module). Only applies to modules in smart-idle
  632. * mode. If the clockdomain is marked as not needing autodeps, return
  633. * 0 without doing anything. Returns -EINVAL upon error or passes
  634. * along clkdm_del_sleepdep() value upon success.
  635. */
  636. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  637. {
  638. struct clockdomain *clkdm, *init_clkdm;
  639. clkdm = _get_clkdm(oh);
  640. init_clkdm = _get_clkdm(init_oh);
  641. if (!clkdm || !init_clkdm)
  642. return -EINVAL;
  643. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  644. return 0;
  645. return clkdm_del_sleepdep(clkdm, init_clkdm);
  646. }
  647. /**
  648. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  649. * @oh: struct omap_hwmod *
  650. *
  651. * Called from _init_clocks(). Populates the @oh _clk (main
  652. * functional clock pointer) if a main_clk is present. Returns 0 on
  653. * success or -EINVAL on error.
  654. */
  655. static int _init_main_clk(struct omap_hwmod *oh)
  656. {
  657. int ret = 0;
  658. if (!oh->main_clk)
  659. return 0;
  660. oh->_clk = clk_get(NULL, oh->main_clk);
  661. if (IS_ERR(oh->_clk)) {
  662. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  663. oh->name, oh->main_clk);
  664. return -EINVAL;
  665. }
  666. /*
  667. * HACK: This needs a re-visit once clk_prepare() is implemented
  668. * to do something meaningful. Today its just a no-op.
  669. * If clk_prepare() is used at some point to do things like
  670. * voltage scaling etc, then this would have to be moved to
  671. * some point where subsystems like i2c and pmic become
  672. * available.
  673. */
  674. clk_prepare(oh->_clk);
  675. if (!_get_clkdm(oh))
  676. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  677. oh->name, oh->main_clk);
  678. return ret;
  679. }
  680. /**
  681. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  682. * @oh: struct omap_hwmod *
  683. *
  684. * Called from _init_clocks(). Populates the @oh OCP slave interface
  685. * clock pointers. Returns 0 on success or -EINVAL on error.
  686. */
  687. static int _init_interface_clks(struct omap_hwmod *oh)
  688. {
  689. struct omap_hwmod_ocp_if *os;
  690. struct list_head *p;
  691. struct clk *c;
  692. int i = 0;
  693. int ret = 0;
  694. p = oh->slave_ports.next;
  695. while (i < oh->slaves_cnt) {
  696. os = _fetch_next_ocp_if(&p, &i);
  697. if (!os->clk)
  698. continue;
  699. c = clk_get(NULL, os->clk);
  700. if (IS_ERR(c)) {
  701. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  702. oh->name, os->clk);
  703. ret = -EINVAL;
  704. continue;
  705. }
  706. os->_clk = c;
  707. /*
  708. * HACK: This needs a re-visit once clk_prepare() is implemented
  709. * to do something meaningful. Today its just a no-op.
  710. * If clk_prepare() is used at some point to do things like
  711. * voltage scaling etc, then this would have to be moved to
  712. * some point where subsystems like i2c and pmic become
  713. * available.
  714. */
  715. clk_prepare(os->_clk);
  716. }
  717. return ret;
  718. }
  719. /**
  720. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  721. * @oh: struct omap_hwmod *
  722. *
  723. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  724. * clock pointers. Returns 0 on success or -EINVAL on error.
  725. */
  726. static int _init_opt_clks(struct omap_hwmod *oh)
  727. {
  728. struct omap_hwmod_opt_clk *oc;
  729. struct clk *c;
  730. int i;
  731. int ret = 0;
  732. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  733. c = clk_get(NULL, oc->clk);
  734. if (IS_ERR(c)) {
  735. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  736. oh->name, oc->clk);
  737. ret = -EINVAL;
  738. continue;
  739. }
  740. oc->_clk = c;
  741. /*
  742. * HACK: This needs a re-visit once clk_prepare() is implemented
  743. * to do something meaningful. Today its just a no-op.
  744. * If clk_prepare() is used at some point to do things like
  745. * voltage scaling etc, then this would have to be moved to
  746. * some point where subsystems like i2c and pmic become
  747. * available.
  748. */
  749. clk_prepare(oc->_clk);
  750. }
  751. return ret;
  752. }
  753. /**
  754. * _enable_clocks - enable hwmod main clock and interface clocks
  755. * @oh: struct omap_hwmod *
  756. *
  757. * Enables all clocks necessary for register reads and writes to succeed
  758. * on the hwmod @oh. Returns 0.
  759. */
  760. static int _enable_clocks(struct omap_hwmod *oh)
  761. {
  762. struct omap_hwmod_ocp_if *os;
  763. struct list_head *p;
  764. int i = 0;
  765. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  766. if (oh->_clk)
  767. clk_enable(oh->_clk);
  768. p = oh->slave_ports.next;
  769. while (i < oh->slaves_cnt) {
  770. os = _fetch_next_ocp_if(&p, &i);
  771. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  772. clk_enable(os->_clk);
  773. }
  774. /* The opt clocks are controlled by the device driver. */
  775. return 0;
  776. }
  777. /**
  778. * _disable_clocks - disable hwmod main clock and interface clocks
  779. * @oh: struct omap_hwmod *
  780. *
  781. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  782. */
  783. static int _disable_clocks(struct omap_hwmod *oh)
  784. {
  785. struct omap_hwmod_ocp_if *os;
  786. struct list_head *p;
  787. int i = 0;
  788. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  789. if (oh->_clk)
  790. clk_disable(oh->_clk);
  791. p = oh->slave_ports.next;
  792. while (i < oh->slaves_cnt) {
  793. os = _fetch_next_ocp_if(&p, &i);
  794. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  795. clk_disable(os->_clk);
  796. }
  797. /* The opt clocks are controlled by the device driver. */
  798. return 0;
  799. }
  800. static void _enable_optional_clocks(struct omap_hwmod *oh)
  801. {
  802. struct omap_hwmod_opt_clk *oc;
  803. int i;
  804. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  805. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  806. if (oc->_clk) {
  807. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  808. __clk_get_name(oc->_clk));
  809. clk_enable(oc->_clk);
  810. }
  811. }
  812. static void _disable_optional_clocks(struct omap_hwmod *oh)
  813. {
  814. struct omap_hwmod_opt_clk *oc;
  815. int i;
  816. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  817. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  818. if (oc->_clk) {
  819. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  820. __clk_get_name(oc->_clk));
  821. clk_disable(oc->_clk);
  822. }
  823. }
  824. /**
  825. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  826. * @oh: struct omap_hwmod *
  827. *
  828. * Enables the PRCM module mode related to the hwmod @oh.
  829. * No return value.
  830. */
  831. static void _omap4_enable_module(struct omap_hwmod *oh)
  832. {
  833. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  834. return;
  835. pr_debug("omap_hwmod: %s: %s: %d\n",
  836. oh->name, __func__, oh->prcm.omap4.modulemode);
  837. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  838. oh->clkdm->prcm_partition,
  839. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  840. }
  841. /**
  842. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  843. * @oh: struct omap_hwmod *
  844. *
  845. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  846. * does not have an IDLEST bit or if the module successfully enters
  847. * slave idle; otherwise, pass along the return value of the
  848. * appropriate *_cm*_wait_module_idle() function.
  849. */
  850. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  851. {
  852. if (!oh)
  853. return -EINVAL;
  854. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  855. return 0;
  856. if (oh->flags & HWMOD_NO_IDLEST)
  857. return 0;
  858. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  859. oh->clkdm->cm_inst,
  860. oh->prcm.omap4.clkctrl_offs, 0);
  861. }
  862. /**
  863. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  864. * @oh: struct omap_hwmod *oh
  865. *
  866. * Count and return the number of MPU IRQs associated with the hwmod
  867. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  868. * NULL.
  869. */
  870. static int _count_mpu_irqs(struct omap_hwmod *oh)
  871. {
  872. struct omap_hwmod_irq_info *ohii;
  873. int i = 0;
  874. if (!oh || !oh->mpu_irqs)
  875. return 0;
  876. do {
  877. ohii = &oh->mpu_irqs[i++];
  878. } while (ohii->irq != -1);
  879. return i-1;
  880. }
  881. /**
  882. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  883. * @oh: struct omap_hwmod *oh
  884. *
  885. * Count and return the number of SDMA request lines associated with
  886. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  887. * if @oh is NULL.
  888. */
  889. static int _count_sdma_reqs(struct omap_hwmod *oh)
  890. {
  891. struct omap_hwmod_dma_info *ohdi;
  892. int i = 0;
  893. if (!oh || !oh->sdma_reqs)
  894. return 0;
  895. do {
  896. ohdi = &oh->sdma_reqs[i++];
  897. } while (ohdi->dma_req != -1);
  898. return i-1;
  899. }
  900. /**
  901. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  902. * @oh: struct omap_hwmod *oh
  903. *
  904. * Count and return the number of address space ranges associated with
  905. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  906. * if @oh is NULL.
  907. */
  908. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  909. {
  910. struct omap_hwmod_addr_space *mem;
  911. int i = 0;
  912. if (!os || !os->addr)
  913. return 0;
  914. do {
  915. mem = &os->addr[i++];
  916. } while (mem->pa_start != mem->pa_end);
  917. return i-1;
  918. }
  919. /**
  920. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  921. * @oh: struct omap_hwmod * to operate on
  922. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  923. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  924. *
  925. * Retrieve a MPU hardware IRQ line number named by @name associated
  926. * with the IP block pointed to by @oh. The IRQ number will be filled
  927. * into the address pointed to by @dma. When @name is non-null, the
  928. * IRQ line number associated with the named entry will be returned.
  929. * If @name is null, the first matching entry will be returned. Data
  930. * order is not meaningful in hwmod data, so callers are strongly
  931. * encouraged to use a non-null @name whenever possible to avoid
  932. * unpredictable effects if hwmod data is later added that causes data
  933. * ordering to change. Returns 0 upon success or a negative error
  934. * code upon error.
  935. */
  936. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  937. unsigned int *irq)
  938. {
  939. int i;
  940. bool found = false;
  941. if (!oh->mpu_irqs)
  942. return -ENOENT;
  943. i = 0;
  944. while (oh->mpu_irqs[i].irq != -1) {
  945. if (name == oh->mpu_irqs[i].name ||
  946. !strcmp(name, oh->mpu_irqs[i].name)) {
  947. found = true;
  948. break;
  949. }
  950. i++;
  951. }
  952. if (!found)
  953. return -ENOENT;
  954. *irq = oh->mpu_irqs[i].irq;
  955. return 0;
  956. }
  957. /**
  958. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  959. * @oh: struct omap_hwmod * to operate on
  960. * @name: pointer to the name of the SDMA request line to fetch (optional)
  961. * @dma: pointer to an unsigned int to store the request line ID to
  962. *
  963. * Retrieve an SDMA request line ID named by @name on the IP block
  964. * pointed to by @oh. The ID will be filled into the address pointed
  965. * to by @dma. When @name is non-null, the request line ID associated
  966. * with the named entry will be returned. If @name is null, the first
  967. * matching entry will be returned. Data order is not meaningful in
  968. * hwmod data, so callers are strongly encouraged to use a non-null
  969. * @name whenever possible to avoid unpredictable effects if hwmod
  970. * data is later added that causes data ordering to change. Returns 0
  971. * upon success or a negative error code upon error.
  972. */
  973. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  974. unsigned int *dma)
  975. {
  976. int i;
  977. bool found = false;
  978. if (!oh->sdma_reqs)
  979. return -ENOENT;
  980. i = 0;
  981. while (oh->sdma_reqs[i].dma_req != -1) {
  982. if (name == oh->sdma_reqs[i].name ||
  983. !strcmp(name, oh->sdma_reqs[i].name)) {
  984. found = true;
  985. break;
  986. }
  987. i++;
  988. }
  989. if (!found)
  990. return -ENOENT;
  991. *dma = oh->sdma_reqs[i].dma_req;
  992. return 0;
  993. }
  994. /**
  995. * _get_addr_space_by_name - fetch address space start & end by name
  996. * @oh: struct omap_hwmod * to operate on
  997. * @name: pointer to the name of the address space to fetch (optional)
  998. * @pa_start: pointer to a u32 to store the starting address to
  999. * @pa_end: pointer to a u32 to store the ending address to
  1000. *
  1001. * Retrieve address space start and end addresses for the IP block
  1002. * pointed to by @oh. The data will be filled into the addresses
  1003. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1004. * address space data associated with the named entry will be
  1005. * returned. If @name is null, the first matching entry will be
  1006. * returned. Data order is not meaningful in hwmod data, so callers
  1007. * are strongly encouraged to use a non-null @name whenever possible
  1008. * to avoid unpredictable effects if hwmod data is later added that
  1009. * causes data ordering to change. Returns 0 upon success or a
  1010. * negative error code upon error.
  1011. */
  1012. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1013. u32 *pa_start, u32 *pa_end)
  1014. {
  1015. int i, j;
  1016. struct omap_hwmod_ocp_if *os;
  1017. struct list_head *p = NULL;
  1018. bool found = false;
  1019. p = oh->slave_ports.next;
  1020. i = 0;
  1021. while (i < oh->slaves_cnt) {
  1022. os = _fetch_next_ocp_if(&p, &i);
  1023. if (!os->addr)
  1024. return -ENOENT;
  1025. j = 0;
  1026. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1027. if (name == os->addr[j].name ||
  1028. !strcmp(name, os->addr[j].name)) {
  1029. found = true;
  1030. break;
  1031. }
  1032. j++;
  1033. }
  1034. if (found)
  1035. break;
  1036. }
  1037. if (!found)
  1038. return -ENOENT;
  1039. *pa_start = os->addr[j].pa_start;
  1040. *pa_end = os->addr[j].pa_end;
  1041. return 0;
  1042. }
  1043. /**
  1044. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1045. * @oh: struct omap_hwmod *
  1046. *
  1047. * Determines the array index of the OCP slave port that the MPU uses
  1048. * to address the device, and saves it into the struct omap_hwmod.
  1049. * Intended to be called during hwmod registration only. No return
  1050. * value.
  1051. */
  1052. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1053. {
  1054. struct omap_hwmod_ocp_if *os = NULL;
  1055. struct list_head *p;
  1056. int i = 0;
  1057. if (!oh)
  1058. return;
  1059. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1060. p = oh->slave_ports.next;
  1061. while (i < oh->slaves_cnt) {
  1062. os = _fetch_next_ocp_if(&p, &i);
  1063. if (os->user & OCP_USER_MPU) {
  1064. oh->_mpu_port = os;
  1065. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1066. break;
  1067. }
  1068. }
  1069. return;
  1070. }
  1071. /**
  1072. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1073. * @oh: struct omap_hwmod *
  1074. *
  1075. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1076. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1077. * communicate with the IP block. This interface need not be directly
  1078. * connected to the MPU (and almost certainly is not), but is directly
  1079. * connected to the IP block represented by @oh. Returns a pointer
  1080. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1081. * error or if there does not appear to be a path from the MPU to this
  1082. * IP block.
  1083. */
  1084. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1085. {
  1086. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1087. return NULL;
  1088. return oh->_mpu_port;
  1089. };
  1090. /**
  1091. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1092. * @oh: struct omap_hwmod *
  1093. *
  1094. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1095. * the register target MPU address space; or returns NULL upon error.
  1096. */
  1097. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1098. {
  1099. struct omap_hwmod_ocp_if *os;
  1100. struct omap_hwmod_addr_space *mem;
  1101. int found = 0, i = 0;
  1102. os = _find_mpu_rt_port(oh);
  1103. if (!os || !os->addr)
  1104. return NULL;
  1105. do {
  1106. mem = &os->addr[i++];
  1107. if (mem->flags & ADDR_TYPE_RT)
  1108. found = 1;
  1109. } while (!found && mem->pa_start != mem->pa_end);
  1110. return (found) ? mem : NULL;
  1111. }
  1112. /**
  1113. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1114. * @oh: struct omap_hwmod *
  1115. *
  1116. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1117. * by @oh is set to indicate to the PRCM that the IP block is active.
  1118. * Usually this means placing the module into smart-idle mode and
  1119. * smart-standby, but if there is a bug in the automatic idle handling
  1120. * for the IP block, it may need to be placed into the force-idle or
  1121. * no-idle variants of these modes. No return value.
  1122. */
  1123. static void _enable_sysc(struct omap_hwmod *oh)
  1124. {
  1125. u8 idlemode, sf;
  1126. u32 v;
  1127. bool clkdm_act;
  1128. struct clockdomain *clkdm;
  1129. if (!oh->class->sysc)
  1130. return;
  1131. /*
  1132. * Wait until reset has completed, this is needed as the IP
  1133. * block is reset automatically by hardware in some cases
  1134. * (off-mode for example), and the drivers require the
  1135. * IP to be ready when they access it
  1136. */
  1137. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1138. _enable_optional_clocks(oh);
  1139. _wait_softreset_complete(oh);
  1140. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1141. _disable_optional_clocks(oh);
  1142. v = oh->_sysc_cache;
  1143. sf = oh->class->sysc->sysc_flags;
  1144. clkdm = _get_clkdm(oh);
  1145. if (sf & SYSC_HAS_SIDLEMODE) {
  1146. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1147. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1148. idlemode = HWMOD_IDLEMODE_NO;
  1149. } else {
  1150. if (sf & SYSC_HAS_ENAWAKEUP)
  1151. _enable_wakeup(oh, &v);
  1152. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1153. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1154. else
  1155. idlemode = HWMOD_IDLEMODE_SMART;
  1156. }
  1157. /*
  1158. * This is special handling for some IPs like
  1159. * 32k sync timer. Force them to idle!
  1160. */
  1161. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1162. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1163. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1164. idlemode = HWMOD_IDLEMODE_FORCE;
  1165. _set_slave_idlemode(oh, idlemode, &v);
  1166. }
  1167. if (sf & SYSC_HAS_MIDLEMODE) {
  1168. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1169. idlemode = HWMOD_IDLEMODE_FORCE;
  1170. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1171. idlemode = HWMOD_IDLEMODE_NO;
  1172. } else {
  1173. if (sf & SYSC_HAS_ENAWAKEUP)
  1174. _enable_wakeup(oh, &v);
  1175. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1176. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1177. else
  1178. idlemode = HWMOD_IDLEMODE_SMART;
  1179. }
  1180. _set_master_standbymode(oh, idlemode, &v);
  1181. }
  1182. /*
  1183. * XXX The clock framework should handle this, by
  1184. * calling into this code. But this must wait until the
  1185. * clock structures are tagged with omap_hwmod entries
  1186. */
  1187. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1188. (sf & SYSC_HAS_CLOCKACTIVITY))
  1189. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1190. /* If the cached value is the same as the new value, skip the write */
  1191. if (oh->_sysc_cache != v)
  1192. _write_sysconfig(v, oh);
  1193. /*
  1194. * Set the autoidle bit only after setting the smartidle bit
  1195. * Setting this will not have any impact on the other modules.
  1196. */
  1197. if (sf & SYSC_HAS_AUTOIDLE) {
  1198. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1199. 0 : 1;
  1200. _set_module_autoidle(oh, idlemode, &v);
  1201. _write_sysconfig(v, oh);
  1202. }
  1203. }
  1204. /**
  1205. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1206. * @oh: struct omap_hwmod *
  1207. *
  1208. * If module is marked as SWSUP_SIDLE, force the module into slave
  1209. * idle; otherwise, configure it for smart-idle. If module is marked
  1210. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1211. * configure it for smart-standby. No return value.
  1212. */
  1213. static void _idle_sysc(struct omap_hwmod *oh)
  1214. {
  1215. u8 idlemode, sf;
  1216. u32 v;
  1217. if (!oh->class->sysc)
  1218. return;
  1219. v = oh->_sysc_cache;
  1220. sf = oh->class->sysc->sysc_flags;
  1221. if (sf & SYSC_HAS_SIDLEMODE) {
  1222. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1223. idlemode = HWMOD_IDLEMODE_FORCE;
  1224. } else {
  1225. if (sf & SYSC_HAS_ENAWAKEUP)
  1226. _enable_wakeup(oh, &v);
  1227. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1228. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1229. else
  1230. idlemode = HWMOD_IDLEMODE_SMART;
  1231. }
  1232. _set_slave_idlemode(oh, idlemode, &v);
  1233. }
  1234. if (sf & SYSC_HAS_MIDLEMODE) {
  1235. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1236. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1237. idlemode = HWMOD_IDLEMODE_FORCE;
  1238. } else {
  1239. if (sf & SYSC_HAS_ENAWAKEUP)
  1240. _enable_wakeup(oh, &v);
  1241. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1242. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1243. else
  1244. idlemode = HWMOD_IDLEMODE_SMART;
  1245. }
  1246. _set_master_standbymode(oh, idlemode, &v);
  1247. }
  1248. _write_sysconfig(v, oh);
  1249. }
  1250. /**
  1251. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1252. * @oh: struct omap_hwmod *
  1253. *
  1254. * Force the module into slave idle and master suspend. No return
  1255. * value.
  1256. */
  1257. static void _shutdown_sysc(struct omap_hwmod *oh)
  1258. {
  1259. u32 v;
  1260. u8 sf;
  1261. if (!oh->class->sysc)
  1262. return;
  1263. v = oh->_sysc_cache;
  1264. sf = oh->class->sysc->sysc_flags;
  1265. if (sf & SYSC_HAS_SIDLEMODE)
  1266. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1267. if (sf & SYSC_HAS_MIDLEMODE)
  1268. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1269. if (sf & SYSC_HAS_AUTOIDLE)
  1270. _set_module_autoidle(oh, 1, &v);
  1271. _write_sysconfig(v, oh);
  1272. }
  1273. /**
  1274. * _lookup - find an omap_hwmod by name
  1275. * @name: find an omap_hwmod by name
  1276. *
  1277. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1278. */
  1279. static struct omap_hwmod *_lookup(const char *name)
  1280. {
  1281. struct omap_hwmod *oh, *temp_oh;
  1282. oh = NULL;
  1283. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1284. if (!strcmp(name, temp_oh->name)) {
  1285. oh = temp_oh;
  1286. break;
  1287. }
  1288. }
  1289. return oh;
  1290. }
  1291. /**
  1292. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1293. * @oh: struct omap_hwmod *
  1294. *
  1295. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1296. * clockdomain pointer, and save it into the struct omap_hwmod.
  1297. * Return -EINVAL if the clkdm_name lookup failed.
  1298. */
  1299. static int _init_clkdm(struct omap_hwmod *oh)
  1300. {
  1301. if (!oh->clkdm_name) {
  1302. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1303. return 0;
  1304. }
  1305. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1306. if (!oh->clkdm) {
  1307. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1308. oh->name, oh->clkdm_name);
  1309. return 0;
  1310. }
  1311. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1312. oh->name, oh->clkdm_name);
  1313. return 0;
  1314. }
  1315. /**
  1316. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1317. * well the clockdomain.
  1318. * @oh: struct omap_hwmod *
  1319. * @data: not used; pass NULL
  1320. *
  1321. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1322. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1323. * success, or a negative error code on failure.
  1324. */
  1325. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1326. {
  1327. int ret = 0;
  1328. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1329. return 0;
  1330. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1331. if (soc_ops.init_clkdm)
  1332. ret |= soc_ops.init_clkdm(oh);
  1333. ret |= _init_main_clk(oh);
  1334. ret |= _init_interface_clks(oh);
  1335. ret |= _init_opt_clks(oh);
  1336. if (!ret)
  1337. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1338. else
  1339. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1340. return ret;
  1341. }
  1342. /**
  1343. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1344. * @oh: struct omap_hwmod *
  1345. * @name: name of the reset line in the context of this hwmod
  1346. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1347. *
  1348. * Return the bit position of the reset line that match the
  1349. * input name. Return -ENOENT if not found.
  1350. */
  1351. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1352. struct omap_hwmod_rst_info *ohri)
  1353. {
  1354. int i;
  1355. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1356. const char *rst_line = oh->rst_lines[i].name;
  1357. if (!strcmp(rst_line, name)) {
  1358. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1359. ohri->st_shift = oh->rst_lines[i].st_shift;
  1360. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1361. oh->name, __func__, rst_line, ohri->rst_shift,
  1362. ohri->st_shift);
  1363. return 0;
  1364. }
  1365. }
  1366. return -ENOENT;
  1367. }
  1368. /**
  1369. * _assert_hardreset - assert the HW reset line of submodules
  1370. * contained in the hwmod module.
  1371. * @oh: struct omap_hwmod *
  1372. * @name: name of the reset line to lookup and assert
  1373. *
  1374. * Some IP like dsp, ipu or iva contain processor that require an HW
  1375. * reset line to be assert / deassert in order to enable fully the IP.
  1376. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1377. * asserting the hardreset line on the currently-booted SoC, or passes
  1378. * along the return value from _lookup_hardreset() or the SoC's
  1379. * assert_hardreset code.
  1380. */
  1381. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1382. {
  1383. struct omap_hwmod_rst_info ohri;
  1384. int ret = -EINVAL;
  1385. if (!oh)
  1386. return -EINVAL;
  1387. if (!soc_ops.assert_hardreset)
  1388. return -ENOSYS;
  1389. ret = _lookup_hardreset(oh, name, &ohri);
  1390. if (ret < 0)
  1391. return ret;
  1392. ret = soc_ops.assert_hardreset(oh, &ohri);
  1393. return ret;
  1394. }
  1395. /**
  1396. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1397. * in the hwmod module.
  1398. * @oh: struct omap_hwmod *
  1399. * @name: name of the reset line to look up and deassert
  1400. *
  1401. * Some IP like dsp, ipu or iva contain processor that require an HW
  1402. * reset line to be assert / deassert in order to enable fully the IP.
  1403. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1404. * deasserting the hardreset line on the currently-booted SoC, or passes
  1405. * along the return value from _lookup_hardreset() or the SoC's
  1406. * deassert_hardreset code.
  1407. */
  1408. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1409. {
  1410. struct omap_hwmod_rst_info ohri;
  1411. int ret = -EINVAL;
  1412. int hwsup = 0;
  1413. if (!oh)
  1414. return -EINVAL;
  1415. if (!soc_ops.deassert_hardreset)
  1416. return -ENOSYS;
  1417. ret = _lookup_hardreset(oh, name, &ohri);
  1418. if (ret < 0)
  1419. return ret;
  1420. if (oh->clkdm) {
  1421. /*
  1422. * A clockdomain must be in SW_SUP otherwise reset
  1423. * might not be completed. The clockdomain can be set
  1424. * in HW_AUTO only when the module become ready.
  1425. */
  1426. hwsup = clkdm_in_hwsup(oh->clkdm);
  1427. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1428. if (ret) {
  1429. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1430. oh->name, oh->clkdm->name, ret);
  1431. return ret;
  1432. }
  1433. }
  1434. _enable_clocks(oh);
  1435. if (soc_ops.enable_module)
  1436. soc_ops.enable_module(oh);
  1437. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1438. if (soc_ops.disable_module)
  1439. soc_ops.disable_module(oh);
  1440. _disable_clocks(oh);
  1441. if (ret == -EBUSY)
  1442. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1443. if (!ret) {
  1444. /*
  1445. * Set the clockdomain to HW_AUTO, assuming that the
  1446. * previous state was HW_AUTO.
  1447. */
  1448. if (oh->clkdm && hwsup)
  1449. clkdm_allow_idle(oh->clkdm);
  1450. } else {
  1451. if (oh->clkdm)
  1452. clkdm_hwmod_disable(oh->clkdm, oh);
  1453. }
  1454. return ret;
  1455. }
  1456. /**
  1457. * _read_hardreset - read the HW reset line state of submodules
  1458. * contained in the hwmod module
  1459. * @oh: struct omap_hwmod *
  1460. * @name: name of the reset line to look up and read
  1461. *
  1462. * Return the state of the reset line. Returns -EINVAL if @oh is
  1463. * null, -ENOSYS if we have no way of reading the hardreset line
  1464. * status on the currently-booted SoC, or passes along the return
  1465. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1466. * code.
  1467. */
  1468. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1469. {
  1470. struct omap_hwmod_rst_info ohri;
  1471. int ret = -EINVAL;
  1472. if (!oh)
  1473. return -EINVAL;
  1474. if (!soc_ops.is_hardreset_asserted)
  1475. return -ENOSYS;
  1476. ret = _lookup_hardreset(oh, name, &ohri);
  1477. if (ret < 0)
  1478. return ret;
  1479. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1480. }
  1481. /**
  1482. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1483. * @oh: struct omap_hwmod *
  1484. *
  1485. * If all hardreset lines associated with @oh are asserted, then return true.
  1486. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1487. * associated with @oh are asserted, then return false.
  1488. * This function is used to avoid executing some parts of the IP block
  1489. * enable/disable sequence if its hardreset line is set.
  1490. */
  1491. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1492. {
  1493. int i, rst_cnt = 0;
  1494. if (oh->rst_lines_cnt == 0)
  1495. return false;
  1496. for (i = 0; i < oh->rst_lines_cnt; i++)
  1497. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1498. rst_cnt++;
  1499. if (oh->rst_lines_cnt == rst_cnt)
  1500. return true;
  1501. return false;
  1502. }
  1503. /**
  1504. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1505. * hard-reset
  1506. * @oh: struct omap_hwmod *
  1507. *
  1508. * If any hardreset lines associated with @oh are asserted, then
  1509. * return true. Otherwise, if no hardreset lines associated with @oh
  1510. * are asserted, or if @oh has no hardreset lines, then return false.
  1511. * This function is used to avoid executing some parts of the IP block
  1512. * enable/disable sequence if any hardreset line is set.
  1513. */
  1514. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1515. {
  1516. int rst_cnt = 0;
  1517. int i;
  1518. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1519. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1520. rst_cnt++;
  1521. return (rst_cnt) ? true : false;
  1522. }
  1523. /**
  1524. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1525. * @oh: struct omap_hwmod *
  1526. *
  1527. * Disable the PRCM module mode related to the hwmod @oh.
  1528. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1529. */
  1530. static int _omap4_disable_module(struct omap_hwmod *oh)
  1531. {
  1532. int v;
  1533. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1534. return -EINVAL;
  1535. /*
  1536. * Since integration code might still be doing something, only
  1537. * disable if all lines are under hardreset.
  1538. */
  1539. if (_are_any_hardreset_lines_asserted(oh))
  1540. return 0;
  1541. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1542. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1543. oh->prcm.omap4.clkctrl_offs);
  1544. v = _omap4_wait_target_disable(oh);
  1545. if (v)
  1546. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1547. oh->name);
  1548. return 0;
  1549. }
  1550. /**
  1551. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1552. * @oh: struct omap_hwmod *
  1553. *
  1554. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1555. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1556. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1557. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1558. *
  1559. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1560. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1561. * use the SYSCONFIG softreset bit to provide the status.
  1562. *
  1563. * Note that some IP like McBSP do have reset control but don't have
  1564. * reset status.
  1565. */
  1566. static int _ocp_softreset(struct omap_hwmod *oh)
  1567. {
  1568. u32 v;
  1569. int c = 0;
  1570. int ret = 0;
  1571. if (!oh->class->sysc ||
  1572. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1573. return -ENOENT;
  1574. /* clocks must be on for this operation */
  1575. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1576. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1577. oh->name);
  1578. return -EINVAL;
  1579. }
  1580. /* For some modules, all optionnal clocks need to be enabled as well */
  1581. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1582. _enable_optional_clocks(oh);
  1583. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1584. v = oh->_sysc_cache;
  1585. ret = _set_softreset(oh, &v);
  1586. if (ret)
  1587. goto dis_opt_clks;
  1588. _write_sysconfig(v, oh);
  1589. if (oh->class->sysc->srst_udelay)
  1590. udelay(oh->class->sysc->srst_udelay);
  1591. c = _wait_softreset_complete(oh);
  1592. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1593. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1594. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1595. ret = -ETIMEDOUT;
  1596. goto dis_opt_clks;
  1597. } else {
  1598. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1599. }
  1600. ret = _clear_softreset(oh, &v);
  1601. if (ret)
  1602. goto dis_opt_clks;
  1603. _write_sysconfig(v, oh);
  1604. /*
  1605. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1606. * _wait_target_ready() or _reset()
  1607. */
  1608. dis_opt_clks:
  1609. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1610. _disable_optional_clocks(oh);
  1611. return ret;
  1612. }
  1613. /**
  1614. * _reset - reset an omap_hwmod
  1615. * @oh: struct omap_hwmod *
  1616. *
  1617. * Resets an omap_hwmod @oh. If the module has a custom reset
  1618. * function pointer defined, then call it to reset the IP block, and
  1619. * pass along its return value to the caller. Otherwise, if the IP
  1620. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1621. * associated with it, call a function to reset the IP block via that
  1622. * method, and pass along the return value to the caller. Finally, if
  1623. * the IP block has some hardreset lines associated with it, assert
  1624. * all of those, but do _not_ deassert them. (This is because driver
  1625. * authors have expressed an apparent requirement to control the
  1626. * deassertion of the hardreset lines themselves.)
  1627. *
  1628. * The default software reset mechanism for most OMAP IP blocks is
  1629. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1630. * hwmods cannot be reset via this method. Some are not targets and
  1631. * therefore have no OCP header registers to access. Others (like the
  1632. * IVA) have idiosyncratic reset sequences. So for these relatively
  1633. * rare cases, custom reset code can be supplied in the struct
  1634. * omap_hwmod_class .reset function pointer.
  1635. *
  1636. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1637. * does not prevent idling of the system. This is necessary for cases
  1638. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1639. * kernel without disabling dma.
  1640. *
  1641. * Passes along the return value from either _ocp_softreset() or the
  1642. * custom reset function - these must return -EINVAL if the hwmod
  1643. * cannot be reset this way or if the hwmod is in the wrong state,
  1644. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1645. */
  1646. static int _reset(struct omap_hwmod *oh)
  1647. {
  1648. int i, r;
  1649. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1650. if (oh->class->reset) {
  1651. r = oh->class->reset(oh);
  1652. } else {
  1653. if (oh->rst_lines_cnt > 0) {
  1654. for (i = 0; i < oh->rst_lines_cnt; i++)
  1655. _assert_hardreset(oh, oh->rst_lines[i].name);
  1656. return 0;
  1657. } else {
  1658. r = _ocp_softreset(oh);
  1659. if (r == -ENOENT)
  1660. r = 0;
  1661. }
  1662. }
  1663. _set_dmadisable(oh);
  1664. /*
  1665. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1666. * softreset. The _enable() function should be split to avoid
  1667. * the rewrite of the OCP_SYSCONFIG register.
  1668. */
  1669. if (oh->class->sysc) {
  1670. _update_sysc_cache(oh);
  1671. _enable_sysc(oh);
  1672. }
  1673. return r;
  1674. }
  1675. /**
  1676. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1677. *
  1678. * Call the appropriate PRM function to clear any logged I/O chain
  1679. * wakeups and to reconfigure the chain. This apparently needs to be
  1680. * done upon every mux change. Since hwmods can be concurrently
  1681. * enabled and idled, hold a spinlock around the I/O chain
  1682. * reconfiguration sequence. No return value.
  1683. *
  1684. * XXX When the PRM code is moved to drivers, this function can be removed,
  1685. * as the PRM infrastructure should abstract this.
  1686. */
  1687. static void _reconfigure_io_chain(void)
  1688. {
  1689. unsigned long flags;
  1690. spin_lock_irqsave(&io_chain_lock, flags);
  1691. omap_prm_reconfigure_io_chain();
  1692. spin_unlock_irqrestore(&io_chain_lock, flags);
  1693. }
  1694. /**
  1695. * _omap4_update_context_lost - increment hwmod context loss counter if
  1696. * hwmod context was lost, and clear hardware context loss reg
  1697. * @oh: hwmod to check for context loss
  1698. *
  1699. * If the PRCM indicates that the hwmod @oh lost context, increment
  1700. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1701. * bits. No return value.
  1702. */
  1703. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1704. {
  1705. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1706. return;
  1707. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1708. oh->clkdm->pwrdm.ptr->prcm_offs,
  1709. oh->prcm.omap4.context_offs))
  1710. return;
  1711. oh->prcm.omap4.context_lost_counter++;
  1712. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1713. oh->clkdm->pwrdm.ptr->prcm_offs,
  1714. oh->prcm.omap4.context_offs);
  1715. }
  1716. /**
  1717. * _omap4_get_context_lost - get context loss counter for a hwmod
  1718. * @oh: hwmod to get context loss counter for
  1719. *
  1720. * Returns the in-memory context loss counter for a hwmod.
  1721. */
  1722. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1723. {
  1724. return oh->prcm.omap4.context_lost_counter;
  1725. }
  1726. /**
  1727. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1728. * @oh: struct omap_hwmod *
  1729. *
  1730. * Some IP blocks (such as AESS) require some additional programming
  1731. * after enable before they can enter idle. If a function pointer to
  1732. * do so is present in the hwmod data, then call it and pass along the
  1733. * return value; otherwise, return 0.
  1734. */
  1735. static int _enable_preprogram(struct omap_hwmod *oh)
  1736. {
  1737. if (!oh->class->enable_preprogram)
  1738. return 0;
  1739. return oh->class->enable_preprogram(oh);
  1740. }
  1741. /**
  1742. * _enable - enable an omap_hwmod
  1743. * @oh: struct omap_hwmod *
  1744. *
  1745. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1746. * register target. Returns -EINVAL if the hwmod is in the wrong
  1747. * state or passes along the return value of _wait_target_ready().
  1748. */
  1749. static int _enable(struct omap_hwmod *oh)
  1750. {
  1751. int r;
  1752. int hwsup = 0;
  1753. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1754. /*
  1755. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1756. * state at init. Now that someone is really trying to enable
  1757. * them, just ensure that the hwmod mux is set.
  1758. */
  1759. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1760. /*
  1761. * If the caller has mux data populated, do the mux'ing
  1762. * which wouldn't have been done as part of the _enable()
  1763. * done during setup.
  1764. */
  1765. if (oh->mux)
  1766. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1767. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1768. return 0;
  1769. }
  1770. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1771. oh->_state != _HWMOD_STATE_IDLE &&
  1772. oh->_state != _HWMOD_STATE_DISABLED) {
  1773. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1774. oh->name);
  1775. return -EINVAL;
  1776. }
  1777. /*
  1778. * If an IP block contains HW reset lines and all of them are
  1779. * asserted, we let integration code associated with that
  1780. * block handle the enable. We've received very little
  1781. * information on what those driver authors need, and until
  1782. * detailed information is provided and the driver code is
  1783. * posted to the public lists, this is probably the best we
  1784. * can do.
  1785. */
  1786. if (_are_all_hardreset_lines_asserted(oh))
  1787. return 0;
  1788. /* Mux pins for device runtime if populated */
  1789. if (oh->mux && (!oh->mux->enabled ||
  1790. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1791. oh->mux->pads_dynamic))) {
  1792. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1793. _reconfigure_io_chain();
  1794. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1795. _reconfigure_io_chain();
  1796. }
  1797. _add_initiator_dep(oh, mpu_oh);
  1798. if (oh->clkdm) {
  1799. /*
  1800. * A clockdomain must be in SW_SUP before enabling
  1801. * completely the module. The clockdomain can be set
  1802. * in HW_AUTO only when the module become ready.
  1803. */
  1804. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1805. !clkdm_missing_idle_reporting(oh->clkdm);
  1806. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1807. if (r) {
  1808. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1809. oh->name, oh->clkdm->name, r);
  1810. return r;
  1811. }
  1812. }
  1813. _enable_clocks(oh);
  1814. if (soc_ops.enable_module)
  1815. soc_ops.enable_module(oh);
  1816. if (oh->flags & HWMOD_BLOCK_WFI)
  1817. cpu_idle_poll_ctrl(true);
  1818. if (soc_ops.update_context_lost)
  1819. soc_ops.update_context_lost(oh);
  1820. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1821. -EINVAL;
  1822. if (!r) {
  1823. /*
  1824. * Set the clockdomain to HW_AUTO only if the target is ready,
  1825. * assuming that the previous state was HW_AUTO
  1826. */
  1827. if (oh->clkdm && hwsup)
  1828. clkdm_allow_idle(oh->clkdm);
  1829. oh->_state = _HWMOD_STATE_ENABLED;
  1830. /* Access the sysconfig only if the target is ready */
  1831. if (oh->class->sysc) {
  1832. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1833. _update_sysc_cache(oh);
  1834. _enable_sysc(oh);
  1835. }
  1836. r = _enable_preprogram(oh);
  1837. } else {
  1838. if (soc_ops.disable_module)
  1839. soc_ops.disable_module(oh);
  1840. _disable_clocks(oh);
  1841. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1842. oh->name, r);
  1843. if (oh->clkdm)
  1844. clkdm_hwmod_disable(oh->clkdm, oh);
  1845. }
  1846. return r;
  1847. }
  1848. /**
  1849. * _idle - idle an omap_hwmod
  1850. * @oh: struct omap_hwmod *
  1851. *
  1852. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1853. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1854. * state or returns 0.
  1855. */
  1856. static int _idle(struct omap_hwmod *oh)
  1857. {
  1858. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1859. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1860. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1861. oh->name);
  1862. return -EINVAL;
  1863. }
  1864. if (_are_all_hardreset_lines_asserted(oh))
  1865. return 0;
  1866. if (oh->class->sysc)
  1867. _idle_sysc(oh);
  1868. _del_initiator_dep(oh, mpu_oh);
  1869. if (oh->flags & HWMOD_BLOCK_WFI)
  1870. cpu_idle_poll_ctrl(false);
  1871. if (soc_ops.disable_module)
  1872. soc_ops.disable_module(oh);
  1873. /*
  1874. * The module must be in idle mode before disabling any parents
  1875. * clocks. Otherwise, the parent clock might be disabled before
  1876. * the module transition is done, and thus will prevent the
  1877. * transition to complete properly.
  1878. */
  1879. _disable_clocks(oh);
  1880. if (oh->clkdm)
  1881. clkdm_hwmod_disable(oh->clkdm, oh);
  1882. /* Mux pins for device idle if populated */
  1883. if (oh->mux && oh->mux->pads_dynamic) {
  1884. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1885. _reconfigure_io_chain();
  1886. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1887. _reconfigure_io_chain();
  1888. }
  1889. oh->_state = _HWMOD_STATE_IDLE;
  1890. return 0;
  1891. }
  1892. /**
  1893. * _shutdown - shutdown an omap_hwmod
  1894. * @oh: struct omap_hwmod *
  1895. *
  1896. * Shut down an omap_hwmod @oh. This should be called when the driver
  1897. * used for the hwmod is removed or unloaded or if the driver is not
  1898. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1899. * state or returns 0.
  1900. */
  1901. static int _shutdown(struct omap_hwmod *oh)
  1902. {
  1903. int ret, i;
  1904. u8 prev_state;
  1905. if (oh->_state != _HWMOD_STATE_IDLE &&
  1906. oh->_state != _HWMOD_STATE_ENABLED) {
  1907. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1908. oh->name);
  1909. return -EINVAL;
  1910. }
  1911. if (_are_all_hardreset_lines_asserted(oh))
  1912. return 0;
  1913. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1914. if (oh->class->pre_shutdown) {
  1915. prev_state = oh->_state;
  1916. if (oh->_state == _HWMOD_STATE_IDLE)
  1917. _enable(oh);
  1918. ret = oh->class->pre_shutdown(oh);
  1919. if (ret) {
  1920. if (prev_state == _HWMOD_STATE_IDLE)
  1921. _idle(oh);
  1922. return ret;
  1923. }
  1924. }
  1925. if (oh->class->sysc) {
  1926. if (oh->_state == _HWMOD_STATE_IDLE)
  1927. _enable(oh);
  1928. _shutdown_sysc(oh);
  1929. }
  1930. /* clocks and deps are already disabled in idle */
  1931. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1932. _del_initiator_dep(oh, mpu_oh);
  1933. /* XXX what about the other system initiators here? dma, dsp */
  1934. if (oh->flags & HWMOD_BLOCK_WFI)
  1935. cpu_idle_poll_ctrl(false);
  1936. if (soc_ops.disable_module)
  1937. soc_ops.disable_module(oh);
  1938. _disable_clocks(oh);
  1939. if (oh->clkdm)
  1940. clkdm_hwmod_disable(oh->clkdm, oh);
  1941. }
  1942. /* XXX Should this code also force-disable the optional clocks? */
  1943. for (i = 0; i < oh->rst_lines_cnt; i++)
  1944. _assert_hardreset(oh, oh->rst_lines[i].name);
  1945. /* Mux pins to safe mode or use populated off mode values */
  1946. if (oh->mux)
  1947. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1948. oh->_state = _HWMOD_STATE_DISABLED;
  1949. return 0;
  1950. }
  1951. static int of_dev_find_hwmod(struct device_node *np,
  1952. struct omap_hwmod *oh)
  1953. {
  1954. int count, i, res;
  1955. const char *p;
  1956. count = of_property_count_strings(np, "ti,hwmods");
  1957. if (count < 1)
  1958. return -ENODEV;
  1959. for (i = 0; i < count; i++) {
  1960. res = of_property_read_string_index(np, "ti,hwmods",
  1961. i, &p);
  1962. if (res)
  1963. continue;
  1964. if (!strcmp(p, oh->name)) {
  1965. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1966. np->name, i, oh->name);
  1967. return i;
  1968. }
  1969. }
  1970. return -ENODEV;
  1971. }
  1972. /**
  1973. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1974. * @np: struct device_node *
  1975. * @oh: struct omap_hwmod *
  1976. * @index: index of the entry found
  1977. * @found: struct device_node * found or NULL
  1978. *
  1979. * Parse the dt blob and find out needed hwmod. Recursive function is
  1980. * implemented to take care hierarchical dt blob parsing.
  1981. * Return: Returns 0 on success, -ENODEV when not found.
  1982. */
  1983. static int of_dev_hwmod_lookup(struct device_node *np,
  1984. struct omap_hwmod *oh,
  1985. int *index,
  1986. struct device_node **found)
  1987. {
  1988. struct device_node *np0 = NULL;
  1989. int res;
  1990. res = of_dev_find_hwmod(np, oh);
  1991. if (res >= 0) {
  1992. *found = np;
  1993. *index = res;
  1994. return 0;
  1995. }
  1996. for_each_child_of_node(np, np0) {
  1997. struct device_node *fc;
  1998. int i;
  1999. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2000. if (res == 0) {
  2001. *found = fc;
  2002. *index = i;
  2003. return 0;
  2004. }
  2005. }
  2006. *found = NULL;
  2007. *index = 0;
  2008. return -ENODEV;
  2009. }
  2010. /**
  2011. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2012. * @oh: struct omap_hwmod * to locate the virtual address
  2013. * @data: (unused, caller should pass NULL)
  2014. * @index: index of the reg entry iospace in device tree
  2015. * @np: struct device_node * of the IP block's device node in the DT data
  2016. *
  2017. * Cache the virtual address used by the MPU to access this IP block's
  2018. * registers. This address is needed early so the OCP registers that
  2019. * are part of the device's address space can be ioremapped properly.
  2020. *
  2021. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2022. * -ENXIO on absent or invalid register target address space.
  2023. */
  2024. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2025. int index, struct device_node *np)
  2026. {
  2027. struct omap_hwmod_addr_space *mem;
  2028. void __iomem *va_start = NULL;
  2029. if (!oh)
  2030. return -EINVAL;
  2031. _save_mpu_port_index(oh);
  2032. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2033. return -ENXIO;
  2034. mem = _find_mpu_rt_addr_space(oh);
  2035. if (!mem) {
  2036. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2037. oh->name);
  2038. /* Extract the IO space from device tree blob */
  2039. if (!np)
  2040. return -ENXIO;
  2041. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2042. } else {
  2043. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2044. }
  2045. if (!va_start) {
  2046. if (mem)
  2047. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2048. else
  2049. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2050. oh->name, index, np->full_name);
  2051. return -ENXIO;
  2052. }
  2053. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2054. oh->name, va_start);
  2055. oh->_mpu_rt_va = va_start;
  2056. return 0;
  2057. }
  2058. /**
  2059. * _init - initialize internal data for the hwmod @oh
  2060. * @oh: struct omap_hwmod *
  2061. * @n: (unused)
  2062. *
  2063. * Look up the clocks and the address space used by the MPU to access
  2064. * registers belonging to the hwmod @oh. @oh must already be
  2065. * registered at this point. This is the first of two phases for
  2066. * hwmod initialization. Code called here does not touch any hardware
  2067. * registers, it simply prepares internal data structures. Returns 0
  2068. * upon success or if the hwmod isn't registered or if the hwmod's
  2069. * address space is not defined, or -EINVAL upon failure.
  2070. */
  2071. static int __init _init(struct omap_hwmod *oh, void *data)
  2072. {
  2073. int r, index;
  2074. struct device_node *np = NULL;
  2075. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2076. return 0;
  2077. if (of_have_populated_dt()) {
  2078. struct device_node *bus;
  2079. bus = of_find_node_by_name(NULL, "ocp");
  2080. if (!bus)
  2081. return -ENODEV;
  2082. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2083. if (r)
  2084. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2085. else if (np && index)
  2086. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2087. oh->name, np->name);
  2088. }
  2089. if (oh->class->sysc) {
  2090. r = _init_mpu_rt_base(oh, NULL, index, np);
  2091. if (r < 0) {
  2092. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2093. oh->name);
  2094. return 0;
  2095. }
  2096. }
  2097. r = _init_clocks(oh, NULL);
  2098. if (r < 0) {
  2099. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2100. return -EINVAL;
  2101. }
  2102. if (np) {
  2103. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2104. oh->flags |= HWMOD_INIT_NO_RESET;
  2105. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2106. oh->flags |= HWMOD_INIT_NO_IDLE;
  2107. }
  2108. oh->_state = _HWMOD_STATE_INITIALIZED;
  2109. return 0;
  2110. }
  2111. /**
  2112. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2113. * @oh: struct omap_hwmod *
  2114. *
  2115. * Set up the module's interface clocks. XXX This function is still mostly
  2116. * a stub; implementing this properly requires iclk autoidle usecounting in
  2117. * the clock code. No return value.
  2118. */
  2119. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2120. {
  2121. struct omap_hwmod_ocp_if *os;
  2122. struct list_head *p;
  2123. int i = 0;
  2124. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2125. return;
  2126. p = oh->slave_ports.next;
  2127. while (i < oh->slaves_cnt) {
  2128. os = _fetch_next_ocp_if(&p, &i);
  2129. if (!os->_clk)
  2130. continue;
  2131. if (os->flags & OCPIF_SWSUP_IDLE) {
  2132. /* XXX omap_iclk_deny_idle(c); */
  2133. } else {
  2134. /* XXX omap_iclk_allow_idle(c); */
  2135. clk_enable(os->_clk);
  2136. }
  2137. }
  2138. return;
  2139. }
  2140. /**
  2141. * _setup_reset - reset an IP block during the setup process
  2142. * @oh: struct omap_hwmod *
  2143. *
  2144. * Reset the IP block corresponding to the hwmod @oh during the setup
  2145. * process. The IP block is first enabled so it can be successfully
  2146. * reset. Returns 0 upon success or a negative error code upon
  2147. * failure.
  2148. */
  2149. static int __init _setup_reset(struct omap_hwmod *oh)
  2150. {
  2151. int r;
  2152. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2153. return -EINVAL;
  2154. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2155. return -EPERM;
  2156. if (oh->rst_lines_cnt == 0) {
  2157. r = _enable(oh);
  2158. if (r) {
  2159. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2160. oh->name, oh->_state);
  2161. return -EINVAL;
  2162. }
  2163. }
  2164. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2165. r = _reset(oh);
  2166. return r;
  2167. }
  2168. /**
  2169. * _setup_postsetup - transition to the appropriate state after _setup
  2170. * @oh: struct omap_hwmod *
  2171. *
  2172. * Place an IP block represented by @oh into a "post-setup" state --
  2173. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2174. * this function is called at the end of _setup().) The postsetup
  2175. * state for an IP block can be changed by calling
  2176. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2177. * before one of the omap_hwmod_setup*() functions are called for the
  2178. * IP block.
  2179. *
  2180. * The IP block stays in this state until a PM runtime-based driver is
  2181. * loaded for that IP block. A post-setup state of IDLE is
  2182. * appropriate for almost all IP blocks with runtime PM-enabled
  2183. * drivers, since those drivers are able to enable the IP block. A
  2184. * post-setup state of ENABLED is appropriate for kernels with PM
  2185. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2186. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2187. * included, since the WDTIMER starts running on reset and will reset
  2188. * the MPU if left active.
  2189. *
  2190. * This post-setup mechanism is deprecated. Once all of the OMAP
  2191. * drivers have been converted to use PM runtime, and all of the IP
  2192. * block data and interconnect data is available to the hwmod code, it
  2193. * should be possible to replace this mechanism with a "lazy reset"
  2194. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2195. * when the driver first probes, then all remaining IP blocks without
  2196. * drivers are either shut down or enabled after the drivers have
  2197. * loaded. However, this cannot take place until the above
  2198. * preconditions have been met, since otherwise the late reset code
  2199. * has no way of knowing which IP blocks are in use by drivers, and
  2200. * which ones are unused.
  2201. *
  2202. * No return value.
  2203. */
  2204. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2205. {
  2206. u8 postsetup_state;
  2207. if (oh->rst_lines_cnt > 0)
  2208. return;
  2209. postsetup_state = oh->_postsetup_state;
  2210. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2211. postsetup_state = _HWMOD_STATE_ENABLED;
  2212. /*
  2213. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2214. * it should be set by the core code as a runtime flag during startup
  2215. */
  2216. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2217. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2218. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2219. postsetup_state = _HWMOD_STATE_ENABLED;
  2220. }
  2221. if (postsetup_state == _HWMOD_STATE_IDLE)
  2222. _idle(oh);
  2223. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2224. _shutdown(oh);
  2225. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2226. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2227. oh->name, postsetup_state);
  2228. return;
  2229. }
  2230. /**
  2231. * _setup - prepare IP block hardware for use
  2232. * @oh: struct omap_hwmod *
  2233. * @n: (unused, pass NULL)
  2234. *
  2235. * Configure the IP block represented by @oh. This may include
  2236. * enabling the IP block, resetting it, and placing it into a
  2237. * post-setup state, depending on the type of IP block and applicable
  2238. * flags. IP blocks are reset to prevent any previous configuration
  2239. * by the bootloader or previous operating system from interfering
  2240. * with power management or other parts of the system. The reset can
  2241. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2242. * two phases for hwmod initialization. Code called here generally
  2243. * affects the IP block hardware, or system integration hardware
  2244. * associated with the IP block. Returns 0.
  2245. */
  2246. static int __init _setup(struct omap_hwmod *oh, void *data)
  2247. {
  2248. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2249. return 0;
  2250. if (oh->parent_hwmod) {
  2251. int r;
  2252. r = _enable(oh->parent_hwmod);
  2253. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2254. oh->name, oh->parent_hwmod->name);
  2255. }
  2256. _setup_iclk_autoidle(oh);
  2257. if (!_setup_reset(oh))
  2258. _setup_postsetup(oh);
  2259. if (oh->parent_hwmod) {
  2260. u8 postsetup_state;
  2261. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2262. if (postsetup_state == _HWMOD_STATE_IDLE)
  2263. _idle(oh->parent_hwmod);
  2264. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2265. _shutdown(oh->parent_hwmod);
  2266. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2267. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2268. oh->parent_hwmod->name, postsetup_state);
  2269. }
  2270. return 0;
  2271. }
  2272. /**
  2273. * _register - register a struct omap_hwmod
  2274. * @oh: struct omap_hwmod *
  2275. *
  2276. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2277. * already has been registered by the same name; -EINVAL if the
  2278. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2279. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2280. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2281. * success.
  2282. *
  2283. * XXX The data should be copied into bootmem, so the original data
  2284. * should be marked __initdata and freed after init. This would allow
  2285. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2286. * that the copy process would be relatively complex due to the large number
  2287. * of substructures.
  2288. */
  2289. static int __init _register(struct omap_hwmod *oh)
  2290. {
  2291. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2292. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2293. return -EINVAL;
  2294. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2295. if (_lookup(oh->name))
  2296. return -EEXIST;
  2297. list_add_tail(&oh->node, &omap_hwmod_list);
  2298. INIT_LIST_HEAD(&oh->master_ports);
  2299. INIT_LIST_HEAD(&oh->slave_ports);
  2300. spin_lock_init(&oh->_lock);
  2301. oh->_state = _HWMOD_STATE_REGISTERED;
  2302. /*
  2303. * XXX Rather than doing a strcmp(), this should test a flag
  2304. * set in the hwmod data, inserted by the autogenerator code.
  2305. */
  2306. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2307. mpu_oh = oh;
  2308. return 0;
  2309. }
  2310. /**
  2311. * _alloc_links - return allocated memory for hwmod links
  2312. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2313. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2314. *
  2315. * Return pointers to two struct omap_hwmod_link records, via the
  2316. * addresses pointed to by @ml and @sl. Will first attempt to return
  2317. * memory allocated as part of a large initial block, but if that has
  2318. * been exhausted, will allocate memory itself. Since ideally this
  2319. * second allocation path will never occur, the number of these
  2320. * 'supplemental' allocations will be logged when debugging is
  2321. * enabled. Returns 0.
  2322. */
  2323. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2324. struct omap_hwmod_link **sl)
  2325. {
  2326. unsigned int sz;
  2327. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2328. *ml = &linkspace[free_ls++];
  2329. *sl = &linkspace[free_ls++];
  2330. return 0;
  2331. }
  2332. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2333. *sl = NULL;
  2334. *ml = memblock_virt_alloc(sz, 0);
  2335. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2336. ls_supp++;
  2337. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2338. ls_supp * LINKS_PER_OCP_IF);
  2339. return 0;
  2340. };
  2341. /**
  2342. * _add_link - add an interconnect between two IP blocks
  2343. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2344. *
  2345. * Add struct omap_hwmod_link records connecting the master IP block
  2346. * specified in @oi->master to @oi, and connecting the slave IP block
  2347. * specified in @oi->slave to @oi. This code is assumed to run before
  2348. * preemption or SMP has been enabled, thus avoiding the need for
  2349. * locking in this code. Changes to this assumption will require
  2350. * additional locking. Returns 0.
  2351. */
  2352. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2353. {
  2354. struct omap_hwmod_link *ml, *sl;
  2355. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2356. oi->slave->name);
  2357. _alloc_links(&ml, &sl);
  2358. ml->ocp_if = oi;
  2359. list_add(&ml->node, &oi->master->master_ports);
  2360. oi->master->masters_cnt++;
  2361. sl->ocp_if = oi;
  2362. list_add(&sl->node, &oi->slave->slave_ports);
  2363. oi->slave->slaves_cnt++;
  2364. return 0;
  2365. }
  2366. /**
  2367. * _register_link - register a struct omap_hwmod_ocp_if
  2368. * @oi: struct omap_hwmod_ocp_if *
  2369. *
  2370. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2371. * has already been registered; -EINVAL if @oi is NULL or if the
  2372. * record pointed to by @oi is missing required fields; or 0 upon
  2373. * success.
  2374. *
  2375. * XXX The data should be copied into bootmem, so the original data
  2376. * should be marked __initdata and freed after init. This would allow
  2377. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2378. */
  2379. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2380. {
  2381. if (!oi || !oi->master || !oi->slave || !oi->user)
  2382. return -EINVAL;
  2383. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2384. return -EEXIST;
  2385. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2386. oi->master->name, oi->slave->name);
  2387. /*
  2388. * Register the connected hwmods, if they haven't been
  2389. * registered already
  2390. */
  2391. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2392. _register(oi->master);
  2393. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2394. _register(oi->slave);
  2395. _add_link(oi);
  2396. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2397. return 0;
  2398. }
  2399. /**
  2400. * _alloc_linkspace - allocate large block of hwmod links
  2401. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2402. *
  2403. * Allocate a large block of struct omap_hwmod_link records. This
  2404. * improves boot time significantly by avoiding the need to allocate
  2405. * individual records one by one. If the number of records to
  2406. * allocate in the block hasn't been manually specified, this function
  2407. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2408. * and use that to determine the allocation size. For SoC families
  2409. * that require multiple list registrations, such as OMAP3xxx, this
  2410. * estimation process isn't optimal, so manual estimation is advised
  2411. * in those cases. Returns -EEXIST if the allocation has already occurred
  2412. * or 0 upon success.
  2413. */
  2414. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2415. {
  2416. unsigned int i = 0;
  2417. unsigned int sz;
  2418. if (linkspace) {
  2419. WARN(1, "linkspace already allocated\n");
  2420. return -EEXIST;
  2421. }
  2422. if (max_ls == 0)
  2423. while (ois[i++])
  2424. max_ls += LINKS_PER_OCP_IF;
  2425. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2426. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2427. __func__, sz, max_ls);
  2428. linkspace = memblock_virt_alloc(sz, 0);
  2429. return 0;
  2430. }
  2431. /* Static functions intended only for use in soc_ops field function pointers */
  2432. /**
  2433. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2434. * @oh: struct omap_hwmod *
  2435. *
  2436. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2437. * does not have an IDLEST bit or if the module successfully leaves
  2438. * slave idle; otherwise, pass along the return value of the
  2439. * appropriate *_cm*_wait_module_ready() function.
  2440. */
  2441. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2442. {
  2443. if (!oh)
  2444. return -EINVAL;
  2445. if (oh->flags & HWMOD_NO_IDLEST)
  2446. return 0;
  2447. if (!_find_mpu_rt_port(oh))
  2448. return 0;
  2449. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2450. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2451. oh->prcm.omap2.idlest_reg_id,
  2452. oh->prcm.omap2.idlest_idle_bit);
  2453. }
  2454. /**
  2455. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2456. * @oh: struct omap_hwmod *
  2457. *
  2458. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2459. * does not have an IDLEST bit or if the module successfully leaves
  2460. * slave idle; otherwise, pass along the return value of the
  2461. * appropriate *_cm*_wait_module_ready() function.
  2462. */
  2463. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2464. {
  2465. if (!oh)
  2466. return -EINVAL;
  2467. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2468. return 0;
  2469. if (!_find_mpu_rt_port(oh))
  2470. return 0;
  2471. /* XXX check module SIDLEMODE, hardreset status */
  2472. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2473. oh->clkdm->cm_inst,
  2474. oh->prcm.omap4.clkctrl_offs, 0);
  2475. }
  2476. /**
  2477. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2478. * @oh: struct omap_hwmod * to assert hardreset
  2479. * @ohri: hardreset line data
  2480. *
  2481. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2482. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2483. * use as an soc_ops function pointer. Passes along the return value
  2484. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2485. * for removal when the PRM code is moved into drivers/.
  2486. */
  2487. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2488. struct omap_hwmod_rst_info *ohri)
  2489. {
  2490. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2491. oh->prcm.omap2.module_offs, 0);
  2492. }
  2493. /**
  2494. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2495. * @oh: struct omap_hwmod * to deassert hardreset
  2496. * @ohri: hardreset line data
  2497. *
  2498. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2499. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2500. * use as an soc_ops function pointer. Passes along the return value
  2501. * from omap2_prm_deassert_hardreset(). XXX This function is
  2502. * scheduled for removal when the PRM code is moved into drivers/.
  2503. */
  2504. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2505. struct omap_hwmod_rst_info *ohri)
  2506. {
  2507. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2508. oh->prcm.omap2.module_offs, 0, 0);
  2509. }
  2510. /**
  2511. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2512. * @oh: struct omap_hwmod * to test hardreset
  2513. * @ohri: hardreset line data
  2514. *
  2515. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2516. * from the hwmod @oh and the hardreset line data @ohri. Only
  2517. * intended for use as an soc_ops function pointer. Passes along the
  2518. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2519. * function is scheduled for removal when the PRM code is moved into
  2520. * drivers/.
  2521. */
  2522. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2523. struct omap_hwmod_rst_info *ohri)
  2524. {
  2525. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2526. oh->prcm.omap2.module_offs, 0);
  2527. }
  2528. /**
  2529. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2530. * @oh: struct omap_hwmod * to assert hardreset
  2531. * @ohri: hardreset line data
  2532. *
  2533. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2534. * from the hwmod @oh and the hardreset line data @ohri. Only
  2535. * intended for use as an soc_ops function pointer. Passes along the
  2536. * return value from omap4_prminst_assert_hardreset(). XXX This
  2537. * function is scheduled for removal when the PRM code is moved into
  2538. * drivers/.
  2539. */
  2540. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2541. struct omap_hwmod_rst_info *ohri)
  2542. {
  2543. if (!oh->clkdm)
  2544. return -EINVAL;
  2545. return omap_prm_assert_hardreset(ohri->rst_shift,
  2546. oh->clkdm->pwrdm.ptr->prcm_partition,
  2547. oh->clkdm->pwrdm.ptr->prcm_offs,
  2548. oh->prcm.omap4.rstctrl_offs);
  2549. }
  2550. /**
  2551. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2552. * @oh: struct omap_hwmod * to deassert hardreset
  2553. * @ohri: hardreset line data
  2554. *
  2555. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2556. * from the hwmod @oh and the hardreset line data @ohri. Only
  2557. * intended for use as an soc_ops function pointer. Passes along the
  2558. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2559. * function is scheduled for removal when the PRM code is moved into
  2560. * drivers/.
  2561. */
  2562. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2563. struct omap_hwmod_rst_info *ohri)
  2564. {
  2565. if (!oh->clkdm)
  2566. return -EINVAL;
  2567. if (ohri->st_shift)
  2568. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2569. oh->name, ohri->name);
  2570. return omap_prm_deassert_hardreset(ohri->rst_shift, 0,
  2571. oh->clkdm->pwrdm.ptr->prcm_partition,
  2572. oh->clkdm->pwrdm.ptr->prcm_offs,
  2573. oh->prcm.omap4.rstctrl_offs, 0);
  2574. }
  2575. /**
  2576. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2577. * @oh: struct omap_hwmod * to test hardreset
  2578. * @ohri: hardreset line data
  2579. *
  2580. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2581. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2582. * Only intended for use as an soc_ops function pointer. Passes along
  2583. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2584. * This function is scheduled for removal when the PRM code is moved
  2585. * into drivers/.
  2586. */
  2587. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2588. struct omap_hwmod_rst_info *ohri)
  2589. {
  2590. if (!oh->clkdm)
  2591. return -EINVAL;
  2592. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2593. oh->clkdm->pwrdm.ptr->
  2594. prcm_partition,
  2595. oh->clkdm->pwrdm.ptr->prcm_offs,
  2596. oh->prcm.omap4.rstctrl_offs);
  2597. }
  2598. /**
  2599. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2600. * @oh: struct omap_hwmod * to assert hardreset
  2601. * @ohri: hardreset line data
  2602. *
  2603. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2604. * from the hwmod @oh and the hardreset line data @ohri. Only
  2605. * intended for use as an soc_ops function pointer. Passes along the
  2606. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2607. * function is scheduled for removal when the PRM code is moved into
  2608. * drivers/.
  2609. */
  2610. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2611. struct omap_hwmod_rst_info *ohri)
  2612. {
  2613. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2614. oh->clkdm->pwrdm.ptr->prcm_offs,
  2615. oh->prcm.omap4.rstctrl_offs);
  2616. }
  2617. /**
  2618. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2619. * @oh: struct omap_hwmod * to deassert hardreset
  2620. * @ohri: hardreset line data
  2621. *
  2622. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2623. * from the hwmod @oh and the hardreset line data @ohri. Only
  2624. * intended for use as an soc_ops function pointer. Passes along the
  2625. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2626. * function is scheduled for removal when the PRM code is moved into
  2627. * drivers/.
  2628. */
  2629. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2630. struct omap_hwmod_rst_info *ohri)
  2631. {
  2632. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2633. oh->clkdm->pwrdm.ptr->prcm_offs,
  2634. oh->prcm.omap4.rstctrl_offs,
  2635. oh->prcm.omap4.rstst_offs);
  2636. }
  2637. /**
  2638. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2639. * @oh: struct omap_hwmod * to test hardreset
  2640. * @ohri: hardreset line data
  2641. *
  2642. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2643. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2644. * Only intended for use as an soc_ops function pointer. Passes along
  2645. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2646. * This function is scheduled for removal when the PRM code is moved
  2647. * into drivers/.
  2648. */
  2649. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2650. struct omap_hwmod_rst_info *ohri)
  2651. {
  2652. return omap_prm_is_hardreset_asserted(ohri->rst_shift, 0,
  2653. oh->clkdm->pwrdm.ptr->prcm_offs,
  2654. oh->prcm.omap4.rstctrl_offs);
  2655. }
  2656. /* Public functions */
  2657. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2658. {
  2659. if (oh->flags & HWMOD_16BIT_REG)
  2660. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2661. else
  2662. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2663. }
  2664. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2665. {
  2666. if (oh->flags & HWMOD_16BIT_REG)
  2667. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2668. else
  2669. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2670. }
  2671. /**
  2672. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2673. * @oh: struct omap_hwmod *
  2674. *
  2675. * This is a public function exposed to drivers. Some drivers may need to do
  2676. * some settings before and after resetting the device. Those drivers after
  2677. * doing the necessary settings could use this function to start a reset by
  2678. * setting the SYSCONFIG.SOFTRESET bit.
  2679. */
  2680. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2681. {
  2682. u32 v;
  2683. int ret;
  2684. if (!oh || !(oh->_sysc_cache))
  2685. return -EINVAL;
  2686. v = oh->_sysc_cache;
  2687. ret = _set_softreset(oh, &v);
  2688. if (ret)
  2689. goto error;
  2690. _write_sysconfig(v, oh);
  2691. ret = _clear_softreset(oh, &v);
  2692. if (ret)
  2693. goto error;
  2694. _write_sysconfig(v, oh);
  2695. error:
  2696. return ret;
  2697. }
  2698. /**
  2699. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2700. * @name: name of the omap_hwmod to look up
  2701. *
  2702. * Given a @name of an omap_hwmod, return a pointer to the registered
  2703. * struct omap_hwmod *, or NULL upon error.
  2704. */
  2705. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2706. {
  2707. struct omap_hwmod *oh;
  2708. if (!name)
  2709. return NULL;
  2710. oh = _lookup(name);
  2711. return oh;
  2712. }
  2713. /**
  2714. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2715. * @fn: pointer to a callback function
  2716. * @data: void * data to pass to callback function
  2717. *
  2718. * Call @fn for each registered omap_hwmod, passing @data to each
  2719. * function. @fn must return 0 for success or any other value for
  2720. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2721. * will stop and the non-zero return value will be passed to the
  2722. * caller of omap_hwmod_for_each(). @fn is called with
  2723. * omap_hwmod_for_each() held.
  2724. */
  2725. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2726. void *data)
  2727. {
  2728. struct omap_hwmod *temp_oh;
  2729. int ret = 0;
  2730. if (!fn)
  2731. return -EINVAL;
  2732. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2733. ret = (*fn)(temp_oh, data);
  2734. if (ret)
  2735. break;
  2736. }
  2737. return ret;
  2738. }
  2739. /**
  2740. * omap_hwmod_register_links - register an array of hwmod links
  2741. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2742. *
  2743. * Intended to be called early in boot before the clock framework is
  2744. * initialized. If @ois is not null, will register all omap_hwmods
  2745. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2746. * omap_hwmod_init() hasn't been called before calling this function,
  2747. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2748. * success.
  2749. */
  2750. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2751. {
  2752. int r, i;
  2753. if (!inited)
  2754. return -EINVAL;
  2755. if (!ois)
  2756. return 0;
  2757. if (ois[0] == NULL) /* Empty list */
  2758. return 0;
  2759. if (!linkspace) {
  2760. if (_alloc_linkspace(ois)) {
  2761. pr_err("omap_hwmod: could not allocate link space\n");
  2762. return -ENOMEM;
  2763. }
  2764. }
  2765. i = 0;
  2766. do {
  2767. r = _register_link(ois[i]);
  2768. WARN(r && r != -EEXIST,
  2769. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2770. ois[i]->master->name, ois[i]->slave->name, r);
  2771. } while (ois[++i]);
  2772. return 0;
  2773. }
  2774. /**
  2775. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2776. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2777. *
  2778. * If the hwmod data corresponding to the MPU subsystem IP block
  2779. * hasn't been initialized and set up yet, do so now. This must be
  2780. * done first since sleep dependencies may be added from other hwmods
  2781. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2782. * return value.
  2783. */
  2784. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2785. {
  2786. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2787. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2788. __func__, MPU_INITIATOR_NAME);
  2789. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2790. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2791. }
  2792. /**
  2793. * omap_hwmod_setup_one - set up a single hwmod
  2794. * @oh_name: const char * name of the already-registered hwmod to set up
  2795. *
  2796. * Initialize and set up a single hwmod. Intended to be used for a
  2797. * small number of early devices, such as the timer IP blocks used for
  2798. * the scheduler clock. Must be called after omap2_clk_init().
  2799. * Resolves the struct clk names to struct clk pointers for each
  2800. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2801. * -EINVAL upon error or 0 upon success.
  2802. */
  2803. int __init omap_hwmod_setup_one(const char *oh_name)
  2804. {
  2805. struct omap_hwmod *oh;
  2806. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2807. oh = _lookup(oh_name);
  2808. if (!oh) {
  2809. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2810. return -EINVAL;
  2811. }
  2812. _ensure_mpu_hwmod_is_setup(oh);
  2813. _init(oh, NULL);
  2814. _setup(oh, NULL);
  2815. return 0;
  2816. }
  2817. /**
  2818. * omap_hwmod_setup_all - set up all registered IP blocks
  2819. *
  2820. * Initialize and set up all IP blocks registered with the hwmod code.
  2821. * Must be called after omap2_clk_init(). Resolves the struct clk
  2822. * names to struct clk pointers for each registered omap_hwmod. Also
  2823. * calls _setup() on each hwmod. Returns 0 upon success.
  2824. */
  2825. static int __init omap_hwmod_setup_all(void)
  2826. {
  2827. _ensure_mpu_hwmod_is_setup(NULL);
  2828. omap_hwmod_for_each(_init, NULL);
  2829. omap_hwmod_for_each(_setup, NULL);
  2830. return 0;
  2831. }
  2832. omap_core_initcall(omap_hwmod_setup_all);
  2833. /**
  2834. * omap_hwmod_enable - enable an omap_hwmod
  2835. * @oh: struct omap_hwmod *
  2836. *
  2837. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2838. * Returns -EINVAL on error or passes along the return value from _enable().
  2839. */
  2840. int omap_hwmod_enable(struct omap_hwmod *oh)
  2841. {
  2842. int r;
  2843. unsigned long flags;
  2844. if (!oh)
  2845. return -EINVAL;
  2846. spin_lock_irqsave(&oh->_lock, flags);
  2847. r = _enable(oh);
  2848. spin_unlock_irqrestore(&oh->_lock, flags);
  2849. return r;
  2850. }
  2851. /**
  2852. * omap_hwmod_idle - idle an omap_hwmod
  2853. * @oh: struct omap_hwmod *
  2854. *
  2855. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2856. * Returns -EINVAL on error or passes along the return value from _idle().
  2857. */
  2858. int omap_hwmod_idle(struct omap_hwmod *oh)
  2859. {
  2860. unsigned long flags;
  2861. if (!oh)
  2862. return -EINVAL;
  2863. spin_lock_irqsave(&oh->_lock, flags);
  2864. _idle(oh);
  2865. spin_unlock_irqrestore(&oh->_lock, flags);
  2866. return 0;
  2867. }
  2868. /**
  2869. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2870. * @oh: struct omap_hwmod *
  2871. *
  2872. * Shutdown an omap_hwmod @oh. Intended to be called by
  2873. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2874. * the return value from _shutdown().
  2875. */
  2876. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2877. {
  2878. unsigned long flags;
  2879. if (!oh)
  2880. return -EINVAL;
  2881. spin_lock_irqsave(&oh->_lock, flags);
  2882. _shutdown(oh);
  2883. spin_unlock_irqrestore(&oh->_lock, flags);
  2884. return 0;
  2885. }
  2886. /**
  2887. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2888. * @oh: struct omap_hwmod *oh
  2889. *
  2890. * Intended to be called by the omap_device code.
  2891. */
  2892. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2893. {
  2894. unsigned long flags;
  2895. spin_lock_irqsave(&oh->_lock, flags);
  2896. _enable_clocks(oh);
  2897. spin_unlock_irqrestore(&oh->_lock, flags);
  2898. return 0;
  2899. }
  2900. /**
  2901. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2902. * @oh: struct omap_hwmod *oh
  2903. *
  2904. * Intended to be called by the omap_device code.
  2905. */
  2906. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2907. {
  2908. unsigned long flags;
  2909. spin_lock_irqsave(&oh->_lock, flags);
  2910. _disable_clocks(oh);
  2911. spin_unlock_irqrestore(&oh->_lock, flags);
  2912. return 0;
  2913. }
  2914. /**
  2915. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2916. * @oh: struct omap_hwmod *oh
  2917. *
  2918. * Intended to be called by drivers and core code when all posted
  2919. * writes to a device must complete before continuing further
  2920. * execution (for example, after clearing some device IRQSTATUS
  2921. * register bits)
  2922. *
  2923. * XXX what about targets with multiple OCP threads?
  2924. */
  2925. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2926. {
  2927. BUG_ON(!oh);
  2928. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2929. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2930. oh->name);
  2931. return;
  2932. }
  2933. /*
  2934. * Forces posted writes to complete on the OCP thread handling
  2935. * register writes
  2936. */
  2937. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2938. }
  2939. /**
  2940. * omap_hwmod_reset - reset the hwmod
  2941. * @oh: struct omap_hwmod *
  2942. *
  2943. * Under some conditions, a driver may wish to reset the entire device.
  2944. * Called from omap_device code. Returns -EINVAL on error or passes along
  2945. * the return value from _reset().
  2946. */
  2947. int omap_hwmod_reset(struct omap_hwmod *oh)
  2948. {
  2949. int r;
  2950. unsigned long flags;
  2951. if (!oh)
  2952. return -EINVAL;
  2953. spin_lock_irqsave(&oh->_lock, flags);
  2954. r = _reset(oh);
  2955. spin_unlock_irqrestore(&oh->_lock, flags);
  2956. return r;
  2957. }
  2958. /*
  2959. * IP block data retrieval functions
  2960. */
  2961. /**
  2962. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2963. * @oh: struct omap_hwmod *
  2964. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2965. *
  2966. * Count the number of struct resource array elements necessary to
  2967. * contain omap_hwmod @oh resources. Intended to be called by code
  2968. * that registers omap_devices. Intended to be used to determine the
  2969. * size of a dynamically-allocated struct resource array, before
  2970. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2971. * resource array elements needed.
  2972. *
  2973. * XXX This code is not optimized. It could attempt to merge adjacent
  2974. * resource IDs.
  2975. *
  2976. */
  2977. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2978. {
  2979. int ret = 0;
  2980. if (flags & IORESOURCE_IRQ)
  2981. ret += _count_mpu_irqs(oh);
  2982. if (flags & IORESOURCE_DMA)
  2983. ret += _count_sdma_reqs(oh);
  2984. if (flags & IORESOURCE_MEM) {
  2985. int i = 0;
  2986. struct omap_hwmod_ocp_if *os;
  2987. struct list_head *p = oh->slave_ports.next;
  2988. while (i < oh->slaves_cnt) {
  2989. os = _fetch_next_ocp_if(&p, &i);
  2990. ret += _count_ocp_if_addr_spaces(os);
  2991. }
  2992. }
  2993. return ret;
  2994. }
  2995. /**
  2996. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2997. * @oh: struct omap_hwmod *
  2998. * @res: pointer to the first element of an array of struct resource to fill
  2999. *
  3000. * Fill the struct resource array @res with resource data from the
  3001. * omap_hwmod @oh. Intended to be called by code that registers
  3002. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3003. * number of array elements filled.
  3004. */
  3005. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3006. {
  3007. struct omap_hwmod_ocp_if *os;
  3008. struct list_head *p;
  3009. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3010. int r = 0;
  3011. /* For each IRQ, DMA, memory area, fill in array.*/
  3012. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3013. for (i = 0; i < mpu_irqs_cnt; i++) {
  3014. (res + r)->name = (oh->mpu_irqs + i)->name;
  3015. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3016. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3017. (res + r)->flags = IORESOURCE_IRQ;
  3018. r++;
  3019. }
  3020. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3021. for (i = 0; i < sdma_reqs_cnt; i++) {
  3022. (res + r)->name = (oh->sdma_reqs + i)->name;
  3023. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3024. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3025. (res + r)->flags = IORESOURCE_DMA;
  3026. r++;
  3027. }
  3028. p = oh->slave_ports.next;
  3029. i = 0;
  3030. while (i < oh->slaves_cnt) {
  3031. os = _fetch_next_ocp_if(&p, &i);
  3032. addr_cnt = _count_ocp_if_addr_spaces(os);
  3033. for (j = 0; j < addr_cnt; j++) {
  3034. (res + r)->name = (os->addr + j)->name;
  3035. (res + r)->start = (os->addr + j)->pa_start;
  3036. (res + r)->end = (os->addr + j)->pa_end;
  3037. (res + r)->flags = IORESOURCE_MEM;
  3038. r++;
  3039. }
  3040. }
  3041. return r;
  3042. }
  3043. /**
  3044. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3045. * @oh: struct omap_hwmod *
  3046. * @res: pointer to the array of struct resource to fill
  3047. *
  3048. * Fill the struct resource array @res with dma resource data from the
  3049. * omap_hwmod @oh. Intended to be called by code that registers
  3050. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3051. * number of array elements filled.
  3052. */
  3053. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3054. {
  3055. int i, sdma_reqs_cnt;
  3056. int r = 0;
  3057. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3058. for (i = 0; i < sdma_reqs_cnt; i++) {
  3059. (res + r)->name = (oh->sdma_reqs + i)->name;
  3060. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3061. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3062. (res + r)->flags = IORESOURCE_DMA;
  3063. r++;
  3064. }
  3065. return r;
  3066. }
  3067. /**
  3068. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3069. * @oh: struct omap_hwmod * to operate on
  3070. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3071. * @name: pointer to the name of the data to fetch (optional)
  3072. * @rsrc: pointer to a struct resource, allocated by the caller
  3073. *
  3074. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3075. * data for the IP block pointed to by @oh. The data will be filled
  3076. * into a struct resource record pointed to by @rsrc. The struct
  3077. * resource must be allocated by the caller. When @name is non-null,
  3078. * the data associated with the matching entry in the IRQ/SDMA/address
  3079. * space hwmod data arrays will be returned. If @name is null, the
  3080. * first array entry will be returned. Data order is not meaningful
  3081. * in hwmod data, so callers are strongly encouraged to use a non-null
  3082. * @name whenever possible to avoid unpredictable effects if hwmod
  3083. * data is later added that causes data ordering to change. This
  3084. * function is only intended for use by OMAP core code. Device
  3085. * drivers should not call this function - the appropriate bus-related
  3086. * data accessor functions should be used instead. Returns 0 upon
  3087. * success or a negative error code upon error.
  3088. */
  3089. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3090. const char *name, struct resource *rsrc)
  3091. {
  3092. int r;
  3093. unsigned int irq, dma;
  3094. u32 pa_start, pa_end;
  3095. if (!oh || !rsrc)
  3096. return -EINVAL;
  3097. if (type == IORESOURCE_IRQ) {
  3098. r = _get_mpu_irq_by_name(oh, name, &irq);
  3099. if (r)
  3100. return r;
  3101. rsrc->start = irq;
  3102. rsrc->end = irq;
  3103. } else if (type == IORESOURCE_DMA) {
  3104. r = _get_sdma_req_by_name(oh, name, &dma);
  3105. if (r)
  3106. return r;
  3107. rsrc->start = dma;
  3108. rsrc->end = dma;
  3109. } else if (type == IORESOURCE_MEM) {
  3110. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3111. if (r)
  3112. return r;
  3113. rsrc->start = pa_start;
  3114. rsrc->end = pa_end;
  3115. } else {
  3116. return -EINVAL;
  3117. }
  3118. rsrc->flags = type;
  3119. rsrc->name = name;
  3120. return 0;
  3121. }
  3122. /**
  3123. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3124. * @oh: struct omap_hwmod *
  3125. *
  3126. * Return the powerdomain pointer associated with the OMAP module
  3127. * @oh's main clock. If @oh does not have a main clk, return the
  3128. * powerdomain associated with the interface clock associated with the
  3129. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3130. * instead?) Returns NULL on error, or a struct powerdomain * on
  3131. * success.
  3132. */
  3133. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3134. {
  3135. struct clk *c;
  3136. struct omap_hwmod_ocp_if *oi;
  3137. struct clockdomain *clkdm;
  3138. struct clk_hw_omap *clk;
  3139. if (!oh)
  3140. return NULL;
  3141. if (oh->clkdm)
  3142. return oh->clkdm->pwrdm.ptr;
  3143. if (oh->_clk) {
  3144. c = oh->_clk;
  3145. } else {
  3146. oi = _find_mpu_rt_port(oh);
  3147. if (!oi)
  3148. return NULL;
  3149. c = oi->_clk;
  3150. }
  3151. clk = to_clk_hw_omap(__clk_get_hw(c));
  3152. clkdm = clk->clkdm;
  3153. if (!clkdm)
  3154. return NULL;
  3155. return clkdm->pwrdm.ptr;
  3156. }
  3157. /**
  3158. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3159. * @oh: struct omap_hwmod *
  3160. *
  3161. * Returns the virtual address corresponding to the beginning of the
  3162. * module's register target, in the address range that is intended to
  3163. * be used by the MPU. Returns the virtual address upon success or NULL
  3164. * upon error.
  3165. */
  3166. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3167. {
  3168. if (!oh)
  3169. return NULL;
  3170. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3171. return NULL;
  3172. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3173. return NULL;
  3174. return oh->_mpu_rt_va;
  3175. }
  3176. /**
  3177. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3178. * @oh: struct omap_hwmod *
  3179. * @init_oh: struct omap_hwmod * (initiator)
  3180. *
  3181. * Add a sleep dependency between the initiator @init_oh and @oh.
  3182. * Intended to be called by DSP/Bridge code via platform_data for the
  3183. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3184. * code needs to add/del initiator dependencies dynamically
  3185. * before/after accessing a device. Returns the return value from
  3186. * _add_initiator_dep().
  3187. *
  3188. * XXX Keep a usecount in the clockdomain code
  3189. */
  3190. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3191. struct omap_hwmod *init_oh)
  3192. {
  3193. return _add_initiator_dep(oh, init_oh);
  3194. }
  3195. /*
  3196. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3197. * for context save/restore operations?
  3198. */
  3199. /**
  3200. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3201. * @oh: struct omap_hwmod *
  3202. * @init_oh: struct omap_hwmod * (initiator)
  3203. *
  3204. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3205. * Intended to be called by DSP/Bridge code via platform_data for the
  3206. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3207. * code needs to add/del initiator dependencies dynamically
  3208. * before/after accessing a device. Returns the return value from
  3209. * _del_initiator_dep().
  3210. *
  3211. * XXX Keep a usecount in the clockdomain code
  3212. */
  3213. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3214. struct omap_hwmod *init_oh)
  3215. {
  3216. return _del_initiator_dep(oh, init_oh);
  3217. }
  3218. /**
  3219. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3220. * @oh: struct omap_hwmod *
  3221. *
  3222. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3223. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3224. * this IP block if it has dynamic mux entries. Eventually this
  3225. * should set PRCM wakeup registers to cause the PRCM to receive
  3226. * wakeup events from the module. Does not set any wakeup routing
  3227. * registers beyond this point - if the module is to wake up any other
  3228. * module or subsystem, that must be set separately. Called by
  3229. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3230. */
  3231. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3232. {
  3233. unsigned long flags;
  3234. u32 v;
  3235. spin_lock_irqsave(&oh->_lock, flags);
  3236. if (oh->class->sysc &&
  3237. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3238. v = oh->_sysc_cache;
  3239. _enable_wakeup(oh, &v);
  3240. _write_sysconfig(v, oh);
  3241. }
  3242. _set_idle_ioring_wakeup(oh, true);
  3243. spin_unlock_irqrestore(&oh->_lock, flags);
  3244. return 0;
  3245. }
  3246. /**
  3247. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3248. * @oh: struct omap_hwmod *
  3249. *
  3250. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3251. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3252. * events for this IP block if it has dynamic mux entries. Eventually
  3253. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3254. * wakeup events from the module. Does not set any wakeup routing
  3255. * registers beyond this point - if the module is to wake up any other
  3256. * module or subsystem, that must be set separately. Called by
  3257. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3258. */
  3259. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3260. {
  3261. unsigned long flags;
  3262. u32 v;
  3263. spin_lock_irqsave(&oh->_lock, flags);
  3264. if (oh->class->sysc &&
  3265. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3266. v = oh->_sysc_cache;
  3267. _disable_wakeup(oh, &v);
  3268. _write_sysconfig(v, oh);
  3269. }
  3270. _set_idle_ioring_wakeup(oh, false);
  3271. spin_unlock_irqrestore(&oh->_lock, flags);
  3272. return 0;
  3273. }
  3274. /**
  3275. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3276. * contained in the hwmod module.
  3277. * @oh: struct omap_hwmod *
  3278. * @name: name of the reset line to lookup and assert
  3279. *
  3280. * Some IP like dsp, ipu or iva contain processor that require
  3281. * an HW reset line to be assert / deassert in order to enable fully
  3282. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3283. * yet supported on this OMAP; otherwise, passes along the return value
  3284. * from _assert_hardreset().
  3285. */
  3286. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3287. {
  3288. int ret;
  3289. unsigned long flags;
  3290. if (!oh)
  3291. return -EINVAL;
  3292. spin_lock_irqsave(&oh->_lock, flags);
  3293. ret = _assert_hardreset(oh, name);
  3294. spin_unlock_irqrestore(&oh->_lock, flags);
  3295. return ret;
  3296. }
  3297. /**
  3298. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3299. * contained in the hwmod module.
  3300. * @oh: struct omap_hwmod *
  3301. * @name: name of the reset line to look up and deassert
  3302. *
  3303. * Some IP like dsp, ipu or iva contain processor that require
  3304. * an HW reset line to be assert / deassert in order to enable fully
  3305. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3306. * yet supported on this OMAP; otherwise, passes along the return value
  3307. * from _deassert_hardreset().
  3308. */
  3309. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3310. {
  3311. int ret;
  3312. unsigned long flags;
  3313. if (!oh)
  3314. return -EINVAL;
  3315. spin_lock_irqsave(&oh->_lock, flags);
  3316. ret = _deassert_hardreset(oh, name);
  3317. spin_unlock_irqrestore(&oh->_lock, flags);
  3318. return ret;
  3319. }
  3320. /**
  3321. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3322. * contained in the hwmod module
  3323. * @oh: struct omap_hwmod *
  3324. * @name: name of the reset line to look up and read
  3325. *
  3326. * Return the current state of the hwmod @oh's reset line named @name:
  3327. * returns -EINVAL upon parameter error or if this operation
  3328. * is unsupported on the current OMAP; otherwise, passes along the return
  3329. * value from _read_hardreset().
  3330. */
  3331. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3332. {
  3333. int ret;
  3334. unsigned long flags;
  3335. if (!oh)
  3336. return -EINVAL;
  3337. spin_lock_irqsave(&oh->_lock, flags);
  3338. ret = _read_hardreset(oh, name);
  3339. spin_unlock_irqrestore(&oh->_lock, flags);
  3340. return ret;
  3341. }
  3342. /**
  3343. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3344. * @classname: struct omap_hwmod_class name to search for
  3345. * @fn: callback function pointer to call for each hwmod in class @classname
  3346. * @user: arbitrary context data to pass to the callback function
  3347. *
  3348. * For each omap_hwmod of class @classname, call @fn.
  3349. * If the callback function returns something other than
  3350. * zero, the iterator is terminated, and the callback function's return
  3351. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3352. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3353. */
  3354. int omap_hwmod_for_each_by_class(const char *classname,
  3355. int (*fn)(struct omap_hwmod *oh,
  3356. void *user),
  3357. void *user)
  3358. {
  3359. struct omap_hwmod *temp_oh;
  3360. int ret = 0;
  3361. if (!classname || !fn)
  3362. return -EINVAL;
  3363. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3364. __func__, classname);
  3365. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3366. if (!strcmp(temp_oh->class->name, classname)) {
  3367. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3368. __func__, temp_oh->name);
  3369. ret = (*fn)(temp_oh, user);
  3370. if (ret)
  3371. break;
  3372. }
  3373. }
  3374. if (ret)
  3375. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3376. __func__, ret);
  3377. return ret;
  3378. }
  3379. /**
  3380. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3381. * @oh: struct omap_hwmod *
  3382. * @state: state that _setup() should leave the hwmod in
  3383. *
  3384. * Sets the hwmod state that @oh will enter at the end of _setup()
  3385. * (called by omap_hwmod_setup_*()). See also the documentation
  3386. * for _setup_postsetup(), above. Returns 0 upon success or
  3387. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3388. * in the wrong state.
  3389. */
  3390. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3391. {
  3392. int ret;
  3393. unsigned long flags;
  3394. if (!oh)
  3395. return -EINVAL;
  3396. if (state != _HWMOD_STATE_DISABLED &&
  3397. state != _HWMOD_STATE_ENABLED &&
  3398. state != _HWMOD_STATE_IDLE)
  3399. return -EINVAL;
  3400. spin_lock_irqsave(&oh->_lock, flags);
  3401. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3402. ret = -EINVAL;
  3403. goto ohsps_unlock;
  3404. }
  3405. oh->_postsetup_state = state;
  3406. ret = 0;
  3407. ohsps_unlock:
  3408. spin_unlock_irqrestore(&oh->_lock, flags);
  3409. return ret;
  3410. }
  3411. /**
  3412. * omap_hwmod_get_context_loss_count - get lost context count
  3413. * @oh: struct omap_hwmod *
  3414. *
  3415. * Returns the context loss count of associated @oh
  3416. * upon success, or zero if no context loss data is available.
  3417. *
  3418. * On OMAP4, this queries the per-hwmod context loss register,
  3419. * assuming one exists. If not, or on OMAP2/3, this queries the
  3420. * enclosing powerdomain context loss count.
  3421. */
  3422. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3423. {
  3424. struct powerdomain *pwrdm;
  3425. int ret = 0;
  3426. if (soc_ops.get_context_lost)
  3427. return soc_ops.get_context_lost(oh);
  3428. pwrdm = omap_hwmod_get_pwrdm(oh);
  3429. if (pwrdm)
  3430. ret = pwrdm_get_context_loss_count(pwrdm);
  3431. return ret;
  3432. }
  3433. /**
  3434. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3435. * @oh: struct omap_hwmod *
  3436. *
  3437. * Prevent the hwmod @oh from being reset during the setup process.
  3438. * Intended for use by board-*.c files on boards with devices that
  3439. * cannot tolerate being reset. Must be called before the hwmod has
  3440. * been set up. Returns 0 upon success or negative error code upon
  3441. * failure.
  3442. */
  3443. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3444. {
  3445. if (!oh)
  3446. return -EINVAL;
  3447. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3448. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3449. oh->name);
  3450. return -EINVAL;
  3451. }
  3452. oh->flags |= HWMOD_INIT_NO_RESET;
  3453. return 0;
  3454. }
  3455. /**
  3456. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3457. * @oh: struct omap_hwmod * containing hwmod mux entries
  3458. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3459. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3460. *
  3461. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3462. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3463. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3464. * this function is not called for a given pad_idx, then the ISR
  3465. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3466. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3467. * the _dynamic or wakeup_ entry: if there are other entries not
  3468. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3469. * entries are NOT COUNTED in the dynamic pad index. This function
  3470. * must be called separately for each pad that requires its interrupt
  3471. * to be re-routed this way. Returns -EINVAL if there is an argument
  3472. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3473. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3474. *
  3475. * XXX This function interface is fragile. Rather than using array
  3476. * indexes, which are subject to unpredictable change, it should be
  3477. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3478. * pad records.
  3479. */
  3480. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3481. {
  3482. int nr_irqs;
  3483. might_sleep();
  3484. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3485. pad_idx >= oh->mux->nr_pads_dynamic)
  3486. return -EINVAL;
  3487. /* Check the number of available mpu_irqs */
  3488. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3489. ;
  3490. if (irq_idx >= nr_irqs)
  3491. return -EINVAL;
  3492. if (!oh->mux->irqs) {
  3493. /* XXX What frees this? */
  3494. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3495. GFP_KERNEL);
  3496. if (!oh->mux->irqs)
  3497. return -ENOMEM;
  3498. }
  3499. oh->mux->irqs[pad_idx] = irq_idx;
  3500. return 0;
  3501. }
  3502. /**
  3503. * omap_hwmod_init - initialize the hwmod code
  3504. *
  3505. * Sets up some function pointers needed by the hwmod code to operate on the
  3506. * currently-booted SoC. Intended to be called once during kernel init
  3507. * before any hwmods are registered. No return value.
  3508. */
  3509. void __init omap_hwmod_init(void)
  3510. {
  3511. if (cpu_is_omap24xx()) {
  3512. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3513. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3514. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3515. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3516. } else if (cpu_is_omap34xx()) {
  3517. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3518. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3519. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3520. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3521. soc_ops.init_clkdm = _init_clkdm;
  3522. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3523. soc_ops.enable_module = _omap4_enable_module;
  3524. soc_ops.disable_module = _omap4_disable_module;
  3525. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3526. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3527. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3528. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3529. soc_ops.init_clkdm = _init_clkdm;
  3530. soc_ops.update_context_lost = _omap4_update_context_lost;
  3531. soc_ops.get_context_lost = _omap4_get_context_lost;
  3532. } else if (soc_is_am43xx()) {
  3533. soc_ops.enable_module = _omap4_enable_module;
  3534. soc_ops.disable_module = _omap4_disable_module;
  3535. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3536. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3537. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3538. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3539. soc_ops.init_clkdm = _init_clkdm;
  3540. } else if (cpu_is_ti816x() || soc_is_am33xx()) {
  3541. soc_ops.enable_module = _omap4_enable_module;
  3542. soc_ops.disable_module = _omap4_disable_module;
  3543. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3544. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3545. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3546. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3547. soc_ops.init_clkdm = _init_clkdm;
  3548. } else {
  3549. WARN(1, "omap_hwmod: unknown SoC type\n");
  3550. }
  3551. inited = true;
  3552. }
  3553. /**
  3554. * omap_hwmod_get_main_clk - get pointer to main clock name
  3555. * @oh: struct omap_hwmod *
  3556. *
  3557. * Returns the main clock name assocated with @oh upon success,
  3558. * or NULL if @oh is NULL.
  3559. */
  3560. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3561. {
  3562. if (!oh)
  3563. return NULL;
  3564. return oh->main_clk;
  3565. }