netdev.c 211 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523
  1. /* Intel PRO/1000 Linux driver
  2. * Copyright(c) 1999 - 2015 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * Linux NICS <linux.nics@intel.com>
  18. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/module.h>
  23. #include <linux/types.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/pagemap.h>
  28. #include <linux/delay.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/tcp.h>
  32. #include <linux/ipv6.h>
  33. #include <linux/slab.h>
  34. #include <net/checksum.h>
  35. #include <net/ip6_checksum.h>
  36. #include <linux/ethtool.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/cpu.h>
  39. #include <linux/smp.h>
  40. #include <linux/pm_qos.h>
  41. #include <linux/pm_runtime.h>
  42. #include <linux/aer.h>
  43. #include <linux/prefetch.h>
  44. #include "e1000.h"
  45. #define DRV_EXTRAVERSION "-k"
  46. #define DRV_VERSION "3.2.6" DRV_EXTRAVERSION
  47. char e1000e_driver_name[] = "e1000e";
  48. const char e1000e_driver_version[] = DRV_VERSION;
  49. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
  50. static int debug = -1;
  51. module_param(debug, int, 0);
  52. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  53. static const struct e1000_info *e1000_info_tbl[] = {
  54. [board_82571] = &e1000_82571_info,
  55. [board_82572] = &e1000_82572_info,
  56. [board_82573] = &e1000_82573_info,
  57. [board_82574] = &e1000_82574_info,
  58. [board_82583] = &e1000_82583_info,
  59. [board_80003es2lan] = &e1000_es2_info,
  60. [board_ich8lan] = &e1000_ich8_info,
  61. [board_ich9lan] = &e1000_ich9_info,
  62. [board_ich10lan] = &e1000_ich10_info,
  63. [board_pchlan] = &e1000_pch_info,
  64. [board_pch2lan] = &e1000_pch2_info,
  65. [board_pch_lpt] = &e1000_pch_lpt_info,
  66. [board_pch_spt] = &e1000_pch_spt_info,
  67. };
  68. struct e1000_reg_info {
  69. u32 ofs;
  70. char *name;
  71. };
  72. static const struct e1000_reg_info e1000_reg_info_tbl[] = {
  73. /* General Registers */
  74. {E1000_CTRL, "CTRL"},
  75. {E1000_STATUS, "STATUS"},
  76. {E1000_CTRL_EXT, "CTRL_EXT"},
  77. /* Interrupt Registers */
  78. {E1000_ICR, "ICR"},
  79. /* Rx Registers */
  80. {E1000_RCTL, "RCTL"},
  81. {E1000_RDLEN(0), "RDLEN"},
  82. {E1000_RDH(0), "RDH"},
  83. {E1000_RDT(0), "RDT"},
  84. {E1000_RDTR, "RDTR"},
  85. {E1000_RXDCTL(0), "RXDCTL"},
  86. {E1000_ERT, "ERT"},
  87. {E1000_RDBAL(0), "RDBAL"},
  88. {E1000_RDBAH(0), "RDBAH"},
  89. {E1000_RDFH, "RDFH"},
  90. {E1000_RDFT, "RDFT"},
  91. {E1000_RDFHS, "RDFHS"},
  92. {E1000_RDFTS, "RDFTS"},
  93. {E1000_RDFPC, "RDFPC"},
  94. /* Tx Registers */
  95. {E1000_TCTL, "TCTL"},
  96. {E1000_TDBAL(0), "TDBAL"},
  97. {E1000_TDBAH(0), "TDBAH"},
  98. {E1000_TDLEN(0), "TDLEN"},
  99. {E1000_TDH(0), "TDH"},
  100. {E1000_TDT(0), "TDT"},
  101. {E1000_TIDV, "TIDV"},
  102. {E1000_TXDCTL(0), "TXDCTL"},
  103. {E1000_TADV, "TADV"},
  104. {E1000_TARC(0), "TARC"},
  105. {E1000_TDFH, "TDFH"},
  106. {E1000_TDFT, "TDFT"},
  107. {E1000_TDFHS, "TDFHS"},
  108. {E1000_TDFTS, "TDFTS"},
  109. {E1000_TDFPC, "TDFPC"},
  110. /* List Terminator */
  111. {0, NULL}
  112. };
  113. /**
  114. * __ew32_prepare - prepare to write to MAC CSR register on certain parts
  115. * @hw: pointer to the HW structure
  116. *
  117. * When updating the MAC CSR registers, the Manageability Engine (ME) could
  118. * be accessing the registers at the same time. Normally, this is handled in
  119. * h/w by an arbiter but on some parts there is a bug that acknowledges Host
  120. * accesses later than it should which could result in the register to have
  121. * an incorrect value. Workaround this by checking the FWSM register which
  122. * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
  123. * and try again a number of times.
  124. **/
  125. s32 __ew32_prepare(struct e1000_hw *hw)
  126. {
  127. s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
  128. while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
  129. udelay(50);
  130. return i;
  131. }
  132. void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
  133. {
  134. if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  135. __ew32_prepare(hw);
  136. writel(val, hw->hw_addr + reg);
  137. }
  138. /**
  139. * e1000_regdump - register printout routine
  140. * @hw: pointer to the HW structure
  141. * @reginfo: pointer to the register info table
  142. **/
  143. static void e1000_regdump(struct e1000_hw *hw, struct e1000_reg_info *reginfo)
  144. {
  145. int n = 0;
  146. char rname[16];
  147. u32 regs[8];
  148. switch (reginfo->ofs) {
  149. case E1000_RXDCTL(0):
  150. for (n = 0; n < 2; n++)
  151. regs[n] = __er32(hw, E1000_RXDCTL(n));
  152. break;
  153. case E1000_TXDCTL(0):
  154. for (n = 0; n < 2; n++)
  155. regs[n] = __er32(hw, E1000_TXDCTL(n));
  156. break;
  157. case E1000_TARC(0):
  158. for (n = 0; n < 2; n++)
  159. regs[n] = __er32(hw, E1000_TARC(n));
  160. break;
  161. default:
  162. pr_info("%-15s %08x\n",
  163. reginfo->name, __er32(hw, reginfo->ofs));
  164. return;
  165. }
  166. snprintf(rname, 16, "%s%s", reginfo->name, "[0-1]");
  167. pr_info("%-15s %08x %08x\n", rname, regs[0], regs[1]);
  168. }
  169. static void e1000e_dump_ps_pages(struct e1000_adapter *adapter,
  170. struct e1000_buffer *bi)
  171. {
  172. int i;
  173. struct e1000_ps_page *ps_page;
  174. for (i = 0; i < adapter->rx_ps_pages; i++) {
  175. ps_page = &bi->ps_pages[i];
  176. if (ps_page->page) {
  177. pr_info("packet dump for ps_page %d:\n", i);
  178. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
  179. 16, 1, page_address(ps_page->page),
  180. PAGE_SIZE, true);
  181. }
  182. }
  183. }
  184. /**
  185. * e1000e_dump - Print registers, Tx-ring and Rx-ring
  186. * @adapter: board private structure
  187. **/
  188. static void e1000e_dump(struct e1000_adapter *adapter)
  189. {
  190. struct net_device *netdev = adapter->netdev;
  191. struct e1000_hw *hw = &adapter->hw;
  192. struct e1000_reg_info *reginfo;
  193. struct e1000_ring *tx_ring = adapter->tx_ring;
  194. struct e1000_tx_desc *tx_desc;
  195. struct my_u0 {
  196. __le64 a;
  197. __le64 b;
  198. } *u0;
  199. struct e1000_buffer *buffer_info;
  200. struct e1000_ring *rx_ring = adapter->rx_ring;
  201. union e1000_rx_desc_packet_split *rx_desc_ps;
  202. union e1000_rx_desc_extended *rx_desc;
  203. struct my_u1 {
  204. __le64 a;
  205. __le64 b;
  206. __le64 c;
  207. __le64 d;
  208. } *u1;
  209. u32 staterr;
  210. int i = 0;
  211. if (!netif_msg_hw(adapter))
  212. return;
  213. /* Print netdevice Info */
  214. if (netdev) {
  215. dev_info(&adapter->pdev->dev, "Net device Info\n");
  216. pr_info("Device Name state trans_start last_rx\n");
  217. pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
  218. netdev->state, dev_trans_start(netdev), netdev->last_rx);
  219. }
  220. /* Print Registers */
  221. dev_info(&adapter->pdev->dev, "Register Dump\n");
  222. pr_info(" Register Name Value\n");
  223. for (reginfo = (struct e1000_reg_info *)e1000_reg_info_tbl;
  224. reginfo->name; reginfo++) {
  225. e1000_regdump(hw, reginfo);
  226. }
  227. /* Print Tx Ring Summary */
  228. if (!netdev || !netif_running(netdev))
  229. return;
  230. dev_info(&adapter->pdev->dev, "Tx Ring Summary\n");
  231. pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
  232. buffer_info = &tx_ring->buffer_info[tx_ring->next_to_clean];
  233. pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
  234. 0, tx_ring->next_to_use, tx_ring->next_to_clean,
  235. (unsigned long long)buffer_info->dma,
  236. buffer_info->length,
  237. buffer_info->next_to_watch,
  238. (unsigned long long)buffer_info->time_stamp);
  239. /* Print Tx Ring */
  240. if (!netif_msg_tx_done(adapter))
  241. goto rx_ring_summary;
  242. dev_info(&adapter->pdev->dev, "Tx Ring Dump\n");
  243. /* Transmit Descriptor Formats - DEXT[29] is 0 (Legacy) or 1 (Extended)
  244. *
  245. * Legacy Transmit Descriptor
  246. * +--------------------------------------------------------------+
  247. * 0 | Buffer Address [63:0] (Reserved on Write Back) |
  248. * +--------------------------------------------------------------+
  249. * 8 | Special | CSS | Status | CMD | CSO | Length |
  250. * +--------------------------------------------------------------+
  251. * 63 48 47 36 35 32 31 24 23 16 15 0
  252. *
  253. * Extended Context Descriptor (DTYP=0x0) for TSO or checksum offload
  254. * 63 48 47 40 39 32 31 16 15 8 7 0
  255. * +----------------------------------------------------------------+
  256. * 0 | TUCSE | TUCS0 | TUCSS | IPCSE | IPCS0 | IPCSS |
  257. * +----------------------------------------------------------------+
  258. * 8 | MSS | HDRLEN | RSV | STA | TUCMD | DTYP | PAYLEN |
  259. * +----------------------------------------------------------------+
  260. * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
  261. *
  262. * Extended Data Descriptor (DTYP=0x1)
  263. * +----------------------------------------------------------------+
  264. * 0 | Buffer Address [63:0] |
  265. * +----------------------------------------------------------------+
  266. * 8 | VLAN tag | POPTS | Rsvd | Status | Command | DTYP | DTALEN |
  267. * +----------------------------------------------------------------+
  268. * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
  269. */
  270. pr_info("Tl[desc] [address 63:0 ] [SpeCssSCmCsLen] [bi->dma ] leng ntw timestamp bi->skb <-- Legacy format\n");
  271. pr_info("Tc[desc] [Ce CoCsIpceCoS] [MssHlRSCm0Plen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Context format\n");
  272. pr_info("Td[desc] [address 63:0 ] [VlaPoRSCm1Dlen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Data format\n");
  273. for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
  274. const char *next_desc;
  275. tx_desc = E1000_TX_DESC(*tx_ring, i);
  276. buffer_info = &tx_ring->buffer_info[i];
  277. u0 = (struct my_u0 *)tx_desc;
  278. if (i == tx_ring->next_to_use && i == tx_ring->next_to_clean)
  279. next_desc = " NTC/U";
  280. else if (i == tx_ring->next_to_use)
  281. next_desc = " NTU";
  282. else if (i == tx_ring->next_to_clean)
  283. next_desc = " NTC";
  284. else
  285. next_desc = "";
  286. pr_info("T%c[0x%03X] %016llX %016llX %016llX %04X %3X %016llX %p%s\n",
  287. (!(le64_to_cpu(u0->b) & (1 << 29)) ? 'l' :
  288. ((le64_to_cpu(u0->b) & (1 << 20)) ? 'd' : 'c')),
  289. i,
  290. (unsigned long long)le64_to_cpu(u0->a),
  291. (unsigned long long)le64_to_cpu(u0->b),
  292. (unsigned long long)buffer_info->dma,
  293. buffer_info->length, buffer_info->next_to_watch,
  294. (unsigned long long)buffer_info->time_stamp,
  295. buffer_info->skb, next_desc);
  296. if (netif_msg_pktdata(adapter) && buffer_info->skb)
  297. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
  298. 16, 1, buffer_info->skb->data,
  299. buffer_info->skb->len, true);
  300. }
  301. /* Print Rx Ring Summary */
  302. rx_ring_summary:
  303. dev_info(&adapter->pdev->dev, "Rx Ring Summary\n");
  304. pr_info("Queue [NTU] [NTC]\n");
  305. pr_info(" %5d %5X %5X\n",
  306. 0, rx_ring->next_to_use, rx_ring->next_to_clean);
  307. /* Print Rx Ring */
  308. if (!netif_msg_rx_status(adapter))
  309. return;
  310. dev_info(&adapter->pdev->dev, "Rx Ring Dump\n");
  311. switch (adapter->rx_ps_pages) {
  312. case 1:
  313. case 2:
  314. case 3:
  315. /* [Extended] Packet Split Receive Descriptor Format
  316. *
  317. * +-----------------------------------------------------+
  318. * 0 | Buffer Address 0 [63:0] |
  319. * +-----------------------------------------------------+
  320. * 8 | Buffer Address 1 [63:0] |
  321. * +-----------------------------------------------------+
  322. * 16 | Buffer Address 2 [63:0] |
  323. * +-----------------------------------------------------+
  324. * 24 | Buffer Address 3 [63:0] |
  325. * +-----------------------------------------------------+
  326. */
  327. pr_info("R [desc] [buffer 0 63:0 ] [buffer 1 63:0 ] [buffer 2 63:0 ] [buffer 3 63:0 ] [bi->dma ] [bi->skb] <-- Ext Pkt Split format\n");
  328. /* [Extended] Receive Descriptor (Write-Back) Format
  329. *
  330. * 63 48 47 32 31 13 12 8 7 4 3 0
  331. * +------------------------------------------------------+
  332. * 0 | Packet | IP | Rsvd | MRQ | Rsvd | MRQ RSS |
  333. * | Checksum | Ident | | Queue | | Type |
  334. * +------------------------------------------------------+
  335. * 8 | VLAN Tag | Length | Extended Error | Extended Status |
  336. * +------------------------------------------------------+
  337. * 63 48 47 32 31 20 19 0
  338. */
  339. pr_info("RWB[desc] [ck ipid mrqhsh] [vl l0 ee es] [ l3 l2 l1 hs] [reserved ] ---------------- [bi->skb] <-- Ext Rx Write-Back format\n");
  340. for (i = 0; i < rx_ring->count; i++) {
  341. const char *next_desc;
  342. buffer_info = &rx_ring->buffer_info[i];
  343. rx_desc_ps = E1000_RX_DESC_PS(*rx_ring, i);
  344. u1 = (struct my_u1 *)rx_desc_ps;
  345. staterr =
  346. le32_to_cpu(rx_desc_ps->wb.middle.status_error);
  347. if (i == rx_ring->next_to_use)
  348. next_desc = " NTU";
  349. else if (i == rx_ring->next_to_clean)
  350. next_desc = " NTC";
  351. else
  352. next_desc = "";
  353. if (staterr & E1000_RXD_STAT_DD) {
  354. /* Descriptor Done */
  355. pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX ---------------- %p%s\n",
  356. "RWB", i,
  357. (unsigned long long)le64_to_cpu(u1->a),
  358. (unsigned long long)le64_to_cpu(u1->b),
  359. (unsigned long long)le64_to_cpu(u1->c),
  360. (unsigned long long)le64_to_cpu(u1->d),
  361. buffer_info->skb, next_desc);
  362. } else {
  363. pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX %016llX %p%s\n",
  364. "R ", i,
  365. (unsigned long long)le64_to_cpu(u1->a),
  366. (unsigned long long)le64_to_cpu(u1->b),
  367. (unsigned long long)le64_to_cpu(u1->c),
  368. (unsigned long long)le64_to_cpu(u1->d),
  369. (unsigned long long)buffer_info->dma,
  370. buffer_info->skb, next_desc);
  371. if (netif_msg_pktdata(adapter))
  372. e1000e_dump_ps_pages(adapter,
  373. buffer_info);
  374. }
  375. }
  376. break;
  377. default:
  378. case 0:
  379. /* Extended Receive Descriptor (Read) Format
  380. *
  381. * +-----------------------------------------------------+
  382. * 0 | Buffer Address [63:0] |
  383. * +-----------------------------------------------------+
  384. * 8 | Reserved |
  385. * +-----------------------------------------------------+
  386. */
  387. pr_info("R [desc] [buf addr 63:0 ] [reserved 63:0 ] [bi->dma ] [bi->skb] <-- Ext (Read) format\n");
  388. /* Extended Receive Descriptor (Write-Back) Format
  389. *
  390. * 63 48 47 32 31 24 23 4 3 0
  391. * +------------------------------------------------------+
  392. * | RSS Hash | | | |
  393. * 0 +-------------------+ Rsvd | Reserved | MRQ RSS |
  394. * | Packet | IP | | | Type |
  395. * | Checksum | Ident | | | |
  396. * +------------------------------------------------------+
  397. * 8 | VLAN Tag | Length | Extended Error | Extended Status |
  398. * +------------------------------------------------------+
  399. * 63 48 47 32 31 20 19 0
  400. */
  401. pr_info("RWB[desc] [cs ipid mrq] [vt ln xe xs] [bi->skb] <-- Ext (Write-Back) format\n");
  402. for (i = 0; i < rx_ring->count; i++) {
  403. const char *next_desc;
  404. buffer_info = &rx_ring->buffer_info[i];
  405. rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
  406. u1 = (struct my_u1 *)rx_desc;
  407. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  408. if (i == rx_ring->next_to_use)
  409. next_desc = " NTU";
  410. else if (i == rx_ring->next_to_clean)
  411. next_desc = " NTC";
  412. else
  413. next_desc = "";
  414. if (staterr & E1000_RXD_STAT_DD) {
  415. /* Descriptor Done */
  416. pr_info("%s[0x%03X] %016llX %016llX ---------------- %p%s\n",
  417. "RWB", i,
  418. (unsigned long long)le64_to_cpu(u1->a),
  419. (unsigned long long)le64_to_cpu(u1->b),
  420. buffer_info->skb, next_desc);
  421. } else {
  422. pr_info("%s[0x%03X] %016llX %016llX %016llX %p%s\n",
  423. "R ", i,
  424. (unsigned long long)le64_to_cpu(u1->a),
  425. (unsigned long long)le64_to_cpu(u1->b),
  426. (unsigned long long)buffer_info->dma,
  427. buffer_info->skb, next_desc);
  428. if (netif_msg_pktdata(adapter) &&
  429. buffer_info->skb)
  430. print_hex_dump(KERN_INFO, "",
  431. DUMP_PREFIX_ADDRESS, 16,
  432. 1,
  433. buffer_info->skb->data,
  434. adapter->rx_buffer_len,
  435. true);
  436. }
  437. }
  438. }
  439. }
  440. /**
  441. * e1000_desc_unused - calculate if we have unused descriptors
  442. **/
  443. static int e1000_desc_unused(struct e1000_ring *ring)
  444. {
  445. if (ring->next_to_clean > ring->next_to_use)
  446. return ring->next_to_clean - ring->next_to_use - 1;
  447. return ring->count + ring->next_to_clean - ring->next_to_use - 1;
  448. }
  449. /**
  450. * e1000e_systim_to_hwtstamp - convert system time value to hw time stamp
  451. * @adapter: board private structure
  452. * @hwtstamps: time stamp structure to update
  453. * @systim: unsigned 64bit system time value.
  454. *
  455. * Convert the system time value stored in the RX/TXSTMP registers into a
  456. * hwtstamp which can be used by the upper level time stamping functions.
  457. *
  458. * The 'systim_lock' spinlock is used to protect the consistency of the
  459. * system time value. This is needed because reading the 64 bit time
  460. * value involves reading two 32 bit registers. The first read latches the
  461. * value.
  462. **/
  463. static void e1000e_systim_to_hwtstamp(struct e1000_adapter *adapter,
  464. struct skb_shared_hwtstamps *hwtstamps,
  465. u64 systim)
  466. {
  467. u64 ns;
  468. unsigned long flags;
  469. spin_lock_irqsave(&adapter->systim_lock, flags);
  470. ns = timecounter_cyc2time(&adapter->tc, systim);
  471. spin_unlock_irqrestore(&adapter->systim_lock, flags);
  472. memset(hwtstamps, 0, sizeof(*hwtstamps));
  473. hwtstamps->hwtstamp = ns_to_ktime(ns);
  474. }
  475. /**
  476. * e1000e_rx_hwtstamp - utility function which checks for Rx time stamp
  477. * @adapter: board private structure
  478. * @status: descriptor extended error and status field
  479. * @skb: particular skb to include time stamp
  480. *
  481. * If the time stamp is valid, convert it into the timecounter ns value
  482. * and store that result into the shhwtstamps structure which is passed
  483. * up the network stack.
  484. **/
  485. static void e1000e_rx_hwtstamp(struct e1000_adapter *adapter, u32 status,
  486. struct sk_buff *skb)
  487. {
  488. struct e1000_hw *hw = &adapter->hw;
  489. u64 rxstmp;
  490. if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP) ||
  491. !(status & E1000_RXDEXT_STATERR_TST) ||
  492. !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
  493. return;
  494. /* The Rx time stamp registers contain the time stamp. No other
  495. * received packet will be time stamped until the Rx time stamp
  496. * registers are read. Because only one packet can be time stamped
  497. * at a time, the register values must belong to this packet and
  498. * therefore none of the other additional attributes need to be
  499. * compared.
  500. */
  501. rxstmp = (u64)er32(RXSTMPL);
  502. rxstmp |= (u64)er32(RXSTMPH) << 32;
  503. e1000e_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), rxstmp);
  504. adapter->flags2 &= ~FLAG2_CHECK_RX_HWTSTAMP;
  505. }
  506. /**
  507. * e1000_receive_skb - helper function to handle Rx indications
  508. * @adapter: board private structure
  509. * @staterr: descriptor extended error and status field as written by hardware
  510. * @vlan: descriptor vlan field as written by hardware (no le/be conversion)
  511. * @skb: pointer to sk_buff to be indicated to stack
  512. **/
  513. static void e1000_receive_skb(struct e1000_adapter *adapter,
  514. struct net_device *netdev, struct sk_buff *skb,
  515. u32 staterr, __le16 vlan)
  516. {
  517. u16 tag = le16_to_cpu(vlan);
  518. e1000e_rx_hwtstamp(adapter, staterr, skb);
  519. skb->protocol = eth_type_trans(skb, netdev);
  520. if (staterr & E1000_RXD_STAT_VP)
  521. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), tag);
  522. napi_gro_receive(&adapter->napi, skb);
  523. }
  524. /**
  525. * e1000_rx_checksum - Receive Checksum Offload
  526. * @adapter: board private structure
  527. * @status_err: receive descriptor status and error fields
  528. * @csum: receive descriptor csum field
  529. * @sk_buff: socket buffer with received data
  530. **/
  531. static void e1000_rx_checksum(struct e1000_adapter *adapter, u32 status_err,
  532. struct sk_buff *skb)
  533. {
  534. u16 status = (u16)status_err;
  535. u8 errors = (u8)(status_err >> 24);
  536. skb_checksum_none_assert(skb);
  537. /* Rx checksum disabled */
  538. if (!(adapter->netdev->features & NETIF_F_RXCSUM))
  539. return;
  540. /* Ignore Checksum bit is set */
  541. if (status & E1000_RXD_STAT_IXSM)
  542. return;
  543. /* TCP/UDP checksum error bit or IP checksum error bit is set */
  544. if (errors & (E1000_RXD_ERR_TCPE | E1000_RXD_ERR_IPE)) {
  545. /* let the stack verify checksum errors */
  546. adapter->hw_csum_err++;
  547. return;
  548. }
  549. /* TCP/UDP Checksum has not been calculated */
  550. if (!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
  551. return;
  552. /* It must be a TCP or UDP packet with a valid checksum */
  553. skb->ip_summed = CHECKSUM_UNNECESSARY;
  554. adapter->hw_csum_good++;
  555. }
  556. static void e1000e_update_rdt_wa(struct e1000_ring *rx_ring, unsigned int i)
  557. {
  558. struct e1000_adapter *adapter = rx_ring->adapter;
  559. struct e1000_hw *hw = &adapter->hw;
  560. s32 ret_val = __ew32_prepare(hw);
  561. writel(i, rx_ring->tail);
  562. if (unlikely(!ret_val && (i != readl(rx_ring->tail)))) {
  563. u32 rctl = er32(RCTL);
  564. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  565. e_err("ME firmware caused invalid RDT - resetting\n");
  566. schedule_work(&adapter->reset_task);
  567. }
  568. }
  569. static void e1000e_update_tdt_wa(struct e1000_ring *tx_ring, unsigned int i)
  570. {
  571. struct e1000_adapter *adapter = tx_ring->adapter;
  572. struct e1000_hw *hw = &adapter->hw;
  573. s32 ret_val = __ew32_prepare(hw);
  574. writel(i, tx_ring->tail);
  575. if (unlikely(!ret_val && (i != readl(tx_ring->tail)))) {
  576. u32 tctl = er32(TCTL);
  577. ew32(TCTL, tctl & ~E1000_TCTL_EN);
  578. e_err("ME firmware caused invalid TDT - resetting\n");
  579. schedule_work(&adapter->reset_task);
  580. }
  581. }
  582. /**
  583. * e1000_alloc_rx_buffers - Replace used receive buffers
  584. * @rx_ring: Rx descriptor ring
  585. **/
  586. static void e1000_alloc_rx_buffers(struct e1000_ring *rx_ring,
  587. int cleaned_count, gfp_t gfp)
  588. {
  589. struct e1000_adapter *adapter = rx_ring->adapter;
  590. struct net_device *netdev = adapter->netdev;
  591. struct pci_dev *pdev = adapter->pdev;
  592. union e1000_rx_desc_extended *rx_desc;
  593. struct e1000_buffer *buffer_info;
  594. struct sk_buff *skb;
  595. unsigned int i;
  596. unsigned int bufsz = adapter->rx_buffer_len;
  597. i = rx_ring->next_to_use;
  598. buffer_info = &rx_ring->buffer_info[i];
  599. while (cleaned_count--) {
  600. skb = buffer_info->skb;
  601. if (skb) {
  602. skb_trim(skb, 0);
  603. goto map_skb;
  604. }
  605. skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
  606. if (!skb) {
  607. /* Better luck next round */
  608. adapter->alloc_rx_buff_failed++;
  609. break;
  610. }
  611. buffer_info->skb = skb;
  612. map_skb:
  613. buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
  614. adapter->rx_buffer_len,
  615. DMA_FROM_DEVICE);
  616. if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
  617. dev_err(&pdev->dev, "Rx DMA map failed\n");
  618. adapter->rx_dma_failed++;
  619. break;
  620. }
  621. rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
  622. rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
  623. if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
  624. /* Force memory writes to complete before letting h/w
  625. * know there are new descriptors to fetch. (Only
  626. * applicable for weak-ordered memory model archs,
  627. * such as IA-64).
  628. */
  629. wmb();
  630. if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  631. e1000e_update_rdt_wa(rx_ring, i);
  632. else
  633. writel(i, rx_ring->tail);
  634. }
  635. i++;
  636. if (i == rx_ring->count)
  637. i = 0;
  638. buffer_info = &rx_ring->buffer_info[i];
  639. }
  640. rx_ring->next_to_use = i;
  641. }
  642. /**
  643. * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
  644. * @rx_ring: Rx descriptor ring
  645. **/
  646. static void e1000_alloc_rx_buffers_ps(struct e1000_ring *rx_ring,
  647. int cleaned_count, gfp_t gfp)
  648. {
  649. struct e1000_adapter *adapter = rx_ring->adapter;
  650. struct net_device *netdev = adapter->netdev;
  651. struct pci_dev *pdev = adapter->pdev;
  652. union e1000_rx_desc_packet_split *rx_desc;
  653. struct e1000_buffer *buffer_info;
  654. struct e1000_ps_page *ps_page;
  655. struct sk_buff *skb;
  656. unsigned int i, j;
  657. i = rx_ring->next_to_use;
  658. buffer_info = &rx_ring->buffer_info[i];
  659. while (cleaned_count--) {
  660. rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
  661. for (j = 0; j < PS_PAGE_BUFFERS; j++) {
  662. ps_page = &buffer_info->ps_pages[j];
  663. if (j >= adapter->rx_ps_pages) {
  664. /* all unused desc entries get hw null ptr */
  665. rx_desc->read.buffer_addr[j + 1] =
  666. ~cpu_to_le64(0);
  667. continue;
  668. }
  669. if (!ps_page->page) {
  670. ps_page->page = alloc_page(gfp);
  671. if (!ps_page->page) {
  672. adapter->alloc_rx_buff_failed++;
  673. goto no_buffers;
  674. }
  675. ps_page->dma = dma_map_page(&pdev->dev,
  676. ps_page->page,
  677. 0, PAGE_SIZE,
  678. DMA_FROM_DEVICE);
  679. if (dma_mapping_error(&pdev->dev,
  680. ps_page->dma)) {
  681. dev_err(&adapter->pdev->dev,
  682. "Rx DMA page map failed\n");
  683. adapter->rx_dma_failed++;
  684. goto no_buffers;
  685. }
  686. }
  687. /* Refresh the desc even if buffer_addrs
  688. * didn't change because each write-back
  689. * erases this info.
  690. */
  691. rx_desc->read.buffer_addr[j + 1] =
  692. cpu_to_le64(ps_page->dma);
  693. }
  694. skb = __netdev_alloc_skb_ip_align(netdev, adapter->rx_ps_bsize0,
  695. gfp);
  696. if (!skb) {
  697. adapter->alloc_rx_buff_failed++;
  698. break;
  699. }
  700. buffer_info->skb = skb;
  701. buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
  702. adapter->rx_ps_bsize0,
  703. DMA_FROM_DEVICE);
  704. if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
  705. dev_err(&pdev->dev, "Rx DMA map failed\n");
  706. adapter->rx_dma_failed++;
  707. /* cleanup skb */
  708. dev_kfree_skb_any(skb);
  709. buffer_info->skb = NULL;
  710. break;
  711. }
  712. rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
  713. if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
  714. /* Force memory writes to complete before letting h/w
  715. * know there are new descriptors to fetch. (Only
  716. * applicable for weak-ordered memory model archs,
  717. * such as IA-64).
  718. */
  719. wmb();
  720. if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  721. e1000e_update_rdt_wa(rx_ring, i << 1);
  722. else
  723. writel(i << 1, rx_ring->tail);
  724. }
  725. i++;
  726. if (i == rx_ring->count)
  727. i = 0;
  728. buffer_info = &rx_ring->buffer_info[i];
  729. }
  730. no_buffers:
  731. rx_ring->next_to_use = i;
  732. }
  733. /**
  734. * e1000_alloc_jumbo_rx_buffers - Replace used jumbo receive buffers
  735. * @rx_ring: Rx descriptor ring
  736. * @cleaned_count: number of buffers to allocate this pass
  737. **/
  738. static void e1000_alloc_jumbo_rx_buffers(struct e1000_ring *rx_ring,
  739. int cleaned_count, gfp_t gfp)
  740. {
  741. struct e1000_adapter *adapter = rx_ring->adapter;
  742. struct net_device *netdev = adapter->netdev;
  743. struct pci_dev *pdev = adapter->pdev;
  744. union e1000_rx_desc_extended *rx_desc;
  745. struct e1000_buffer *buffer_info;
  746. struct sk_buff *skb;
  747. unsigned int i;
  748. unsigned int bufsz = 256 - 16; /* for skb_reserve */
  749. i = rx_ring->next_to_use;
  750. buffer_info = &rx_ring->buffer_info[i];
  751. while (cleaned_count--) {
  752. skb = buffer_info->skb;
  753. if (skb) {
  754. skb_trim(skb, 0);
  755. goto check_page;
  756. }
  757. skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
  758. if (unlikely(!skb)) {
  759. /* Better luck next round */
  760. adapter->alloc_rx_buff_failed++;
  761. break;
  762. }
  763. buffer_info->skb = skb;
  764. check_page:
  765. /* allocate a new page if necessary */
  766. if (!buffer_info->page) {
  767. buffer_info->page = alloc_page(gfp);
  768. if (unlikely(!buffer_info->page)) {
  769. adapter->alloc_rx_buff_failed++;
  770. break;
  771. }
  772. }
  773. if (!buffer_info->dma) {
  774. buffer_info->dma = dma_map_page(&pdev->dev,
  775. buffer_info->page, 0,
  776. PAGE_SIZE,
  777. DMA_FROM_DEVICE);
  778. if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
  779. adapter->alloc_rx_buff_failed++;
  780. break;
  781. }
  782. }
  783. rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
  784. rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
  785. if (unlikely(++i == rx_ring->count))
  786. i = 0;
  787. buffer_info = &rx_ring->buffer_info[i];
  788. }
  789. if (likely(rx_ring->next_to_use != i)) {
  790. rx_ring->next_to_use = i;
  791. if (unlikely(i-- == 0))
  792. i = (rx_ring->count - 1);
  793. /* Force memory writes to complete before letting h/w
  794. * know there are new descriptors to fetch. (Only
  795. * applicable for weak-ordered memory model archs,
  796. * such as IA-64).
  797. */
  798. wmb();
  799. if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  800. e1000e_update_rdt_wa(rx_ring, i);
  801. else
  802. writel(i, rx_ring->tail);
  803. }
  804. }
  805. static inline void e1000_rx_hash(struct net_device *netdev, __le32 rss,
  806. struct sk_buff *skb)
  807. {
  808. if (netdev->features & NETIF_F_RXHASH)
  809. skb_set_hash(skb, le32_to_cpu(rss), PKT_HASH_TYPE_L3);
  810. }
  811. /**
  812. * e1000_clean_rx_irq - Send received data up the network stack
  813. * @rx_ring: Rx descriptor ring
  814. *
  815. * the return value indicates whether actual cleaning was done, there
  816. * is no guarantee that everything was cleaned
  817. **/
  818. static bool e1000_clean_rx_irq(struct e1000_ring *rx_ring, int *work_done,
  819. int work_to_do)
  820. {
  821. struct e1000_adapter *adapter = rx_ring->adapter;
  822. struct net_device *netdev = adapter->netdev;
  823. struct pci_dev *pdev = adapter->pdev;
  824. struct e1000_hw *hw = &adapter->hw;
  825. union e1000_rx_desc_extended *rx_desc, *next_rxd;
  826. struct e1000_buffer *buffer_info, *next_buffer;
  827. u32 length, staterr;
  828. unsigned int i;
  829. int cleaned_count = 0;
  830. bool cleaned = false;
  831. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  832. i = rx_ring->next_to_clean;
  833. rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
  834. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  835. buffer_info = &rx_ring->buffer_info[i];
  836. while (staterr & E1000_RXD_STAT_DD) {
  837. struct sk_buff *skb;
  838. if (*work_done >= work_to_do)
  839. break;
  840. (*work_done)++;
  841. dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
  842. skb = buffer_info->skb;
  843. buffer_info->skb = NULL;
  844. prefetch(skb->data - NET_IP_ALIGN);
  845. i++;
  846. if (i == rx_ring->count)
  847. i = 0;
  848. next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
  849. prefetch(next_rxd);
  850. next_buffer = &rx_ring->buffer_info[i];
  851. cleaned = true;
  852. cleaned_count++;
  853. dma_unmap_single(&pdev->dev, buffer_info->dma,
  854. adapter->rx_buffer_len, DMA_FROM_DEVICE);
  855. buffer_info->dma = 0;
  856. length = le16_to_cpu(rx_desc->wb.upper.length);
  857. /* !EOP means multiple descriptors were used to store a single
  858. * packet, if that's the case we need to toss it. In fact, we
  859. * need to toss every packet with the EOP bit clear and the
  860. * next frame that _does_ have the EOP bit set, as it is by
  861. * definition only a frame fragment
  862. */
  863. if (unlikely(!(staterr & E1000_RXD_STAT_EOP)))
  864. adapter->flags2 |= FLAG2_IS_DISCARDING;
  865. if (adapter->flags2 & FLAG2_IS_DISCARDING) {
  866. /* All receives must fit into a single buffer */
  867. e_dbg("Receive packet consumed multiple buffers\n");
  868. /* recycle */
  869. buffer_info->skb = skb;
  870. if (staterr & E1000_RXD_STAT_EOP)
  871. adapter->flags2 &= ~FLAG2_IS_DISCARDING;
  872. goto next_desc;
  873. }
  874. if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
  875. !(netdev->features & NETIF_F_RXALL))) {
  876. /* recycle */
  877. buffer_info->skb = skb;
  878. goto next_desc;
  879. }
  880. /* adjust length to remove Ethernet CRC */
  881. if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
  882. /* If configured to store CRC, don't subtract FCS,
  883. * but keep the FCS bytes out of the total_rx_bytes
  884. * counter
  885. */
  886. if (netdev->features & NETIF_F_RXFCS)
  887. total_rx_bytes -= 4;
  888. else
  889. length -= 4;
  890. }
  891. total_rx_bytes += length;
  892. total_rx_packets++;
  893. /* code added for copybreak, this should improve
  894. * performance for small packets with large amounts
  895. * of reassembly being done in the stack
  896. */
  897. if (length < copybreak) {
  898. struct sk_buff *new_skb =
  899. napi_alloc_skb(&adapter->napi, length);
  900. if (new_skb) {
  901. skb_copy_to_linear_data_offset(new_skb,
  902. -NET_IP_ALIGN,
  903. (skb->data -
  904. NET_IP_ALIGN),
  905. (length +
  906. NET_IP_ALIGN));
  907. /* save the skb in buffer_info as good */
  908. buffer_info->skb = skb;
  909. skb = new_skb;
  910. }
  911. /* else just continue with the old one */
  912. }
  913. /* end copybreak code */
  914. skb_put(skb, length);
  915. /* Receive Checksum Offload */
  916. e1000_rx_checksum(adapter, staterr, skb);
  917. e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
  918. e1000_receive_skb(adapter, netdev, skb, staterr,
  919. rx_desc->wb.upper.vlan);
  920. next_desc:
  921. rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
  922. /* return some buffers to hardware, one at a time is too slow */
  923. if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
  924. adapter->alloc_rx_buf(rx_ring, cleaned_count,
  925. GFP_ATOMIC);
  926. cleaned_count = 0;
  927. }
  928. /* use prefetched values */
  929. rx_desc = next_rxd;
  930. buffer_info = next_buffer;
  931. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  932. }
  933. rx_ring->next_to_clean = i;
  934. cleaned_count = e1000_desc_unused(rx_ring);
  935. if (cleaned_count)
  936. adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
  937. adapter->total_rx_bytes += total_rx_bytes;
  938. adapter->total_rx_packets += total_rx_packets;
  939. return cleaned;
  940. }
  941. static void e1000_put_txbuf(struct e1000_ring *tx_ring,
  942. struct e1000_buffer *buffer_info)
  943. {
  944. struct e1000_adapter *adapter = tx_ring->adapter;
  945. if (buffer_info->dma) {
  946. if (buffer_info->mapped_as_page)
  947. dma_unmap_page(&adapter->pdev->dev, buffer_info->dma,
  948. buffer_info->length, DMA_TO_DEVICE);
  949. else
  950. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  951. buffer_info->length, DMA_TO_DEVICE);
  952. buffer_info->dma = 0;
  953. }
  954. if (buffer_info->skb) {
  955. dev_kfree_skb_any(buffer_info->skb);
  956. buffer_info->skb = NULL;
  957. }
  958. buffer_info->time_stamp = 0;
  959. }
  960. static void e1000_print_hw_hang(struct work_struct *work)
  961. {
  962. struct e1000_adapter *adapter = container_of(work,
  963. struct e1000_adapter,
  964. print_hang_task);
  965. struct net_device *netdev = adapter->netdev;
  966. struct e1000_ring *tx_ring = adapter->tx_ring;
  967. unsigned int i = tx_ring->next_to_clean;
  968. unsigned int eop = tx_ring->buffer_info[i].next_to_watch;
  969. struct e1000_tx_desc *eop_desc = E1000_TX_DESC(*tx_ring, eop);
  970. struct e1000_hw *hw = &adapter->hw;
  971. u16 phy_status, phy_1000t_status, phy_ext_status;
  972. u16 pci_status;
  973. if (test_bit(__E1000_DOWN, &adapter->state))
  974. return;
  975. if (!adapter->tx_hang_recheck && (adapter->flags2 & FLAG2_DMA_BURST)) {
  976. /* May be block on write-back, flush and detect again
  977. * flush pending descriptor writebacks to memory
  978. */
  979. ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
  980. /* execute the writes immediately */
  981. e1e_flush();
  982. /* Due to rare timing issues, write to TIDV again to ensure
  983. * the write is successful
  984. */
  985. ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
  986. /* execute the writes immediately */
  987. e1e_flush();
  988. adapter->tx_hang_recheck = true;
  989. return;
  990. }
  991. adapter->tx_hang_recheck = false;
  992. if (er32(TDH(0)) == er32(TDT(0))) {
  993. e_dbg("false hang detected, ignoring\n");
  994. return;
  995. }
  996. /* Real hang detected */
  997. netif_stop_queue(netdev);
  998. e1e_rphy(hw, MII_BMSR, &phy_status);
  999. e1e_rphy(hw, MII_STAT1000, &phy_1000t_status);
  1000. e1e_rphy(hw, MII_ESTATUS, &phy_ext_status);
  1001. pci_read_config_word(adapter->pdev, PCI_STATUS, &pci_status);
  1002. /* detected Hardware unit hang */
  1003. e_err("Detected Hardware Unit Hang:\n"
  1004. " TDH <%x>\n"
  1005. " TDT <%x>\n"
  1006. " next_to_use <%x>\n"
  1007. " next_to_clean <%x>\n"
  1008. "buffer_info[next_to_clean]:\n"
  1009. " time_stamp <%lx>\n"
  1010. " next_to_watch <%x>\n"
  1011. " jiffies <%lx>\n"
  1012. " next_to_watch.status <%x>\n"
  1013. "MAC Status <%x>\n"
  1014. "PHY Status <%x>\n"
  1015. "PHY 1000BASE-T Status <%x>\n"
  1016. "PHY Extended Status <%x>\n"
  1017. "PCI Status <%x>\n",
  1018. readl(tx_ring->head), readl(tx_ring->tail), tx_ring->next_to_use,
  1019. tx_ring->next_to_clean, tx_ring->buffer_info[eop].time_stamp,
  1020. eop, jiffies, eop_desc->upper.fields.status, er32(STATUS),
  1021. phy_status, phy_1000t_status, phy_ext_status, pci_status);
  1022. e1000e_dump(adapter);
  1023. /* Suggest workaround for known h/w issue */
  1024. if ((hw->mac.type == e1000_pchlan) && (er32(CTRL) & E1000_CTRL_TFCE))
  1025. e_err("Try turning off Tx pause (flow control) via ethtool\n");
  1026. }
  1027. /**
  1028. * e1000e_tx_hwtstamp_work - check for Tx time stamp
  1029. * @work: pointer to work struct
  1030. *
  1031. * This work function polls the TSYNCTXCTL valid bit to determine when a
  1032. * timestamp has been taken for the current stored skb. The timestamp must
  1033. * be for this skb because only one such packet is allowed in the queue.
  1034. */
  1035. static void e1000e_tx_hwtstamp_work(struct work_struct *work)
  1036. {
  1037. struct e1000_adapter *adapter = container_of(work, struct e1000_adapter,
  1038. tx_hwtstamp_work);
  1039. struct e1000_hw *hw = &adapter->hw;
  1040. if (er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID) {
  1041. struct skb_shared_hwtstamps shhwtstamps;
  1042. u64 txstmp;
  1043. txstmp = er32(TXSTMPL);
  1044. txstmp |= (u64)er32(TXSTMPH) << 32;
  1045. e1000e_systim_to_hwtstamp(adapter, &shhwtstamps, txstmp);
  1046. skb_tstamp_tx(adapter->tx_hwtstamp_skb, &shhwtstamps);
  1047. dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
  1048. adapter->tx_hwtstamp_skb = NULL;
  1049. } else if (time_after(jiffies, adapter->tx_hwtstamp_start
  1050. + adapter->tx_timeout_factor * HZ)) {
  1051. dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
  1052. adapter->tx_hwtstamp_skb = NULL;
  1053. adapter->tx_hwtstamp_timeouts++;
  1054. e_warn("clearing Tx timestamp hang\n");
  1055. } else {
  1056. /* reschedule to check later */
  1057. schedule_work(&adapter->tx_hwtstamp_work);
  1058. }
  1059. }
  1060. /**
  1061. * e1000_clean_tx_irq - Reclaim resources after transmit completes
  1062. * @tx_ring: Tx descriptor ring
  1063. *
  1064. * the return value indicates whether actual cleaning was done, there
  1065. * is no guarantee that everything was cleaned
  1066. **/
  1067. static bool e1000_clean_tx_irq(struct e1000_ring *tx_ring)
  1068. {
  1069. struct e1000_adapter *adapter = tx_ring->adapter;
  1070. struct net_device *netdev = adapter->netdev;
  1071. struct e1000_hw *hw = &adapter->hw;
  1072. struct e1000_tx_desc *tx_desc, *eop_desc;
  1073. struct e1000_buffer *buffer_info;
  1074. unsigned int i, eop;
  1075. unsigned int count = 0;
  1076. unsigned int total_tx_bytes = 0, total_tx_packets = 0;
  1077. unsigned int bytes_compl = 0, pkts_compl = 0;
  1078. i = tx_ring->next_to_clean;
  1079. eop = tx_ring->buffer_info[i].next_to_watch;
  1080. eop_desc = E1000_TX_DESC(*tx_ring, eop);
  1081. while ((eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) &&
  1082. (count < tx_ring->count)) {
  1083. bool cleaned = false;
  1084. dma_rmb(); /* read buffer_info after eop_desc */
  1085. for (; !cleaned; count++) {
  1086. tx_desc = E1000_TX_DESC(*tx_ring, i);
  1087. buffer_info = &tx_ring->buffer_info[i];
  1088. cleaned = (i == eop);
  1089. if (cleaned) {
  1090. total_tx_packets += buffer_info->segs;
  1091. total_tx_bytes += buffer_info->bytecount;
  1092. if (buffer_info->skb) {
  1093. bytes_compl += buffer_info->skb->len;
  1094. pkts_compl++;
  1095. }
  1096. }
  1097. e1000_put_txbuf(tx_ring, buffer_info);
  1098. tx_desc->upper.data = 0;
  1099. i++;
  1100. if (i == tx_ring->count)
  1101. i = 0;
  1102. }
  1103. if (i == tx_ring->next_to_use)
  1104. break;
  1105. eop = tx_ring->buffer_info[i].next_to_watch;
  1106. eop_desc = E1000_TX_DESC(*tx_ring, eop);
  1107. }
  1108. tx_ring->next_to_clean = i;
  1109. netdev_completed_queue(netdev, pkts_compl, bytes_compl);
  1110. #define TX_WAKE_THRESHOLD 32
  1111. if (count && netif_carrier_ok(netdev) &&
  1112. e1000_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD) {
  1113. /* Make sure that anybody stopping the queue after this
  1114. * sees the new next_to_clean.
  1115. */
  1116. smp_mb();
  1117. if (netif_queue_stopped(netdev) &&
  1118. !(test_bit(__E1000_DOWN, &adapter->state))) {
  1119. netif_wake_queue(netdev);
  1120. ++adapter->restart_queue;
  1121. }
  1122. }
  1123. if (adapter->detect_tx_hung) {
  1124. /* Detect a transmit hang in hardware, this serializes the
  1125. * check with the clearing of time_stamp and movement of i
  1126. */
  1127. adapter->detect_tx_hung = false;
  1128. if (tx_ring->buffer_info[i].time_stamp &&
  1129. time_after(jiffies, tx_ring->buffer_info[i].time_stamp
  1130. + (adapter->tx_timeout_factor * HZ)) &&
  1131. !(er32(STATUS) & E1000_STATUS_TXOFF))
  1132. schedule_work(&adapter->print_hang_task);
  1133. else
  1134. adapter->tx_hang_recheck = false;
  1135. }
  1136. adapter->total_tx_bytes += total_tx_bytes;
  1137. adapter->total_tx_packets += total_tx_packets;
  1138. return count < tx_ring->count;
  1139. }
  1140. /**
  1141. * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
  1142. * @rx_ring: Rx descriptor ring
  1143. *
  1144. * the return value indicates whether actual cleaning was done, there
  1145. * is no guarantee that everything was cleaned
  1146. **/
  1147. static bool e1000_clean_rx_irq_ps(struct e1000_ring *rx_ring, int *work_done,
  1148. int work_to_do)
  1149. {
  1150. struct e1000_adapter *adapter = rx_ring->adapter;
  1151. struct e1000_hw *hw = &adapter->hw;
  1152. union e1000_rx_desc_packet_split *rx_desc, *next_rxd;
  1153. struct net_device *netdev = adapter->netdev;
  1154. struct pci_dev *pdev = adapter->pdev;
  1155. struct e1000_buffer *buffer_info, *next_buffer;
  1156. struct e1000_ps_page *ps_page;
  1157. struct sk_buff *skb;
  1158. unsigned int i, j;
  1159. u32 length, staterr;
  1160. int cleaned_count = 0;
  1161. bool cleaned = false;
  1162. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  1163. i = rx_ring->next_to_clean;
  1164. rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
  1165. staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
  1166. buffer_info = &rx_ring->buffer_info[i];
  1167. while (staterr & E1000_RXD_STAT_DD) {
  1168. if (*work_done >= work_to_do)
  1169. break;
  1170. (*work_done)++;
  1171. skb = buffer_info->skb;
  1172. dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
  1173. /* in the packet split case this is header only */
  1174. prefetch(skb->data - NET_IP_ALIGN);
  1175. i++;
  1176. if (i == rx_ring->count)
  1177. i = 0;
  1178. next_rxd = E1000_RX_DESC_PS(*rx_ring, i);
  1179. prefetch(next_rxd);
  1180. next_buffer = &rx_ring->buffer_info[i];
  1181. cleaned = true;
  1182. cleaned_count++;
  1183. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1184. adapter->rx_ps_bsize0, DMA_FROM_DEVICE);
  1185. buffer_info->dma = 0;
  1186. /* see !EOP comment in other Rx routine */
  1187. if (!(staterr & E1000_RXD_STAT_EOP))
  1188. adapter->flags2 |= FLAG2_IS_DISCARDING;
  1189. if (adapter->flags2 & FLAG2_IS_DISCARDING) {
  1190. e_dbg("Packet Split buffers didn't pick up the full packet\n");
  1191. dev_kfree_skb_irq(skb);
  1192. if (staterr & E1000_RXD_STAT_EOP)
  1193. adapter->flags2 &= ~FLAG2_IS_DISCARDING;
  1194. goto next_desc;
  1195. }
  1196. if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
  1197. !(netdev->features & NETIF_F_RXALL))) {
  1198. dev_kfree_skb_irq(skb);
  1199. goto next_desc;
  1200. }
  1201. length = le16_to_cpu(rx_desc->wb.middle.length0);
  1202. if (!length) {
  1203. e_dbg("Last part of the packet spanning multiple descriptors\n");
  1204. dev_kfree_skb_irq(skb);
  1205. goto next_desc;
  1206. }
  1207. /* Good Receive */
  1208. skb_put(skb, length);
  1209. {
  1210. /* this looks ugly, but it seems compiler issues make
  1211. * it more efficient than reusing j
  1212. */
  1213. int l1 = le16_to_cpu(rx_desc->wb.upper.length[0]);
  1214. /* page alloc/put takes too long and effects small
  1215. * packet throughput, so unsplit small packets and
  1216. * save the alloc/put only valid in softirq (napi)
  1217. * context to call kmap_*
  1218. */
  1219. if (l1 && (l1 <= copybreak) &&
  1220. ((length + l1) <= adapter->rx_ps_bsize0)) {
  1221. u8 *vaddr;
  1222. ps_page = &buffer_info->ps_pages[0];
  1223. /* there is no documentation about how to call
  1224. * kmap_atomic, so we can't hold the mapping
  1225. * very long
  1226. */
  1227. dma_sync_single_for_cpu(&pdev->dev,
  1228. ps_page->dma,
  1229. PAGE_SIZE,
  1230. DMA_FROM_DEVICE);
  1231. vaddr = kmap_atomic(ps_page->page);
  1232. memcpy(skb_tail_pointer(skb), vaddr, l1);
  1233. kunmap_atomic(vaddr);
  1234. dma_sync_single_for_device(&pdev->dev,
  1235. ps_page->dma,
  1236. PAGE_SIZE,
  1237. DMA_FROM_DEVICE);
  1238. /* remove the CRC */
  1239. if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
  1240. if (!(netdev->features & NETIF_F_RXFCS))
  1241. l1 -= 4;
  1242. }
  1243. skb_put(skb, l1);
  1244. goto copydone;
  1245. } /* if */
  1246. }
  1247. for (j = 0; j < PS_PAGE_BUFFERS; j++) {
  1248. length = le16_to_cpu(rx_desc->wb.upper.length[j]);
  1249. if (!length)
  1250. break;
  1251. ps_page = &buffer_info->ps_pages[j];
  1252. dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
  1253. DMA_FROM_DEVICE);
  1254. ps_page->dma = 0;
  1255. skb_fill_page_desc(skb, j, ps_page->page, 0, length);
  1256. ps_page->page = NULL;
  1257. skb->len += length;
  1258. skb->data_len += length;
  1259. skb->truesize += PAGE_SIZE;
  1260. }
  1261. /* strip the ethernet crc, problem is we're using pages now so
  1262. * this whole operation can get a little cpu intensive
  1263. */
  1264. if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
  1265. if (!(netdev->features & NETIF_F_RXFCS))
  1266. pskb_trim(skb, skb->len - 4);
  1267. }
  1268. copydone:
  1269. total_rx_bytes += skb->len;
  1270. total_rx_packets++;
  1271. e1000_rx_checksum(adapter, staterr, skb);
  1272. e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
  1273. if (rx_desc->wb.upper.header_status &
  1274. cpu_to_le16(E1000_RXDPS_HDRSTAT_HDRSP))
  1275. adapter->rx_hdr_split++;
  1276. e1000_receive_skb(adapter, netdev, skb, staterr,
  1277. rx_desc->wb.middle.vlan);
  1278. next_desc:
  1279. rx_desc->wb.middle.status_error &= cpu_to_le32(~0xFF);
  1280. buffer_info->skb = NULL;
  1281. /* return some buffers to hardware, one at a time is too slow */
  1282. if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
  1283. adapter->alloc_rx_buf(rx_ring, cleaned_count,
  1284. GFP_ATOMIC);
  1285. cleaned_count = 0;
  1286. }
  1287. /* use prefetched values */
  1288. rx_desc = next_rxd;
  1289. buffer_info = next_buffer;
  1290. staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
  1291. }
  1292. rx_ring->next_to_clean = i;
  1293. cleaned_count = e1000_desc_unused(rx_ring);
  1294. if (cleaned_count)
  1295. adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
  1296. adapter->total_rx_bytes += total_rx_bytes;
  1297. adapter->total_rx_packets += total_rx_packets;
  1298. return cleaned;
  1299. }
  1300. /**
  1301. * e1000_consume_page - helper function
  1302. **/
  1303. static void e1000_consume_page(struct e1000_buffer *bi, struct sk_buff *skb,
  1304. u16 length)
  1305. {
  1306. bi->page = NULL;
  1307. skb->len += length;
  1308. skb->data_len += length;
  1309. skb->truesize += PAGE_SIZE;
  1310. }
  1311. /**
  1312. * e1000_clean_jumbo_rx_irq - Send received data up the network stack; legacy
  1313. * @adapter: board private structure
  1314. *
  1315. * the return value indicates whether actual cleaning was done, there
  1316. * is no guarantee that everything was cleaned
  1317. **/
  1318. static bool e1000_clean_jumbo_rx_irq(struct e1000_ring *rx_ring, int *work_done,
  1319. int work_to_do)
  1320. {
  1321. struct e1000_adapter *adapter = rx_ring->adapter;
  1322. struct net_device *netdev = adapter->netdev;
  1323. struct pci_dev *pdev = adapter->pdev;
  1324. union e1000_rx_desc_extended *rx_desc, *next_rxd;
  1325. struct e1000_buffer *buffer_info, *next_buffer;
  1326. u32 length, staterr;
  1327. unsigned int i;
  1328. int cleaned_count = 0;
  1329. bool cleaned = false;
  1330. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  1331. struct skb_shared_info *shinfo;
  1332. i = rx_ring->next_to_clean;
  1333. rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
  1334. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  1335. buffer_info = &rx_ring->buffer_info[i];
  1336. while (staterr & E1000_RXD_STAT_DD) {
  1337. struct sk_buff *skb;
  1338. if (*work_done >= work_to_do)
  1339. break;
  1340. (*work_done)++;
  1341. dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
  1342. skb = buffer_info->skb;
  1343. buffer_info->skb = NULL;
  1344. ++i;
  1345. if (i == rx_ring->count)
  1346. i = 0;
  1347. next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
  1348. prefetch(next_rxd);
  1349. next_buffer = &rx_ring->buffer_info[i];
  1350. cleaned = true;
  1351. cleaned_count++;
  1352. dma_unmap_page(&pdev->dev, buffer_info->dma, PAGE_SIZE,
  1353. DMA_FROM_DEVICE);
  1354. buffer_info->dma = 0;
  1355. length = le16_to_cpu(rx_desc->wb.upper.length);
  1356. /* errors is only valid for DD + EOP descriptors */
  1357. if (unlikely((staterr & E1000_RXD_STAT_EOP) &&
  1358. ((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
  1359. !(netdev->features & NETIF_F_RXALL)))) {
  1360. /* recycle both page and skb */
  1361. buffer_info->skb = skb;
  1362. /* an error means any chain goes out the window too */
  1363. if (rx_ring->rx_skb_top)
  1364. dev_kfree_skb_irq(rx_ring->rx_skb_top);
  1365. rx_ring->rx_skb_top = NULL;
  1366. goto next_desc;
  1367. }
  1368. #define rxtop (rx_ring->rx_skb_top)
  1369. if (!(staterr & E1000_RXD_STAT_EOP)) {
  1370. /* this descriptor is only the beginning (or middle) */
  1371. if (!rxtop) {
  1372. /* this is the beginning of a chain */
  1373. rxtop = skb;
  1374. skb_fill_page_desc(rxtop, 0, buffer_info->page,
  1375. 0, length);
  1376. } else {
  1377. /* this is the middle of a chain */
  1378. shinfo = skb_shinfo(rxtop);
  1379. skb_fill_page_desc(rxtop, shinfo->nr_frags,
  1380. buffer_info->page, 0,
  1381. length);
  1382. /* re-use the skb, only consumed the page */
  1383. buffer_info->skb = skb;
  1384. }
  1385. e1000_consume_page(buffer_info, rxtop, length);
  1386. goto next_desc;
  1387. } else {
  1388. if (rxtop) {
  1389. /* end of the chain */
  1390. shinfo = skb_shinfo(rxtop);
  1391. skb_fill_page_desc(rxtop, shinfo->nr_frags,
  1392. buffer_info->page, 0,
  1393. length);
  1394. /* re-use the current skb, we only consumed the
  1395. * page
  1396. */
  1397. buffer_info->skb = skb;
  1398. skb = rxtop;
  1399. rxtop = NULL;
  1400. e1000_consume_page(buffer_info, skb, length);
  1401. } else {
  1402. /* no chain, got EOP, this buf is the packet
  1403. * copybreak to save the put_page/alloc_page
  1404. */
  1405. if (length <= copybreak &&
  1406. skb_tailroom(skb) >= length) {
  1407. u8 *vaddr;
  1408. vaddr = kmap_atomic(buffer_info->page);
  1409. memcpy(skb_tail_pointer(skb), vaddr,
  1410. length);
  1411. kunmap_atomic(vaddr);
  1412. /* re-use the page, so don't erase
  1413. * buffer_info->page
  1414. */
  1415. skb_put(skb, length);
  1416. } else {
  1417. skb_fill_page_desc(skb, 0,
  1418. buffer_info->page, 0,
  1419. length);
  1420. e1000_consume_page(buffer_info, skb,
  1421. length);
  1422. }
  1423. }
  1424. }
  1425. /* Receive Checksum Offload */
  1426. e1000_rx_checksum(adapter, staterr, skb);
  1427. e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
  1428. /* probably a little skewed due to removing CRC */
  1429. total_rx_bytes += skb->len;
  1430. total_rx_packets++;
  1431. /* eth type trans needs skb->data to point to something */
  1432. if (!pskb_may_pull(skb, ETH_HLEN)) {
  1433. e_err("pskb_may_pull failed.\n");
  1434. dev_kfree_skb_irq(skb);
  1435. goto next_desc;
  1436. }
  1437. e1000_receive_skb(adapter, netdev, skb, staterr,
  1438. rx_desc->wb.upper.vlan);
  1439. next_desc:
  1440. rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
  1441. /* return some buffers to hardware, one at a time is too slow */
  1442. if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
  1443. adapter->alloc_rx_buf(rx_ring, cleaned_count,
  1444. GFP_ATOMIC);
  1445. cleaned_count = 0;
  1446. }
  1447. /* use prefetched values */
  1448. rx_desc = next_rxd;
  1449. buffer_info = next_buffer;
  1450. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  1451. }
  1452. rx_ring->next_to_clean = i;
  1453. cleaned_count = e1000_desc_unused(rx_ring);
  1454. if (cleaned_count)
  1455. adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
  1456. adapter->total_rx_bytes += total_rx_bytes;
  1457. adapter->total_rx_packets += total_rx_packets;
  1458. return cleaned;
  1459. }
  1460. /**
  1461. * e1000_clean_rx_ring - Free Rx Buffers per Queue
  1462. * @rx_ring: Rx descriptor ring
  1463. **/
  1464. static void e1000_clean_rx_ring(struct e1000_ring *rx_ring)
  1465. {
  1466. struct e1000_adapter *adapter = rx_ring->adapter;
  1467. struct e1000_buffer *buffer_info;
  1468. struct e1000_ps_page *ps_page;
  1469. struct pci_dev *pdev = adapter->pdev;
  1470. unsigned int i, j;
  1471. /* Free all the Rx ring sk_buffs */
  1472. for (i = 0; i < rx_ring->count; i++) {
  1473. buffer_info = &rx_ring->buffer_info[i];
  1474. if (buffer_info->dma) {
  1475. if (adapter->clean_rx == e1000_clean_rx_irq)
  1476. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1477. adapter->rx_buffer_len,
  1478. DMA_FROM_DEVICE);
  1479. else if (adapter->clean_rx == e1000_clean_jumbo_rx_irq)
  1480. dma_unmap_page(&pdev->dev, buffer_info->dma,
  1481. PAGE_SIZE, DMA_FROM_DEVICE);
  1482. else if (adapter->clean_rx == e1000_clean_rx_irq_ps)
  1483. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1484. adapter->rx_ps_bsize0,
  1485. DMA_FROM_DEVICE);
  1486. buffer_info->dma = 0;
  1487. }
  1488. if (buffer_info->page) {
  1489. put_page(buffer_info->page);
  1490. buffer_info->page = NULL;
  1491. }
  1492. if (buffer_info->skb) {
  1493. dev_kfree_skb(buffer_info->skb);
  1494. buffer_info->skb = NULL;
  1495. }
  1496. for (j = 0; j < PS_PAGE_BUFFERS; j++) {
  1497. ps_page = &buffer_info->ps_pages[j];
  1498. if (!ps_page->page)
  1499. break;
  1500. dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
  1501. DMA_FROM_DEVICE);
  1502. ps_page->dma = 0;
  1503. put_page(ps_page->page);
  1504. ps_page->page = NULL;
  1505. }
  1506. }
  1507. /* there also may be some cached data from a chained receive */
  1508. if (rx_ring->rx_skb_top) {
  1509. dev_kfree_skb(rx_ring->rx_skb_top);
  1510. rx_ring->rx_skb_top = NULL;
  1511. }
  1512. /* Zero out the descriptor ring */
  1513. memset(rx_ring->desc, 0, rx_ring->size);
  1514. rx_ring->next_to_clean = 0;
  1515. rx_ring->next_to_use = 0;
  1516. adapter->flags2 &= ~FLAG2_IS_DISCARDING;
  1517. }
  1518. static void e1000e_downshift_workaround(struct work_struct *work)
  1519. {
  1520. struct e1000_adapter *adapter = container_of(work,
  1521. struct e1000_adapter,
  1522. downshift_task);
  1523. if (test_bit(__E1000_DOWN, &adapter->state))
  1524. return;
  1525. e1000e_gig_downshift_workaround_ich8lan(&adapter->hw);
  1526. }
  1527. /**
  1528. * e1000_intr_msi - Interrupt Handler
  1529. * @irq: interrupt number
  1530. * @data: pointer to a network interface device structure
  1531. **/
  1532. static irqreturn_t e1000_intr_msi(int __always_unused irq, void *data)
  1533. {
  1534. struct net_device *netdev = data;
  1535. struct e1000_adapter *adapter = netdev_priv(netdev);
  1536. struct e1000_hw *hw = &adapter->hw;
  1537. u32 icr = er32(ICR);
  1538. /* read ICR disables interrupts using IAM */
  1539. if (icr & E1000_ICR_LSC) {
  1540. hw->mac.get_link_status = true;
  1541. /* ICH8 workaround-- Call gig speed drop workaround on cable
  1542. * disconnect (LSC) before accessing any PHY registers
  1543. */
  1544. if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
  1545. (!(er32(STATUS) & E1000_STATUS_LU)))
  1546. schedule_work(&adapter->downshift_task);
  1547. /* 80003ES2LAN workaround-- For packet buffer work-around on
  1548. * link down event; disable receives here in the ISR and reset
  1549. * adapter in watchdog
  1550. */
  1551. if (netif_carrier_ok(netdev) &&
  1552. adapter->flags & FLAG_RX_NEEDS_RESTART) {
  1553. /* disable receives */
  1554. u32 rctl = er32(RCTL);
  1555. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  1556. adapter->flags |= FLAG_RESTART_NOW;
  1557. }
  1558. /* guard against interrupt when we're going down */
  1559. if (!test_bit(__E1000_DOWN, &adapter->state))
  1560. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  1561. }
  1562. /* Reset on uncorrectable ECC error */
  1563. if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
  1564. (hw->mac.type == e1000_pch_spt))) {
  1565. u32 pbeccsts = er32(PBECCSTS);
  1566. adapter->corr_errors +=
  1567. pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
  1568. adapter->uncorr_errors +=
  1569. (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
  1570. E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
  1571. /* Do the reset outside of interrupt context */
  1572. schedule_work(&adapter->reset_task);
  1573. /* return immediately since reset is imminent */
  1574. return IRQ_HANDLED;
  1575. }
  1576. if (napi_schedule_prep(&adapter->napi)) {
  1577. adapter->total_tx_bytes = 0;
  1578. adapter->total_tx_packets = 0;
  1579. adapter->total_rx_bytes = 0;
  1580. adapter->total_rx_packets = 0;
  1581. __napi_schedule(&adapter->napi);
  1582. }
  1583. return IRQ_HANDLED;
  1584. }
  1585. /**
  1586. * e1000_intr - Interrupt Handler
  1587. * @irq: interrupt number
  1588. * @data: pointer to a network interface device structure
  1589. **/
  1590. static irqreturn_t e1000_intr(int __always_unused irq, void *data)
  1591. {
  1592. struct net_device *netdev = data;
  1593. struct e1000_adapter *adapter = netdev_priv(netdev);
  1594. struct e1000_hw *hw = &adapter->hw;
  1595. u32 rctl, icr = er32(ICR);
  1596. if (!icr || test_bit(__E1000_DOWN, &adapter->state))
  1597. return IRQ_NONE; /* Not our interrupt */
  1598. /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
  1599. * not set, then the adapter didn't send an interrupt
  1600. */
  1601. if (!(icr & E1000_ICR_INT_ASSERTED))
  1602. return IRQ_NONE;
  1603. /* Interrupt Auto-Mask...upon reading ICR,
  1604. * interrupts are masked. No need for the
  1605. * IMC write
  1606. */
  1607. if (icr & E1000_ICR_LSC) {
  1608. hw->mac.get_link_status = true;
  1609. /* ICH8 workaround-- Call gig speed drop workaround on cable
  1610. * disconnect (LSC) before accessing any PHY registers
  1611. */
  1612. if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
  1613. (!(er32(STATUS) & E1000_STATUS_LU)))
  1614. schedule_work(&adapter->downshift_task);
  1615. /* 80003ES2LAN workaround--
  1616. * For packet buffer work-around on link down event;
  1617. * disable receives here in the ISR and
  1618. * reset adapter in watchdog
  1619. */
  1620. if (netif_carrier_ok(netdev) &&
  1621. (adapter->flags & FLAG_RX_NEEDS_RESTART)) {
  1622. /* disable receives */
  1623. rctl = er32(RCTL);
  1624. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  1625. adapter->flags |= FLAG_RESTART_NOW;
  1626. }
  1627. /* guard against interrupt when we're going down */
  1628. if (!test_bit(__E1000_DOWN, &adapter->state))
  1629. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  1630. }
  1631. /* Reset on uncorrectable ECC error */
  1632. if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
  1633. (hw->mac.type == e1000_pch_spt))) {
  1634. u32 pbeccsts = er32(PBECCSTS);
  1635. adapter->corr_errors +=
  1636. pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
  1637. adapter->uncorr_errors +=
  1638. (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
  1639. E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
  1640. /* Do the reset outside of interrupt context */
  1641. schedule_work(&adapter->reset_task);
  1642. /* return immediately since reset is imminent */
  1643. return IRQ_HANDLED;
  1644. }
  1645. if (napi_schedule_prep(&adapter->napi)) {
  1646. adapter->total_tx_bytes = 0;
  1647. adapter->total_tx_packets = 0;
  1648. adapter->total_rx_bytes = 0;
  1649. adapter->total_rx_packets = 0;
  1650. __napi_schedule(&adapter->napi);
  1651. }
  1652. return IRQ_HANDLED;
  1653. }
  1654. static irqreturn_t e1000_msix_other(int __always_unused irq, void *data)
  1655. {
  1656. struct net_device *netdev = data;
  1657. struct e1000_adapter *adapter = netdev_priv(netdev);
  1658. struct e1000_hw *hw = &adapter->hw;
  1659. hw->mac.get_link_status = true;
  1660. /* guard against interrupt when we're going down */
  1661. if (!test_bit(__E1000_DOWN, &adapter->state)) {
  1662. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  1663. ew32(IMS, E1000_IMS_OTHER);
  1664. }
  1665. return IRQ_HANDLED;
  1666. }
  1667. static irqreturn_t e1000_intr_msix_tx(int __always_unused irq, void *data)
  1668. {
  1669. struct net_device *netdev = data;
  1670. struct e1000_adapter *adapter = netdev_priv(netdev);
  1671. struct e1000_hw *hw = &adapter->hw;
  1672. struct e1000_ring *tx_ring = adapter->tx_ring;
  1673. adapter->total_tx_bytes = 0;
  1674. adapter->total_tx_packets = 0;
  1675. if (!e1000_clean_tx_irq(tx_ring))
  1676. /* Ring was not completely cleaned, so fire another interrupt */
  1677. ew32(ICS, tx_ring->ims_val);
  1678. if (!test_bit(__E1000_DOWN, &adapter->state))
  1679. ew32(IMS, adapter->tx_ring->ims_val);
  1680. return IRQ_HANDLED;
  1681. }
  1682. static irqreturn_t e1000_intr_msix_rx(int __always_unused irq, void *data)
  1683. {
  1684. struct net_device *netdev = data;
  1685. struct e1000_adapter *adapter = netdev_priv(netdev);
  1686. struct e1000_ring *rx_ring = adapter->rx_ring;
  1687. /* Write the ITR value calculated at the end of the
  1688. * previous interrupt.
  1689. */
  1690. if (rx_ring->set_itr) {
  1691. u32 itr = rx_ring->itr_val ?
  1692. 1000000000 / (rx_ring->itr_val * 256) : 0;
  1693. writel(itr, rx_ring->itr_register);
  1694. rx_ring->set_itr = 0;
  1695. }
  1696. if (napi_schedule_prep(&adapter->napi)) {
  1697. adapter->total_rx_bytes = 0;
  1698. adapter->total_rx_packets = 0;
  1699. __napi_schedule(&adapter->napi);
  1700. }
  1701. return IRQ_HANDLED;
  1702. }
  1703. /**
  1704. * e1000_configure_msix - Configure MSI-X hardware
  1705. *
  1706. * e1000_configure_msix sets up the hardware to properly
  1707. * generate MSI-X interrupts.
  1708. **/
  1709. static void e1000_configure_msix(struct e1000_adapter *adapter)
  1710. {
  1711. struct e1000_hw *hw = &adapter->hw;
  1712. struct e1000_ring *rx_ring = adapter->rx_ring;
  1713. struct e1000_ring *tx_ring = adapter->tx_ring;
  1714. int vector = 0;
  1715. u32 ctrl_ext, ivar = 0;
  1716. adapter->eiac_mask = 0;
  1717. /* Workaround issue with spurious interrupts on 82574 in MSI-X mode */
  1718. if (hw->mac.type == e1000_82574) {
  1719. u32 rfctl = er32(RFCTL);
  1720. rfctl |= E1000_RFCTL_ACK_DIS;
  1721. ew32(RFCTL, rfctl);
  1722. }
  1723. /* Configure Rx vector */
  1724. rx_ring->ims_val = E1000_IMS_RXQ0;
  1725. adapter->eiac_mask |= rx_ring->ims_val;
  1726. if (rx_ring->itr_val)
  1727. writel(1000000000 / (rx_ring->itr_val * 256),
  1728. rx_ring->itr_register);
  1729. else
  1730. writel(1, rx_ring->itr_register);
  1731. ivar = E1000_IVAR_INT_ALLOC_VALID | vector;
  1732. /* Configure Tx vector */
  1733. tx_ring->ims_val = E1000_IMS_TXQ0;
  1734. vector++;
  1735. if (tx_ring->itr_val)
  1736. writel(1000000000 / (tx_ring->itr_val * 256),
  1737. tx_ring->itr_register);
  1738. else
  1739. writel(1, tx_ring->itr_register);
  1740. adapter->eiac_mask |= tx_ring->ims_val;
  1741. ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 8);
  1742. /* set vector for Other Causes, e.g. link changes */
  1743. vector++;
  1744. ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 16);
  1745. if (rx_ring->itr_val)
  1746. writel(1000000000 / (rx_ring->itr_val * 256),
  1747. hw->hw_addr + E1000_EITR_82574(vector));
  1748. else
  1749. writel(1, hw->hw_addr + E1000_EITR_82574(vector));
  1750. adapter->eiac_mask |= E1000_IMS_OTHER;
  1751. /* Cause Tx interrupts on every write back */
  1752. ivar |= (1 << 31);
  1753. ew32(IVAR, ivar);
  1754. /* enable MSI-X PBA support */
  1755. ctrl_ext = er32(CTRL_EXT) & ~E1000_CTRL_EXT_IAME;
  1756. ctrl_ext |= E1000_CTRL_EXT_PBA_CLR | E1000_CTRL_EXT_EIAME;
  1757. ew32(CTRL_EXT, ctrl_ext);
  1758. e1e_flush();
  1759. }
  1760. void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter)
  1761. {
  1762. if (adapter->msix_entries) {
  1763. pci_disable_msix(adapter->pdev);
  1764. kfree(adapter->msix_entries);
  1765. adapter->msix_entries = NULL;
  1766. } else if (adapter->flags & FLAG_MSI_ENABLED) {
  1767. pci_disable_msi(adapter->pdev);
  1768. adapter->flags &= ~FLAG_MSI_ENABLED;
  1769. }
  1770. }
  1771. /**
  1772. * e1000e_set_interrupt_capability - set MSI or MSI-X if supported
  1773. *
  1774. * Attempt to configure interrupts using the best available
  1775. * capabilities of the hardware and kernel.
  1776. **/
  1777. void e1000e_set_interrupt_capability(struct e1000_adapter *adapter)
  1778. {
  1779. int err;
  1780. int i;
  1781. switch (adapter->int_mode) {
  1782. case E1000E_INT_MODE_MSIX:
  1783. if (adapter->flags & FLAG_HAS_MSIX) {
  1784. adapter->num_vectors = 3; /* RxQ0, TxQ0 and other */
  1785. adapter->msix_entries = kcalloc(adapter->num_vectors,
  1786. sizeof(struct
  1787. msix_entry),
  1788. GFP_KERNEL);
  1789. if (adapter->msix_entries) {
  1790. struct e1000_adapter *a = adapter;
  1791. for (i = 0; i < adapter->num_vectors; i++)
  1792. adapter->msix_entries[i].entry = i;
  1793. err = pci_enable_msix_range(a->pdev,
  1794. a->msix_entries,
  1795. a->num_vectors,
  1796. a->num_vectors);
  1797. if (err > 0)
  1798. return;
  1799. }
  1800. /* MSI-X failed, so fall through and try MSI */
  1801. e_err("Failed to initialize MSI-X interrupts. Falling back to MSI interrupts.\n");
  1802. e1000e_reset_interrupt_capability(adapter);
  1803. }
  1804. adapter->int_mode = E1000E_INT_MODE_MSI;
  1805. /* Fall through */
  1806. case E1000E_INT_MODE_MSI:
  1807. if (!pci_enable_msi(adapter->pdev)) {
  1808. adapter->flags |= FLAG_MSI_ENABLED;
  1809. } else {
  1810. adapter->int_mode = E1000E_INT_MODE_LEGACY;
  1811. e_err("Failed to initialize MSI interrupts. Falling back to legacy interrupts.\n");
  1812. }
  1813. /* Fall through */
  1814. case E1000E_INT_MODE_LEGACY:
  1815. /* Don't do anything; this is the system default */
  1816. break;
  1817. }
  1818. /* store the number of vectors being used */
  1819. adapter->num_vectors = 1;
  1820. }
  1821. /**
  1822. * e1000_request_msix - Initialize MSI-X interrupts
  1823. *
  1824. * e1000_request_msix allocates MSI-X vectors and requests interrupts from the
  1825. * kernel.
  1826. **/
  1827. static int e1000_request_msix(struct e1000_adapter *adapter)
  1828. {
  1829. struct net_device *netdev = adapter->netdev;
  1830. int err = 0, vector = 0;
  1831. if (strlen(netdev->name) < (IFNAMSIZ - 5))
  1832. snprintf(adapter->rx_ring->name,
  1833. sizeof(adapter->rx_ring->name) - 1,
  1834. "%s-rx-0", netdev->name);
  1835. else
  1836. memcpy(adapter->rx_ring->name, netdev->name, IFNAMSIZ);
  1837. err = request_irq(adapter->msix_entries[vector].vector,
  1838. e1000_intr_msix_rx, 0, adapter->rx_ring->name,
  1839. netdev);
  1840. if (err)
  1841. return err;
  1842. adapter->rx_ring->itr_register = adapter->hw.hw_addr +
  1843. E1000_EITR_82574(vector);
  1844. adapter->rx_ring->itr_val = adapter->itr;
  1845. vector++;
  1846. if (strlen(netdev->name) < (IFNAMSIZ - 5))
  1847. snprintf(adapter->tx_ring->name,
  1848. sizeof(adapter->tx_ring->name) - 1,
  1849. "%s-tx-0", netdev->name);
  1850. else
  1851. memcpy(adapter->tx_ring->name, netdev->name, IFNAMSIZ);
  1852. err = request_irq(adapter->msix_entries[vector].vector,
  1853. e1000_intr_msix_tx, 0, adapter->tx_ring->name,
  1854. netdev);
  1855. if (err)
  1856. return err;
  1857. adapter->tx_ring->itr_register = adapter->hw.hw_addr +
  1858. E1000_EITR_82574(vector);
  1859. adapter->tx_ring->itr_val = adapter->itr;
  1860. vector++;
  1861. err = request_irq(adapter->msix_entries[vector].vector,
  1862. e1000_msix_other, 0, netdev->name, netdev);
  1863. if (err)
  1864. return err;
  1865. e1000_configure_msix(adapter);
  1866. return 0;
  1867. }
  1868. /**
  1869. * e1000_request_irq - initialize interrupts
  1870. *
  1871. * Attempts to configure interrupts using the best available
  1872. * capabilities of the hardware and kernel.
  1873. **/
  1874. static int e1000_request_irq(struct e1000_adapter *adapter)
  1875. {
  1876. struct net_device *netdev = adapter->netdev;
  1877. int err;
  1878. if (adapter->msix_entries) {
  1879. err = e1000_request_msix(adapter);
  1880. if (!err)
  1881. return err;
  1882. /* fall back to MSI */
  1883. e1000e_reset_interrupt_capability(adapter);
  1884. adapter->int_mode = E1000E_INT_MODE_MSI;
  1885. e1000e_set_interrupt_capability(adapter);
  1886. }
  1887. if (adapter->flags & FLAG_MSI_ENABLED) {
  1888. err = request_irq(adapter->pdev->irq, e1000_intr_msi, 0,
  1889. netdev->name, netdev);
  1890. if (!err)
  1891. return err;
  1892. /* fall back to legacy interrupt */
  1893. e1000e_reset_interrupt_capability(adapter);
  1894. adapter->int_mode = E1000E_INT_MODE_LEGACY;
  1895. }
  1896. err = request_irq(adapter->pdev->irq, e1000_intr, IRQF_SHARED,
  1897. netdev->name, netdev);
  1898. if (err)
  1899. e_err("Unable to allocate interrupt, Error: %d\n", err);
  1900. return err;
  1901. }
  1902. static void e1000_free_irq(struct e1000_adapter *adapter)
  1903. {
  1904. struct net_device *netdev = adapter->netdev;
  1905. if (adapter->msix_entries) {
  1906. int vector = 0;
  1907. free_irq(adapter->msix_entries[vector].vector, netdev);
  1908. vector++;
  1909. free_irq(adapter->msix_entries[vector].vector, netdev);
  1910. vector++;
  1911. /* Other Causes interrupt vector */
  1912. free_irq(adapter->msix_entries[vector].vector, netdev);
  1913. return;
  1914. }
  1915. free_irq(adapter->pdev->irq, netdev);
  1916. }
  1917. /**
  1918. * e1000_irq_disable - Mask off interrupt generation on the NIC
  1919. **/
  1920. static void e1000_irq_disable(struct e1000_adapter *adapter)
  1921. {
  1922. struct e1000_hw *hw = &adapter->hw;
  1923. ew32(IMC, ~0);
  1924. if (adapter->msix_entries)
  1925. ew32(EIAC_82574, 0);
  1926. e1e_flush();
  1927. if (adapter->msix_entries) {
  1928. int i;
  1929. for (i = 0; i < adapter->num_vectors; i++)
  1930. synchronize_irq(adapter->msix_entries[i].vector);
  1931. } else {
  1932. synchronize_irq(adapter->pdev->irq);
  1933. }
  1934. }
  1935. /**
  1936. * e1000_irq_enable - Enable default interrupt generation settings
  1937. **/
  1938. static void e1000_irq_enable(struct e1000_adapter *adapter)
  1939. {
  1940. struct e1000_hw *hw = &adapter->hw;
  1941. if (adapter->msix_entries) {
  1942. ew32(EIAC_82574, adapter->eiac_mask & E1000_EIAC_MASK_82574);
  1943. ew32(IMS, adapter->eiac_mask | E1000_IMS_LSC);
  1944. } else if ((hw->mac.type == e1000_pch_lpt) ||
  1945. (hw->mac.type == e1000_pch_spt)) {
  1946. ew32(IMS, IMS_ENABLE_MASK | E1000_IMS_ECCER);
  1947. } else {
  1948. ew32(IMS, IMS_ENABLE_MASK);
  1949. }
  1950. e1e_flush();
  1951. }
  1952. /**
  1953. * e1000e_get_hw_control - get control of the h/w from f/w
  1954. * @adapter: address of board private structure
  1955. *
  1956. * e1000e_get_hw_control sets {CTRL_EXT|SWSM}:DRV_LOAD bit.
  1957. * For ASF and Pass Through versions of f/w this means that
  1958. * the driver is loaded. For AMT version (only with 82573)
  1959. * of the f/w this means that the network i/f is open.
  1960. **/
  1961. void e1000e_get_hw_control(struct e1000_adapter *adapter)
  1962. {
  1963. struct e1000_hw *hw = &adapter->hw;
  1964. u32 ctrl_ext;
  1965. u32 swsm;
  1966. /* Let firmware know the driver has taken over */
  1967. if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
  1968. swsm = er32(SWSM);
  1969. ew32(SWSM, swsm | E1000_SWSM_DRV_LOAD);
  1970. } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
  1971. ctrl_ext = er32(CTRL_EXT);
  1972. ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  1973. }
  1974. }
  1975. /**
  1976. * e1000e_release_hw_control - release control of the h/w to f/w
  1977. * @adapter: address of board private structure
  1978. *
  1979. * e1000e_release_hw_control resets {CTRL_EXT|SWSM}:DRV_LOAD bit.
  1980. * For ASF and Pass Through versions of f/w this means that the
  1981. * driver is no longer loaded. For AMT version (only with 82573) i
  1982. * of the f/w this means that the network i/f is closed.
  1983. *
  1984. **/
  1985. void e1000e_release_hw_control(struct e1000_adapter *adapter)
  1986. {
  1987. struct e1000_hw *hw = &adapter->hw;
  1988. u32 ctrl_ext;
  1989. u32 swsm;
  1990. /* Let firmware taken over control of h/w */
  1991. if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
  1992. swsm = er32(SWSM);
  1993. ew32(SWSM, swsm & ~E1000_SWSM_DRV_LOAD);
  1994. } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
  1995. ctrl_ext = er32(CTRL_EXT);
  1996. ew32(CTRL_EXT, ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  1997. }
  1998. }
  1999. /**
  2000. * e1000_alloc_ring_dma - allocate memory for a ring structure
  2001. **/
  2002. static int e1000_alloc_ring_dma(struct e1000_adapter *adapter,
  2003. struct e1000_ring *ring)
  2004. {
  2005. struct pci_dev *pdev = adapter->pdev;
  2006. ring->desc = dma_alloc_coherent(&pdev->dev, ring->size, &ring->dma,
  2007. GFP_KERNEL);
  2008. if (!ring->desc)
  2009. return -ENOMEM;
  2010. return 0;
  2011. }
  2012. /**
  2013. * e1000e_setup_tx_resources - allocate Tx resources (Descriptors)
  2014. * @tx_ring: Tx descriptor ring
  2015. *
  2016. * Return 0 on success, negative on failure
  2017. **/
  2018. int e1000e_setup_tx_resources(struct e1000_ring *tx_ring)
  2019. {
  2020. struct e1000_adapter *adapter = tx_ring->adapter;
  2021. int err = -ENOMEM, size;
  2022. size = sizeof(struct e1000_buffer) * tx_ring->count;
  2023. tx_ring->buffer_info = vzalloc(size);
  2024. if (!tx_ring->buffer_info)
  2025. goto err;
  2026. /* round up to nearest 4K */
  2027. tx_ring->size = tx_ring->count * sizeof(struct e1000_tx_desc);
  2028. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2029. err = e1000_alloc_ring_dma(adapter, tx_ring);
  2030. if (err)
  2031. goto err;
  2032. tx_ring->next_to_use = 0;
  2033. tx_ring->next_to_clean = 0;
  2034. return 0;
  2035. err:
  2036. vfree(tx_ring->buffer_info);
  2037. e_err("Unable to allocate memory for the transmit descriptor ring\n");
  2038. return err;
  2039. }
  2040. /**
  2041. * e1000e_setup_rx_resources - allocate Rx resources (Descriptors)
  2042. * @rx_ring: Rx descriptor ring
  2043. *
  2044. * Returns 0 on success, negative on failure
  2045. **/
  2046. int e1000e_setup_rx_resources(struct e1000_ring *rx_ring)
  2047. {
  2048. struct e1000_adapter *adapter = rx_ring->adapter;
  2049. struct e1000_buffer *buffer_info;
  2050. int i, size, desc_len, err = -ENOMEM;
  2051. size = sizeof(struct e1000_buffer) * rx_ring->count;
  2052. rx_ring->buffer_info = vzalloc(size);
  2053. if (!rx_ring->buffer_info)
  2054. goto err;
  2055. for (i = 0; i < rx_ring->count; i++) {
  2056. buffer_info = &rx_ring->buffer_info[i];
  2057. buffer_info->ps_pages = kcalloc(PS_PAGE_BUFFERS,
  2058. sizeof(struct e1000_ps_page),
  2059. GFP_KERNEL);
  2060. if (!buffer_info->ps_pages)
  2061. goto err_pages;
  2062. }
  2063. desc_len = sizeof(union e1000_rx_desc_packet_split);
  2064. /* Round up to nearest 4K */
  2065. rx_ring->size = rx_ring->count * desc_len;
  2066. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2067. err = e1000_alloc_ring_dma(adapter, rx_ring);
  2068. if (err)
  2069. goto err_pages;
  2070. rx_ring->next_to_clean = 0;
  2071. rx_ring->next_to_use = 0;
  2072. rx_ring->rx_skb_top = NULL;
  2073. return 0;
  2074. err_pages:
  2075. for (i = 0; i < rx_ring->count; i++) {
  2076. buffer_info = &rx_ring->buffer_info[i];
  2077. kfree(buffer_info->ps_pages);
  2078. }
  2079. err:
  2080. vfree(rx_ring->buffer_info);
  2081. e_err("Unable to allocate memory for the receive descriptor ring\n");
  2082. return err;
  2083. }
  2084. /**
  2085. * e1000_clean_tx_ring - Free Tx Buffers
  2086. * @tx_ring: Tx descriptor ring
  2087. **/
  2088. static void e1000_clean_tx_ring(struct e1000_ring *tx_ring)
  2089. {
  2090. struct e1000_adapter *adapter = tx_ring->adapter;
  2091. struct e1000_buffer *buffer_info;
  2092. unsigned long size;
  2093. unsigned int i;
  2094. for (i = 0; i < tx_ring->count; i++) {
  2095. buffer_info = &tx_ring->buffer_info[i];
  2096. e1000_put_txbuf(tx_ring, buffer_info);
  2097. }
  2098. netdev_reset_queue(adapter->netdev);
  2099. size = sizeof(struct e1000_buffer) * tx_ring->count;
  2100. memset(tx_ring->buffer_info, 0, size);
  2101. memset(tx_ring->desc, 0, tx_ring->size);
  2102. tx_ring->next_to_use = 0;
  2103. tx_ring->next_to_clean = 0;
  2104. }
  2105. /**
  2106. * e1000e_free_tx_resources - Free Tx Resources per Queue
  2107. * @tx_ring: Tx descriptor ring
  2108. *
  2109. * Free all transmit software resources
  2110. **/
  2111. void e1000e_free_tx_resources(struct e1000_ring *tx_ring)
  2112. {
  2113. struct e1000_adapter *adapter = tx_ring->adapter;
  2114. struct pci_dev *pdev = adapter->pdev;
  2115. e1000_clean_tx_ring(tx_ring);
  2116. vfree(tx_ring->buffer_info);
  2117. tx_ring->buffer_info = NULL;
  2118. dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
  2119. tx_ring->dma);
  2120. tx_ring->desc = NULL;
  2121. }
  2122. /**
  2123. * e1000e_free_rx_resources - Free Rx Resources
  2124. * @rx_ring: Rx descriptor ring
  2125. *
  2126. * Free all receive software resources
  2127. **/
  2128. void e1000e_free_rx_resources(struct e1000_ring *rx_ring)
  2129. {
  2130. struct e1000_adapter *adapter = rx_ring->adapter;
  2131. struct pci_dev *pdev = adapter->pdev;
  2132. int i;
  2133. e1000_clean_rx_ring(rx_ring);
  2134. for (i = 0; i < rx_ring->count; i++)
  2135. kfree(rx_ring->buffer_info[i].ps_pages);
  2136. vfree(rx_ring->buffer_info);
  2137. rx_ring->buffer_info = NULL;
  2138. dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
  2139. rx_ring->dma);
  2140. rx_ring->desc = NULL;
  2141. }
  2142. /**
  2143. * e1000_update_itr - update the dynamic ITR value based on statistics
  2144. * @adapter: pointer to adapter
  2145. * @itr_setting: current adapter->itr
  2146. * @packets: the number of packets during this measurement interval
  2147. * @bytes: the number of bytes during this measurement interval
  2148. *
  2149. * Stores a new ITR value based on packets and byte
  2150. * counts during the last interrupt. The advantage of per interrupt
  2151. * computation is faster updates and more accurate ITR for the current
  2152. * traffic pattern. Constants in this function were computed
  2153. * based on theoretical maximum wire speed and thresholds were set based
  2154. * on testing data as well as attempting to minimize response time
  2155. * while increasing bulk throughput. This functionality is controlled
  2156. * by the InterruptThrottleRate module parameter.
  2157. **/
  2158. static unsigned int e1000_update_itr(u16 itr_setting, int packets, int bytes)
  2159. {
  2160. unsigned int retval = itr_setting;
  2161. if (packets == 0)
  2162. return itr_setting;
  2163. switch (itr_setting) {
  2164. case lowest_latency:
  2165. /* handle TSO and jumbo frames */
  2166. if (bytes / packets > 8000)
  2167. retval = bulk_latency;
  2168. else if ((packets < 5) && (bytes > 512))
  2169. retval = low_latency;
  2170. break;
  2171. case low_latency: /* 50 usec aka 20000 ints/s */
  2172. if (bytes > 10000) {
  2173. /* this if handles the TSO accounting */
  2174. if (bytes / packets > 8000)
  2175. retval = bulk_latency;
  2176. else if ((packets < 10) || ((bytes / packets) > 1200))
  2177. retval = bulk_latency;
  2178. else if ((packets > 35))
  2179. retval = lowest_latency;
  2180. } else if (bytes / packets > 2000) {
  2181. retval = bulk_latency;
  2182. } else if (packets <= 2 && bytes < 512) {
  2183. retval = lowest_latency;
  2184. }
  2185. break;
  2186. case bulk_latency: /* 250 usec aka 4000 ints/s */
  2187. if (bytes > 25000) {
  2188. if (packets > 35)
  2189. retval = low_latency;
  2190. } else if (bytes < 6000) {
  2191. retval = low_latency;
  2192. }
  2193. break;
  2194. }
  2195. return retval;
  2196. }
  2197. static void e1000_set_itr(struct e1000_adapter *adapter)
  2198. {
  2199. u16 current_itr;
  2200. u32 new_itr = adapter->itr;
  2201. /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
  2202. if (adapter->link_speed != SPEED_1000) {
  2203. current_itr = 0;
  2204. new_itr = 4000;
  2205. goto set_itr_now;
  2206. }
  2207. if (adapter->flags2 & FLAG2_DISABLE_AIM) {
  2208. new_itr = 0;
  2209. goto set_itr_now;
  2210. }
  2211. adapter->tx_itr = e1000_update_itr(adapter->tx_itr,
  2212. adapter->total_tx_packets,
  2213. adapter->total_tx_bytes);
  2214. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  2215. if (adapter->itr_setting == 3 && adapter->tx_itr == lowest_latency)
  2216. adapter->tx_itr = low_latency;
  2217. adapter->rx_itr = e1000_update_itr(adapter->rx_itr,
  2218. adapter->total_rx_packets,
  2219. adapter->total_rx_bytes);
  2220. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  2221. if (adapter->itr_setting == 3 && adapter->rx_itr == lowest_latency)
  2222. adapter->rx_itr = low_latency;
  2223. current_itr = max(adapter->rx_itr, adapter->tx_itr);
  2224. /* counts and packets in update_itr are dependent on these numbers */
  2225. switch (current_itr) {
  2226. case lowest_latency:
  2227. new_itr = 70000;
  2228. break;
  2229. case low_latency:
  2230. new_itr = 20000; /* aka hwitr = ~200 */
  2231. break;
  2232. case bulk_latency:
  2233. new_itr = 4000;
  2234. break;
  2235. default:
  2236. break;
  2237. }
  2238. set_itr_now:
  2239. if (new_itr != adapter->itr) {
  2240. /* this attempts to bias the interrupt rate towards Bulk
  2241. * by adding intermediate steps when interrupt rate is
  2242. * increasing
  2243. */
  2244. new_itr = new_itr > adapter->itr ?
  2245. min(adapter->itr + (new_itr >> 2), new_itr) : new_itr;
  2246. adapter->itr = new_itr;
  2247. adapter->rx_ring->itr_val = new_itr;
  2248. if (adapter->msix_entries)
  2249. adapter->rx_ring->set_itr = 1;
  2250. else
  2251. e1000e_write_itr(adapter, new_itr);
  2252. }
  2253. }
  2254. /**
  2255. * e1000e_write_itr - write the ITR value to the appropriate registers
  2256. * @adapter: address of board private structure
  2257. * @itr: new ITR value to program
  2258. *
  2259. * e1000e_write_itr determines if the adapter is in MSI-X mode
  2260. * and, if so, writes the EITR registers with the ITR value.
  2261. * Otherwise, it writes the ITR value into the ITR register.
  2262. **/
  2263. void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr)
  2264. {
  2265. struct e1000_hw *hw = &adapter->hw;
  2266. u32 new_itr = itr ? 1000000000 / (itr * 256) : 0;
  2267. if (adapter->msix_entries) {
  2268. int vector;
  2269. for (vector = 0; vector < adapter->num_vectors; vector++)
  2270. writel(new_itr, hw->hw_addr + E1000_EITR_82574(vector));
  2271. } else {
  2272. ew32(ITR, new_itr);
  2273. }
  2274. }
  2275. /**
  2276. * e1000_alloc_queues - Allocate memory for all rings
  2277. * @adapter: board private structure to initialize
  2278. **/
  2279. static int e1000_alloc_queues(struct e1000_adapter *adapter)
  2280. {
  2281. int size = sizeof(struct e1000_ring);
  2282. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  2283. if (!adapter->tx_ring)
  2284. goto err;
  2285. adapter->tx_ring->count = adapter->tx_ring_count;
  2286. adapter->tx_ring->adapter = adapter;
  2287. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  2288. if (!adapter->rx_ring)
  2289. goto err;
  2290. adapter->rx_ring->count = adapter->rx_ring_count;
  2291. adapter->rx_ring->adapter = adapter;
  2292. return 0;
  2293. err:
  2294. e_err("Unable to allocate memory for queues\n");
  2295. kfree(adapter->rx_ring);
  2296. kfree(adapter->tx_ring);
  2297. return -ENOMEM;
  2298. }
  2299. /**
  2300. * e1000e_poll - NAPI Rx polling callback
  2301. * @napi: struct associated with this polling callback
  2302. * @weight: number of packets driver is allowed to process this poll
  2303. **/
  2304. static int e1000e_poll(struct napi_struct *napi, int weight)
  2305. {
  2306. struct e1000_adapter *adapter = container_of(napi, struct e1000_adapter,
  2307. napi);
  2308. struct e1000_hw *hw = &adapter->hw;
  2309. struct net_device *poll_dev = adapter->netdev;
  2310. int tx_cleaned = 1, work_done = 0;
  2311. adapter = netdev_priv(poll_dev);
  2312. if (!adapter->msix_entries ||
  2313. (adapter->rx_ring->ims_val & adapter->tx_ring->ims_val))
  2314. tx_cleaned = e1000_clean_tx_irq(adapter->tx_ring);
  2315. adapter->clean_rx(adapter->rx_ring, &work_done, weight);
  2316. if (!tx_cleaned)
  2317. work_done = weight;
  2318. /* If weight not fully consumed, exit the polling mode */
  2319. if (work_done < weight) {
  2320. if (adapter->itr_setting & 3)
  2321. e1000_set_itr(adapter);
  2322. napi_complete_done(napi, work_done);
  2323. if (!test_bit(__E1000_DOWN, &adapter->state)) {
  2324. if (adapter->msix_entries)
  2325. ew32(IMS, adapter->rx_ring->ims_val);
  2326. else
  2327. e1000_irq_enable(adapter);
  2328. }
  2329. }
  2330. return work_done;
  2331. }
  2332. static int e1000_vlan_rx_add_vid(struct net_device *netdev,
  2333. __always_unused __be16 proto, u16 vid)
  2334. {
  2335. struct e1000_adapter *adapter = netdev_priv(netdev);
  2336. struct e1000_hw *hw = &adapter->hw;
  2337. u32 vfta, index;
  2338. /* don't update vlan cookie if already programmed */
  2339. if ((adapter->hw.mng_cookie.status &
  2340. E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
  2341. (vid == adapter->mng_vlan_id))
  2342. return 0;
  2343. /* add VID to filter table */
  2344. if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
  2345. index = (vid >> 5) & 0x7F;
  2346. vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
  2347. vfta |= (1 << (vid & 0x1F));
  2348. hw->mac.ops.write_vfta(hw, index, vfta);
  2349. }
  2350. set_bit(vid, adapter->active_vlans);
  2351. return 0;
  2352. }
  2353. static int e1000_vlan_rx_kill_vid(struct net_device *netdev,
  2354. __always_unused __be16 proto, u16 vid)
  2355. {
  2356. struct e1000_adapter *adapter = netdev_priv(netdev);
  2357. struct e1000_hw *hw = &adapter->hw;
  2358. u32 vfta, index;
  2359. if ((adapter->hw.mng_cookie.status &
  2360. E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
  2361. (vid == adapter->mng_vlan_id)) {
  2362. /* release control to f/w */
  2363. e1000e_release_hw_control(adapter);
  2364. return 0;
  2365. }
  2366. /* remove VID from filter table */
  2367. if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
  2368. index = (vid >> 5) & 0x7F;
  2369. vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
  2370. vfta &= ~(1 << (vid & 0x1F));
  2371. hw->mac.ops.write_vfta(hw, index, vfta);
  2372. }
  2373. clear_bit(vid, adapter->active_vlans);
  2374. return 0;
  2375. }
  2376. /**
  2377. * e1000e_vlan_filter_disable - helper to disable hw VLAN filtering
  2378. * @adapter: board private structure to initialize
  2379. **/
  2380. static void e1000e_vlan_filter_disable(struct e1000_adapter *adapter)
  2381. {
  2382. struct net_device *netdev = adapter->netdev;
  2383. struct e1000_hw *hw = &adapter->hw;
  2384. u32 rctl;
  2385. if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
  2386. /* disable VLAN receive filtering */
  2387. rctl = er32(RCTL);
  2388. rctl &= ~(E1000_RCTL_VFE | E1000_RCTL_CFIEN);
  2389. ew32(RCTL, rctl);
  2390. if (adapter->mng_vlan_id != (u16)E1000_MNG_VLAN_NONE) {
  2391. e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
  2392. adapter->mng_vlan_id);
  2393. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  2394. }
  2395. }
  2396. }
  2397. /**
  2398. * e1000e_vlan_filter_enable - helper to enable HW VLAN filtering
  2399. * @adapter: board private structure to initialize
  2400. **/
  2401. static void e1000e_vlan_filter_enable(struct e1000_adapter *adapter)
  2402. {
  2403. struct e1000_hw *hw = &adapter->hw;
  2404. u32 rctl;
  2405. if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
  2406. /* enable VLAN receive filtering */
  2407. rctl = er32(RCTL);
  2408. rctl |= E1000_RCTL_VFE;
  2409. rctl &= ~E1000_RCTL_CFIEN;
  2410. ew32(RCTL, rctl);
  2411. }
  2412. }
  2413. /**
  2414. * e1000e_vlan_strip_enable - helper to disable HW VLAN stripping
  2415. * @adapter: board private structure to initialize
  2416. **/
  2417. static void e1000e_vlan_strip_disable(struct e1000_adapter *adapter)
  2418. {
  2419. struct e1000_hw *hw = &adapter->hw;
  2420. u32 ctrl;
  2421. /* disable VLAN tag insert/strip */
  2422. ctrl = er32(CTRL);
  2423. ctrl &= ~E1000_CTRL_VME;
  2424. ew32(CTRL, ctrl);
  2425. }
  2426. /**
  2427. * e1000e_vlan_strip_enable - helper to enable HW VLAN stripping
  2428. * @adapter: board private structure to initialize
  2429. **/
  2430. static void e1000e_vlan_strip_enable(struct e1000_adapter *adapter)
  2431. {
  2432. struct e1000_hw *hw = &adapter->hw;
  2433. u32 ctrl;
  2434. /* enable VLAN tag insert/strip */
  2435. ctrl = er32(CTRL);
  2436. ctrl |= E1000_CTRL_VME;
  2437. ew32(CTRL, ctrl);
  2438. }
  2439. static void e1000_update_mng_vlan(struct e1000_adapter *adapter)
  2440. {
  2441. struct net_device *netdev = adapter->netdev;
  2442. u16 vid = adapter->hw.mng_cookie.vlan_id;
  2443. u16 old_vid = adapter->mng_vlan_id;
  2444. if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
  2445. e1000_vlan_rx_add_vid(netdev, htons(ETH_P_8021Q), vid);
  2446. adapter->mng_vlan_id = vid;
  2447. }
  2448. if ((old_vid != (u16)E1000_MNG_VLAN_NONE) && (vid != old_vid))
  2449. e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q), old_vid);
  2450. }
  2451. static void e1000_restore_vlan(struct e1000_adapter *adapter)
  2452. {
  2453. u16 vid;
  2454. e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
  2455. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  2456. e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
  2457. }
  2458. static void e1000_init_manageability_pt(struct e1000_adapter *adapter)
  2459. {
  2460. struct e1000_hw *hw = &adapter->hw;
  2461. u32 manc, manc2h, mdef, i, j;
  2462. if (!(adapter->flags & FLAG_MNG_PT_ENABLED))
  2463. return;
  2464. manc = er32(MANC);
  2465. /* enable receiving management packets to the host. this will probably
  2466. * generate destination unreachable messages from the host OS, but
  2467. * the packets will be handled on SMBUS
  2468. */
  2469. manc |= E1000_MANC_EN_MNG2HOST;
  2470. manc2h = er32(MANC2H);
  2471. switch (hw->mac.type) {
  2472. default:
  2473. manc2h |= (E1000_MANC2H_PORT_623 | E1000_MANC2H_PORT_664);
  2474. break;
  2475. case e1000_82574:
  2476. case e1000_82583:
  2477. /* Check if IPMI pass-through decision filter already exists;
  2478. * if so, enable it.
  2479. */
  2480. for (i = 0, j = 0; i < 8; i++) {
  2481. mdef = er32(MDEF(i));
  2482. /* Ignore filters with anything other than IPMI ports */
  2483. if (mdef & ~(E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
  2484. continue;
  2485. /* Enable this decision filter in MANC2H */
  2486. if (mdef)
  2487. manc2h |= (1 << i);
  2488. j |= mdef;
  2489. }
  2490. if (j == (E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
  2491. break;
  2492. /* Create new decision filter in an empty filter */
  2493. for (i = 0, j = 0; i < 8; i++)
  2494. if (er32(MDEF(i)) == 0) {
  2495. ew32(MDEF(i), (E1000_MDEF_PORT_623 |
  2496. E1000_MDEF_PORT_664));
  2497. manc2h |= (1 << 1);
  2498. j++;
  2499. break;
  2500. }
  2501. if (!j)
  2502. e_warn("Unable to create IPMI pass-through filter\n");
  2503. break;
  2504. }
  2505. ew32(MANC2H, manc2h);
  2506. ew32(MANC, manc);
  2507. }
  2508. /**
  2509. * e1000_configure_tx - Configure Transmit Unit after Reset
  2510. * @adapter: board private structure
  2511. *
  2512. * Configure the Tx unit of the MAC after a reset.
  2513. **/
  2514. static void e1000_configure_tx(struct e1000_adapter *adapter)
  2515. {
  2516. struct e1000_hw *hw = &adapter->hw;
  2517. struct e1000_ring *tx_ring = adapter->tx_ring;
  2518. u64 tdba;
  2519. u32 tdlen, tctl, tarc;
  2520. /* Setup the HW Tx Head and Tail descriptor pointers */
  2521. tdba = tx_ring->dma;
  2522. tdlen = tx_ring->count * sizeof(struct e1000_tx_desc);
  2523. ew32(TDBAL(0), (tdba & DMA_BIT_MASK(32)));
  2524. ew32(TDBAH(0), (tdba >> 32));
  2525. ew32(TDLEN(0), tdlen);
  2526. ew32(TDH(0), 0);
  2527. ew32(TDT(0), 0);
  2528. tx_ring->head = adapter->hw.hw_addr + E1000_TDH(0);
  2529. tx_ring->tail = adapter->hw.hw_addr + E1000_TDT(0);
  2530. writel(0, tx_ring->head);
  2531. if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  2532. e1000e_update_tdt_wa(tx_ring, 0);
  2533. else
  2534. writel(0, tx_ring->tail);
  2535. /* Set the Tx Interrupt Delay register */
  2536. ew32(TIDV, adapter->tx_int_delay);
  2537. /* Tx irq moderation */
  2538. ew32(TADV, adapter->tx_abs_int_delay);
  2539. if (adapter->flags2 & FLAG2_DMA_BURST) {
  2540. u32 txdctl = er32(TXDCTL(0));
  2541. txdctl &= ~(E1000_TXDCTL_PTHRESH | E1000_TXDCTL_HTHRESH |
  2542. E1000_TXDCTL_WTHRESH);
  2543. /* set up some performance related parameters to encourage the
  2544. * hardware to use the bus more efficiently in bursts, depends
  2545. * on the tx_int_delay to be enabled,
  2546. * wthresh = 1 ==> burst write is disabled to avoid Tx stalls
  2547. * hthresh = 1 ==> prefetch when one or more available
  2548. * pthresh = 0x1f ==> prefetch if internal cache 31 or less
  2549. * BEWARE: this seems to work but should be considered first if
  2550. * there are Tx hangs or other Tx related bugs
  2551. */
  2552. txdctl |= E1000_TXDCTL_DMA_BURST_ENABLE;
  2553. ew32(TXDCTL(0), txdctl);
  2554. }
  2555. /* erratum work around: set txdctl the same for both queues */
  2556. ew32(TXDCTL(1), er32(TXDCTL(0)));
  2557. /* Program the Transmit Control Register */
  2558. tctl = er32(TCTL);
  2559. tctl &= ~E1000_TCTL_CT;
  2560. tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
  2561. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  2562. if (adapter->flags & FLAG_TARC_SPEED_MODE_BIT) {
  2563. tarc = er32(TARC(0));
  2564. /* set the speed mode bit, we'll clear it if we're not at
  2565. * gigabit link later
  2566. */
  2567. #define SPEED_MODE_BIT (1 << 21)
  2568. tarc |= SPEED_MODE_BIT;
  2569. ew32(TARC(0), tarc);
  2570. }
  2571. /* errata: program both queues to unweighted RR */
  2572. if (adapter->flags & FLAG_TARC_SET_BIT_ZERO) {
  2573. tarc = er32(TARC(0));
  2574. tarc |= 1;
  2575. ew32(TARC(0), tarc);
  2576. tarc = er32(TARC(1));
  2577. tarc |= 1;
  2578. ew32(TARC(1), tarc);
  2579. }
  2580. /* Setup Transmit Descriptor Settings for eop descriptor */
  2581. adapter->txd_cmd = E1000_TXD_CMD_EOP | E1000_TXD_CMD_IFCS;
  2582. /* only set IDE if we are delaying interrupts using the timers */
  2583. if (adapter->tx_int_delay)
  2584. adapter->txd_cmd |= E1000_TXD_CMD_IDE;
  2585. /* enable Report Status bit */
  2586. adapter->txd_cmd |= E1000_TXD_CMD_RS;
  2587. ew32(TCTL, tctl);
  2588. hw->mac.ops.config_collision_dist(hw);
  2589. /* SPT Si errata workaround to avoid data corruption */
  2590. if (hw->mac.type == e1000_pch_spt) {
  2591. u32 reg_val;
  2592. reg_val = er32(IOSFPC);
  2593. reg_val |= E1000_RCTL_RDMTS_HEX;
  2594. ew32(IOSFPC, reg_val);
  2595. reg_val = er32(TARC(0));
  2596. reg_val |= E1000_TARC0_CB_MULTIQ_3_REQ;
  2597. ew32(TARC(0), reg_val);
  2598. }
  2599. }
  2600. /**
  2601. * e1000_setup_rctl - configure the receive control registers
  2602. * @adapter: Board private structure
  2603. **/
  2604. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  2605. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  2606. static void e1000_setup_rctl(struct e1000_adapter *adapter)
  2607. {
  2608. struct e1000_hw *hw = &adapter->hw;
  2609. u32 rctl, rfctl;
  2610. u32 pages = 0;
  2611. /* Workaround Si errata on PCHx - configure jumbo frame flow.
  2612. * If jumbo frames not set, program related MAC/PHY registers
  2613. * to h/w defaults
  2614. */
  2615. if (hw->mac.type >= e1000_pch2lan) {
  2616. s32 ret_val;
  2617. if (adapter->netdev->mtu > ETH_DATA_LEN)
  2618. ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, true);
  2619. else
  2620. ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, false);
  2621. if (ret_val)
  2622. e_dbg("failed to enable|disable jumbo frame workaround mode\n");
  2623. }
  2624. /* Program MC offset vector base */
  2625. rctl = er32(RCTL);
  2626. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  2627. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
  2628. E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
  2629. (adapter->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
  2630. /* Do not Store bad packets */
  2631. rctl &= ~E1000_RCTL_SBP;
  2632. /* Enable Long Packet receive */
  2633. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  2634. rctl &= ~E1000_RCTL_LPE;
  2635. else
  2636. rctl |= E1000_RCTL_LPE;
  2637. /* Some systems expect that the CRC is included in SMBUS traffic. The
  2638. * hardware strips the CRC before sending to both SMBUS (BMC) and to
  2639. * host memory when this is enabled
  2640. */
  2641. if (adapter->flags2 & FLAG2_CRC_STRIPPING)
  2642. rctl |= E1000_RCTL_SECRC;
  2643. /* Workaround Si errata on 82577 PHY - configure IPG for jumbos */
  2644. if ((hw->phy.type == e1000_phy_82577) && (rctl & E1000_RCTL_LPE)) {
  2645. u16 phy_data;
  2646. e1e_rphy(hw, PHY_REG(770, 26), &phy_data);
  2647. phy_data &= 0xfff8;
  2648. phy_data |= (1 << 2);
  2649. e1e_wphy(hw, PHY_REG(770, 26), phy_data);
  2650. e1e_rphy(hw, 22, &phy_data);
  2651. phy_data &= 0x0fff;
  2652. phy_data |= (1 << 14);
  2653. e1e_wphy(hw, 0x10, 0x2823);
  2654. e1e_wphy(hw, 0x11, 0x0003);
  2655. e1e_wphy(hw, 22, phy_data);
  2656. }
  2657. /* Setup buffer sizes */
  2658. rctl &= ~E1000_RCTL_SZ_4096;
  2659. rctl |= E1000_RCTL_BSEX;
  2660. switch (adapter->rx_buffer_len) {
  2661. case 2048:
  2662. default:
  2663. rctl |= E1000_RCTL_SZ_2048;
  2664. rctl &= ~E1000_RCTL_BSEX;
  2665. break;
  2666. case 4096:
  2667. rctl |= E1000_RCTL_SZ_4096;
  2668. break;
  2669. case 8192:
  2670. rctl |= E1000_RCTL_SZ_8192;
  2671. break;
  2672. case 16384:
  2673. rctl |= E1000_RCTL_SZ_16384;
  2674. break;
  2675. }
  2676. /* Enable Extended Status in all Receive Descriptors */
  2677. rfctl = er32(RFCTL);
  2678. rfctl |= E1000_RFCTL_EXTEN;
  2679. ew32(RFCTL, rfctl);
  2680. /* 82571 and greater support packet-split where the protocol
  2681. * header is placed in skb->data and the packet data is
  2682. * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
  2683. * In the case of a non-split, skb->data is linearly filled,
  2684. * followed by the page buffers. Therefore, skb->data is
  2685. * sized to hold the largest protocol header.
  2686. *
  2687. * allocations using alloc_page take too long for regular MTU
  2688. * so only enable packet split for jumbo frames
  2689. *
  2690. * Using pages when the page size is greater than 16k wastes
  2691. * a lot of memory, since we allocate 3 pages at all times
  2692. * per packet.
  2693. */
  2694. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  2695. if ((pages <= 3) && (PAGE_SIZE <= 16384) && (rctl & E1000_RCTL_LPE))
  2696. adapter->rx_ps_pages = pages;
  2697. else
  2698. adapter->rx_ps_pages = 0;
  2699. if (adapter->rx_ps_pages) {
  2700. u32 psrctl = 0;
  2701. /* Enable Packet split descriptors */
  2702. rctl |= E1000_RCTL_DTYP_PS;
  2703. psrctl |= adapter->rx_ps_bsize0 >> E1000_PSRCTL_BSIZE0_SHIFT;
  2704. switch (adapter->rx_ps_pages) {
  2705. case 3:
  2706. psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE3_SHIFT;
  2707. /* fall-through */
  2708. case 2:
  2709. psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE2_SHIFT;
  2710. /* fall-through */
  2711. case 1:
  2712. psrctl |= PAGE_SIZE >> E1000_PSRCTL_BSIZE1_SHIFT;
  2713. break;
  2714. }
  2715. ew32(PSRCTL, psrctl);
  2716. }
  2717. /* This is useful for sniffing bad packets. */
  2718. if (adapter->netdev->features & NETIF_F_RXALL) {
  2719. /* UPE and MPE will be handled by normal PROMISC logic
  2720. * in e1000e_set_rx_mode
  2721. */
  2722. rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
  2723. E1000_RCTL_BAM | /* RX All Bcast Pkts */
  2724. E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
  2725. rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
  2726. E1000_RCTL_DPF | /* Allow filtered pause */
  2727. E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
  2728. /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
  2729. * and that breaks VLANs.
  2730. */
  2731. }
  2732. ew32(RCTL, rctl);
  2733. /* just started the receive unit, no need to restart */
  2734. adapter->flags &= ~FLAG_RESTART_NOW;
  2735. }
  2736. /**
  2737. * e1000_configure_rx - Configure Receive Unit after Reset
  2738. * @adapter: board private structure
  2739. *
  2740. * Configure the Rx unit of the MAC after a reset.
  2741. **/
  2742. static void e1000_configure_rx(struct e1000_adapter *adapter)
  2743. {
  2744. struct e1000_hw *hw = &adapter->hw;
  2745. struct e1000_ring *rx_ring = adapter->rx_ring;
  2746. u64 rdba;
  2747. u32 rdlen, rctl, rxcsum, ctrl_ext;
  2748. if (adapter->rx_ps_pages) {
  2749. /* this is a 32 byte descriptor */
  2750. rdlen = rx_ring->count *
  2751. sizeof(union e1000_rx_desc_packet_split);
  2752. adapter->clean_rx = e1000_clean_rx_irq_ps;
  2753. adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
  2754. } else if (adapter->netdev->mtu > ETH_FRAME_LEN + ETH_FCS_LEN) {
  2755. rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
  2756. adapter->clean_rx = e1000_clean_jumbo_rx_irq;
  2757. adapter->alloc_rx_buf = e1000_alloc_jumbo_rx_buffers;
  2758. } else {
  2759. rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
  2760. adapter->clean_rx = e1000_clean_rx_irq;
  2761. adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
  2762. }
  2763. /* disable receives while setting up the descriptors */
  2764. rctl = er32(RCTL);
  2765. if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
  2766. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  2767. e1e_flush();
  2768. usleep_range(10000, 20000);
  2769. if (adapter->flags2 & FLAG2_DMA_BURST) {
  2770. /* set the writeback threshold (only takes effect if the RDTR
  2771. * is set). set GRAN=1 and write back up to 0x4 worth, and
  2772. * enable prefetching of 0x20 Rx descriptors
  2773. * granularity = 01
  2774. * wthresh = 04,
  2775. * hthresh = 04,
  2776. * pthresh = 0x20
  2777. */
  2778. ew32(RXDCTL(0), E1000_RXDCTL_DMA_BURST_ENABLE);
  2779. ew32(RXDCTL(1), E1000_RXDCTL_DMA_BURST_ENABLE);
  2780. /* override the delay timers for enabling bursting, only if
  2781. * the value was not set by the user via module options
  2782. */
  2783. if (adapter->rx_int_delay == DEFAULT_RDTR)
  2784. adapter->rx_int_delay = BURST_RDTR;
  2785. if (adapter->rx_abs_int_delay == DEFAULT_RADV)
  2786. adapter->rx_abs_int_delay = BURST_RADV;
  2787. }
  2788. /* set the Receive Delay Timer Register */
  2789. ew32(RDTR, adapter->rx_int_delay);
  2790. /* irq moderation */
  2791. ew32(RADV, adapter->rx_abs_int_delay);
  2792. if ((adapter->itr_setting != 0) && (adapter->itr != 0))
  2793. e1000e_write_itr(adapter, adapter->itr);
  2794. ctrl_ext = er32(CTRL_EXT);
  2795. /* Auto-Mask interrupts upon ICR access */
  2796. ctrl_ext |= E1000_CTRL_EXT_IAME;
  2797. ew32(IAM, 0xffffffff);
  2798. ew32(CTRL_EXT, ctrl_ext);
  2799. e1e_flush();
  2800. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  2801. * the Base and Length of the Rx Descriptor Ring
  2802. */
  2803. rdba = rx_ring->dma;
  2804. ew32(RDBAL(0), (rdba & DMA_BIT_MASK(32)));
  2805. ew32(RDBAH(0), (rdba >> 32));
  2806. ew32(RDLEN(0), rdlen);
  2807. ew32(RDH(0), 0);
  2808. ew32(RDT(0), 0);
  2809. rx_ring->head = adapter->hw.hw_addr + E1000_RDH(0);
  2810. rx_ring->tail = adapter->hw.hw_addr + E1000_RDT(0);
  2811. writel(0, rx_ring->head);
  2812. if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  2813. e1000e_update_rdt_wa(rx_ring, 0);
  2814. else
  2815. writel(0, rx_ring->tail);
  2816. /* Enable Receive Checksum Offload for TCP and UDP */
  2817. rxcsum = er32(RXCSUM);
  2818. if (adapter->netdev->features & NETIF_F_RXCSUM)
  2819. rxcsum |= E1000_RXCSUM_TUOFL;
  2820. else
  2821. rxcsum &= ~E1000_RXCSUM_TUOFL;
  2822. ew32(RXCSUM, rxcsum);
  2823. /* With jumbo frames, excessive C-state transition latencies result
  2824. * in dropped transactions.
  2825. */
  2826. if (adapter->netdev->mtu > ETH_DATA_LEN) {
  2827. u32 lat =
  2828. ((er32(PBA) & E1000_PBA_RXA_MASK) * 1024 -
  2829. adapter->max_frame_size) * 8 / 1000;
  2830. if (adapter->flags & FLAG_IS_ICH) {
  2831. u32 rxdctl = er32(RXDCTL(0));
  2832. ew32(RXDCTL(0), rxdctl | 0x3);
  2833. }
  2834. pm_qos_update_request(&adapter->pm_qos_req, lat);
  2835. } else {
  2836. pm_qos_update_request(&adapter->pm_qos_req,
  2837. PM_QOS_DEFAULT_VALUE);
  2838. }
  2839. /* Enable Receives */
  2840. ew32(RCTL, rctl);
  2841. }
  2842. /**
  2843. * e1000e_write_mc_addr_list - write multicast addresses to MTA
  2844. * @netdev: network interface device structure
  2845. *
  2846. * Writes multicast address list to the MTA hash table.
  2847. * Returns: -ENOMEM on failure
  2848. * 0 on no addresses written
  2849. * X on writing X addresses to MTA
  2850. */
  2851. static int e1000e_write_mc_addr_list(struct net_device *netdev)
  2852. {
  2853. struct e1000_adapter *adapter = netdev_priv(netdev);
  2854. struct e1000_hw *hw = &adapter->hw;
  2855. struct netdev_hw_addr *ha;
  2856. u8 *mta_list;
  2857. int i;
  2858. if (netdev_mc_empty(netdev)) {
  2859. /* nothing to program, so clear mc list */
  2860. hw->mac.ops.update_mc_addr_list(hw, NULL, 0);
  2861. return 0;
  2862. }
  2863. mta_list = kzalloc(netdev_mc_count(netdev) * ETH_ALEN, GFP_ATOMIC);
  2864. if (!mta_list)
  2865. return -ENOMEM;
  2866. /* update_mc_addr_list expects a packed array of only addresses. */
  2867. i = 0;
  2868. netdev_for_each_mc_addr(ha, netdev)
  2869. memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
  2870. hw->mac.ops.update_mc_addr_list(hw, mta_list, i);
  2871. kfree(mta_list);
  2872. return netdev_mc_count(netdev);
  2873. }
  2874. /**
  2875. * e1000e_write_uc_addr_list - write unicast addresses to RAR table
  2876. * @netdev: network interface device structure
  2877. *
  2878. * Writes unicast address list to the RAR table.
  2879. * Returns: -ENOMEM on failure/insufficient address space
  2880. * 0 on no addresses written
  2881. * X on writing X addresses to the RAR table
  2882. **/
  2883. static int e1000e_write_uc_addr_list(struct net_device *netdev)
  2884. {
  2885. struct e1000_adapter *adapter = netdev_priv(netdev);
  2886. struct e1000_hw *hw = &adapter->hw;
  2887. unsigned int rar_entries;
  2888. int count = 0;
  2889. rar_entries = hw->mac.ops.rar_get_count(hw);
  2890. /* save a rar entry for our hardware address */
  2891. rar_entries--;
  2892. /* save a rar entry for the LAA workaround */
  2893. if (adapter->flags & FLAG_RESET_OVERWRITES_LAA)
  2894. rar_entries--;
  2895. /* return ENOMEM indicating insufficient memory for addresses */
  2896. if (netdev_uc_count(netdev) > rar_entries)
  2897. return -ENOMEM;
  2898. if (!netdev_uc_empty(netdev) && rar_entries) {
  2899. struct netdev_hw_addr *ha;
  2900. /* write the addresses in reverse order to avoid write
  2901. * combining
  2902. */
  2903. netdev_for_each_uc_addr(ha, netdev) {
  2904. int rval;
  2905. if (!rar_entries)
  2906. break;
  2907. rval = hw->mac.ops.rar_set(hw, ha->addr, rar_entries--);
  2908. if (rval < 0)
  2909. return -ENOMEM;
  2910. count++;
  2911. }
  2912. }
  2913. /* zero out the remaining RAR entries not used above */
  2914. for (; rar_entries > 0; rar_entries--) {
  2915. ew32(RAH(rar_entries), 0);
  2916. ew32(RAL(rar_entries), 0);
  2917. }
  2918. e1e_flush();
  2919. return count;
  2920. }
  2921. /**
  2922. * e1000e_set_rx_mode - secondary unicast, Multicast and Promiscuous mode set
  2923. * @netdev: network interface device structure
  2924. *
  2925. * The ndo_set_rx_mode entry point is called whenever the unicast or multicast
  2926. * address list or the network interface flags are updated. This routine is
  2927. * responsible for configuring the hardware for proper unicast, multicast,
  2928. * promiscuous mode, and all-multi behavior.
  2929. **/
  2930. static void e1000e_set_rx_mode(struct net_device *netdev)
  2931. {
  2932. struct e1000_adapter *adapter = netdev_priv(netdev);
  2933. struct e1000_hw *hw = &adapter->hw;
  2934. u32 rctl;
  2935. if (pm_runtime_suspended(netdev->dev.parent))
  2936. return;
  2937. /* Check for Promiscuous and All Multicast modes */
  2938. rctl = er32(RCTL);
  2939. /* clear the affected bits */
  2940. rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
  2941. if (netdev->flags & IFF_PROMISC) {
  2942. rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
  2943. /* Do not hardware filter VLANs in promisc mode */
  2944. e1000e_vlan_filter_disable(adapter);
  2945. } else {
  2946. int count;
  2947. if (netdev->flags & IFF_ALLMULTI) {
  2948. rctl |= E1000_RCTL_MPE;
  2949. } else {
  2950. /* Write addresses to the MTA, if the attempt fails
  2951. * then we should just turn on promiscuous mode so
  2952. * that we can at least receive multicast traffic
  2953. */
  2954. count = e1000e_write_mc_addr_list(netdev);
  2955. if (count < 0)
  2956. rctl |= E1000_RCTL_MPE;
  2957. }
  2958. e1000e_vlan_filter_enable(adapter);
  2959. /* Write addresses to available RAR registers, if there is not
  2960. * sufficient space to store all the addresses then enable
  2961. * unicast promiscuous mode
  2962. */
  2963. count = e1000e_write_uc_addr_list(netdev);
  2964. if (count < 0)
  2965. rctl |= E1000_RCTL_UPE;
  2966. }
  2967. ew32(RCTL, rctl);
  2968. if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  2969. e1000e_vlan_strip_enable(adapter);
  2970. else
  2971. e1000e_vlan_strip_disable(adapter);
  2972. }
  2973. static void e1000e_setup_rss_hash(struct e1000_adapter *adapter)
  2974. {
  2975. struct e1000_hw *hw = &adapter->hw;
  2976. u32 mrqc, rxcsum;
  2977. u32 rss_key[10];
  2978. int i;
  2979. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  2980. for (i = 0; i < 10; i++)
  2981. ew32(RSSRK(i), rss_key[i]);
  2982. /* Direct all traffic to queue 0 */
  2983. for (i = 0; i < 32; i++)
  2984. ew32(RETA(i), 0);
  2985. /* Disable raw packet checksumming so that RSS hash is placed in
  2986. * descriptor on writeback.
  2987. */
  2988. rxcsum = er32(RXCSUM);
  2989. rxcsum |= E1000_RXCSUM_PCSD;
  2990. ew32(RXCSUM, rxcsum);
  2991. mrqc = (E1000_MRQC_RSS_FIELD_IPV4 |
  2992. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  2993. E1000_MRQC_RSS_FIELD_IPV6 |
  2994. E1000_MRQC_RSS_FIELD_IPV6_TCP |
  2995. E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
  2996. ew32(MRQC, mrqc);
  2997. }
  2998. /**
  2999. * e1000e_get_base_timinca - get default SYSTIM time increment attributes
  3000. * @adapter: board private structure
  3001. * @timinca: pointer to returned time increment attributes
  3002. *
  3003. * Get attributes for incrementing the System Time Register SYSTIML/H at
  3004. * the default base frequency, and set the cyclecounter shift value.
  3005. **/
  3006. s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca)
  3007. {
  3008. struct e1000_hw *hw = &adapter->hw;
  3009. u32 incvalue, incperiod, shift;
  3010. /* Make sure clock is enabled on I217/I218/I219 before checking
  3011. * the frequency
  3012. */
  3013. if (((hw->mac.type == e1000_pch_lpt) ||
  3014. (hw->mac.type == e1000_pch_spt)) &&
  3015. !(er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) &&
  3016. !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_ENABLED)) {
  3017. u32 fextnvm7 = er32(FEXTNVM7);
  3018. if (!(fextnvm7 & (1 << 0))) {
  3019. ew32(FEXTNVM7, fextnvm7 | (1 << 0));
  3020. e1e_flush();
  3021. }
  3022. }
  3023. switch (hw->mac.type) {
  3024. case e1000_pch2lan:
  3025. case e1000_pch_lpt:
  3026. if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
  3027. /* Stable 96MHz frequency */
  3028. incperiod = INCPERIOD_96MHz;
  3029. incvalue = INCVALUE_96MHz;
  3030. shift = INCVALUE_SHIFT_96MHz;
  3031. adapter->cc.shift = shift + INCPERIOD_SHIFT_96MHz;
  3032. } else {
  3033. /* Stable 25MHz frequency */
  3034. incperiod = INCPERIOD_25MHz;
  3035. incvalue = INCVALUE_25MHz;
  3036. shift = INCVALUE_SHIFT_25MHz;
  3037. adapter->cc.shift = shift;
  3038. }
  3039. break;
  3040. case e1000_pch_spt:
  3041. if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
  3042. /* Stable 24MHz frequency */
  3043. incperiod = INCPERIOD_24MHz;
  3044. incvalue = INCVALUE_24MHz;
  3045. shift = INCVALUE_SHIFT_24MHz;
  3046. adapter->cc.shift = shift;
  3047. break;
  3048. }
  3049. return -EINVAL;
  3050. case e1000_82574:
  3051. case e1000_82583:
  3052. /* Stable 25MHz frequency */
  3053. incperiod = INCPERIOD_25MHz;
  3054. incvalue = INCVALUE_25MHz;
  3055. shift = INCVALUE_SHIFT_25MHz;
  3056. adapter->cc.shift = shift;
  3057. break;
  3058. default:
  3059. return -EINVAL;
  3060. }
  3061. *timinca = ((incperiod << E1000_TIMINCA_INCPERIOD_SHIFT) |
  3062. ((incvalue << shift) & E1000_TIMINCA_INCVALUE_MASK));
  3063. return 0;
  3064. }
  3065. /**
  3066. * e1000e_config_hwtstamp - configure the hwtstamp registers and enable/disable
  3067. * @adapter: board private structure
  3068. *
  3069. * Outgoing time stamping can be enabled and disabled. Play nice and
  3070. * disable it when requested, although it shouldn't cause any overhead
  3071. * when no packet needs it. At most one packet in the queue may be
  3072. * marked for time stamping, otherwise it would be impossible to tell
  3073. * for sure to which packet the hardware time stamp belongs.
  3074. *
  3075. * Incoming time stamping has to be configured via the hardware filters.
  3076. * Not all combinations are supported, in particular event type has to be
  3077. * specified. Matching the kind of event packet is not supported, with the
  3078. * exception of "all V2 events regardless of level 2 or 4".
  3079. **/
  3080. static int e1000e_config_hwtstamp(struct e1000_adapter *adapter,
  3081. struct hwtstamp_config *config)
  3082. {
  3083. struct e1000_hw *hw = &adapter->hw;
  3084. u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
  3085. u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
  3086. u32 rxmtrl = 0;
  3087. u16 rxudp = 0;
  3088. bool is_l4 = false;
  3089. bool is_l2 = false;
  3090. u32 regval;
  3091. s32 ret_val;
  3092. if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
  3093. return -EINVAL;
  3094. /* flags reserved for future extensions - must be zero */
  3095. if (config->flags)
  3096. return -EINVAL;
  3097. switch (config->tx_type) {
  3098. case HWTSTAMP_TX_OFF:
  3099. tsync_tx_ctl = 0;
  3100. break;
  3101. case HWTSTAMP_TX_ON:
  3102. break;
  3103. default:
  3104. return -ERANGE;
  3105. }
  3106. switch (config->rx_filter) {
  3107. case HWTSTAMP_FILTER_NONE:
  3108. tsync_rx_ctl = 0;
  3109. break;
  3110. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  3111. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
  3112. rxmtrl = E1000_RXMTRL_PTP_V1_SYNC_MESSAGE;
  3113. is_l4 = true;
  3114. break;
  3115. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  3116. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
  3117. rxmtrl = E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE;
  3118. is_l4 = true;
  3119. break;
  3120. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  3121. /* Also time stamps V2 L2 Path Delay Request/Response */
  3122. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
  3123. rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
  3124. is_l2 = true;
  3125. break;
  3126. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  3127. /* Also time stamps V2 L2 Path Delay Request/Response. */
  3128. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
  3129. rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
  3130. is_l2 = true;
  3131. break;
  3132. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  3133. /* Hardware cannot filter just V2 L4 Sync messages;
  3134. * fall-through to V2 (both L2 and L4) Sync.
  3135. */
  3136. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  3137. /* Also time stamps V2 Path Delay Request/Response. */
  3138. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
  3139. rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
  3140. is_l2 = true;
  3141. is_l4 = true;
  3142. break;
  3143. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  3144. /* Hardware cannot filter just V2 L4 Delay Request messages;
  3145. * fall-through to V2 (both L2 and L4) Delay Request.
  3146. */
  3147. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  3148. /* Also time stamps V2 Path Delay Request/Response. */
  3149. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
  3150. rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
  3151. is_l2 = true;
  3152. is_l4 = true;
  3153. break;
  3154. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  3155. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  3156. /* Hardware cannot filter just V2 L4 or L2 Event messages;
  3157. * fall-through to all V2 (both L2 and L4) Events.
  3158. */
  3159. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  3160. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
  3161. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  3162. is_l2 = true;
  3163. is_l4 = true;
  3164. break;
  3165. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  3166. /* For V1, the hardware can only filter Sync messages or
  3167. * Delay Request messages but not both so fall-through to
  3168. * time stamp all packets.
  3169. */
  3170. case HWTSTAMP_FILTER_ALL:
  3171. is_l2 = true;
  3172. is_l4 = true;
  3173. tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
  3174. config->rx_filter = HWTSTAMP_FILTER_ALL;
  3175. break;
  3176. default:
  3177. return -ERANGE;
  3178. }
  3179. adapter->hwtstamp_config = *config;
  3180. /* enable/disable Tx h/w time stamping */
  3181. regval = er32(TSYNCTXCTL);
  3182. regval &= ~E1000_TSYNCTXCTL_ENABLED;
  3183. regval |= tsync_tx_ctl;
  3184. ew32(TSYNCTXCTL, regval);
  3185. if ((er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) !=
  3186. (regval & E1000_TSYNCTXCTL_ENABLED)) {
  3187. e_err("Timesync Tx Control register not set as expected\n");
  3188. return -EAGAIN;
  3189. }
  3190. /* enable/disable Rx h/w time stamping */
  3191. regval = er32(TSYNCRXCTL);
  3192. regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
  3193. regval |= tsync_rx_ctl;
  3194. ew32(TSYNCRXCTL, regval);
  3195. if ((er32(TSYNCRXCTL) & (E1000_TSYNCRXCTL_ENABLED |
  3196. E1000_TSYNCRXCTL_TYPE_MASK)) !=
  3197. (regval & (E1000_TSYNCRXCTL_ENABLED |
  3198. E1000_TSYNCRXCTL_TYPE_MASK))) {
  3199. e_err("Timesync Rx Control register not set as expected\n");
  3200. return -EAGAIN;
  3201. }
  3202. /* L2: define ethertype filter for time stamped packets */
  3203. if (is_l2)
  3204. rxmtrl |= ETH_P_1588;
  3205. /* define which PTP packets get time stamped */
  3206. ew32(RXMTRL, rxmtrl);
  3207. /* Filter by destination port */
  3208. if (is_l4) {
  3209. rxudp = PTP_EV_PORT;
  3210. cpu_to_be16s(&rxudp);
  3211. }
  3212. ew32(RXUDP, rxudp);
  3213. e1e_flush();
  3214. /* Clear TSYNCRXCTL_VALID & TSYNCTXCTL_VALID bit */
  3215. er32(RXSTMPH);
  3216. er32(TXSTMPH);
  3217. /* Get and set the System Time Register SYSTIM base frequency */
  3218. ret_val = e1000e_get_base_timinca(adapter, &regval);
  3219. if (ret_val)
  3220. return ret_val;
  3221. ew32(TIMINCA, regval);
  3222. /* reset the ns time counter */
  3223. timecounter_init(&adapter->tc, &adapter->cc,
  3224. ktime_to_ns(ktime_get_real()));
  3225. return 0;
  3226. }
  3227. /**
  3228. * e1000_configure - configure the hardware for Rx and Tx
  3229. * @adapter: private board structure
  3230. **/
  3231. static void e1000_configure(struct e1000_adapter *adapter)
  3232. {
  3233. struct e1000_ring *rx_ring = adapter->rx_ring;
  3234. e1000e_set_rx_mode(adapter->netdev);
  3235. e1000_restore_vlan(adapter);
  3236. e1000_init_manageability_pt(adapter);
  3237. e1000_configure_tx(adapter);
  3238. if (adapter->netdev->features & NETIF_F_RXHASH)
  3239. e1000e_setup_rss_hash(adapter);
  3240. e1000_setup_rctl(adapter);
  3241. e1000_configure_rx(adapter);
  3242. adapter->alloc_rx_buf(rx_ring, e1000_desc_unused(rx_ring), GFP_KERNEL);
  3243. }
  3244. /**
  3245. * e1000e_power_up_phy - restore link in case the phy was powered down
  3246. * @adapter: address of board private structure
  3247. *
  3248. * The phy may be powered down to save power and turn off link when the
  3249. * driver is unloaded and wake on lan is not enabled (among others)
  3250. * *** this routine MUST be followed by a call to e1000e_reset ***
  3251. **/
  3252. void e1000e_power_up_phy(struct e1000_adapter *adapter)
  3253. {
  3254. if (adapter->hw.phy.ops.power_up)
  3255. adapter->hw.phy.ops.power_up(&adapter->hw);
  3256. adapter->hw.mac.ops.setup_link(&adapter->hw);
  3257. }
  3258. /**
  3259. * e1000_power_down_phy - Power down the PHY
  3260. *
  3261. * Power down the PHY so no link is implied when interface is down.
  3262. * The PHY cannot be powered down if management or WoL is active.
  3263. */
  3264. static void e1000_power_down_phy(struct e1000_adapter *adapter)
  3265. {
  3266. if (adapter->hw.phy.ops.power_down)
  3267. adapter->hw.phy.ops.power_down(&adapter->hw);
  3268. }
  3269. /**
  3270. * e1000_flush_tx_ring - remove all descriptors from the tx_ring
  3271. *
  3272. * We want to clear all pending descriptors from the TX ring.
  3273. * zeroing happens when the HW reads the regs. We assign the ring itself as
  3274. * the data of the next descriptor. We don't care about the data we are about
  3275. * to reset the HW.
  3276. */
  3277. static void e1000_flush_tx_ring(struct e1000_adapter *adapter)
  3278. {
  3279. struct e1000_hw *hw = &adapter->hw;
  3280. struct e1000_ring *tx_ring = adapter->tx_ring;
  3281. struct e1000_tx_desc *tx_desc = NULL;
  3282. u32 tdt, tctl, txd_lower = E1000_TXD_CMD_IFCS;
  3283. u16 size = 512;
  3284. tctl = er32(TCTL);
  3285. ew32(TCTL, tctl | E1000_TCTL_EN);
  3286. tdt = er32(TDT(0));
  3287. BUG_ON(tdt != tx_ring->next_to_use);
  3288. tx_desc = E1000_TX_DESC(*tx_ring, tx_ring->next_to_use);
  3289. tx_desc->buffer_addr = tx_ring->dma;
  3290. tx_desc->lower.data = cpu_to_le32(txd_lower | size);
  3291. tx_desc->upper.data = 0;
  3292. /* flush descriptors to memory before notifying the HW */
  3293. wmb();
  3294. tx_ring->next_to_use++;
  3295. if (tx_ring->next_to_use == tx_ring->count)
  3296. tx_ring->next_to_use = 0;
  3297. ew32(TDT(0), tx_ring->next_to_use);
  3298. mmiowb();
  3299. usleep_range(200, 250);
  3300. }
  3301. /**
  3302. * e1000_flush_rx_ring - remove all descriptors from the rx_ring
  3303. *
  3304. * Mark all descriptors in the RX ring as consumed and disable the rx ring
  3305. */
  3306. static void e1000_flush_rx_ring(struct e1000_adapter *adapter)
  3307. {
  3308. u32 rctl, rxdctl;
  3309. struct e1000_hw *hw = &adapter->hw;
  3310. rctl = er32(RCTL);
  3311. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  3312. e1e_flush();
  3313. usleep_range(100, 150);
  3314. rxdctl = er32(RXDCTL(0));
  3315. /* zero the lower 14 bits (prefetch and host thresholds) */
  3316. rxdctl &= 0xffffc000;
  3317. /* update thresholds: prefetch threshold to 31, host threshold to 1
  3318. * and make sure the granularity is "descriptors" and not "cache lines"
  3319. */
  3320. rxdctl |= (0x1F | (1 << 8) | E1000_RXDCTL_THRESH_UNIT_DESC);
  3321. ew32(RXDCTL(0), rxdctl);
  3322. /* momentarily enable the RX ring for the changes to take effect */
  3323. ew32(RCTL, rctl | E1000_RCTL_EN);
  3324. e1e_flush();
  3325. usleep_range(100, 150);
  3326. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  3327. }
  3328. /**
  3329. * e1000_flush_desc_rings - remove all descriptors from the descriptor rings
  3330. *
  3331. * In i219, the descriptor rings must be emptied before resetting the HW
  3332. * or before changing the device state to D3 during runtime (runtime PM).
  3333. *
  3334. * Failure to do this will cause the HW to enter a unit hang state which can
  3335. * only be released by PCI reset on the device
  3336. *
  3337. */
  3338. static void e1000_flush_desc_rings(struct e1000_adapter *adapter)
  3339. {
  3340. u16 hang_state;
  3341. u32 fext_nvm11, tdlen;
  3342. struct e1000_hw *hw = &adapter->hw;
  3343. /* First, disable MULR fix in FEXTNVM11 */
  3344. fext_nvm11 = er32(FEXTNVM11);
  3345. fext_nvm11 |= E1000_FEXTNVM11_DISABLE_MULR_FIX;
  3346. ew32(FEXTNVM11, fext_nvm11);
  3347. /* do nothing if we're not in faulty state, or if the queue is empty */
  3348. tdlen = er32(TDLEN(0));
  3349. pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
  3350. &hang_state);
  3351. if (!(hang_state & FLUSH_DESC_REQUIRED) || !tdlen)
  3352. return;
  3353. e1000_flush_tx_ring(adapter);
  3354. /* recheck, maybe the fault is caused by the rx ring */
  3355. pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
  3356. &hang_state);
  3357. if (hang_state & FLUSH_DESC_REQUIRED)
  3358. e1000_flush_rx_ring(adapter);
  3359. }
  3360. /**
  3361. * e1000e_reset - bring the hardware into a known good state
  3362. *
  3363. * This function boots the hardware and enables some settings that
  3364. * require a configuration cycle of the hardware - those cannot be
  3365. * set/changed during runtime. After reset the device needs to be
  3366. * properly configured for Rx, Tx etc.
  3367. */
  3368. void e1000e_reset(struct e1000_adapter *adapter)
  3369. {
  3370. struct e1000_mac_info *mac = &adapter->hw.mac;
  3371. struct e1000_fc_info *fc = &adapter->hw.fc;
  3372. struct e1000_hw *hw = &adapter->hw;
  3373. u32 tx_space, min_tx_space, min_rx_space;
  3374. u32 pba = adapter->pba;
  3375. u16 hwm;
  3376. /* reset Packet Buffer Allocation to default */
  3377. ew32(PBA, pba);
  3378. if (adapter->max_frame_size > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) {
  3379. /* To maintain wire speed transmits, the Tx FIFO should be
  3380. * large enough to accommodate two full transmit packets,
  3381. * rounded up to the next 1KB and expressed in KB. Likewise,
  3382. * the Rx FIFO should be large enough to accommodate at least
  3383. * one full receive packet and is similarly rounded up and
  3384. * expressed in KB.
  3385. */
  3386. pba = er32(PBA);
  3387. /* upper 16 bits has Tx packet buffer allocation size in KB */
  3388. tx_space = pba >> 16;
  3389. /* lower 16 bits has Rx packet buffer allocation size in KB */
  3390. pba &= 0xffff;
  3391. /* the Tx fifo also stores 16 bytes of information about the Tx
  3392. * but don't include ethernet FCS because hardware appends it
  3393. */
  3394. min_tx_space = (adapter->max_frame_size +
  3395. sizeof(struct e1000_tx_desc) - ETH_FCS_LEN) * 2;
  3396. min_tx_space = ALIGN(min_tx_space, 1024);
  3397. min_tx_space >>= 10;
  3398. /* software strips receive CRC, so leave room for it */
  3399. min_rx_space = adapter->max_frame_size;
  3400. min_rx_space = ALIGN(min_rx_space, 1024);
  3401. min_rx_space >>= 10;
  3402. /* If current Tx allocation is less than the min Tx FIFO size,
  3403. * and the min Tx FIFO size is less than the current Rx FIFO
  3404. * allocation, take space away from current Rx allocation
  3405. */
  3406. if ((tx_space < min_tx_space) &&
  3407. ((min_tx_space - tx_space) < pba)) {
  3408. pba -= min_tx_space - tx_space;
  3409. /* if short on Rx space, Rx wins and must trump Tx
  3410. * adjustment
  3411. */
  3412. if (pba < min_rx_space)
  3413. pba = min_rx_space;
  3414. }
  3415. ew32(PBA, pba);
  3416. }
  3417. /* flow control settings
  3418. *
  3419. * The high water mark must be low enough to fit one full frame
  3420. * (or the size used for early receive) above it in the Rx FIFO.
  3421. * Set it to the lower of:
  3422. * - 90% of the Rx FIFO size, and
  3423. * - the full Rx FIFO size minus one full frame
  3424. */
  3425. if (adapter->flags & FLAG_DISABLE_FC_PAUSE_TIME)
  3426. fc->pause_time = 0xFFFF;
  3427. else
  3428. fc->pause_time = E1000_FC_PAUSE_TIME;
  3429. fc->send_xon = true;
  3430. fc->current_mode = fc->requested_mode;
  3431. switch (hw->mac.type) {
  3432. case e1000_ich9lan:
  3433. case e1000_ich10lan:
  3434. if (adapter->netdev->mtu > ETH_DATA_LEN) {
  3435. pba = 14;
  3436. ew32(PBA, pba);
  3437. fc->high_water = 0x2800;
  3438. fc->low_water = fc->high_water - 8;
  3439. break;
  3440. }
  3441. /* fall-through */
  3442. default:
  3443. hwm = min(((pba << 10) * 9 / 10),
  3444. ((pba << 10) - adapter->max_frame_size));
  3445. fc->high_water = hwm & E1000_FCRTH_RTH; /* 8-byte granularity */
  3446. fc->low_water = fc->high_water - 8;
  3447. break;
  3448. case e1000_pchlan:
  3449. /* Workaround PCH LOM adapter hangs with certain network
  3450. * loads. If hangs persist, try disabling Tx flow control.
  3451. */
  3452. if (adapter->netdev->mtu > ETH_DATA_LEN) {
  3453. fc->high_water = 0x3500;
  3454. fc->low_water = 0x1500;
  3455. } else {
  3456. fc->high_water = 0x5000;
  3457. fc->low_water = 0x3000;
  3458. }
  3459. fc->refresh_time = 0x1000;
  3460. break;
  3461. case e1000_pch2lan:
  3462. case e1000_pch_lpt:
  3463. case e1000_pch_spt:
  3464. fc->refresh_time = 0x0400;
  3465. if (adapter->netdev->mtu <= ETH_DATA_LEN) {
  3466. fc->high_water = 0x05C20;
  3467. fc->low_water = 0x05048;
  3468. fc->pause_time = 0x0650;
  3469. break;
  3470. }
  3471. pba = 14;
  3472. ew32(PBA, pba);
  3473. fc->high_water = ((pba << 10) * 9 / 10) & E1000_FCRTH_RTH;
  3474. fc->low_water = ((pba << 10) * 8 / 10) & E1000_FCRTL_RTL;
  3475. break;
  3476. }
  3477. /* Alignment of Tx data is on an arbitrary byte boundary with the
  3478. * maximum size per Tx descriptor limited only to the transmit
  3479. * allocation of the packet buffer minus 96 bytes with an upper
  3480. * limit of 24KB due to receive synchronization limitations.
  3481. */
  3482. adapter->tx_fifo_limit = min_t(u32, ((er32(PBA) >> 16) << 10) - 96,
  3483. 24 << 10);
  3484. /* Disable Adaptive Interrupt Moderation if 2 full packets cannot
  3485. * fit in receive buffer.
  3486. */
  3487. if (adapter->itr_setting & 0x3) {
  3488. if ((adapter->max_frame_size * 2) > (pba << 10)) {
  3489. if (!(adapter->flags2 & FLAG2_DISABLE_AIM)) {
  3490. dev_info(&adapter->pdev->dev,
  3491. "Interrupt Throttle Rate off\n");
  3492. adapter->flags2 |= FLAG2_DISABLE_AIM;
  3493. e1000e_write_itr(adapter, 0);
  3494. }
  3495. } else if (adapter->flags2 & FLAG2_DISABLE_AIM) {
  3496. dev_info(&adapter->pdev->dev,
  3497. "Interrupt Throttle Rate on\n");
  3498. adapter->flags2 &= ~FLAG2_DISABLE_AIM;
  3499. adapter->itr = 20000;
  3500. e1000e_write_itr(adapter, adapter->itr);
  3501. }
  3502. }
  3503. if (hw->mac.type == e1000_pch_spt)
  3504. e1000_flush_desc_rings(adapter);
  3505. /* Allow time for pending master requests to run */
  3506. mac->ops.reset_hw(hw);
  3507. /* For parts with AMT enabled, let the firmware know
  3508. * that the network interface is in control
  3509. */
  3510. if (adapter->flags & FLAG_HAS_AMT)
  3511. e1000e_get_hw_control(adapter);
  3512. ew32(WUC, 0);
  3513. if (mac->ops.init_hw(hw))
  3514. e_err("Hardware Error\n");
  3515. e1000_update_mng_vlan(adapter);
  3516. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  3517. ew32(VET, ETH_P_8021Q);
  3518. e1000e_reset_adaptive(hw);
  3519. /* initialize systim and reset the ns time counter */
  3520. e1000e_config_hwtstamp(adapter, &adapter->hwtstamp_config);
  3521. /* Set EEE advertisement as appropriate */
  3522. if (adapter->flags2 & FLAG2_HAS_EEE) {
  3523. s32 ret_val;
  3524. u16 adv_addr;
  3525. switch (hw->phy.type) {
  3526. case e1000_phy_82579:
  3527. adv_addr = I82579_EEE_ADVERTISEMENT;
  3528. break;
  3529. case e1000_phy_i217:
  3530. adv_addr = I217_EEE_ADVERTISEMENT;
  3531. break;
  3532. default:
  3533. dev_err(&adapter->pdev->dev,
  3534. "Invalid PHY type setting EEE advertisement\n");
  3535. return;
  3536. }
  3537. ret_val = hw->phy.ops.acquire(hw);
  3538. if (ret_val) {
  3539. dev_err(&adapter->pdev->dev,
  3540. "EEE advertisement - unable to acquire PHY\n");
  3541. return;
  3542. }
  3543. e1000_write_emi_reg_locked(hw, adv_addr,
  3544. hw->dev_spec.ich8lan.eee_disable ?
  3545. 0 : adapter->eee_advert);
  3546. hw->phy.ops.release(hw);
  3547. }
  3548. if (!netif_running(adapter->netdev) &&
  3549. !test_bit(__E1000_TESTING, &adapter->state))
  3550. e1000_power_down_phy(adapter);
  3551. e1000_get_phy_info(hw);
  3552. if ((adapter->flags & FLAG_HAS_SMART_POWER_DOWN) &&
  3553. !(adapter->flags & FLAG_SMART_POWER_DOWN)) {
  3554. u16 phy_data = 0;
  3555. /* speed up time to link by disabling smart power down, ignore
  3556. * the return value of this function because there is nothing
  3557. * different we would do if it failed
  3558. */
  3559. e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &phy_data);
  3560. phy_data &= ~IGP02E1000_PM_SPD;
  3561. e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, phy_data);
  3562. }
  3563. if (hw->mac.type == e1000_pch_spt && adapter->int_mode == 0) {
  3564. u32 reg;
  3565. /* Fextnvm7 @ 0xe4[2] = 1 */
  3566. reg = er32(FEXTNVM7);
  3567. reg |= E1000_FEXTNVM7_SIDE_CLK_UNGATE;
  3568. ew32(FEXTNVM7, reg);
  3569. /* Fextnvm9 @ 0x5bb4[13:12] = 11 */
  3570. reg = er32(FEXTNVM9);
  3571. reg |= E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS |
  3572. E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS;
  3573. ew32(FEXTNVM9, reg);
  3574. }
  3575. }
  3576. /**
  3577. * e1000e_trigger_lsc - trigger an LSC interrupt
  3578. * @adapter:
  3579. *
  3580. * Fire a link status change interrupt to start the watchdog.
  3581. **/
  3582. static void e1000e_trigger_lsc(struct e1000_adapter *adapter)
  3583. {
  3584. struct e1000_hw *hw = &adapter->hw;
  3585. if (adapter->msix_entries)
  3586. ew32(ICS, E1000_ICS_OTHER);
  3587. else
  3588. ew32(ICS, E1000_ICS_LSC);
  3589. }
  3590. void e1000e_up(struct e1000_adapter *adapter)
  3591. {
  3592. /* hardware has been reset, we need to reload some things */
  3593. e1000_configure(adapter);
  3594. clear_bit(__E1000_DOWN, &adapter->state);
  3595. if (adapter->msix_entries)
  3596. e1000_configure_msix(adapter);
  3597. e1000_irq_enable(adapter);
  3598. netif_start_queue(adapter->netdev);
  3599. e1000e_trigger_lsc(adapter);
  3600. }
  3601. static void e1000e_flush_descriptors(struct e1000_adapter *adapter)
  3602. {
  3603. struct e1000_hw *hw = &adapter->hw;
  3604. if (!(adapter->flags2 & FLAG2_DMA_BURST))
  3605. return;
  3606. /* flush pending descriptor writebacks to memory */
  3607. ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
  3608. ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
  3609. /* execute the writes immediately */
  3610. e1e_flush();
  3611. /* due to rare timing issues, write to TIDV/RDTR again to ensure the
  3612. * write is successful
  3613. */
  3614. ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
  3615. ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
  3616. /* execute the writes immediately */
  3617. e1e_flush();
  3618. }
  3619. static void e1000e_update_stats(struct e1000_adapter *adapter);
  3620. /**
  3621. * e1000e_down - quiesce the device and optionally reset the hardware
  3622. * @adapter: board private structure
  3623. * @reset: boolean flag to reset the hardware or not
  3624. */
  3625. void e1000e_down(struct e1000_adapter *adapter, bool reset)
  3626. {
  3627. struct net_device *netdev = adapter->netdev;
  3628. struct e1000_hw *hw = &adapter->hw;
  3629. u32 tctl, rctl;
  3630. /* signal that we're down so the interrupt handler does not
  3631. * reschedule our watchdog timer
  3632. */
  3633. set_bit(__E1000_DOWN, &adapter->state);
  3634. netif_carrier_off(netdev);
  3635. /* disable receives in the hardware */
  3636. rctl = er32(RCTL);
  3637. if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
  3638. ew32(RCTL, rctl & ~E1000_RCTL_EN);
  3639. /* flush and sleep below */
  3640. netif_stop_queue(netdev);
  3641. /* disable transmits in the hardware */
  3642. tctl = er32(TCTL);
  3643. tctl &= ~E1000_TCTL_EN;
  3644. ew32(TCTL, tctl);
  3645. /* flush both disables and wait for them to finish */
  3646. e1e_flush();
  3647. usleep_range(10000, 20000);
  3648. e1000_irq_disable(adapter);
  3649. napi_synchronize(&adapter->napi);
  3650. del_timer_sync(&adapter->watchdog_timer);
  3651. del_timer_sync(&adapter->phy_info_timer);
  3652. spin_lock(&adapter->stats64_lock);
  3653. e1000e_update_stats(adapter);
  3654. spin_unlock(&adapter->stats64_lock);
  3655. e1000e_flush_descriptors(adapter);
  3656. adapter->link_speed = 0;
  3657. adapter->link_duplex = 0;
  3658. /* Disable Si errata workaround on PCHx for jumbo frame flow */
  3659. if ((hw->mac.type >= e1000_pch2lan) &&
  3660. (adapter->netdev->mtu > ETH_DATA_LEN) &&
  3661. e1000_lv_jumbo_workaround_ich8lan(hw, false))
  3662. e_dbg("failed to disable jumbo frame workaround mode\n");
  3663. if (!pci_channel_offline(adapter->pdev)) {
  3664. if (reset)
  3665. e1000e_reset(adapter);
  3666. else if (hw->mac.type == e1000_pch_spt)
  3667. e1000_flush_desc_rings(adapter);
  3668. }
  3669. e1000_clean_tx_ring(adapter->tx_ring);
  3670. e1000_clean_rx_ring(adapter->rx_ring);
  3671. }
  3672. void e1000e_reinit_locked(struct e1000_adapter *adapter)
  3673. {
  3674. might_sleep();
  3675. while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
  3676. usleep_range(1000, 2000);
  3677. e1000e_down(adapter, true);
  3678. e1000e_up(adapter);
  3679. clear_bit(__E1000_RESETTING, &adapter->state);
  3680. }
  3681. /**
  3682. * e1000e_cyclecounter_read - read raw cycle counter (used by time counter)
  3683. * @cc: cyclecounter structure
  3684. **/
  3685. static cycle_t e1000e_cyclecounter_read(const struct cyclecounter *cc)
  3686. {
  3687. struct e1000_adapter *adapter = container_of(cc, struct e1000_adapter,
  3688. cc);
  3689. struct e1000_hw *hw = &adapter->hw;
  3690. u32 systimel_1, systimel_2, systimeh;
  3691. cycle_t systim, systim_next;
  3692. /* SYSTIMH latching upon SYSTIML read does not work well.
  3693. * This means that if SYSTIML overflows after we read it but before
  3694. * we read SYSTIMH, the value of SYSTIMH has been incremented and we
  3695. * will experience a huge non linear increment in the systime value
  3696. * to fix that we test for overflow and if true, we re-read systime.
  3697. */
  3698. systimel_1 = er32(SYSTIML);
  3699. systimeh = er32(SYSTIMH);
  3700. systimel_2 = er32(SYSTIML);
  3701. /* Check for overflow. If there was no overflow, use the values */
  3702. if (systimel_1 < systimel_2) {
  3703. systim = (cycle_t)systimel_1;
  3704. systim |= (cycle_t)systimeh << 32;
  3705. } else {
  3706. /* There was an overflow, read again SYSTIMH, and use
  3707. * systimel_2
  3708. */
  3709. systimeh = er32(SYSTIMH);
  3710. systim = (cycle_t)systimel_2;
  3711. systim |= (cycle_t)systimeh << 32;
  3712. }
  3713. if ((hw->mac.type == e1000_82574) || (hw->mac.type == e1000_82583)) {
  3714. u64 incvalue, time_delta, rem, temp;
  3715. int i;
  3716. /* errata for 82574/82583 possible bad bits read from SYSTIMH/L
  3717. * check to see that the time is incrementing at a reasonable
  3718. * rate and is a multiple of incvalue
  3719. */
  3720. incvalue = er32(TIMINCA) & E1000_TIMINCA_INCVALUE_MASK;
  3721. for (i = 0; i < E1000_MAX_82574_SYSTIM_REREADS; i++) {
  3722. /* latch SYSTIMH on read of SYSTIML */
  3723. systim_next = (cycle_t)er32(SYSTIML);
  3724. systim_next |= (cycle_t)er32(SYSTIMH) << 32;
  3725. time_delta = systim_next - systim;
  3726. temp = time_delta;
  3727. rem = do_div(temp, incvalue);
  3728. systim = systim_next;
  3729. if ((time_delta < E1000_82574_SYSTIM_EPSILON) &&
  3730. (rem == 0))
  3731. break;
  3732. }
  3733. }
  3734. return systim;
  3735. }
  3736. /**
  3737. * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
  3738. * @adapter: board private structure to initialize
  3739. *
  3740. * e1000_sw_init initializes the Adapter private data structure.
  3741. * Fields are initialized based on PCI device information and
  3742. * OS network device settings (MTU size).
  3743. **/
  3744. static int e1000_sw_init(struct e1000_adapter *adapter)
  3745. {
  3746. struct net_device *netdev = adapter->netdev;
  3747. adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
  3748. adapter->rx_ps_bsize0 = 128;
  3749. adapter->max_frame_size = netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
  3750. adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  3751. adapter->tx_ring_count = E1000_DEFAULT_TXD;
  3752. adapter->rx_ring_count = E1000_DEFAULT_RXD;
  3753. spin_lock_init(&adapter->stats64_lock);
  3754. e1000e_set_interrupt_capability(adapter);
  3755. if (e1000_alloc_queues(adapter))
  3756. return -ENOMEM;
  3757. /* Setup hardware time stamping cyclecounter */
  3758. if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
  3759. adapter->cc.read = e1000e_cyclecounter_read;
  3760. adapter->cc.mask = CYCLECOUNTER_MASK(64);
  3761. adapter->cc.mult = 1;
  3762. /* cc.shift set in e1000e_get_base_tininca() */
  3763. spin_lock_init(&adapter->systim_lock);
  3764. INIT_WORK(&adapter->tx_hwtstamp_work, e1000e_tx_hwtstamp_work);
  3765. }
  3766. /* Explicitly disable IRQ since the NIC can be in any state. */
  3767. e1000_irq_disable(adapter);
  3768. set_bit(__E1000_DOWN, &adapter->state);
  3769. return 0;
  3770. }
  3771. /**
  3772. * e1000_intr_msi_test - Interrupt Handler
  3773. * @irq: interrupt number
  3774. * @data: pointer to a network interface device structure
  3775. **/
  3776. static irqreturn_t e1000_intr_msi_test(int __always_unused irq, void *data)
  3777. {
  3778. struct net_device *netdev = data;
  3779. struct e1000_adapter *adapter = netdev_priv(netdev);
  3780. struct e1000_hw *hw = &adapter->hw;
  3781. u32 icr = er32(ICR);
  3782. e_dbg("icr is %08X\n", icr);
  3783. if (icr & E1000_ICR_RXSEQ) {
  3784. adapter->flags &= ~FLAG_MSI_TEST_FAILED;
  3785. /* Force memory writes to complete before acknowledging the
  3786. * interrupt is handled.
  3787. */
  3788. wmb();
  3789. }
  3790. return IRQ_HANDLED;
  3791. }
  3792. /**
  3793. * e1000_test_msi_interrupt - Returns 0 for successful test
  3794. * @adapter: board private struct
  3795. *
  3796. * code flow taken from tg3.c
  3797. **/
  3798. static int e1000_test_msi_interrupt(struct e1000_adapter *adapter)
  3799. {
  3800. struct net_device *netdev = adapter->netdev;
  3801. struct e1000_hw *hw = &adapter->hw;
  3802. int err;
  3803. /* poll_enable hasn't been called yet, so don't need disable */
  3804. /* clear any pending events */
  3805. er32(ICR);
  3806. /* free the real vector and request a test handler */
  3807. e1000_free_irq(adapter);
  3808. e1000e_reset_interrupt_capability(adapter);
  3809. /* Assume that the test fails, if it succeeds then the test
  3810. * MSI irq handler will unset this flag
  3811. */
  3812. adapter->flags |= FLAG_MSI_TEST_FAILED;
  3813. err = pci_enable_msi(adapter->pdev);
  3814. if (err)
  3815. goto msi_test_failed;
  3816. err = request_irq(adapter->pdev->irq, e1000_intr_msi_test, 0,
  3817. netdev->name, netdev);
  3818. if (err) {
  3819. pci_disable_msi(adapter->pdev);
  3820. goto msi_test_failed;
  3821. }
  3822. /* Force memory writes to complete before enabling and firing an
  3823. * interrupt.
  3824. */
  3825. wmb();
  3826. e1000_irq_enable(adapter);
  3827. /* fire an unusual interrupt on the test handler */
  3828. ew32(ICS, E1000_ICS_RXSEQ);
  3829. e1e_flush();
  3830. msleep(100);
  3831. e1000_irq_disable(adapter);
  3832. rmb(); /* read flags after interrupt has been fired */
  3833. if (adapter->flags & FLAG_MSI_TEST_FAILED) {
  3834. adapter->int_mode = E1000E_INT_MODE_LEGACY;
  3835. e_info("MSI interrupt test failed, using legacy interrupt.\n");
  3836. } else {
  3837. e_dbg("MSI interrupt test succeeded!\n");
  3838. }
  3839. free_irq(adapter->pdev->irq, netdev);
  3840. pci_disable_msi(adapter->pdev);
  3841. msi_test_failed:
  3842. e1000e_set_interrupt_capability(adapter);
  3843. return e1000_request_irq(adapter);
  3844. }
  3845. /**
  3846. * e1000_test_msi - Returns 0 if MSI test succeeds or INTx mode is restored
  3847. * @adapter: board private struct
  3848. *
  3849. * code flow taken from tg3.c, called with e1000 interrupts disabled.
  3850. **/
  3851. static int e1000_test_msi(struct e1000_adapter *adapter)
  3852. {
  3853. int err;
  3854. u16 pci_cmd;
  3855. if (!(adapter->flags & FLAG_MSI_ENABLED))
  3856. return 0;
  3857. /* disable SERR in case the MSI write causes a master abort */
  3858. pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
  3859. if (pci_cmd & PCI_COMMAND_SERR)
  3860. pci_write_config_word(adapter->pdev, PCI_COMMAND,
  3861. pci_cmd & ~PCI_COMMAND_SERR);
  3862. err = e1000_test_msi_interrupt(adapter);
  3863. /* re-enable SERR */
  3864. if (pci_cmd & PCI_COMMAND_SERR) {
  3865. pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
  3866. pci_cmd |= PCI_COMMAND_SERR;
  3867. pci_write_config_word(adapter->pdev, PCI_COMMAND, pci_cmd);
  3868. }
  3869. return err;
  3870. }
  3871. /**
  3872. * e1000e_open - Called when a network interface is made active
  3873. * @netdev: network interface device structure
  3874. *
  3875. * Returns 0 on success, negative value on failure
  3876. *
  3877. * The open entry point is called when a network interface is made
  3878. * active by the system (IFF_UP). At this point all resources needed
  3879. * for transmit and receive operations are allocated, the interrupt
  3880. * handler is registered with the OS, the watchdog timer is started,
  3881. * and the stack is notified that the interface is ready.
  3882. **/
  3883. int e1000e_open(struct net_device *netdev)
  3884. {
  3885. struct e1000_adapter *adapter = netdev_priv(netdev);
  3886. struct e1000_hw *hw = &adapter->hw;
  3887. struct pci_dev *pdev = adapter->pdev;
  3888. int err;
  3889. /* disallow open during test */
  3890. if (test_bit(__E1000_TESTING, &adapter->state))
  3891. return -EBUSY;
  3892. pm_runtime_get_sync(&pdev->dev);
  3893. netif_carrier_off(netdev);
  3894. /* allocate transmit descriptors */
  3895. err = e1000e_setup_tx_resources(adapter->tx_ring);
  3896. if (err)
  3897. goto err_setup_tx;
  3898. /* allocate receive descriptors */
  3899. err = e1000e_setup_rx_resources(adapter->rx_ring);
  3900. if (err)
  3901. goto err_setup_rx;
  3902. /* If AMT is enabled, let the firmware know that the network
  3903. * interface is now open and reset the part to a known state.
  3904. */
  3905. if (adapter->flags & FLAG_HAS_AMT) {
  3906. e1000e_get_hw_control(adapter);
  3907. e1000e_reset(adapter);
  3908. }
  3909. e1000e_power_up_phy(adapter);
  3910. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  3911. if ((adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN))
  3912. e1000_update_mng_vlan(adapter);
  3913. /* DMA latency requirement to workaround jumbo issue */
  3914. pm_qos_add_request(&adapter->pm_qos_req, PM_QOS_CPU_DMA_LATENCY,
  3915. PM_QOS_DEFAULT_VALUE);
  3916. /* before we allocate an interrupt, we must be ready to handle it.
  3917. * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
  3918. * as soon as we call pci_request_irq, so we have to setup our
  3919. * clean_rx handler before we do so.
  3920. */
  3921. e1000_configure(adapter);
  3922. err = e1000_request_irq(adapter);
  3923. if (err)
  3924. goto err_req_irq;
  3925. /* Work around PCIe errata with MSI interrupts causing some chipsets to
  3926. * ignore e1000e MSI messages, which means we need to test our MSI
  3927. * interrupt now
  3928. */
  3929. if (adapter->int_mode != E1000E_INT_MODE_LEGACY) {
  3930. err = e1000_test_msi(adapter);
  3931. if (err) {
  3932. e_err("Interrupt allocation failed\n");
  3933. goto err_req_irq;
  3934. }
  3935. }
  3936. /* From here on the code is the same as e1000e_up() */
  3937. clear_bit(__E1000_DOWN, &adapter->state);
  3938. napi_enable(&adapter->napi);
  3939. e1000_irq_enable(adapter);
  3940. adapter->tx_hang_recheck = false;
  3941. netif_start_queue(netdev);
  3942. hw->mac.get_link_status = true;
  3943. pm_runtime_put(&pdev->dev);
  3944. e1000e_trigger_lsc(adapter);
  3945. return 0;
  3946. err_req_irq:
  3947. pm_qos_remove_request(&adapter->pm_qos_req);
  3948. e1000e_release_hw_control(adapter);
  3949. e1000_power_down_phy(adapter);
  3950. e1000e_free_rx_resources(adapter->rx_ring);
  3951. err_setup_rx:
  3952. e1000e_free_tx_resources(adapter->tx_ring);
  3953. err_setup_tx:
  3954. e1000e_reset(adapter);
  3955. pm_runtime_put_sync(&pdev->dev);
  3956. return err;
  3957. }
  3958. /**
  3959. * e1000e_close - Disables a network interface
  3960. * @netdev: network interface device structure
  3961. *
  3962. * Returns 0, this is not allowed to fail
  3963. *
  3964. * The close entry point is called when an interface is de-activated
  3965. * by the OS. The hardware is still under the drivers control, but
  3966. * needs to be disabled. A global MAC reset is issued to stop the
  3967. * hardware, and all transmit and receive resources are freed.
  3968. **/
  3969. int e1000e_close(struct net_device *netdev)
  3970. {
  3971. struct e1000_adapter *adapter = netdev_priv(netdev);
  3972. struct pci_dev *pdev = adapter->pdev;
  3973. int count = E1000_CHECK_RESET_COUNT;
  3974. while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
  3975. usleep_range(10000, 20000);
  3976. WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
  3977. pm_runtime_get_sync(&pdev->dev);
  3978. if (!test_bit(__E1000_DOWN, &adapter->state)) {
  3979. e1000e_down(adapter, true);
  3980. e1000_free_irq(adapter);
  3981. /* Link status message must follow this format */
  3982. pr_info("%s NIC Link is Down\n", adapter->netdev->name);
  3983. }
  3984. napi_disable(&adapter->napi);
  3985. e1000e_free_tx_resources(adapter->tx_ring);
  3986. e1000e_free_rx_resources(adapter->rx_ring);
  3987. /* kill manageability vlan ID if supported, but not if a vlan with
  3988. * the same ID is registered on the host OS (let 8021q kill it)
  3989. */
  3990. if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN)
  3991. e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
  3992. adapter->mng_vlan_id);
  3993. /* If AMT is enabled, let the firmware know that the network
  3994. * interface is now closed
  3995. */
  3996. if ((adapter->flags & FLAG_HAS_AMT) &&
  3997. !test_bit(__E1000_TESTING, &adapter->state))
  3998. e1000e_release_hw_control(adapter);
  3999. pm_qos_remove_request(&adapter->pm_qos_req);
  4000. pm_runtime_put_sync(&pdev->dev);
  4001. return 0;
  4002. }
  4003. /**
  4004. * e1000_set_mac - Change the Ethernet Address of the NIC
  4005. * @netdev: network interface device structure
  4006. * @p: pointer to an address structure
  4007. *
  4008. * Returns 0 on success, negative on failure
  4009. **/
  4010. static int e1000_set_mac(struct net_device *netdev, void *p)
  4011. {
  4012. struct e1000_adapter *adapter = netdev_priv(netdev);
  4013. struct e1000_hw *hw = &adapter->hw;
  4014. struct sockaddr *addr = p;
  4015. if (!is_valid_ether_addr(addr->sa_data))
  4016. return -EADDRNOTAVAIL;
  4017. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  4018. memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
  4019. hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  4020. if (adapter->flags & FLAG_RESET_OVERWRITES_LAA) {
  4021. /* activate the work around */
  4022. e1000e_set_laa_state_82571(&adapter->hw, 1);
  4023. /* Hold a copy of the LAA in RAR[14] This is done so that
  4024. * between the time RAR[0] gets clobbered and the time it
  4025. * gets fixed (in e1000_watchdog), the actual LAA is in one
  4026. * of the RARs and no incoming packets directed to this port
  4027. * are dropped. Eventually the LAA will be in RAR[0] and
  4028. * RAR[14]
  4029. */
  4030. hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr,
  4031. adapter->hw.mac.rar_entry_count - 1);
  4032. }
  4033. return 0;
  4034. }
  4035. /**
  4036. * e1000e_update_phy_task - work thread to update phy
  4037. * @work: pointer to our work struct
  4038. *
  4039. * this worker thread exists because we must acquire a
  4040. * semaphore to read the phy, which we could msleep while
  4041. * waiting for it, and we can't msleep in a timer.
  4042. **/
  4043. static void e1000e_update_phy_task(struct work_struct *work)
  4044. {
  4045. struct e1000_adapter *adapter = container_of(work,
  4046. struct e1000_adapter,
  4047. update_phy_task);
  4048. struct e1000_hw *hw = &adapter->hw;
  4049. if (test_bit(__E1000_DOWN, &adapter->state))
  4050. return;
  4051. e1000_get_phy_info(hw);
  4052. /* Enable EEE on 82579 after link up */
  4053. if (hw->phy.type >= e1000_phy_82579)
  4054. e1000_set_eee_pchlan(hw);
  4055. }
  4056. /**
  4057. * e1000_update_phy_info - timre call-back to update PHY info
  4058. * @data: pointer to adapter cast into an unsigned long
  4059. *
  4060. * Need to wait a few seconds after link up to get diagnostic information from
  4061. * the phy
  4062. **/
  4063. static void e1000_update_phy_info(unsigned long data)
  4064. {
  4065. struct e1000_adapter *adapter = (struct e1000_adapter *)data;
  4066. if (test_bit(__E1000_DOWN, &adapter->state))
  4067. return;
  4068. schedule_work(&adapter->update_phy_task);
  4069. }
  4070. /**
  4071. * e1000e_update_phy_stats - Update the PHY statistics counters
  4072. * @adapter: board private structure
  4073. *
  4074. * Read/clear the upper 16-bit PHY registers and read/accumulate lower
  4075. **/
  4076. static void e1000e_update_phy_stats(struct e1000_adapter *adapter)
  4077. {
  4078. struct e1000_hw *hw = &adapter->hw;
  4079. s32 ret_val;
  4080. u16 phy_data;
  4081. ret_val = hw->phy.ops.acquire(hw);
  4082. if (ret_val)
  4083. return;
  4084. /* A page set is expensive so check if already on desired page.
  4085. * If not, set to the page with the PHY status registers.
  4086. */
  4087. hw->phy.addr = 1;
  4088. ret_val = e1000e_read_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
  4089. &phy_data);
  4090. if (ret_val)
  4091. goto release;
  4092. if (phy_data != (HV_STATS_PAGE << IGP_PAGE_SHIFT)) {
  4093. ret_val = hw->phy.ops.set_page(hw,
  4094. HV_STATS_PAGE << IGP_PAGE_SHIFT);
  4095. if (ret_val)
  4096. goto release;
  4097. }
  4098. /* Single Collision Count */
  4099. hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
  4100. ret_val = hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
  4101. if (!ret_val)
  4102. adapter->stats.scc += phy_data;
  4103. /* Excessive Collision Count */
  4104. hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
  4105. ret_val = hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
  4106. if (!ret_val)
  4107. adapter->stats.ecol += phy_data;
  4108. /* Multiple Collision Count */
  4109. hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
  4110. ret_val = hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
  4111. if (!ret_val)
  4112. adapter->stats.mcc += phy_data;
  4113. /* Late Collision Count */
  4114. hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
  4115. ret_val = hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
  4116. if (!ret_val)
  4117. adapter->stats.latecol += phy_data;
  4118. /* Collision Count - also used for adaptive IFS */
  4119. hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
  4120. ret_val = hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
  4121. if (!ret_val)
  4122. hw->mac.collision_delta = phy_data;
  4123. /* Defer Count */
  4124. hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
  4125. ret_val = hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
  4126. if (!ret_val)
  4127. adapter->stats.dc += phy_data;
  4128. /* Transmit with no CRS */
  4129. hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
  4130. ret_val = hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
  4131. if (!ret_val)
  4132. adapter->stats.tncrs += phy_data;
  4133. release:
  4134. hw->phy.ops.release(hw);
  4135. }
  4136. /**
  4137. * e1000e_update_stats - Update the board statistics counters
  4138. * @adapter: board private structure
  4139. **/
  4140. static void e1000e_update_stats(struct e1000_adapter *adapter)
  4141. {
  4142. struct net_device *netdev = adapter->netdev;
  4143. struct e1000_hw *hw = &adapter->hw;
  4144. struct pci_dev *pdev = adapter->pdev;
  4145. /* Prevent stats update while adapter is being reset, or if the pci
  4146. * connection is down.
  4147. */
  4148. if (adapter->link_speed == 0)
  4149. return;
  4150. if (pci_channel_offline(pdev))
  4151. return;
  4152. adapter->stats.crcerrs += er32(CRCERRS);
  4153. adapter->stats.gprc += er32(GPRC);
  4154. adapter->stats.gorc += er32(GORCL);
  4155. er32(GORCH); /* Clear gorc */
  4156. adapter->stats.bprc += er32(BPRC);
  4157. adapter->stats.mprc += er32(MPRC);
  4158. adapter->stats.roc += er32(ROC);
  4159. adapter->stats.mpc += er32(MPC);
  4160. /* Half-duplex statistics */
  4161. if (adapter->link_duplex == HALF_DUPLEX) {
  4162. if (adapter->flags2 & FLAG2_HAS_PHY_STATS) {
  4163. e1000e_update_phy_stats(adapter);
  4164. } else {
  4165. adapter->stats.scc += er32(SCC);
  4166. adapter->stats.ecol += er32(ECOL);
  4167. adapter->stats.mcc += er32(MCC);
  4168. adapter->stats.latecol += er32(LATECOL);
  4169. adapter->stats.dc += er32(DC);
  4170. hw->mac.collision_delta = er32(COLC);
  4171. if ((hw->mac.type != e1000_82574) &&
  4172. (hw->mac.type != e1000_82583))
  4173. adapter->stats.tncrs += er32(TNCRS);
  4174. }
  4175. adapter->stats.colc += hw->mac.collision_delta;
  4176. }
  4177. adapter->stats.xonrxc += er32(XONRXC);
  4178. adapter->stats.xontxc += er32(XONTXC);
  4179. adapter->stats.xoffrxc += er32(XOFFRXC);
  4180. adapter->stats.xofftxc += er32(XOFFTXC);
  4181. adapter->stats.gptc += er32(GPTC);
  4182. adapter->stats.gotc += er32(GOTCL);
  4183. er32(GOTCH); /* Clear gotc */
  4184. adapter->stats.rnbc += er32(RNBC);
  4185. adapter->stats.ruc += er32(RUC);
  4186. adapter->stats.mptc += er32(MPTC);
  4187. adapter->stats.bptc += er32(BPTC);
  4188. /* used for adaptive IFS */
  4189. hw->mac.tx_packet_delta = er32(TPT);
  4190. adapter->stats.tpt += hw->mac.tx_packet_delta;
  4191. adapter->stats.algnerrc += er32(ALGNERRC);
  4192. adapter->stats.rxerrc += er32(RXERRC);
  4193. adapter->stats.cexterr += er32(CEXTERR);
  4194. adapter->stats.tsctc += er32(TSCTC);
  4195. adapter->stats.tsctfc += er32(TSCTFC);
  4196. /* Fill out the OS statistics structure */
  4197. netdev->stats.multicast = adapter->stats.mprc;
  4198. netdev->stats.collisions = adapter->stats.colc;
  4199. /* Rx Errors */
  4200. /* RLEC on some newer hardware can be incorrect so build
  4201. * our own version based on RUC and ROC
  4202. */
  4203. netdev->stats.rx_errors = adapter->stats.rxerrc +
  4204. adapter->stats.crcerrs + adapter->stats.algnerrc +
  4205. adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
  4206. netdev->stats.rx_length_errors = adapter->stats.ruc +
  4207. adapter->stats.roc;
  4208. netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
  4209. netdev->stats.rx_frame_errors = adapter->stats.algnerrc;
  4210. netdev->stats.rx_missed_errors = adapter->stats.mpc;
  4211. /* Tx Errors */
  4212. netdev->stats.tx_errors = adapter->stats.ecol + adapter->stats.latecol;
  4213. netdev->stats.tx_aborted_errors = adapter->stats.ecol;
  4214. netdev->stats.tx_window_errors = adapter->stats.latecol;
  4215. netdev->stats.tx_carrier_errors = adapter->stats.tncrs;
  4216. /* Tx Dropped needs to be maintained elsewhere */
  4217. /* Management Stats */
  4218. adapter->stats.mgptc += er32(MGTPTC);
  4219. adapter->stats.mgprc += er32(MGTPRC);
  4220. adapter->stats.mgpdc += er32(MGTPDC);
  4221. /* Correctable ECC Errors */
  4222. if ((hw->mac.type == e1000_pch_lpt) ||
  4223. (hw->mac.type == e1000_pch_spt)) {
  4224. u32 pbeccsts = er32(PBECCSTS);
  4225. adapter->corr_errors +=
  4226. pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
  4227. adapter->uncorr_errors +=
  4228. (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
  4229. E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
  4230. }
  4231. }
  4232. /**
  4233. * e1000_phy_read_status - Update the PHY register status snapshot
  4234. * @adapter: board private structure
  4235. **/
  4236. static void e1000_phy_read_status(struct e1000_adapter *adapter)
  4237. {
  4238. struct e1000_hw *hw = &adapter->hw;
  4239. struct e1000_phy_regs *phy = &adapter->phy_regs;
  4240. if (!pm_runtime_suspended((&adapter->pdev->dev)->parent) &&
  4241. (er32(STATUS) & E1000_STATUS_LU) &&
  4242. (adapter->hw.phy.media_type == e1000_media_type_copper)) {
  4243. int ret_val;
  4244. ret_val = e1e_rphy(hw, MII_BMCR, &phy->bmcr);
  4245. ret_val |= e1e_rphy(hw, MII_BMSR, &phy->bmsr);
  4246. ret_val |= e1e_rphy(hw, MII_ADVERTISE, &phy->advertise);
  4247. ret_val |= e1e_rphy(hw, MII_LPA, &phy->lpa);
  4248. ret_val |= e1e_rphy(hw, MII_EXPANSION, &phy->expansion);
  4249. ret_val |= e1e_rphy(hw, MII_CTRL1000, &phy->ctrl1000);
  4250. ret_val |= e1e_rphy(hw, MII_STAT1000, &phy->stat1000);
  4251. ret_val |= e1e_rphy(hw, MII_ESTATUS, &phy->estatus);
  4252. if (ret_val)
  4253. e_warn("Error reading PHY register\n");
  4254. } else {
  4255. /* Do not read PHY registers if link is not up
  4256. * Set values to typical power-on defaults
  4257. */
  4258. phy->bmcr = (BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_FULLDPLX);
  4259. phy->bmsr = (BMSR_100FULL | BMSR_100HALF | BMSR_10FULL |
  4260. BMSR_10HALF | BMSR_ESTATEN | BMSR_ANEGCAPABLE |
  4261. BMSR_ERCAP);
  4262. phy->advertise = (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP |
  4263. ADVERTISE_ALL | ADVERTISE_CSMA);
  4264. phy->lpa = 0;
  4265. phy->expansion = EXPANSION_ENABLENPAGE;
  4266. phy->ctrl1000 = ADVERTISE_1000FULL;
  4267. phy->stat1000 = 0;
  4268. phy->estatus = (ESTATUS_1000_TFULL | ESTATUS_1000_THALF);
  4269. }
  4270. }
  4271. static void e1000_print_link_info(struct e1000_adapter *adapter)
  4272. {
  4273. struct e1000_hw *hw = &adapter->hw;
  4274. u32 ctrl = er32(CTRL);
  4275. /* Link status message must follow this format for user tools */
  4276. pr_info("%s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
  4277. adapter->netdev->name, adapter->link_speed,
  4278. adapter->link_duplex == FULL_DUPLEX ? "Full" : "Half",
  4279. (ctrl & E1000_CTRL_TFCE) && (ctrl & E1000_CTRL_RFCE) ? "Rx/Tx" :
  4280. (ctrl & E1000_CTRL_RFCE) ? "Rx" :
  4281. (ctrl & E1000_CTRL_TFCE) ? "Tx" : "None");
  4282. }
  4283. static bool e1000e_has_link(struct e1000_adapter *adapter)
  4284. {
  4285. struct e1000_hw *hw = &adapter->hw;
  4286. bool link_active = false;
  4287. s32 ret_val = 0;
  4288. /* get_link_status is set on LSC (link status) interrupt or
  4289. * Rx sequence error interrupt. get_link_status will stay
  4290. * false until the check_for_link establishes link
  4291. * for copper adapters ONLY
  4292. */
  4293. switch (hw->phy.media_type) {
  4294. case e1000_media_type_copper:
  4295. if (hw->mac.get_link_status) {
  4296. ret_val = hw->mac.ops.check_for_link(hw);
  4297. link_active = !hw->mac.get_link_status;
  4298. } else {
  4299. link_active = true;
  4300. }
  4301. break;
  4302. case e1000_media_type_fiber:
  4303. ret_val = hw->mac.ops.check_for_link(hw);
  4304. link_active = !!(er32(STATUS) & E1000_STATUS_LU);
  4305. break;
  4306. case e1000_media_type_internal_serdes:
  4307. ret_val = hw->mac.ops.check_for_link(hw);
  4308. link_active = adapter->hw.mac.serdes_has_link;
  4309. break;
  4310. default:
  4311. case e1000_media_type_unknown:
  4312. break;
  4313. }
  4314. if ((ret_val == E1000_ERR_PHY) && (hw->phy.type == e1000_phy_igp_3) &&
  4315. (er32(CTRL) & E1000_PHY_CTRL_GBE_DISABLE)) {
  4316. /* See e1000_kmrn_lock_loss_workaround_ich8lan() */
  4317. e_info("Gigabit has been disabled, downgrading speed\n");
  4318. }
  4319. return link_active;
  4320. }
  4321. static void e1000e_enable_receives(struct e1000_adapter *adapter)
  4322. {
  4323. /* make sure the receive unit is started */
  4324. if ((adapter->flags & FLAG_RX_NEEDS_RESTART) &&
  4325. (adapter->flags & FLAG_RESTART_NOW)) {
  4326. struct e1000_hw *hw = &adapter->hw;
  4327. u32 rctl = er32(RCTL);
  4328. ew32(RCTL, rctl | E1000_RCTL_EN);
  4329. adapter->flags &= ~FLAG_RESTART_NOW;
  4330. }
  4331. }
  4332. static void e1000e_check_82574_phy_workaround(struct e1000_adapter *adapter)
  4333. {
  4334. struct e1000_hw *hw = &adapter->hw;
  4335. /* With 82574 controllers, PHY needs to be checked periodically
  4336. * for hung state and reset, if two calls return true
  4337. */
  4338. if (e1000_check_phy_82574(hw))
  4339. adapter->phy_hang_count++;
  4340. else
  4341. adapter->phy_hang_count = 0;
  4342. if (adapter->phy_hang_count > 1) {
  4343. adapter->phy_hang_count = 0;
  4344. e_dbg("PHY appears hung - resetting\n");
  4345. schedule_work(&adapter->reset_task);
  4346. }
  4347. }
  4348. /**
  4349. * e1000_watchdog - Timer Call-back
  4350. * @data: pointer to adapter cast into an unsigned long
  4351. **/
  4352. static void e1000_watchdog(unsigned long data)
  4353. {
  4354. struct e1000_adapter *adapter = (struct e1000_adapter *)data;
  4355. /* Do the rest outside of interrupt context */
  4356. schedule_work(&adapter->watchdog_task);
  4357. /* TODO: make this use queue_delayed_work() */
  4358. }
  4359. static void e1000_watchdog_task(struct work_struct *work)
  4360. {
  4361. struct e1000_adapter *adapter = container_of(work,
  4362. struct e1000_adapter,
  4363. watchdog_task);
  4364. struct net_device *netdev = adapter->netdev;
  4365. struct e1000_mac_info *mac = &adapter->hw.mac;
  4366. struct e1000_phy_info *phy = &adapter->hw.phy;
  4367. struct e1000_ring *tx_ring = adapter->tx_ring;
  4368. struct e1000_hw *hw = &adapter->hw;
  4369. u32 link, tctl;
  4370. if (test_bit(__E1000_DOWN, &adapter->state))
  4371. return;
  4372. link = e1000e_has_link(adapter);
  4373. if ((netif_carrier_ok(netdev)) && link) {
  4374. /* Cancel scheduled suspend requests. */
  4375. pm_runtime_resume(netdev->dev.parent);
  4376. e1000e_enable_receives(adapter);
  4377. goto link_up;
  4378. }
  4379. if ((e1000e_enable_tx_pkt_filtering(hw)) &&
  4380. (adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id))
  4381. e1000_update_mng_vlan(adapter);
  4382. if (link) {
  4383. if (!netif_carrier_ok(netdev)) {
  4384. bool txb2b = true;
  4385. /* Cancel scheduled suspend requests. */
  4386. pm_runtime_resume(netdev->dev.parent);
  4387. /* update snapshot of PHY registers on LSC */
  4388. e1000_phy_read_status(adapter);
  4389. mac->ops.get_link_up_info(&adapter->hw,
  4390. &adapter->link_speed,
  4391. &adapter->link_duplex);
  4392. e1000_print_link_info(adapter);
  4393. /* check if SmartSpeed worked */
  4394. e1000e_check_downshift(hw);
  4395. if (phy->speed_downgraded)
  4396. netdev_warn(netdev,
  4397. "Link Speed was downgraded by SmartSpeed\n");
  4398. /* On supported PHYs, check for duplex mismatch only
  4399. * if link has autonegotiated at 10/100 half
  4400. */
  4401. if ((hw->phy.type == e1000_phy_igp_3 ||
  4402. hw->phy.type == e1000_phy_bm) &&
  4403. hw->mac.autoneg &&
  4404. (adapter->link_speed == SPEED_10 ||
  4405. adapter->link_speed == SPEED_100) &&
  4406. (adapter->link_duplex == HALF_DUPLEX)) {
  4407. u16 autoneg_exp;
  4408. e1e_rphy(hw, MII_EXPANSION, &autoneg_exp);
  4409. if (!(autoneg_exp & EXPANSION_NWAY))
  4410. e_info("Autonegotiated half duplex but link partner cannot autoneg. Try forcing full duplex if link gets many collisions.\n");
  4411. }
  4412. /* adjust timeout factor according to speed/duplex */
  4413. adapter->tx_timeout_factor = 1;
  4414. switch (adapter->link_speed) {
  4415. case SPEED_10:
  4416. txb2b = false;
  4417. adapter->tx_timeout_factor = 16;
  4418. break;
  4419. case SPEED_100:
  4420. txb2b = false;
  4421. adapter->tx_timeout_factor = 10;
  4422. break;
  4423. }
  4424. /* workaround: re-program speed mode bit after
  4425. * link-up event
  4426. */
  4427. if ((adapter->flags & FLAG_TARC_SPEED_MODE_BIT) &&
  4428. !txb2b) {
  4429. u32 tarc0;
  4430. tarc0 = er32(TARC(0));
  4431. tarc0 &= ~SPEED_MODE_BIT;
  4432. ew32(TARC(0), tarc0);
  4433. }
  4434. /* disable TSO for pcie and 10/100 speeds, to avoid
  4435. * some hardware issues
  4436. */
  4437. if (!(adapter->flags & FLAG_TSO_FORCE)) {
  4438. switch (adapter->link_speed) {
  4439. case SPEED_10:
  4440. case SPEED_100:
  4441. e_info("10/100 speed: disabling TSO\n");
  4442. netdev->features &= ~NETIF_F_TSO;
  4443. netdev->features &= ~NETIF_F_TSO6;
  4444. break;
  4445. case SPEED_1000:
  4446. netdev->features |= NETIF_F_TSO;
  4447. netdev->features |= NETIF_F_TSO6;
  4448. break;
  4449. default:
  4450. /* oops */
  4451. break;
  4452. }
  4453. }
  4454. /* enable transmits in the hardware, need to do this
  4455. * after setting TARC(0)
  4456. */
  4457. tctl = er32(TCTL);
  4458. tctl |= E1000_TCTL_EN;
  4459. ew32(TCTL, tctl);
  4460. /* Perform any post-link-up configuration before
  4461. * reporting link up.
  4462. */
  4463. if (phy->ops.cfg_on_link_up)
  4464. phy->ops.cfg_on_link_up(hw);
  4465. netif_carrier_on(netdev);
  4466. if (!test_bit(__E1000_DOWN, &adapter->state))
  4467. mod_timer(&adapter->phy_info_timer,
  4468. round_jiffies(jiffies + 2 * HZ));
  4469. }
  4470. } else {
  4471. if (netif_carrier_ok(netdev)) {
  4472. adapter->link_speed = 0;
  4473. adapter->link_duplex = 0;
  4474. /* Link status message must follow this format */
  4475. pr_info("%s NIC Link is Down\n", adapter->netdev->name);
  4476. netif_carrier_off(netdev);
  4477. if (!test_bit(__E1000_DOWN, &adapter->state))
  4478. mod_timer(&adapter->phy_info_timer,
  4479. round_jiffies(jiffies + 2 * HZ));
  4480. /* 8000ES2LAN requires a Rx packet buffer work-around
  4481. * on link down event; reset the controller to flush
  4482. * the Rx packet buffer.
  4483. */
  4484. if (adapter->flags & FLAG_RX_NEEDS_RESTART)
  4485. adapter->flags |= FLAG_RESTART_NOW;
  4486. else
  4487. pm_schedule_suspend(netdev->dev.parent,
  4488. LINK_TIMEOUT);
  4489. }
  4490. }
  4491. link_up:
  4492. spin_lock(&adapter->stats64_lock);
  4493. e1000e_update_stats(adapter);
  4494. mac->tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
  4495. adapter->tpt_old = adapter->stats.tpt;
  4496. mac->collision_delta = adapter->stats.colc - adapter->colc_old;
  4497. adapter->colc_old = adapter->stats.colc;
  4498. adapter->gorc = adapter->stats.gorc - adapter->gorc_old;
  4499. adapter->gorc_old = adapter->stats.gorc;
  4500. adapter->gotc = adapter->stats.gotc - adapter->gotc_old;
  4501. adapter->gotc_old = adapter->stats.gotc;
  4502. spin_unlock(&adapter->stats64_lock);
  4503. /* If the link is lost the controller stops DMA, but
  4504. * if there is queued Tx work it cannot be done. So
  4505. * reset the controller to flush the Tx packet buffers.
  4506. */
  4507. if (!netif_carrier_ok(netdev) &&
  4508. (e1000_desc_unused(tx_ring) + 1 < tx_ring->count))
  4509. adapter->flags |= FLAG_RESTART_NOW;
  4510. /* If reset is necessary, do it outside of interrupt context. */
  4511. if (adapter->flags & FLAG_RESTART_NOW) {
  4512. schedule_work(&adapter->reset_task);
  4513. /* return immediately since reset is imminent */
  4514. return;
  4515. }
  4516. e1000e_update_adaptive(&adapter->hw);
  4517. /* Simple mode for Interrupt Throttle Rate (ITR) */
  4518. if (adapter->itr_setting == 4) {
  4519. /* Symmetric Tx/Rx gets a reduced ITR=2000;
  4520. * Total asymmetrical Tx or Rx gets ITR=8000;
  4521. * everyone else is between 2000-8000.
  4522. */
  4523. u32 goc = (adapter->gotc + adapter->gorc) / 10000;
  4524. u32 dif = (adapter->gotc > adapter->gorc ?
  4525. adapter->gotc - adapter->gorc :
  4526. adapter->gorc - adapter->gotc) / 10000;
  4527. u32 itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
  4528. e1000e_write_itr(adapter, itr);
  4529. }
  4530. /* Cause software interrupt to ensure Rx ring is cleaned */
  4531. if (adapter->msix_entries)
  4532. ew32(ICS, adapter->rx_ring->ims_val);
  4533. else
  4534. ew32(ICS, E1000_ICS_RXDMT0);
  4535. /* flush pending descriptors to memory before detecting Tx hang */
  4536. e1000e_flush_descriptors(adapter);
  4537. /* Force detection of hung controller every watchdog period */
  4538. adapter->detect_tx_hung = true;
  4539. /* With 82571 controllers, LAA may be overwritten due to controller
  4540. * reset from the other port. Set the appropriate LAA in RAR[0]
  4541. */
  4542. if (e1000e_get_laa_state_82571(hw))
  4543. hw->mac.ops.rar_set(hw, adapter->hw.mac.addr, 0);
  4544. if (adapter->flags2 & FLAG2_CHECK_PHY_HANG)
  4545. e1000e_check_82574_phy_workaround(adapter);
  4546. /* Clear valid timestamp stuck in RXSTMPL/H due to a Rx error */
  4547. if (adapter->hwtstamp_config.rx_filter != HWTSTAMP_FILTER_NONE) {
  4548. if ((adapter->flags2 & FLAG2_CHECK_RX_HWTSTAMP) &&
  4549. (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID)) {
  4550. er32(RXSTMPH);
  4551. adapter->rx_hwtstamp_cleared++;
  4552. } else {
  4553. adapter->flags2 |= FLAG2_CHECK_RX_HWTSTAMP;
  4554. }
  4555. }
  4556. /* Reset the timer */
  4557. if (!test_bit(__E1000_DOWN, &adapter->state))
  4558. mod_timer(&adapter->watchdog_timer,
  4559. round_jiffies(jiffies + 2 * HZ));
  4560. }
  4561. #define E1000_TX_FLAGS_CSUM 0x00000001
  4562. #define E1000_TX_FLAGS_VLAN 0x00000002
  4563. #define E1000_TX_FLAGS_TSO 0x00000004
  4564. #define E1000_TX_FLAGS_IPV4 0x00000008
  4565. #define E1000_TX_FLAGS_NO_FCS 0x00000010
  4566. #define E1000_TX_FLAGS_HWTSTAMP 0x00000020
  4567. #define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
  4568. #define E1000_TX_FLAGS_VLAN_SHIFT 16
  4569. static int e1000_tso(struct e1000_ring *tx_ring, struct sk_buff *skb,
  4570. __be16 protocol)
  4571. {
  4572. struct e1000_context_desc *context_desc;
  4573. struct e1000_buffer *buffer_info;
  4574. unsigned int i;
  4575. u32 cmd_length = 0;
  4576. u16 ipcse = 0, mss;
  4577. u8 ipcss, ipcso, tucss, tucso, hdr_len;
  4578. int err;
  4579. if (!skb_is_gso(skb))
  4580. return 0;
  4581. err = skb_cow_head(skb, 0);
  4582. if (err < 0)
  4583. return err;
  4584. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  4585. mss = skb_shinfo(skb)->gso_size;
  4586. if (protocol == htons(ETH_P_IP)) {
  4587. struct iphdr *iph = ip_hdr(skb);
  4588. iph->tot_len = 0;
  4589. iph->check = 0;
  4590. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  4591. 0, IPPROTO_TCP, 0);
  4592. cmd_length = E1000_TXD_CMD_IP;
  4593. ipcse = skb_transport_offset(skb) - 1;
  4594. } else if (skb_is_gso_v6(skb)) {
  4595. ipv6_hdr(skb)->payload_len = 0;
  4596. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  4597. &ipv6_hdr(skb)->daddr,
  4598. 0, IPPROTO_TCP, 0);
  4599. ipcse = 0;
  4600. }
  4601. ipcss = skb_network_offset(skb);
  4602. ipcso = (void *)&(ip_hdr(skb)->check) - (void *)skb->data;
  4603. tucss = skb_transport_offset(skb);
  4604. tucso = (void *)&(tcp_hdr(skb)->check) - (void *)skb->data;
  4605. cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
  4606. E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
  4607. i = tx_ring->next_to_use;
  4608. context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
  4609. buffer_info = &tx_ring->buffer_info[i];
  4610. context_desc->lower_setup.ip_fields.ipcss = ipcss;
  4611. context_desc->lower_setup.ip_fields.ipcso = ipcso;
  4612. context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
  4613. context_desc->upper_setup.tcp_fields.tucss = tucss;
  4614. context_desc->upper_setup.tcp_fields.tucso = tucso;
  4615. context_desc->upper_setup.tcp_fields.tucse = 0;
  4616. context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
  4617. context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
  4618. context_desc->cmd_and_length = cpu_to_le32(cmd_length);
  4619. buffer_info->time_stamp = jiffies;
  4620. buffer_info->next_to_watch = i;
  4621. i++;
  4622. if (i == tx_ring->count)
  4623. i = 0;
  4624. tx_ring->next_to_use = i;
  4625. return 1;
  4626. }
  4627. static bool e1000_tx_csum(struct e1000_ring *tx_ring, struct sk_buff *skb,
  4628. __be16 protocol)
  4629. {
  4630. struct e1000_adapter *adapter = tx_ring->adapter;
  4631. struct e1000_context_desc *context_desc;
  4632. struct e1000_buffer *buffer_info;
  4633. unsigned int i;
  4634. u8 css;
  4635. u32 cmd_len = E1000_TXD_CMD_DEXT;
  4636. if (skb->ip_summed != CHECKSUM_PARTIAL)
  4637. return false;
  4638. switch (protocol) {
  4639. case cpu_to_be16(ETH_P_IP):
  4640. if (ip_hdr(skb)->protocol == IPPROTO_TCP)
  4641. cmd_len |= E1000_TXD_CMD_TCP;
  4642. break;
  4643. case cpu_to_be16(ETH_P_IPV6):
  4644. /* XXX not handling all IPV6 headers */
  4645. if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
  4646. cmd_len |= E1000_TXD_CMD_TCP;
  4647. break;
  4648. default:
  4649. if (unlikely(net_ratelimit()))
  4650. e_warn("checksum_partial proto=%x!\n",
  4651. be16_to_cpu(protocol));
  4652. break;
  4653. }
  4654. css = skb_checksum_start_offset(skb);
  4655. i = tx_ring->next_to_use;
  4656. buffer_info = &tx_ring->buffer_info[i];
  4657. context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
  4658. context_desc->lower_setup.ip_config = 0;
  4659. context_desc->upper_setup.tcp_fields.tucss = css;
  4660. context_desc->upper_setup.tcp_fields.tucso = css + skb->csum_offset;
  4661. context_desc->upper_setup.tcp_fields.tucse = 0;
  4662. context_desc->tcp_seg_setup.data = 0;
  4663. context_desc->cmd_and_length = cpu_to_le32(cmd_len);
  4664. buffer_info->time_stamp = jiffies;
  4665. buffer_info->next_to_watch = i;
  4666. i++;
  4667. if (i == tx_ring->count)
  4668. i = 0;
  4669. tx_ring->next_to_use = i;
  4670. return true;
  4671. }
  4672. static int e1000_tx_map(struct e1000_ring *tx_ring, struct sk_buff *skb,
  4673. unsigned int first, unsigned int max_per_txd,
  4674. unsigned int nr_frags)
  4675. {
  4676. struct e1000_adapter *adapter = tx_ring->adapter;
  4677. struct pci_dev *pdev = adapter->pdev;
  4678. struct e1000_buffer *buffer_info;
  4679. unsigned int len = skb_headlen(skb);
  4680. unsigned int offset = 0, size, count = 0, i;
  4681. unsigned int f, bytecount, segs;
  4682. i = tx_ring->next_to_use;
  4683. while (len) {
  4684. buffer_info = &tx_ring->buffer_info[i];
  4685. size = min(len, max_per_txd);
  4686. buffer_info->length = size;
  4687. buffer_info->time_stamp = jiffies;
  4688. buffer_info->next_to_watch = i;
  4689. buffer_info->dma = dma_map_single(&pdev->dev,
  4690. skb->data + offset,
  4691. size, DMA_TO_DEVICE);
  4692. buffer_info->mapped_as_page = false;
  4693. if (dma_mapping_error(&pdev->dev, buffer_info->dma))
  4694. goto dma_error;
  4695. len -= size;
  4696. offset += size;
  4697. count++;
  4698. if (len) {
  4699. i++;
  4700. if (i == tx_ring->count)
  4701. i = 0;
  4702. }
  4703. }
  4704. for (f = 0; f < nr_frags; f++) {
  4705. const struct skb_frag_struct *frag;
  4706. frag = &skb_shinfo(skb)->frags[f];
  4707. len = skb_frag_size(frag);
  4708. offset = 0;
  4709. while (len) {
  4710. i++;
  4711. if (i == tx_ring->count)
  4712. i = 0;
  4713. buffer_info = &tx_ring->buffer_info[i];
  4714. size = min(len, max_per_txd);
  4715. buffer_info->length = size;
  4716. buffer_info->time_stamp = jiffies;
  4717. buffer_info->next_to_watch = i;
  4718. buffer_info->dma = skb_frag_dma_map(&pdev->dev, frag,
  4719. offset, size,
  4720. DMA_TO_DEVICE);
  4721. buffer_info->mapped_as_page = true;
  4722. if (dma_mapping_error(&pdev->dev, buffer_info->dma))
  4723. goto dma_error;
  4724. len -= size;
  4725. offset += size;
  4726. count++;
  4727. }
  4728. }
  4729. segs = skb_shinfo(skb)->gso_segs ? : 1;
  4730. /* multiply data chunks by size of headers */
  4731. bytecount = ((segs - 1) * skb_headlen(skb)) + skb->len;
  4732. tx_ring->buffer_info[i].skb = skb;
  4733. tx_ring->buffer_info[i].segs = segs;
  4734. tx_ring->buffer_info[i].bytecount = bytecount;
  4735. tx_ring->buffer_info[first].next_to_watch = i;
  4736. return count;
  4737. dma_error:
  4738. dev_err(&pdev->dev, "Tx DMA map failed\n");
  4739. buffer_info->dma = 0;
  4740. if (count)
  4741. count--;
  4742. while (count--) {
  4743. if (i == 0)
  4744. i += tx_ring->count;
  4745. i--;
  4746. buffer_info = &tx_ring->buffer_info[i];
  4747. e1000_put_txbuf(tx_ring, buffer_info);
  4748. }
  4749. return 0;
  4750. }
  4751. static void e1000_tx_queue(struct e1000_ring *tx_ring, int tx_flags, int count)
  4752. {
  4753. struct e1000_adapter *adapter = tx_ring->adapter;
  4754. struct e1000_tx_desc *tx_desc = NULL;
  4755. struct e1000_buffer *buffer_info;
  4756. u32 txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
  4757. unsigned int i;
  4758. if (tx_flags & E1000_TX_FLAGS_TSO) {
  4759. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
  4760. E1000_TXD_CMD_TSE;
  4761. txd_upper |= E1000_TXD_POPTS_TXSM << 8;
  4762. if (tx_flags & E1000_TX_FLAGS_IPV4)
  4763. txd_upper |= E1000_TXD_POPTS_IXSM << 8;
  4764. }
  4765. if (tx_flags & E1000_TX_FLAGS_CSUM) {
  4766. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
  4767. txd_upper |= E1000_TXD_POPTS_TXSM << 8;
  4768. }
  4769. if (tx_flags & E1000_TX_FLAGS_VLAN) {
  4770. txd_lower |= E1000_TXD_CMD_VLE;
  4771. txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
  4772. }
  4773. if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
  4774. txd_lower &= ~(E1000_TXD_CMD_IFCS);
  4775. if (unlikely(tx_flags & E1000_TX_FLAGS_HWTSTAMP)) {
  4776. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
  4777. txd_upper |= E1000_TXD_EXTCMD_TSTAMP;
  4778. }
  4779. i = tx_ring->next_to_use;
  4780. do {
  4781. buffer_info = &tx_ring->buffer_info[i];
  4782. tx_desc = E1000_TX_DESC(*tx_ring, i);
  4783. tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  4784. tx_desc->lower.data = cpu_to_le32(txd_lower |
  4785. buffer_info->length);
  4786. tx_desc->upper.data = cpu_to_le32(txd_upper);
  4787. i++;
  4788. if (i == tx_ring->count)
  4789. i = 0;
  4790. } while (--count > 0);
  4791. tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
  4792. /* txd_cmd re-enables FCS, so we'll re-disable it here as desired. */
  4793. if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
  4794. tx_desc->lower.data &= ~(cpu_to_le32(E1000_TXD_CMD_IFCS));
  4795. /* Force memory writes to complete before letting h/w
  4796. * know there are new descriptors to fetch. (Only
  4797. * applicable for weak-ordered memory model archs,
  4798. * such as IA-64).
  4799. */
  4800. wmb();
  4801. tx_ring->next_to_use = i;
  4802. }
  4803. #define MINIMUM_DHCP_PACKET_SIZE 282
  4804. static int e1000_transfer_dhcp_info(struct e1000_adapter *adapter,
  4805. struct sk_buff *skb)
  4806. {
  4807. struct e1000_hw *hw = &adapter->hw;
  4808. u16 length, offset;
  4809. if (skb_vlan_tag_present(skb) &&
  4810. !((skb_vlan_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
  4811. (adapter->hw.mng_cookie.status &
  4812. E1000_MNG_DHCP_COOKIE_STATUS_VLAN)))
  4813. return 0;
  4814. if (skb->len <= MINIMUM_DHCP_PACKET_SIZE)
  4815. return 0;
  4816. if (((struct ethhdr *)skb->data)->h_proto != htons(ETH_P_IP))
  4817. return 0;
  4818. {
  4819. const struct iphdr *ip = (struct iphdr *)((u8 *)skb->data + 14);
  4820. struct udphdr *udp;
  4821. if (ip->protocol != IPPROTO_UDP)
  4822. return 0;
  4823. udp = (struct udphdr *)((u8 *)ip + (ip->ihl << 2));
  4824. if (ntohs(udp->dest) != 67)
  4825. return 0;
  4826. offset = (u8 *)udp + 8 - skb->data;
  4827. length = skb->len - offset;
  4828. return e1000e_mng_write_dhcp_info(hw, (u8 *)udp + 8, length);
  4829. }
  4830. return 0;
  4831. }
  4832. static int __e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
  4833. {
  4834. struct e1000_adapter *adapter = tx_ring->adapter;
  4835. netif_stop_queue(adapter->netdev);
  4836. /* Herbert's original patch had:
  4837. * smp_mb__after_netif_stop_queue();
  4838. * but since that doesn't exist yet, just open code it.
  4839. */
  4840. smp_mb();
  4841. /* We need to check again in a case another CPU has just
  4842. * made room available.
  4843. */
  4844. if (e1000_desc_unused(tx_ring) < size)
  4845. return -EBUSY;
  4846. /* A reprieve! */
  4847. netif_start_queue(adapter->netdev);
  4848. ++adapter->restart_queue;
  4849. return 0;
  4850. }
  4851. static int e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
  4852. {
  4853. BUG_ON(size > tx_ring->count);
  4854. if (e1000_desc_unused(tx_ring) >= size)
  4855. return 0;
  4856. return __e1000_maybe_stop_tx(tx_ring, size);
  4857. }
  4858. static netdev_tx_t e1000_xmit_frame(struct sk_buff *skb,
  4859. struct net_device *netdev)
  4860. {
  4861. struct e1000_adapter *adapter = netdev_priv(netdev);
  4862. struct e1000_ring *tx_ring = adapter->tx_ring;
  4863. unsigned int first;
  4864. unsigned int tx_flags = 0;
  4865. unsigned int len = skb_headlen(skb);
  4866. unsigned int nr_frags;
  4867. unsigned int mss;
  4868. int count = 0;
  4869. int tso;
  4870. unsigned int f;
  4871. __be16 protocol = vlan_get_protocol(skb);
  4872. if (test_bit(__E1000_DOWN, &adapter->state)) {
  4873. dev_kfree_skb_any(skb);
  4874. return NETDEV_TX_OK;
  4875. }
  4876. if (skb->len <= 0) {
  4877. dev_kfree_skb_any(skb);
  4878. return NETDEV_TX_OK;
  4879. }
  4880. /* The minimum packet size with TCTL.PSP set is 17 bytes so
  4881. * pad skb in order to meet this minimum size requirement
  4882. */
  4883. if (skb_put_padto(skb, 17))
  4884. return NETDEV_TX_OK;
  4885. mss = skb_shinfo(skb)->gso_size;
  4886. if (mss) {
  4887. u8 hdr_len;
  4888. /* TSO Workaround for 82571/2/3 Controllers -- if skb->data
  4889. * points to just header, pull a few bytes of payload from
  4890. * frags into skb->data
  4891. */
  4892. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  4893. /* we do this workaround for ES2LAN, but it is un-necessary,
  4894. * avoiding it could save a lot of cycles
  4895. */
  4896. if (skb->data_len && (hdr_len == len)) {
  4897. unsigned int pull_size;
  4898. pull_size = min_t(unsigned int, 4, skb->data_len);
  4899. if (!__pskb_pull_tail(skb, pull_size)) {
  4900. e_err("__pskb_pull_tail failed.\n");
  4901. dev_kfree_skb_any(skb);
  4902. return NETDEV_TX_OK;
  4903. }
  4904. len = skb_headlen(skb);
  4905. }
  4906. }
  4907. /* reserve a descriptor for the offload context */
  4908. if ((mss) || (skb->ip_summed == CHECKSUM_PARTIAL))
  4909. count++;
  4910. count++;
  4911. count += DIV_ROUND_UP(len, adapter->tx_fifo_limit);
  4912. nr_frags = skb_shinfo(skb)->nr_frags;
  4913. for (f = 0; f < nr_frags; f++)
  4914. count += DIV_ROUND_UP(skb_frag_size(&skb_shinfo(skb)->frags[f]),
  4915. adapter->tx_fifo_limit);
  4916. if (adapter->hw.mac.tx_pkt_filtering)
  4917. e1000_transfer_dhcp_info(adapter, skb);
  4918. /* need: count + 2 desc gap to keep tail from touching
  4919. * head, otherwise try next time
  4920. */
  4921. if (e1000_maybe_stop_tx(tx_ring, count + 2))
  4922. return NETDEV_TX_BUSY;
  4923. if (skb_vlan_tag_present(skb)) {
  4924. tx_flags |= E1000_TX_FLAGS_VLAN;
  4925. tx_flags |= (skb_vlan_tag_get(skb) <<
  4926. E1000_TX_FLAGS_VLAN_SHIFT);
  4927. }
  4928. first = tx_ring->next_to_use;
  4929. tso = e1000_tso(tx_ring, skb, protocol);
  4930. if (tso < 0) {
  4931. dev_kfree_skb_any(skb);
  4932. return NETDEV_TX_OK;
  4933. }
  4934. if (tso)
  4935. tx_flags |= E1000_TX_FLAGS_TSO;
  4936. else if (e1000_tx_csum(tx_ring, skb, protocol))
  4937. tx_flags |= E1000_TX_FLAGS_CSUM;
  4938. /* Old method was to assume IPv4 packet by default if TSO was enabled.
  4939. * 82571 hardware supports TSO capabilities for IPv6 as well...
  4940. * no longer assume, we must.
  4941. */
  4942. if (protocol == htons(ETH_P_IP))
  4943. tx_flags |= E1000_TX_FLAGS_IPV4;
  4944. if (unlikely(skb->no_fcs))
  4945. tx_flags |= E1000_TX_FLAGS_NO_FCS;
  4946. /* if count is 0 then mapping error has occurred */
  4947. count = e1000_tx_map(tx_ring, skb, first, adapter->tx_fifo_limit,
  4948. nr_frags);
  4949. if (count) {
  4950. if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
  4951. (adapter->flags & FLAG_HAS_HW_TIMESTAMP) &&
  4952. !adapter->tx_hwtstamp_skb) {
  4953. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  4954. tx_flags |= E1000_TX_FLAGS_HWTSTAMP;
  4955. adapter->tx_hwtstamp_skb = skb_get(skb);
  4956. adapter->tx_hwtstamp_start = jiffies;
  4957. schedule_work(&adapter->tx_hwtstamp_work);
  4958. } else {
  4959. skb_tx_timestamp(skb);
  4960. }
  4961. netdev_sent_queue(netdev, skb->len);
  4962. e1000_tx_queue(tx_ring, tx_flags, count);
  4963. /* Make sure there is space in the ring for the next send. */
  4964. e1000_maybe_stop_tx(tx_ring,
  4965. (MAX_SKB_FRAGS *
  4966. DIV_ROUND_UP(PAGE_SIZE,
  4967. adapter->tx_fifo_limit) + 2));
  4968. if (!skb->xmit_more ||
  4969. netif_xmit_stopped(netdev_get_tx_queue(netdev, 0))) {
  4970. if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
  4971. e1000e_update_tdt_wa(tx_ring,
  4972. tx_ring->next_to_use);
  4973. else
  4974. writel(tx_ring->next_to_use, tx_ring->tail);
  4975. /* we need this if more than one processor can write
  4976. * to our tail at a time, it synchronizes IO on
  4977. *IA64/Altix systems
  4978. */
  4979. mmiowb();
  4980. }
  4981. } else {
  4982. dev_kfree_skb_any(skb);
  4983. tx_ring->buffer_info[first].time_stamp = 0;
  4984. tx_ring->next_to_use = first;
  4985. }
  4986. return NETDEV_TX_OK;
  4987. }
  4988. /**
  4989. * e1000_tx_timeout - Respond to a Tx Hang
  4990. * @netdev: network interface device structure
  4991. **/
  4992. static void e1000_tx_timeout(struct net_device *netdev)
  4993. {
  4994. struct e1000_adapter *adapter = netdev_priv(netdev);
  4995. /* Do the reset outside of interrupt context */
  4996. adapter->tx_timeout_count++;
  4997. schedule_work(&adapter->reset_task);
  4998. }
  4999. static void e1000_reset_task(struct work_struct *work)
  5000. {
  5001. struct e1000_adapter *adapter;
  5002. adapter = container_of(work, struct e1000_adapter, reset_task);
  5003. /* don't run the task if already down */
  5004. if (test_bit(__E1000_DOWN, &adapter->state))
  5005. return;
  5006. if (!(adapter->flags & FLAG_RESTART_NOW)) {
  5007. e1000e_dump(adapter);
  5008. e_err("Reset adapter unexpectedly\n");
  5009. }
  5010. e1000e_reinit_locked(adapter);
  5011. }
  5012. /**
  5013. * e1000_get_stats64 - Get System Network Statistics
  5014. * @netdev: network interface device structure
  5015. * @stats: rtnl_link_stats64 pointer
  5016. *
  5017. * Returns the address of the device statistics structure.
  5018. **/
  5019. struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
  5020. struct rtnl_link_stats64 *stats)
  5021. {
  5022. struct e1000_adapter *adapter = netdev_priv(netdev);
  5023. memset(stats, 0, sizeof(struct rtnl_link_stats64));
  5024. spin_lock(&adapter->stats64_lock);
  5025. e1000e_update_stats(adapter);
  5026. /* Fill out the OS statistics structure */
  5027. stats->rx_bytes = adapter->stats.gorc;
  5028. stats->rx_packets = adapter->stats.gprc;
  5029. stats->tx_bytes = adapter->stats.gotc;
  5030. stats->tx_packets = adapter->stats.gptc;
  5031. stats->multicast = adapter->stats.mprc;
  5032. stats->collisions = adapter->stats.colc;
  5033. /* Rx Errors */
  5034. /* RLEC on some newer hardware can be incorrect so build
  5035. * our own version based on RUC and ROC
  5036. */
  5037. stats->rx_errors = adapter->stats.rxerrc +
  5038. adapter->stats.crcerrs + adapter->stats.algnerrc +
  5039. adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
  5040. stats->rx_length_errors = adapter->stats.ruc + adapter->stats.roc;
  5041. stats->rx_crc_errors = adapter->stats.crcerrs;
  5042. stats->rx_frame_errors = adapter->stats.algnerrc;
  5043. stats->rx_missed_errors = adapter->stats.mpc;
  5044. /* Tx Errors */
  5045. stats->tx_errors = adapter->stats.ecol + adapter->stats.latecol;
  5046. stats->tx_aborted_errors = adapter->stats.ecol;
  5047. stats->tx_window_errors = adapter->stats.latecol;
  5048. stats->tx_carrier_errors = adapter->stats.tncrs;
  5049. /* Tx Dropped needs to be maintained elsewhere */
  5050. spin_unlock(&adapter->stats64_lock);
  5051. return stats;
  5052. }
  5053. /**
  5054. * e1000_change_mtu - Change the Maximum Transfer Unit
  5055. * @netdev: network interface device structure
  5056. * @new_mtu: new value for maximum frame size
  5057. *
  5058. * Returns 0 on success, negative on failure
  5059. **/
  5060. static int e1000_change_mtu(struct net_device *netdev, int new_mtu)
  5061. {
  5062. struct e1000_adapter *adapter = netdev_priv(netdev);
  5063. int max_frame = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
  5064. /* Jumbo frame support */
  5065. if ((max_frame > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) &&
  5066. !(adapter->flags & FLAG_HAS_JUMBO_FRAMES)) {
  5067. e_err("Jumbo Frames not supported.\n");
  5068. return -EINVAL;
  5069. }
  5070. /* Supported frame sizes */
  5071. if ((new_mtu < (VLAN_ETH_ZLEN + ETH_FCS_LEN)) ||
  5072. (max_frame > adapter->max_hw_frame_size)) {
  5073. e_err("Unsupported MTU setting\n");
  5074. return -EINVAL;
  5075. }
  5076. /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
  5077. if ((adapter->hw.mac.type >= e1000_pch2lan) &&
  5078. !(adapter->flags2 & FLAG2_CRC_STRIPPING) &&
  5079. (new_mtu > ETH_DATA_LEN)) {
  5080. e_err("Jumbo Frames not supported on this device when CRC stripping is disabled.\n");
  5081. return -EINVAL;
  5082. }
  5083. while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
  5084. usleep_range(1000, 2000);
  5085. /* e1000e_down -> e1000e_reset dependent on max_frame_size & mtu */
  5086. adapter->max_frame_size = max_frame;
  5087. e_info("changing MTU from %d to %d\n", netdev->mtu, new_mtu);
  5088. netdev->mtu = new_mtu;
  5089. pm_runtime_get_sync(netdev->dev.parent);
  5090. if (netif_running(netdev))
  5091. e1000e_down(adapter, true);
  5092. /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
  5093. * means we reserve 2 more, this pushes us to allocate from the next
  5094. * larger slab size.
  5095. * i.e. RXBUFFER_2048 --> size-4096 slab
  5096. * However with the new *_jumbo_rx* routines, jumbo receives will use
  5097. * fragmented skbs
  5098. */
  5099. if (max_frame <= 2048)
  5100. adapter->rx_buffer_len = 2048;
  5101. else
  5102. adapter->rx_buffer_len = 4096;
  5103. /* adjust allocation if LPE protects us, and we aren't using SBP */
  5104. if (max_frame <= (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN))
  5105. adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
  5106. if (netif_running(netdev))
  5107. e1000e_up(adapter);
  5108. else
  5109. e1000e_reset(adapter);
  5110. pm_runtime_put_sync(netdev->dev.parent);
  5111. clear_bit(__E1000_RESETTING, &adapter->state);
  5112. return 0;
  5113. }
  5114. static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
  5115. int cmd)
  5116. {
  5117. struct e1000_adapter *adapter = netdev_priv(netdev);
  5118. struct mii_ioctl_data *data = if_mii(ifr);
  5119. if (adapter->hw.phy.media_type != e1000_media_type_copper)
  5120. return -EOPNOTSUPP;
  5121. switch (cmd) {
  5122. case SIOCGMIIPHY:
  5123. data->phy_id = adapter->hw.phy.addr;
  5124. break;
  5125. case SIOCGMIIREG:
  5126. e1000_phy_read_status(adapter);
  5127. switch (data->reg_num & 0x1F) {
  5128. case MII_BMCR:
  5129. data->val_out = adapter->phy_regs.bmcr;
  5130. break;
  5131. case MII_BMSR:
  5132. data->val_out = adapter->phy_regs.bmsr;
  5133. break;
  5134. case MII_PHYSID1:
  5135. data->val_out = (adapter->hw.phy.id >> 16);
  5136. break;
  5137. case MII_PHYSID2:
  5138. data->val_out = (adapter->hw.phy.id & 0xFFFF);
  5139. break;
  5140. case MII_ADVERTISE:
  5141. data->val_out = adapter->phy_regs.advertise;
  5142. break;
  5143. case MII_LPA:
  5144. data->val_out = adapter->phy_regs.lpa;
  5145. break;
  5146. case MII_EXPANSION:
  5147. data->val_out = adapter->phy_regs.expansion;
  5148. break;
  5149. case MII_CTRL1000:
  5150. data->val_out = adapter->phy_regs.ctrl1000;
  5151. break;
  5152. case MII_STAT1000:
  5153. data->val_out = adapter->phy_regs.stat1000;
  5154. break;
  5155. case MII_ESTATUS:
  5156. data->val_out = adapter->phy_regs.estatus;
  5157. break;
  5158. default:
  5159. return -EIO;
  5160. }
  5161. break;
  5162. case SIOCSMIIREG:
  5163. default:
  5164. return -EOPNOTSUPP;
  5165. }
  5166. return 0;
  5167. }
  5168. /**
  5169. * e1000e_hwtstamp_ioctl - control hardware time stamping
  5170. * @netdev: network interface device structure
  5171. * @ifreq: interface request
  5172. *
  5173. * Outgoing time stamping can be enabled and disabled. Play nice and
  5174. * disable it when requested, although it shouldn't cause any overhead
  5175. * when no packet needs it. At most one packet in the queue may be
  5176. * marked for time stamping, otherwise it would be impossible to tell
  5177. * for sure to which packet the hardware time stamp belongs.
  5178. *
  5179. * Incoming time stamping has to be configured via the hardware filters.
  5180. * Not all combinations are supported, in particular event type has to be
  5181. * specified. Matching the kind of event packet is not supported, with the
  5182. * exception of "all V2 events regardless of level 2 or 4".
  5183. **/
  5184. static int e1000e_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
  5185. {
  5186. struct e1000_adapter *adapter = netdev_priv(netdev);
  5187. struct hwtstamp_config config;
  5188. int ret_val;
  5189. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  5190. return -EFAULT;
  5191. ret_val = e1000e_config_hwtstamp(adapter, &config);
  5192. if (ret_val)
  5193. return ret_val;
  5194. switch (config.rx_filter) {
  5195. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  5196. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  5197. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  5198. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  5199. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  5200. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  5201. /* With V2 type filters which specify a Sync or Delay Request,
  5202. * Path Delay Request/Response messages are also time stamped
  5203. * by hardware so notify the caller the requested packets plus
  5204. * some others are time stamped.
  5205. */
  5206. config.rx_filter = HWTSTAMP_FILTER_SOME;
  5207. break;
  5208. default:
  5209. break;
  5210. }
  5211. return copy_to_user(ifr->ifr_data, &config,
  5212. sizeof(config)) ? -EFAULT : 0;
  5213. }
  5214. static int e1000e_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
  5215. {
  5216. struct e1000_adapter *adapter = netdev_priv(netdev);
  5217. return copy_to_user(ifr->ifr_data, &adapter->hwtstamp_config,
  5218. sizeof(adapter->hwtstamp_config)) ? -EFAULT : 0;
  5219. }
  5220. static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  5221. {
  5222. switch (cmd) {
  5223. case SIOCGMIIPHY:
  5224. case SIOCGMIIREG:
  5225. case SIOCSMIIREG:
  5226. return e1000_mii_ioctl(netdev, ifr, cmd);
  5227. case SIOCSHWTSTAMP:
  5228. return e1000e_hwtstamp_set(netdev, ifr);
  5229. case SIOCGHWTSTAMP:
  5230. return e1000e_hwtstamp_get(netdev, ifr);
  5231. default:
  5232. return -EOPNOTSUPP;
  5233. }
  5234. }
  5235. static int e1000_init_phy_wakeup(struct e1000_adapter *adapter, u32 wufc)
  5236. {
  5237. struct e1000_hw *hw = &adapter->hw;
  5238. u32 i, mac_reg, wuc;
  5239. u16 phy_reg, wuc_enable;
  5240. int retval;
  5241. /* copy MAC RARs to PHY RARs */
  5242. e1000_copy_rx_addrs_to_phy_ich8lan(hw);
  5243. retval = hw->phy.ops.acquire(hw);
  5244. if (retval) {
  5245. e_err("Could not acquire PHY\n");
  5246. return retval;
  5247. }
  5248. /* Enable access to wakeup registers on and set page to BM_WUC_PAGE */
  5249. retval = e1000_enable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
  5250. if (retval)
  5251. goto release;
  5252. /* copy MAC MTA to PHY MTA - only needed for pchlan */
  5253. for (i = 0; i < adapter->hw.mac.mta_reg_count; i++) {
  5254. mac_reg = E1000_READ_REG_ARRAY(hw, E1000_MTA, i);
  5255. hw->phy.ops.write_reg_page(hw, BM_MTA(i),
  5256. (u16)(mac_reg & 0xFFFF));
  5257. hw->phy.ops.write_reg_page(hw, BM_MTA(i) + 1,
  5258. (u16)((mac_reg >> 16) & 0xFFFF));
  5259. }
  5260. /* configure PHY Rx Control register */
  5261. hw->phy.ops.read_reg_page(&adapter->hw, BM_RCTL, &phy_reg);
  5262. mac_reg = er32(RCTL);
  5263. if (mac_reg & E1000_RCTL_UPE)
  5264. phy_reg |= BM_RCTL_UPE;
  5265. if (mac_reg & E1000_RCTL_MPE)
  5266. phy_reg |= BM_RCTL_MPE;
  5267. phy_reg &= ~(BM_RCTL_MO_MASK);
  5268. if (mac_reg & E1000_RCTL_MO_3)
  5269. phy_reg |= (((mac_reg & E1000_RCTL_MO_3) >> E1000_RCTL_MO_SHIFT)
  5270. << BM_RCTL_MO_SHIFT);
  5271. if (mac_reg & E1000_RCTL_BAM)
  5272. phy_reg |= BM_RCTL_BAM;
  5273. if (mac_reg & E1000_RCTL_PMCF)
  5274. phy_reg |= BM_RCTL_PMCF;
  5275. mac_reg = er32(CTRL);
  5276. if (mac_reg & E1000_CTRL_RFCE)
  5277. phy_reg |= BM_RCTL_RFCE;
  5278. hw->phy.ops.write_reg_page(&adapter->hw, BM_RCTL, phy_reg);
  5279. wuc = E1000_WUC_PME_EN;
  5280. if (wufc & (E1000_WUFC_MAG | E1000_WUFC_LNKC))
  5281. wuc |= E1000_WUC_APME;
  5282. /* enable PHY wakeup in MAC register */
  5283. ew32(WUFC, wufc);
  5284. ew32(WUC, (E1000_WUC_PHY_WAKE | E1000_WUC_APMPME |
  5285. E1000_WUC_PME_STATUS | wuc));
  5286. /* configure and enable PHY wakeup in PHY registers */
  5287. hw->phy.ops.write_reg_page(&adapter->hw, BM_WUFC, wufc);
  5288. hw->phy.ops.write_reg_page(&adapter->hw, BM_WUC, wuc);
  5289. /* activate PHY wakeup */
  5290. wuc_enable |= BM_WUC_ENABLE_BIT | BM_WUC_HOST_WU_BIT;
  5291. retval = e1000_disable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
  5292. if (retval)
  5293. e_err("Could not set PHY Host Wakeup bit\n");
  5294. release:
  5295. hw->phy.ops.release(hw);
  5296. return retval;
  5297. }
  5298. static void e1000e_flush_lpic(struct pci_dev *pdev)
  5299. {
  5300. struct net_device *netdev = pci_get_drvdata(pdev);
  5301. struct e1000_adapter *adapter = netdev_priv(netdev);
  5302. struct e1000_hw *hw = &adapter->hw;
  5303. u32 ret_val;
  5304. pm_runtime_get_sync(netdev->dev.parent);
  5305. ret_val = hw->phy.ops.acquire(hw);
  5306. if (ret_val)
  5307. goto fl_out;
  5308. pr_info("EEE TX LPI TIMER: %08X\n",
  5309. er32(LPIC) >> E1000_LPIC_LPIET_SHIFT);
  5310. hw->phy.ops.release(hw);
  5311. fl_out:
  5312. pm_runtime_put_sync(netdev->dev.parent);
  5313. }
  5314. static int e1000e_pm_freeze(struct device *dev)
  5315. {
  5316. struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
  5317. struct e1000_adapter *adapter = netdev_priv(netdev);
  5318. netif_device_detach(netdev);
  5319. if (netif_running(netdev)) {
  5320. int count = E1000_CHECK_RESET_COUNT;
  5321. while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
  5322. usleep_range(10000, 20000);
  5323. WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
  5324. /* Quiesce the device without resetting the hardware */
  5325. e1000e_down(adapter, false);
  5326. e1000_free_irq(adapter);
  5327. }
  5328. e1000e_reset_interrupt_capability(adapter);
  5329. /* Allow time for pending master requests to run */
  5330. e1000e_disable_pcie_master(&adapter->hw);
  5331. return 0;
  5332. }
  5333. static int __e1000_shutdown(struct pci_dev *pdev, bool runtime)
  5334. {
  5335. struct net_device *netdev = pci_get_drvdata(pdev);
  5336. struct e1000_adapter *adapter = netdev_priv(netdev);
  5337. struct e1000_hw *hw = &adapter->hw;
  5338. u32 ctrl, ctrl_ext, rctl, status;
  5339. /* Runtime suspend should only enable wakeup for link changes */
  5340. u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
  5341. int retval = 0;
  5342. status = er32(STATUS);
  5343. if (status & E1000_STATUS_LU)
  5344. wufc &= ~E1000_WUFC_LNKC;
  5345. if (wufc) {
  5346. e1000_setup_rctl(adapter);
  5347. e1000e_set_rx_mode(netdev);
  5348. /* turn on all-multi mode if wake on multicast is enabled */
  5349. if (wufc & E1000_WUFC_MC) {
  5350. rctl = er32(RCTL);
  5351. rctl |= E1000_RCTL_MPE;
  5352. ew32(RCTL, rctl);
  5353. }
  5354. ctrl = er32(CTRL);
  5355. ctrl |= E1000_CTRL_ADVD3WUC;
  5356. if (!(adapter->flags2 & FLAG2_HAS_PHY_WAKEUP))
  5357. ctrl |= E1000_CTRL_EN_PHY_PWR_MGMT;
  5358. ew32(CTRL, ctrl);
  5359. if (adapter->hw.phy.media_type == e1000_media_type_fiber ||
  5360. adapter->hw.phy.media_type ==
  5361. e1000_media_type_internal_serdes) {
  5362. /* keep the laser running in D3 */
  5363. ctrl_ext = er32(CTRL_EXT);
  5364. ctrl_ext |= E1000_CTRL_EXT_SDP3_DATA;
  5365. ew32(CTRL_EXT, ctrl_ext);
  5366. }
  5367. if (!runtime)
  5368. e1000e_power_up_phy(adapter);
  5369. if (adapter->flags & FLAG_IS_ICH)
  5370. e1000_suspend_workarounds_ich8lan(&adapter->hw);
  5371. if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
  5372. /* enable wakeup by the PHY */
  5373. retval = e1000_init_phy_wakeup(adapter, wufc);
  5374. if (retval)
  5375. return retval;
  5376. } else {
  5377. /* enable wakeup by the MAC */
  5378. ew32(WUFC, wufc);
  5379. ew32(WUC, E1000_WUC_PME_EN);
  5380. }
  5381. } else {
  5382. ew32(WUC, 0);
  5383. ew32(WUFC, 0);
  5384. e1000_power_down_phy(adapter);
  5385. }
  5386. if (adapter->hw.phy.type == e1000_phy_igp_3) {
  5387. e1000e_igp3_phy_powerdown_workaround_ich8lan(&adapter->hw);
  5388. } else if ((hw->mac.type == e1000_pch_lpt) ||
  5389. (hw->mac.type == e1000_pch_spt)) {
  5390. if (!(wufc & (E1000_WUFC_EX | E1000_WUFC_MC | E1000_WUFC_BC)))
  5391. /* ULP does not support wake from unicast, multicast
  5392. * or broadcast.
  5393. */
  5394. retval = e1000_enable_ulp_lpt_lp(hw, !runtime);
  5395. if (retval)
  5396. return retval;
  5397. }
  5398. /* Ensure that the appropriate bits are set in LPI_CTRL
  5399. * for EEE in Sx
  5400. */
  5401. if ((hw->phy.type >= e1000_phy_i217) &&
  5402. adapter->eee_advert && hw->dev_spec.ich8lan.eee_lp_ability) {
  5403. u16 lpi_ctrl = 0;
  5404. retval = hw->phy.ops.acquire(hw);
  5405. if (!retval) {
  5406. retval = e1e_rphy_locked(hw, I82579_LPI_CTRL,
  5407. &lpi_ctrl);
  5408. if (!retval) {
  5409. if (adapter->eee_advert &
  5410. hw->dev_spec.ich8lan.eee_lp_ability &
  5411. I82579_EEE_100_SUPPORTED)
  5412. lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
  5413. if (adapter->eee_advert &
  5414. hw->dev_spec.ich8lan.eee_lp_ability &
  5415. I82579_EEE_1000_SUPPORTED)
  5416. lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
  5417. retval = e1e_wphy_locked(hw, I82579_LPI_CTRL,
  5418. lpi_ctrl);
  5419. }
  5420. }
  5421. hw->phy.ops.release(hw);
  5422. }
  5423. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  5424. * would have already happened in close and is redundant.
  5425. */
  5426. e1000e_release_hw_control(adapter);
  5427. pci_clear_master(pdev);
  5428. /* The pci-e switch on some quad port adapters will report a
  5429. * correctable error when the MAC transitions from D0 to D3. To
  5430. * prevent this we need to mask off the correctable errors on the
  5431. * downstream port of the pci-e switch.
  5432. *
  5433. * We don't have the associated upstream bridge while assigning
  5434. * the PCI device into guest. For example, the KVM on power is
  5435. * one of the cases.
  5436. */
  5437. if (adapter->flags & FLAG_IS_QUAD_PORT) {
  5438. struct pci_dev *us_dev = pdev->bus->self;
  5439. u16 devctl;
  5440. if (!us_dev)
  5441. return 0;
  5442. pcie_capability_read_word(us_dev, PCI_EXP_DEVCTL, &devctl);
  5443. pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL,
  5444. (devctl & ~PCI_EXP_DEVCTL_CERE));
  5445. pci_save_state(pdev);
  5446. pci_prepare_to_sleep(pdev);
  5447. pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL, devctl);
  5448. }
  5449. return 0;
  5450. }
  5451. /**
  5452. * __e1000e_disable_aspm - Disable ASPM states
  5453. * @pdev: pointer to PCI device struct
  5454. * @state: bit-mask of ASPM states to disable
  5455. * @locked: indication if this context holds pci_bus_sem locked.
  5456. *
  5457. * Some devices *must* have certain ASPM states disabled per hardware errata.
  5458. **/
  5459. static void __e1000e_disable_aspm(struct pci_dev *pdev, u16 state, int locked)
  5460. {
  5461. struct pci_dev *parent = pdev->bus->self;
  5462. u16 aspm_dis_mask = 0;
  5463. u16 pdev_aspmc, parent_aspmc;
  5464. switch (state) {
  5465. case PCIE_LINK_STATE_L0S:
  5466. case PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1:
  5467. aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L0S;
  5468. /* fall-through - can't have L1 without L0s */
  5469. case PCIE_LINK_STATE_L1:
  5470. aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L1;
  5471. break;
  5472. default:
  5473. return;
  5474. }
  5475. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
  5476. pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
  5477. if (parent) {
  5478. pcie_capability_read_word(parent, PCI_EXP_LNKCTL,
  5479. &parent_aspmc);
  5480. parent_aspmc &= PCI_EXP_LNKCTL_ASPMC;
  5481. }
  5482. /* Nothing to do if the ASPM states to be disabled already are */
  5483. if (!(pdev_aspmc & aspm_dis_mask) &&
  5484. (!parent || !(parent_aspmc & aspm_dis_mask)))
  5485. return;
  5486. dev_info(&pdev->dev, "Disabling ASPM %s %s\n",
  5487. (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L0S) ?
  5488. "L0s" : "",
  5489. (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L1) ?
  5490. "L1" : "");
  5491. #ifdef CONFIG_PCIEASPM
  5492. if (locked)
  5493. pci_disable_link_state_locked(pdev, state);
  5494. else
  5495. pci_disable_link_state(pdev, state);
  5496. /* Double-check ASPM control. If not disabled by the above, the
  5497. * BIOS is preventing that from happening (or CONFIG_PCIEASPM is
  5498. * not enabled); override by writing PCI config space directly.
  5499. */
  5500. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
  5501. pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
  5502. if (!(aspm_dis_mask & pdev_aspmc))
  5503. return;
  5504. #endif
  5505. /* Both device and parent should have the same ASPM setting.
  5506. * Disable ASPM in downstream component first and then upstream.
  5507. */
  5508. pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL, aspm_dis_mask);
  5509. if (parent)
  5510. pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
  5511. aspm_dis_mask);
  5512. }
  5513. /**
  5514. * e1000e_disable_aspm - Disable ASPM states.
  5515. * @pdev: pointer to PCI device struct
  5516. * @state: bit-mask of ASPM states to disable
  5517. *
  5518. * This function acquires the pci_bus_sem!
  5519. * Some devices *must* have certain ASPM states disabled per hardware errata.
  5520. **/
  5521. static void e1000e_disable_aspm(struct pci_dev *pdev, u16 state)
  5522. {
  5523. __e1000e_disable_aspm(pdev, state, 0);
  5524. }
  5525. /**
  5526. * e1000e_disable_aspm_locked Disable ASPM states.
  5527. * @pdev: pointer to PCI device struct
  5528. * @state: bit-mask of ASPM states to disable
  5529. *
  5530. * This function must be called with pci_bus_sem acquired!
  5531. * Some devices *must* have certain ASPM states disabled per hardware errata.
  5532. **/
  5533. static void e1000e_disable_aspm_locked(struct pci_dev *pdev, u16 state)
  5534. {
  5535. __e1000e_disable_aspm(pdev, state, 1);
  5536. }
  5537. #ifdef CONFIG_PM
  5538. static int __e1000_resume(struct pci_dev *pdev)
  5539. {
  5540. struct net_device *netdev = pci_get_drvdata(pdev);
  5541. struct e1000_adapter *adapter = netdev_priv(netdev);
  5542. struct e1000_hw *hw = &adapter->hw;
  5543. u16 aspm_disable_flag = 0;
  5544. if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
  5545. aspm_disable_flag = PCIE_LINK_STATE_L0S;
  5546. if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
  5547. aspm_disable_flag |= PCIE_LINK_STATE_L1;
  5548. if (aspm_disable_flag)
  5549. e1000e_disable_aspm(pdev, aspm_disable_flag);
  5550. pci_set_master(pdev);
  5551. if (hw->mac.type >= e1000_pch2lan)
  5552. e1000_resume_workarounds_pchlan(&adapter->hw);
  5553. e1000e_power_up_phy(adapter);
  5554. /* report the system wakeup cause from S3/S4 */
  5555. if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
  5556. u16 phy_data;
  5557. e1e_rphy(&adapter->hw, BM_WUS, &phy_data);
  5558. if (phy_data) {
  5559. e_info("PHY Wakeup cause - %s\n",
  5560. phy_data & E1000_WUS_EX ? "Unicast Packet" :
  5561. phy_data & E1000_WUS_MC ? "Multicast Packet" :
  5562. phy_data & E1000_WUS_BC ? "Broadcast Packet" :
  5563. phy_data & E1000_WUS_MAG ? "Magic Packet" :
  5564. phy_data & E1000_WUS_LNKC ?
  5565. "Link Status Change" : "other");
  5566. }
  5567. e1e_wphy(&adapter->hw, BM_WUS, ~0);
  5568. } else {
  5569. u32 wus = er32(WUS);
  5570. if (wus) {
  5571. e_info("MAC Wakeup cause - %s\n",
  5572. wus & E1000_WUS_EX ? "Unicast Packet" :
  5573. wus & E1000_WUS_MC ? "Multicast Packet" :
  5574. wus & E1000_WUS_BC ? "Broadcast Packet" :
  5575. wus & E1000_WUS_MAG ? "Magic Packet" :
  5576. wus & E1000_WUS_LNKC ? "Link Status Change" :
  5577. "other");
  5578. }
  5579. ew32(WUS, ~0);
  5580. }
  5581. e1000e_reset(adapter);
  5582. e1000_init_manageability_pt(adapter);
  5583. /* If the controller has AMT, do not set DRV_LOAD until the interface
  5584. * is up. For all other cases, let the f/w know that the h/w is now
  5585. * under the control of the driver.
  5586. */
  5587. if (!(adapter->flags & FLAG_HAS_AMT))
  5588. e1000e_get_hw_control(adapter);
  5589. return 0;
  5590. }
  5591. #ifdef CONFIG_PM_SLEEP
  5592. static int e1000e_pm_thaw(struct device *dev)
  5593. {
  5594. struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
  5595. struct e1000_adapter *adapter = netdev_priv(netdev);
  5596. e1000e_set_interrupt_capability(adapter);
  5597. if (netif_running(netdev)) {
  5598. u32 err = e1000_request_irq(adapter);
  5599. if (err)
  5600. return err;
  5601. e1000e_up(adapter);
  5602. }
  5603. netif_device_attach(netdev);
  5604. return 0;
  5605. }
  5606. static int e1000e_pm_suspend(struct device *dev)
  5607. {
  5608. struct pci_dev *pdev = to_pci_dev(dev);
  5609. e1000e_flush_lpic(pdev);
  5610. e1000e_pm_freeze(dev);
  5611. return __e1000_shutdown(pdev, false);
  5612. }
  5613. static int e1000e_pm_resume(struct device *dev)
  5614. {
  5615. struct pci_dev *pdev = to_pci_dev(dev);
  5616. int rc;
  5617. rc = __e1000_resume(pdev);
  5618. if (rc)
  5619. return rc;
  5620. return e1000e_pm_thaw(dev);
  5621. }
  5622. #endif /* CONFIG_PM_SLEEP */
  5623. static int e1000e_pm_runtime_idle(struct device *dev)
  5624. {
  5625. struct pci_dev *pdev = to_pci_dev(dev);
  5626. struct net_device *netdev = pci_get_drvdata(pdev);
  5627. struct e1000_adapter *adapter = netdev_priv(netdev);
  5628. u16 eee_lp;
  5629. eee_lp = adapter->hw.dev_spec.ich8lan.eee_lp_ability;
  5630. if (!e1000e_has_link(adapter)) {
  5631. adapter->hw.dev_spec.ich8lan.eee_lp_ability = eee_lp;
  5632. pm_schedule_suspend(dev, 5 * MSEC_PER_SEC);
  5633. }
  5634. return -EBUSY;
  5635. }
  5636. static int e1000e_pm_runtime_resume(struct device *dev)
  5637. {
  5638. struct pci_dev *pdev = to_pci_dev(dev);
  5639. struct net_device *netdev = pci_get_drvdata(pdev);
  5640. struct e1000_adapter *adapter = netdev_priv(netdev);
  5641. int rc;
  5642. rc = __e1000_resume(pdev);
  5643. if (rc)
  5644. return rc;
  5645. if (netdev->flags & IFF_UP)
  5646. e1000e_up(adapter);
  5647. return rc;
  5648. }
  5649. static int e1000e_pm_runtime_suspend(struct device *dev)
  5650. {
  5651. struct pci_dev *pdev = to_pci_dev(dev);
  5652. struct net_device *netdev = pci_get_drvdata(pdev);
  5653. struct e1000_adapter *adapter = netdev_priv(netdev);
  5654. if (netdev->flags & IFF_UP) {
  5655. int count = E1000_CHECK_RESET_COUNT;
  5656. while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
  5657. usleep_range(10000, 20000);
  5658. WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
  5659. /* Down the device without resetting the hardware */
  5660. e1000e_down(adapter, false);
  5661. }
  5662. if (__e1000_shutdown(pdev, true)) {
  5663. e1000e_pm_runtime_resume(dev);
  5664. return -EBUSY;
  5665. }
  5666. return 0;
  5667. }
  5668. #endif /* CONFIG_PM */
  5669. static void e1000_shutdown(struct pci_dev *pdev)
  5670. {
  5671. e1000e_flush_lpic(pdev);
  5672. e1000e_pm_freeze(&pdev->dev);
  5673. __e1000_shutdown(pdev, false);
  5674. }
  5675. #ifdef CONFIG_NET_POLL_CONTROLLER
  5676. static irqreturn_t e1000_intr_msix(int __always_unused irq, void *data)
  5677. {
  5678. struct net_device *netdev = data;
  5679. struct e1000_adapter *adapter = netdev_priv(netdev);
  5680. if (adapter->msix_entries) {
  5681. int vector, msix_irq;
  5682. vector = 0;
  5683. msix_irq = adapter->msix_entries[vector].vector;
  5684. disable_irq(msix_irq);
  5685. e1000_intr_msix_rx(msix_irq, netdev);
  5686. enable_irq(msix_irq);
  5687. vector++;
  5688. msix_irq = adapter->msix_entries[vector].vector;
  5689. disable_irq(msix_irq);
  5690. e1000_intr_msix_tx(msix_irq, netdev);
  5691. enable_irq(msix_irq);
  5692. vector++;
  5693. msix_irq = adapter->msix_entries[vector].vector;
  5694. disable_irq(msix_irq);
  5695. e1000_msix_other(msix_irq, netdev);
  5696. enable_irq(msix_irq);
  5697. }
  5698. return IRQ_HANDLED;
  5699. }
  5700. /**
  5701. * e1000_netpoll
  5702. * @netdev: network interface device structure
  5703. *
  5704. * Polling 'interrupt' - used by things like netconsole to send skbs
  5705. * without having to re-enable interrupts. It's not called while
  5706. * the interrupt routine is executing.
  5707. */
  5708. static void e1000_netpoll(struct net_device *netdev)
  5709. {
  5710. struct e1000_adapter *adapter = netdev_priv(netdev);
  5711. switch (adapter->int_mode) {
  5712. case E1000E_INT_MODE_MSIX:
  5713. e1000_intr_msix(adapter->pdev->irq, netdev);
  5714. break;
  5715. case E1000E_INT_MODE_MSI:
  5716. disable_irq(adapter->pdev->irq);
  5717. e1000_intr_msi(adapter->pdev->irq, netdev);
  5718. enable_irq(adapter->pdev->irq);
  5719. break;
  5720. default: /* E1000E_INT_MODE_LEGACY */
  5721. disable_irq(adapter->pdev->irq);
  5722. e1000_intr(adapter->pdev->irq, netdev);
  5723. enable_irq(adapter->pdev->irq);
  5724. break;
  5725. }
  5726. }
  5727. #endif
  5728. /**
  5729. * e1000_io_error_detected - called when PCI error is detected
  5730. * @pdev: Pointer to PCI device
  5731. * @state: The current pci connection state
  5732. *
  5733. * This function is called after a PCI bus error affecting
  5734. * this device has been detected.
  5735. */
  5736. static pci_ers_result_t e1000_io_error_detected(struct pci_dev *pdev,
  5737. pci_channel_state_t state)
  5738. {
  5739. struct net_device *netdev = pci_get_drvdata(pdev);
  5740. struct e1000_adapter *adapter = netdev_priv(netdev);
  5741. netif_device_detach(netdev);
  5742. if (state == pci_channel_io_perm_failure)
  5743. return PCI_ERS_RESULT_DISCONNECT;
  5744. if (netif_running(netdev))
  5745. e1000e_down(adapter, true);
  5746. pci_disable_device(pdev);
  5747. /* Request a slot slot reset. */
  5748. return PCI_ERS_RESULT_NEED_RESET;
  5749. }
  5750. /**
  5751. * e1000_io_slot_reset - called after the pci bus has been reset.
  5752. * @pdev: Pointer to PCI device
  5753. *
  5754. * Restart the card from scratch, as if from a cold-boot. Implementation
  5755. * resembles the first-half of the e1000e_pm_resume routine.
  5756. */
  5757. static pci_ers_result_t e1000_io_slot_reset(struct pci_dev *pdev)
  5758. {
  5759. struct net_device *netdev = pci_get_drvdata(pdev);
  5760. struct e1000_adapter *adapter = netdev_priv(netdev);
  5761. struct e1000_hw *hw = &adapter->hw;
  5762. u16 aspm_disable_flag = 0;
  5763. int err;
  5764. pci_ers_result_t result;
  5765. if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
  5766. aspm_disable_flag = PCIE_LINK_STATE_L0S;
  5767. if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
  5768. aspm_disable_flag |= PCIE_LINK_STATE_L1;
  5769. if (aspm_disable_flag)
  5770. e1000e_disable_aspm_locked(pdev, aspm_disable_flag);
  5771. err = pci_enable_device_mem(pdev);
  5772. if (err) {
  5773. dev_err(&pdev->dev,
  5774. "Cannot re-enable PCI device after reset.\n");
  5775. result = PCI_ERS_RESULT_DISCONNECT;
  5776. } else {
  5777. pdev->state_saved = true;
  5778. pci_restore_state(pdev);
  5779. pci_set_master(pdev);
  5780. pci_enable_wake(pdev, PCI_D3hot, 0);
  5781. pci_enable_wake(pdev, PCI_D3cold, 0);
  5782. e1000e_reset(adapter);
  5783. ew32(WUS, ~0);
  5784. result = PCI_ERS_RESULT_RECOVERED;
  5785. }
  5786. pci_cleanup_aer_uncorrect_error_status(pdev);
  5787. return result;
  5788. }
  5789. /**
  5790. * e1000_io_resume - called when traffic can start flowing again.
  5791. * @pdev: Pointer to PCI device
  5792. *
  5793. * This callback is called when the error recovery driver tells us that
  5794. * its OK to resume normal operation. Implementation resembles the
  5795. * second-half of the e1000e_pm_resume routine.
  5796. */
  5797. static void e1000_io_resume(struct pci_dev *pdev)
  5798. {
  5799. struct net_device *netdev = pci_get_drvdata(pdev);
  5800. struct e1000_adapter *adapter = netdev_priv(netdev);
  5801. e1000_init_manageability_pt(adapter);
  5802. if (netif_running(netdev))
  5803. e1000e_up(adapter);
  5804. netif_device_attach(netdev);
  5805. /* If the controller has AMT, do not set DRV_LOAD until the interface
  5806. * is up. For all other cases, let the f/w know that the h/w is now
  5807. * under the control of the driver.
  5808. */
  5809. if (!(adapter->flags & FLAG_HAS_AMT))
  5810. e1000e_get_hw_control(adapter);
  5811. }
  5812. static void e1000_print_device_info(struct e1000_adapter *adapter)
  5813. {
  5814. struct e1000_hw *hw = &adapter->hw;
  5815. struct net_device *netdev = adapter->netdev;
  5816. u32 ret_val;
  5817. u8 pba_str[E1000_PBANUM_LENGTH];
  5818. /* print bus type/speed/width info */
  5819. e_info("(PCI Express:2.5GT/s:%s) %pM\n",
  5820. /* bus width */
  5821. ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
  5822. "Width x1"),
  5823. /* MAC address */
  5824. netdev->dev_addr);
  5825. e_info("Intel(R) PRO/%s Network Connection\n",
  5826. (hw->phy.type == e1000_phy_ife) ? "10/100" : "1000");
  5827. ret_val = e1000_read_pba_string_generic(hw, pba_str,
  5828. E1000_PBANUM_LENGTH);
  5829. if (ret_val)
  5830. strlcpy((char *)pba_str, "Unknown", sizeof(pba_str));
  5831. e_info("MAC: %d, PHY: %d, PBA No: %s\n",
  5832. hw->mac.type, hw->phy.type, pba_str);
  5833. }
  5834. static void e1000_eeprom_checks(struct e1000_adapter *adapter)
  5835. {
  5836. struct e1000_hw *hw = &adapter->hw;
  5837. int ret_val;
  5838. u16 buf = 0;
  5839. if (hw->mac.type != e1000_82573)
  5840. return;
  5841. ret_val = e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &buf);
  5842. le16_to_cpus(&buf);
  5843. if (!ret_val && (!(buf & (1 << 0)))) {
  5844. /* Deep Smart Power Down (DSPD) */
  5845. dev_warn(&adapter->pdev->dev,
  5846. "Warning: detected DSPD enabled in EEPROM\n");
  5847. }
  5848. }
  5849. static netdev_features_t e1000_fix_features(struct net_device *netdev,
  5850. netdev_features_t features)
  5851. {
  5852. struct e1000_adapter *adapter = netdev_priv(netdev);
  5853. struct e1000_hw *hw = &adapter->hw;
  5854. /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
  5855. if ((hw->mac.type >= e1000_pch2lan) && (netdev->mtu > ETH_DATA_LEN))
  5856. features &= ~NETIF_F_RXFCS;
  5857. return features;
  5858. }
  5859. static int e1000_set_features(struct net_device *netdev,
  5860. netdev_features_t features)
  5861. {
  5862. struct e1000_adapter *adapter = netdev_priv(netdev);
  5863. netdev_features_t changed = features ^ netdev->features;
  5864. if (changed & (NETIF_F_TSO | NETIF_F_TSO6))
  5865. adapter->flags |= FLAG_TSO_FORCE;
  5866. if (!(changed & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
  5867. NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_RXFCS |
  5868. NETIF_F_RXALL)))
  5869. return 0;
  5870. if (changed & NETIF_F_RXFCS) {
  5871. if (features & NETIF_F_RXFCS) {
  5872. adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
  5873. } else {
  5874. /* We need to take it back to defaults, which might mean
  5875. * stripping is still disabled at the adapter level.
  5876. */
  5877. if (adapter->flags2 & FLAG2_DFLT_CRC_STRIPPING)
  5878. adapter->flags2 |= FLAG2_CRC_STRIPPING;
  5879. else
  5880. adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
  5881. }
  5882. }
  5883. netdev->features = features;
  5884. if (netif_running(netdev))
  5885. e1000e_reinit_locked(adapter);
  5886. else
  5887. e1000e_reset(adapter);
  5888. return 0;
  5889. }
  5890. static const struct net_device_ops e1000e_netdev_ops = {
  5891. .ndo_open = e1000e_open,
  5892. .ndo_stop = e1000e_close,
  5893. .ndo_start_xmit = e1000_xmit_frame,
  5894. .ndo_get_stats64 = e1000e_get_stats64,
  5895. .ndo_set_rx_mode = e1000e_set_rx_mode,
  5896. .ndo_set_mac_address = e1000_set_mac,
  5897. .ndo_change_mtu = e1000_change_mtu,
  5898. .ndo_do_ioctl = e1000_ioctl,
  5899. .ndo_tx_timeout = e1000_tx_timeout,
  5900. .ndo_validate_addr = eth_validate_addr,
  5901. .ndo_vlan_rx_add_vid = e1000_vlan_rx_add_vid,
  5902. .ndo_vlan_rx_kill_vid = e1000_vlan_rx_kill_vid,
  5903. #ifdef CONFIG_NET_POLL_CONTROLLER
  5904. .ndo_poll_controller = e1000_netpoll,
  5905. #endif
  5906. .ndo_set_features = e1000_set_features,
  5907. .ndo_fix_features = e1000_fix_features,
  5908. .ndo_features_check = passthru_features_check,
  5909. };
  5910. /**
  5911. * e1000_probe - Device Initialization Routine
  5912. * @pdev: PCI device information struct
  5913. * @ent: entry in e1000_pci_tbl
  5914. *
  5915. * Returns 0 on success, negative on failure
  5916. *
  5917. * e1000_probe initializes an adapter identified by a pci_dev structure.
  5918. * The OS initialization, configuring of the adapter private structure,
  5919. * and a hardware reset occur.
  5920. **/
  5921. static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5922. {
  5923. struct net_device *netdev;
  5924. struct e1000_adapter *adapter;
  5925. struct e1000_hw *hw;
  5926. const struct e1000_info *ei = e1000_info_tbl[ent->driver_data];
  5927. resource_size_t mmio_start, mmio_len;
  5928. resource_size_t flash_start, flash_len;
  5929. static int cards_found;
  5930. u16 aspm_disable_flag = 0;
  5931. int bars, i, err, pci_using_dac;
  5932. u16 eeprom_data = 0;
  5933. u16 eeprom_apme_mask = E1000_EEPROM_APME;
  5934. s32 rval = 0;
  5935. if (ei->flags2 & FLAG2_DISABLE_ASPM_L0S)
  5936. aspm_disable_flag = PCIE_LINK_STATE_L0S;
  5937. if (ei->flags2 & FLAG2_DISABLE_ASPM_L1)
  5938. aspm_disable_flag |= PCIE_LINK_STATE_L1;
  5939. if (aspm_disable_flag)
  5940. e1000e_disable_aspm(pdev, aspm_disable_flag);
  5941. err = pci_enable_device_mem(pdev);
  5942. if (err)
  5943. return err;
  5944. pci_using_dac = 0;
  5945. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  5946. if (!err) {
  5947. pci_using_dac = 1;
  5948. } else {
  5949. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  5950. if (err) {
  5951. dev_err(&pdev->dev,
  5952. "No usable DMA configuration, aborting\n");
  5953. goto err_dma;
  5954. }
  5955. }
  5956. bars = pci_select_bars(pdev, IORESOURCE_MEM);
  5957. err = pci_request_selected_regions_exclusive(pdev, bars,
  5958. e1000e_driver_name);
  5959. if (err)
  5960. goto err_pci_reg;
  5961. /* AER (Advanced Error Reporting) hooks */
  5962. pci_enable_pcie_error_reporting(pdev);
  5963. pci_set_master(pdev);
  5964. /* PCI config space info */
  5965. err = pci_save_state(pdev);
  5966. if (err)
  5967. goto err_alloc_etherdev;
  5968. err = -ENOMEM;
  5969. netdev = alloc_etherdev(sizeof(struct e1000_adapter));
  5970. if (!netdev)
  5971. goto err_alloc_etherdev;
  5972. SET_NETDEV_DEV(netdev, &pdev->dev);
  5973. netdev->irq = pdev->irq;
  5974. pci_set_drvdata(pdev, netdev);
  5975. adapter = netdev_priv(netdev);
  5976. hw = &adapter->hw;
  5977. adapter->netdev = netdev;
  5978. adapter->pdev = pdev;
  5979. adapter->ei = ei;
  5980. adapter->pba = ei->pba;
  5981. adapter->flags = ei->flags;
  5982. adapter->flags2 = ei->flags2;
  5983. adapter->hw.adapter = adapter;
  5984. adapter->hw.mac.type = ei->mac;
  5985. adapter->max_hw_frame_size = ei->max_hw_frame_size;
  5986. adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  5987. mmio_start = pci_resource_start(pdev, 0);
  5988. mmio_len = pci_resource_len(pdev, 0);
  5989. err = -EIO;
  5990. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  5991. if (!adapter->hw.hw_addr)
  5992. goto err_ioremap;
  5993. if ((adapter->flags & FLAG_HAS_FLASH) &&
  5994. (pci_resource_flags(pdev, 1) & IORESOURCE_MEM) &&
  5995. (hw->mac.type < e1000_pch_spt)) {
  5996. flash_start = pci_resource_start(pdev, 1);
  5997. flash_len = pci_resource_len(pdev, 1);
  5998. adapter->hw.flash_address = ioremap(flash_start, flash_len);
  5999. if (!adapter->hw.flash_address)
  6000. goto err_flashmap;
  6001. }
  6002. /* Set default EEE advertisement */
  6003. if (adapter->flags2 & FLAG2_HAS_EEE)
  6004. adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
  6005. /* construct the net_device struct */
  6006. netdev->netdev_ops = &e1000e_netdev_ops;
  6007. e1000e_set_ethtool_ops(netdev);
  6008. netdev->watchdog_timeo = 5 * HZ;
  6009. netif_napi_add(netdev, &adapter->napi, e1000e_poll, 64);
  6010. strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
  6011. netdev->mem_start = mmio_start;
  6012. netdev->mem_end = mmio_start + mmio_len;
  6013. adapter->bd_number = cards_found++;
  6014. e1000e_check_options(adapter);
  6015. /* setup adapter struct */
  6016. err = e1000_sw_init(adapter);
  6017. if (err)
  6018. goto err_sw_init;
  6019. memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
  6020. memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
  6021. memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
  6022. err = ei->get_variants(adapter);
  6023. if (err)
  6024. goto err_hw_init;
  6025. if ((adapter->flags & FLAG_IS_ICH) &&
  6026. (adapter->flags & FLAG_READ_ONLY_NVM) &&
  6027. (hw->mac.type < e1000_pch_spt))
  6028. e1000e_write_protect_nvm_ich8lan(&adapter->hw);
  6029. hw->mac.ops.get_bus_info(&adapter->hw);
  6030. adapter->hw.phy.autoneg_wait_to_complete = 0;
  6031. /* Copper options */
  6032. if (adapter->hw.phy.media_type == e1000_media_type_copper) {
  6033. adapter->hw.phy.mdix = AUTO_ALL_MODES;
  6034. adapter->hw.phy.disable_polarity_correction = 0;
  6035. adapter->hw.phy.ms_type = e1000_ms_hw_default;
  6036. }
  6037. if (hw->phy.ops.check_reset_block && hw->phy.ops.check_reset_block(hw))
  6038. dev_info(&pdev->dev,
  6039. "PHY reset is blocked due to SOL/IDER session.\n");
  6040. /* Set initial default active device features */
  6041. netdev->features = (NETIF_F_SG |
  6042. NETIF_F_HW_VLAN_CTAG_RX |
  6043. NETIF_F_HW_VLAN_CTAG_TX |
  6044. NETIF_F_TSO |
  6045. NETIF_F_TSO6 |
  6046. NETIF_F_RXHASH |
  6047. NETIF_F_RXCSUM |
  6048. NETIF_F_HW_CSUM);
  6049. /* Set user-changeable features (subset of all device features) */
  6050. netdev->hw_features = netdev->features;
  6051. netdev->hw_features |= NETIF_F_RXFCS;
  6052. netdev->priv_flags |= IFF_SUPP_NOFCS;
  6053. netdev->hw_features |= NETIF_F_RXALL;
  6054. if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER)
  6055. netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
  6056. netdev->vlan_features |= (NETIF_F_SG |
  6057. NETIF_F_TSO |
  6058. NETIF_F_TSO6 |
  6059. NETIF_F_HW_CSUM);
  6060. netdev->priv_flags |= IFF_UNICAST_FLT;
  6061. if (pci_using_dac) {
  6062. netdev->features |= NETIF_F_HIGHDMA;
  6063. netdev->vlan_features |= NETIF_F_HIGHDMA;
  6064. }
  6065. if (e1000e_enable_mng_pass_thru(&adapter->hw))
  6066. adapter->flags |= FLAG_MNG_PT_ENABLED;
  6067. /* before reading the NVM, reset the controller to
  6068. * put the device in a known good starting state
  6069. */
  6070. adapter->hw.mac.ops.reset_hw(&adapter->hw);
  6071. /* systems with ASPM and others may see the checksum fail on the first
  6072. * attempt. Let's give it a few tries
  6073. */
  6074. for (i = 0;; i++) {
  6075. if (e1000_validate_nvm_checksum(&adapter->hw) >= 0)
  6076. break;
  6077. if (i == 2) {
  6078. dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
  6079. err = -EIO;
  6080. goto err_eeprom;
  6081. }
  6082. }
  6083. e1000_eeprom_checks(adapter);
  6084. /* copy the MAC address */
  6085. if (e1000e_read_mac_addr(&adapter->hw))
  6086. dev_err(&pdev->dev,
  6087. "NVM Read Error while reading MAC address\n");
  6088. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  6089. if (!is_valid_ether_addr(netdev->dev_addr)) {
  6090. dev_err(&pdev->dev, "Invalid MAC Address: %pM\n",
  6091. netdev->dev_addr);
  6092. err = -EIO;
  6093. goto err_eeprom;
  6094. }
  6095. init_timer(&adapter->watchdog_timer);
  6096. adapter->watchdog_timer.function = e1000_watchdog;
  6097. adapter->watchdog_timer.data = (unsigned long)adapter;
  6098. init_timer(&adapter->phy_info_timer);
  6099. adapter->phy_info_timer.function = e1000_update_phy_info;
  6100. adapter->phy_info_timer.data = (unsigned long)adapter;
  6101. INIT_WORK(&adapter->reset_task, e1000_reset_task);
  6102. INIT_WORK(&adapter->watchdog_task, e1000_watchdog_task);
  6103. INIT_WORK(&adapter->downshift_task, e1000e_downshift_workaround);
  6104. INIT_WORK(&adapter->update_phy_task, e1000e_update_phy_task);
  6105. INIT_WORK(&adapter->print_hang_task, e1000_print_hw_hang);
  6106. /* Initialize link parameters. User can change them with ethtool */
  6107. adapter->hw.mac.autoneg = 1;
  6108. adapter->fc_autoneg = true;
  6109. adapter->hw.fc.requested_mode = e1000_fc_default;
  6110. adapter->hw.fc.current_mode = e1000_fc_default;
  6111. adapter->hw.phy.autoneg_advertised = 0x2f;
  6112. /* Initial Wake on LAN setting - If APM wake is enabled in
  6113. * the EEPROM, enable the ACPI Magic Packet filter
  6114. */
  6115. if (adapter->flags & FLAG_APME_IN_WUC) {
  6116. /* APME bit in EEPROM is mapped to WUC.APME */
  6117. eeprom_data = er32(WUC);
  6118. eeprom_apme_mask = E1000_WUC_APME;
  6119. if ((hw->mac.type > e1000_ich10lan) &&
  6120. (eeprom_data & E1000_WUC_PHY_WAKE))
  6121. adapter->flags2 |= FLAG2_HAS_PHY_WAKEUP;
  6122. } else if (adapter->flags & FLAG_APME_IN_CTRL3) {
  6123. if (adapter->flags & FLAG_APME_CHECK_PORT_B &&
  6124. (adapter->hw.bus.func == 1))
  6125. rval = e1000_read_nvm(&adapter->hw,
  6126. NVM_INIT_CONTROL3_PORT_B,
  6127. 1, &eeprom_data);
  6128. else
  6129. rval = e1000_read_nvm(&adapter->hw,
  6130. NVM_INIT_CONTROL3_PORT_A,
  6131. 1, &eeprom_data);
  6132. }
  6133. /* fetch WoL from EEPROM */
  6134. if (rval)
  6135. e_dbg("NVM read error getting WoL initial values: %d\n", rval);
  6136. else if (eeprom_data & eeprom_apme_mask)
  6137. adapter->eeprom_wol |= E1000_WUFC_MAG;
  6138. /* now that we have the eeprom settings, apply the special cases
  6139. * where the eeprom may be wrong or the board simply won't support
  6140. * wake on lan on a particular port
  6141. */
  6142. if (!(adapter->flags & FLAG_HAS_WOL))
  6143. adapter->eeprom_wol = 0;
  6144. /* initialize the wol settings based on the eeprom settings */
  6145. adapter->wol = adapter->eeprom_wol;
  6146. /* make sure adapter isn't asleep if manageability is enabled */
  6147. if (adapter->wol || (adapter->flags & FLAG_MNG_PT_ENABLED) ||
  6148. (hw->mac.ops.check_mng_mode(hw)))
  6149. device_wakeup_enable(&pdev->dev);
  6150. /* save off EEPROM version number */
  6151. rval = e1000_read_nvm(&adapter->hw, 5, 1, &adapter->eeprom_vers);
  6152. if (rval) {
  6153. e_dbg("NVM read error getting EEPROM version: %d\n", rval);
  6154. adapter->eeprom_vers = 0;
  6155. }
  6156. /* reset the hardware with the new settings */
  6157. e1000e_reset(adapter);
  6158. /* If the controller has AMT, do not set DRV_LOAD until the interface
  6159. * is up. For all other cases, let the f/w know that the h/w is now
  6160. * under the control of the driver.
  6161. */
  6162. if (!(adapter->flags & FLAG_HAS_AMT))
  6163. e1000e_get_hw_control(adapter);
  6164. strlcpy(netdev->name, "eth%d", sizeof(netdev->name));
  6165. err = register_netdev(netdev);
  6166. if (err)
  6167. goto err_register;
  6168. /* carrier off reporting is important to ethtool even BEFORE open */
  6169. netif_carrier_off(netdev);
  6170. /* init PTP hardware clock */
  6171. e1000e_ptp_init(adapter);
  6172. e1000_print_device_info(adapter);
  6173. if (pci_dev_run_wake(pdev))
  6174. pm_runtime_put_noidle(&pdev->dev);
  6175. return 0;
  6176. err_register:
  6177. if (!(adapter->flags & FLAG_HAS_AMT))
  6178. e1000e_release_hw_control(adapter);
  6179. err_eeprom:
  6180. if (hw->phy.ops.check_reset_block && !hw->phy.ops.check_reset_block(hw))
  6181. e1000_phy_hw_reset(&adapter->hw);
  6182. err_hw_init:
  6183. kfree(adapter->tx_ring);
  6184. kfree(adapter->rx_ring);
  6185. err_sw_init:
  6186. if ((adapter->hw.flash_address) && (hw->mac.type < e1000_pch_spt))
  6187. iounmap(adapter->hw.flash_address);
  6188. e1000e_reset_interrupt_capability(adapter);
  6189. err_flashmap:
  6190. iounmap(adapter->hw.hw_addr);
  6191. err_ioremap:
  6192. free_netdev(netdev);
  6193. err_alloc_etherdev:
  6194. pci_release_selected_regions(pdev,
  6195. pci_select_bars(pdev, IORESOURCE_MEM));
  6196. err_pci_reg:
  6197. err_dma:
  6198. pci_disable_device(pdev);
  6199. return err;
  6200. }
  6201. /**
  6202. * e1000_remove - Device Removal Routine
  6203. * @pdev: PCI device information struct
  6204. *
  6205. * e1000_remove is called by the PCI subsystem to alert the driver
  6206. * that it should release a PCI device. The could be caused by a
  6207. * Hot-Plug event, or because the driver is going to be removed from
  6208. * memory.
  6209. **/
  6210. static void e1000_remove(struct pci_dev *pdev)
  6211. {
  6212. struct net_device *netdev = pci_get_drvdata(pdev);
  6213. struct e1000_adapter *adapter = netdev_priv(netdev);
  6214. bool down = test_bit(__E1000_DOWN, &adapter->state);
  6215. e1000e_ptp_remove(adapter);
  6216. /* The timers may be rescheduled, so explicitly disable them
  6217. * from being rescheduled.
  6218. */
  6219. if (!down)
  6220. set_bit(__E1000_DOWN, &adapter->state);
  6221. del_timer_sync(&adapter->watchdog_timer);
  6222. del_timer_sync(&adapter->phy_info_timer);
  6223. cancel_work_sync(&adapter->reset_task);
  6224. cancel_work_sync(&adapter->watchdog_task);
  6225. cancel_work_sync(&adapter->downshift_task);
  6226. cancel_work_sync(&adapter->update_phy_task);
  6227. cancel_work_sync(&adapter->print_hang_task);
  6228. if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
  6229. cancel_work_sync(&adapter->tx_hwtstamp_work);
  6230. if (adapter->tx_hwtstamp_skb) {
  6231. dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
  6232. adapter->tx_hwtstamp_skb = NULL;
  6233. }
  6234. }
  6235. /* Don't lie to e1000_close() down the road. */
  6236. if (!down)
  6237. clear_bit(__E1000_DOWN, &adapter->state);
  6238. unregister_netdev(netdev);
  6239. if (pci_dev_run_wake(pdev))
  6240. pm_runtime_get_noresume(&pdev->dev);
  6241. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  6242. * would have already happened in close and is redundant.
  6243. */
  6244. e1000e_release_hw_control(adapter);
  6245. e1000e_reset_interrupt_capability(adapter);
  6246. kfree(adapter->tx_ring);
  6247. kfree(adapter->rx_ring);
  6248. iounmap(adapter->hw.hw_addr);
  6249. if ((adapter->hw.flash_address) &&
  6250. (adapter->hw.mac.type < e1000_pch_spt))
  6251. iounmap(adapter->hw.flash_address);
  6252. pci_release_selected_regions(pdev,
  6253. pci_select_bars(pdev, IORESOURCE_MEM));
  6254. free_netdev(netdev);
  6255. /* AER disable */
  6256. pci_disable_pcie_error_reporting(pdev);
  6257. pci_disable_device(pdev);
  6258. }
  6259. /* PCI Error Recovery (ERS) */
  6260. static const struct pci_error_handlers e1000_err_handler = {
  6261. .error_detected = e1000_io_error_detected,
  6262. .slot_reset = e1000_io_slot_reset,
  6263. .resume = e1000_io_resume,
  6264. };
  6265. static const struct pci_device_id e1000_pci_tbl[] = {
  6266. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_COPPER), board_82571 },
  6267. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_FIBER), board_82571 },
  6268. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER), board_82571 },
  6269. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER_LP),
  6270. board_82571 },
  6271. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_FIBER), board_82571 },
  6272. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES), board_82571 },
  6273. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_DUAL), board_82571 },
  6274. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_QUAD), board_82571 },
  6275. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571PT_QUAD_COPPER), board_82571 },
  6276. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI), board_82572 },
  6277. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_COPPER), board_82572 },
  6278. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_FIBER), board_82572 },
  6279. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_SERDES), board_82572 },
  6280. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E), board_82573 },
  6281. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E_IAMT), board_82573 },
  6282. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573L), board_82573 },
  6283. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574L), board_82574 },
  6284. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574LA), board_82574 },
  6285. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82583V), board_82583 },
  6286. { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_DPT),
  6287. board_80003es2lan },
  6288. { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_SPT),
  6289. board_80003es2lan },
  6290. { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_DPT),
  6291. board_80003es2lan },
  6292. { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_SPT),
  6293. board_80003es2lan },
  6294. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE), board_ich8lan },
  6295. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_G), board_ich8lan },
  6296. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_GT), board_ich8lan },
  6297. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_AMT), board_ich8lan },
  6298. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_C), board_ich8lan },
  6299. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M), board_ich8lan },
  6300. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M_AMT), board_ich8lan },
  6301. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_82567V_3), board_ich8lan },
  6302. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE), board_ich9lan },
  6303. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_G), board_ich9lan },
  6304. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_GT), board_ich9lan },
  6305. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_AMT), board_ich9lan },
  6306. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_C), board_ich9lan },
  6307. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_BM), board_ich9lan },
  6308. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M), board_ich9lan },
  6309. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_AMT), board_ich9lan },
  6310. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_V), board_ich9lan },
  6311. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LM), board_ich9lan },
  6312. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LF), board_ich9lan },
  6313. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_V), board_ich9lan },
  6314. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LM), board_ich10lan },
  6315. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LF), board_ich10lan },
  6316. { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_V), board_ich10lan },
  6317. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LM), board_pchlan },
  6318. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LC), board_pchlan },
  6319. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DM), board_pchlan },
  6320. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DC), board_pchlan },
  6321. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_LM), board_pch2lan },
  6322. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_V), board_pch2lan },
  6323. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_LM), board_pch_lpt },
  6324. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_V), board_pch_lpt },
  6325. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_LM), board_pch_lpt },
  6326. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_V), board_pch_lpt },
  6327. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM2), board_pch_lpt },
  6328. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V2), board_pch_lpt },
  6329. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM3), board_pch_lpt },
  6330. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V3), board_pch_lpt },
  6331. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM), board_pch_spt },
  6332. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V), board_pch_spt },
  6333. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM2), board_pch_spt },
  6334. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V2), board_pch_spt },
  6335. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LBG_I219_LM3), board_pch_spt },
  6336. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM4), board_pch_spt },
  6337. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V4), board_pch_spt },
  6338. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM5), board_pch_spt },
  6339. { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V5), board_pch_spt },
  6340. { 0, 0, 0, 0, 0, 0, 0 } /* terminate list */
  6341. };
  6342. MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
  6343. static const struct dev_pm_ops e1000_pm_ops = {
  6344. #ifdef CONFIG_PM_SLEEP
  6345. .suspend = e1000e_pm_suspend,
  6346. .resume = e1000e_pm_resume,
  6347. .freeze = e1000e_pm_freeze,
  6348. .thaw = e1000e_pm_thaw,
  6349. .poweroff = e1000e_pm_suspend,
  6350. .restore = e1000e_pm_resume,
  6351. #endif
  6352. SET_RUNTIME_PM_OPS(e1000e_pm_runtime_suspend, e1000e_pm_runtime_resume,
  6353. e1000e_pm_runtime_idle)
  6354. };
  6355. /* PCI Device API Driver */
  6356. static struct pci_driver e1000_driver = {
  6357. .name = e1000e_driver_name,
  6358. .id_table = e1000_pci_tbl,
  6359. .probe = e1000_probe,
  6360. .remove = e1000_remove,
  6361. .driver = {
  6362. .pm = &e1000_pm_ops,
  6363. },
  6364. .shutdown = e1000_shutdown,
  6365. .err_handler = &e1000_err_handler
  6366. };
  6367. /**
  6368. * e1000_init_module - Driver Registration Routine
  6369. *
  6370. * e1000_init_module is the first routine called when the driver is
  6371. * loaded. All it does is register with the PCI subsystem.
  6372. **/
  6373. static int __init e1000_init_module(void)
  6374. {
  6375. pr_info("Intel(R) PRO/1000 Network Driver - %s\n",
  6376. e1000e_driver_version);
  6377. pr_info("Copyright(c) 1999 - 2015 Intel Corporation.\n");
  6378. return pci_register_driver(&e1000_driver);
  6379. }
  6380. module_init(e1000_init_module);
  6381. /**
  6382. * e1000_exit_module - Driver Exit Cleanup Routine
  6383. *
  6384. * e1000_exit_module is called just before the driver is removed
  6385. * from memory.
  6386. **/
  6387. static void __exit e1000_exit_module(void)
  6388. {
  6389. pci_unregister_driver(&e1000_driver);
  6390. }
  6391. module_exit(e1000_exit_module);
  6392. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  6393. MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
  6394. MODULE_LICENSE("GPL");
  6395. MODULE_VERSION(DRV_VERSION);
  6396. /* netdev.c */