vi.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gfx_v8_0.h"
  56. #include "sdma_v2_4.h"
  57. #include "sdma_v3_0.h"
  58. #include "dce_v10_0.h"
  59. #include "dce_v11_0.h"
  60. #include "iceland_ih.h"
  61. #include "tonga_ih.h"
  62. #include "cz_ih.h"
  63. #include "uvd_v5_0.h"
  64. #include "uvd_v6_0.h"
  65. #include "vce_v3_0.h"
  66. #include "amdgpu_powerplay.h"
  67. /*
  68. * Indirect registers accessor
  69. */
  70. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  71. {
  72. unsigned long flags;
  73. u32 r;
  74. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  75. WREG32(mmPCIE_INDEX, reg);
  76. (void)RREG32(mmPCIE_INDEX);
  77. r = RREG32(mmPCIE_DATA);
  78. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  79. return r;
  80. }
  81. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  82. {
  83. unsigned long flags;
  84. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  85. WREG32(mmPCIE_INDEX, reg);
  86. (void)RREG32(mmPCIE_INDEX);
  87. WREG32(mmPCIE_DATA, v);
  88. (void)RREG32(mmPCIE_DATA);
  89. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  90. }
  91. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  92. {
  93. unsigned long flags;
  94. u32 r;
  95. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  96. WREG32(mmSMC_IND_INDEX_0, (reg));
  97. r = RREG32(mmSMC_IND_DATA_0);
  98. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  99. return r;
  100. }
  101. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  102. {
  103. unsigned long flags;
  104. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  105. WREG32(mmSMC_IND_INDEX_0, (reg));
  106. WREG32(mmSMC_IND_DATA_0, (v));
  107. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  108. }
  109. /* smu_8_0_d.h */
  110. #define mmMP0PUB_IND_INDEX 0x180
  111. #define mmMP0PUB_IND_DATA 0x181
  112. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  113. {
  114. unsigned long flags;
  115. u32 r;
  116. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  117. WREG32(mmMP0PUB_IND_INDEX, (reg));
  118. r = RREG32(mmMP0PUB_IND_DATA);
  119. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  120. return r;
  121. }
  122. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  123. {
  124. unsigned long flags;
  125. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  126. WREG32(mmMP0PUB_IND_INDEX, (reg));
  127. WREG32(mmMP0PUB_IND_DATA, (v));
  128. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  129. }
  130. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  131. {
  132. unsigned long flags;
  133. u32 r;
  134. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  135. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  136. r = RREG32(mmUVD_CTX_DATA);
  137. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  138. return r;
  139. }
  140. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  141. {
  142. unsigned long flags;
  143. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  144. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  145. WREG32(mmUVD_CTX_DATA, (v));
  146. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  147. }
  148. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  149. {
  150. unsigned long flags;
  151. u32 r;
  152. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  153. WREG32(mmDIDT_IND_INDEX, (reg));
  154. r = RREG32(mmDIDT_IND_DATA);
  155. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  156. return r;
  157. }
  158. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  159. {
  160. unsigned long flags;
  161. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  162. WREG32(mmDIDT_IND_INDEX, (reg));
  163. WREG32(mmDIDT_IND_DATA, (v));
  164. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  165. }
  166. static const u32 tonga_mgcg_cgcg_init[] =
  167. {
  168. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  169. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  170. mmPCIE_DATA, 0x000f0000, 0x00000000,
  171. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  172. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  173. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  174. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  175. };
  176. static const u32 fiji_mgcg_cgcg_init[] =
  177. {
  178. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  179. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  180. mmPCIE_DATA, 0x000f0000, 0x00000000,
  181. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  182. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  183. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  184. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  185. };
  186. static const u32 iceland_mgcg_cgcg_init[] =
  187. {
  188. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  189. mmPCIE_DATA, 0x000f0000, 0x00000000,
  190. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  191. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  192. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  193. };
  194. static const u32 cz_mgcg_cgcg_init[] =
  195. {
  196. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  197. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  198. mmPCIE_DATA, 0x000f0000, 0x00000000,
  199. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  200. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  201. };
  202. static const u32 stoney_mgcg_cgcg_init[] =
  203. {
  204. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  205. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  206. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  207. };
  208. static void vi_init_golden_registers(struct amdgpu_device *adev)
  209. {
  210. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  211. mutex_lock(&adev->grbm_idx_mutex);
  212. switch (adev->asic_type) {
  213. case CHIP_TOPAZ:
  214. amdgpu_program_register_sequence(adev,
  215. iceland_mgcg_cgcg_init,
  216. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  217. break;
  218. case CHIP_FIJI:
  219. amdgpu_program_register_sequence(adev,
  220. fiji_mgcg_cgcg_init,
  221. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  222. break;
  223. case CHIP_TONGA:
  224. amdgpu_program_register_sequence(adev,
  225. tonga_mgcg_cgcg_init,
  226. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  227. break;
  228. case CHIP_CARRIZO:
  229. amdgpu_program_register_sequence(adev,
  230. cz_mgcg_cgcg_init,
  231. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  232. break;
  233. case CHIP_STONEY:
  234. amdgpu_program_register_sequence(adev,
  235. stoney_mgcg_cgcg_init,
  236. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  237. break;
  238. default:
  239. break;
  240. }
  241. mutex_unlock(&adev->grbm_idx_mutex);
  242. }
  243. /**
  244. * vi_get_xclk - get the xclk
  245. *
  246. * @adev: amdgpu_device pointer
  247. *
  248. * Returns the reference clock used by the gfx engine
  249. * (VI).
  250. */
  251. static u32 vi_get_xclk(struct amdgpu_device *adev)
  252. {
  253. u32 reference_clock = adev->clock.spll.reference_freq;
  254. u32 tmp;
  255. if (adev->flags & AMD_IS_APU)
  256. return reference_clock;
  257. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  258. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  259. return 1000;
  260. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  261. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  262. return reference_clock / 4;
  263. return reference_clock;
  264. }
  265. /**
  266. * vi_srbm_select - select specific register instances
  267. *
  268. * @adev: amdgpu_device pointer
  269. * @me: selected ME (micro engine)
  270. * @pipe: pipe
  271. * @queue: queue
  272. * @vmid: VMID
  273. *
  274. * Switches the currently active registers instances. Some
  275. * registers are instanced per VMID, others are instanced per
  276. * me/pipe/queue combination.
  277. */
  278. void vi_srbm_select(struct amdgpu_device *adev,
  279. u32 me, u32 pipe, u32 queue, u32 vmid)
  280. {
  281. u32 srbm_gfx_cntl = 0;
  282. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  283. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  284. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  285. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  286. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  287. }
  288. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  289. {
  290. /* todo */
  291. }
  292. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  293. {
  294. u32 bus_cntl;
  295. u32 d1vga_control = 0;
  296. u32 d2vga_control = 0;
  297. u32 vga_render_control = 0;
  298. u32 rom_cntl;
  299. bool r;
  300. bus_cntl = RREG32(mmBUS_CNTL);
  301. if (adev->mode_info.num_crtc) {
  302. d1vga_control = RREG32(mmD1VGA_CONTROL);
  303. d2vga_control = RREG32(mmD2VGA_CONTROL);
  304. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  305. }
  306. rom_cntl = RREG32_SMC(ixROM_CNTL);
  307. /* enable the rom */
  308. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  309. if (adev->mode_info.num_crtc) {
  310. /* Disable VGA mode */
  311. WREG32(mmD1VGA_CONTROL,
  312. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  313. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  314. WREG32(mmD2VGA_CONTROL,
  315. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  316. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  317. WREG32(mmVGA_RENDER_CONTROL,
  318. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  319. }
  320. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  321. r = amdgpu_read_bios(adev);
  322. /* restore regs */
  323. WREG32(mmBUS_CNTL, bus_cntl);
  324. if (adev->mode_info.num_crtc) {
  325. WREG32(mmD1VGA_CONTROL, d1vga_control);
  326. WREG32(mmD2VGA_CONTROL, d2vga_control);
  327. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  328. }
  329. WREG32_SMC(ixROM_CNTL, rom_cntl);
  330. return r;
  331. }
  332. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  333. u8 *bios, u32 length_bytes)
  334. {
  335. u32 *dw_ptr;
  336. unsigned long flags;
  337. u32 i, length_dw;
  338. if (bios == NULL)
  339. return false;
  340. if (length_bytes == 0)
  341. return false;
  342. /* APU vbios image is part of sbios image */
  343. if (adev->flags & AMD_IS_APU)
  344. return false;
  345. dw_ptr = (u32 *)bios;
  346. length_dw = ALIGN(length_bytes, 4) / 4;
  347. /* take the smc lock since we are using the smc index */
  348. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  349. /* set rom index to 0 */
  350. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  351. WREG32(mmSMC_IND_DATA_0, 0);
  352. /* set index to data for continous read */
  353. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  354. for (i = 0; i < length_dw; i++)
  355. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  356. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  357. return true;
  358. }
  359. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  360. {mmGB_MACROTILE_MODE7, true},
  361. };
  362. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  363. {mmGB_TILE_MODE7, true},
  364. {mmGB_TILE_MODE12, true},
  365. {mmGB_TILE_MODE17, true},
  366. {mmGB_TILE_MODE23, true},
  367. {mmGB_MACROTILE_MODE7, true},
  368. };
  369. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  370. {mmGRBM_STATUS, false},
  371. {mmGRBM_STATUS2, false},
  372. {mmGRBM_STATUS_SE0, false},
  373. {mmGRBM_STATUS_SE1, false},
  374. {mmGRBM_STATUS_SE2, false},
  375. {mmGRBM_STATUS_SE3, false},
  376. {mmSRBM_STATUS, false},
  377. {mmSRBM_STATUS2, false},
  378. {mmSRBM_STATUS3, false},
  379. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  380. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  381. {mmCP_STAT, false},
  382. {mmCP_STALLED_STAT1, false},
  383. {mmCP_STALLED_STAT2, false},
  384. {mmCP_STALLED_STAT3, false},
  385. {mmCP_CPF_BUSY_STAT, false},
  386. {mmCP_CPF_STALLED_STAT1, false},
  387. {mmCP_CPF_STATUS, false},
  388. {mmCP_CPC_BUSY_STAT, false},
  389. {mmCP_CPC_STALLED_STAT1, false},
  390. {mmCP_CPC_STATUS, false},
  391. {mmGB_ADDR_CONFIG, false},
  392. {mmMC_ARB_RAMCFG, false},
  393. {mmGB_TILE_MODE0, false},
  394. {mmGB_TILE_MODE1, false},
  395. {mmGB_TILE_MODE2, false},
  396. {mmGB_TILE_MODE3, false},
  397. {mmGB_TILE_MODE4, false},
  398. {mmGB_TILE_MODE5, false},
  399. {mmGB_TILE_MODE6, false},
  400. {mmGB_TILE_MODE7, false},
  401. {mmGB_TILE_MODE8, false},
  402. {mmGB_TILE_MODE9, false},
  403. {mmGB_TILE_MODE10, false},
  404. {mmGB_TILE_MODE11, false},
  405. {mmGB_TILE_MODE12, false},
  406. {mmGB_TILE_MODE13, false},
  407. {mmGB_TILE_MODE14, false},
  408. {mmGB_TILE_MODE15, false},
  409. {mmGB_TILE_MODE16, false},
  410. {mmGB_TILE_MODE17, false},
  411. {mmGB_TILE_MODE18, false},
  412. {mmGB_TILE_MODE19, false},
  413. {mmGB_TILE_MODE20, false},
  414. {mmGB_TILE_MODE21, false},
  415. {mmGB_TILE_MODE22, false},
  416. {mmGB_TILE_MODE23, false},
  417. {mmGB_TILE_MODE24, false},
  418. {mmGB_TILE_MODE25, false},
  419. {mmGB_TILE_MODE26, false},
  420. {mmGB_TILE_MODE27, false},
  421. {mmGB_TILE_MODE28, false},
  422. {mmGB_TILE_MODE29, false},
  423. {mmGB_TILE_MODE30, false},
  424. {mmGB_TILE_MODE31, false},
  425. {mmGB_MACROTILE_MODE0, false},
  426. {mmGB_MACROTILE_MODE1, false},
  427. {mmGB_MACROTILE_MODE2, false},
  428. {mmGB_MACROTILE_MODE3, false},
  429. {mmGB_MACROTILE_MODE4, false},
  430. {mmGB_MACROTILE_MODE5, false},
  431. {mmGB_MACROTILE_MODE6, false},
  432. {mmGB_MACROTILE_MODE7, false},
  433. {mmGB_MACROTILE_MODE8, false},
  434. {mmGB_MACROTILE_MODE9, false},
  435. {mmGB_MACROTILE_MODE10, false},
  436. {mmGB_MACROTILE_MODE11, false},
  437. {mmGB_MACROTILE_MODE12, false},
  438. {mmGB_MACROTILE_MODE13, false},
  439. {mmGB_MACROTILE_MODE14, false},
  440. {mmGB_MACROTILE_MODE15, false},
  441. {mmCC_RB_BACKEND_DISABLE, false, true},
  442. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  443. {mmGB_BACKEND_MAP, false, false},
  444. {mmPA_SC_RASTER_CONFIG, false, true},
  445. {mmPA_SC_RASTER_CONFIG_1, false, true},
  446. };
  447. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  448. u32 sh_num, u32 reg_offset)
  449. {
  450. uint32_t val;
  451. mutex_lock(&adev->grbm_idx_mutex);
  452. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  453. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  454. val = RREG32(reg_offset);
  455. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  456. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  457. mutex_unlock(&adev->grbm_idx_mutex);
  458. return val;
  459. }
  460. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  461. u32 sh_num, u32 reg_offset, u32 *value)
  462. {
  463. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  464. struct amdgpu_allowed_register_entry *asic_register_entry;
  465. uint32_t size, i;
  466. *value = 0;
  467. switch (adev->asic_type) {
  468. case CHIP_TOPAZ:
  469. asic_register_table = tonga_allowed_read_registers;
  470. size = ARRAY_SIZE(tonga_allowed_read_registers);
  471. break;
  472. case CHIP_FIJI:
  473. case CHIP_TONGA:
  474. case CHIP_CARRIZO:
  475. case CHIP_STONEY:
  476. asic_register_table = cz_allowed_read_registers;
  477. size = ARRAY_SIZE(cz_allowed_read_registers);
  478. break;
  479. default:
  480. return -EINVAL;
  481. }
  482. if (asic_register_table) {
  483. for (i = 0; i < size; i++) {
  484. asic_register_entry = asic_register_table + i;
  485. if (reg_offset != asic_register_entry->reg_offset)
  486. continue;
  487. if (!asic_register_entry->untouched)
  488. *value = asic_register_entry->grbm_indexed ?
  489. vi_read_indexed_register(adev, se_num,
  490. sh_num, reg_offset) :
  491. RREG32(reg_offset);
  492. return 0;
  493. }
  494. }
  495. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  496. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  497. continue;
  498. if (!vi_allowed_read_registers[i].untouched)
  499. *value = vi_allowed_read_registers[i].grbm_indexed ?
  500. vi_read_indexed_register(adev, se_num,
  501. sh_num, reg_offset) :
  502. RREG32(reg_offset);
  503. return 0;
  504. }
  505. return -EINVAL;
  506. }
  507. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  508. {
  509. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  510. RREG32(mmGRBM_STATUS));
  511. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  512. RREG32(mmGRBM_STATUS2));
  513. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  514. RREG32(mmGRBM_STATUS_SE0));
  515. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  516. RREG32(mmGRBM_STATUS_SE1));
  517. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  518. RREG32(mmGRBM_STATUS_SE2));
  519. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  520. RREG32(mmGRBM_STATUS_SE3));
  521. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  522. RREG32(mmSRBM_STATUS));
  523. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  524. RREG32(mmSRBM_STATUS2));
  525. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  526. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  527. if (adev->sdma.num_instances > 1) {
  528. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  529. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  530. }
  531. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  532. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  533. RREG32(mmCP_STALLED_STAT1));
  534. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  535. RREG32(mmCP_STALLED_STAT2));
  536. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  537. RREG32(mmCP_STALLED_STAT3));
  538. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  539. RREG32(mmCP_CPF_BUSY_STAT));
  540. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  541. RREG32(mmCP_CPF_STALLED_STAT1));
  542. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  543. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  544. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  545. RREG32(mmCP_CPC_STALLED_STAT1));
  546. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  547. }
  548. /**
  549. * vi_gpu_check_soft_reset - check which blocks are busy
  550. *
  551. * @adev: amdgpu_device pointer
  552. *
  553. * Check which blocks are busy and return the relevant reset
  554. * mask to be used by vi_gpu_soft_reset().
  555. * Returns a mask of the blocks to be reset.
  556. */
  557. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  558. {
  559. u32 reset_mask = 0;
  560. u32 tmp;
  561. /* GRBM_STATUS */
  562. tmp = RREG32(mmGRBM_STATUS);
  563. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  564. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  565. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  566. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  567. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  568. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  569. reset_mask |= AMDGPU_RESET_GFX;
  570. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  571. reset_mask |= AMDGPU_RESET_CP;
  572. /* GRBM_STATUS2 */
  573. tmp = RREG32(mmGRBM_STATUS2);
  574. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  575. reset_mask |= AMDGPU_RESET_RLC;
  576. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  577. GRBM_STATUS2__CPC_BUSY_MASK |
  578. GRBM_STATUS2__CPG_BUSY_MASK))
  579. reset_mask |= AMDGPU_RESET_CP;
  580. /* SRBM_STATUS2 */
  581. tmp = RREG32(mmSRBM_STATUS2);
  582. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  583. reset_mask |= AMDGPU_RESET_DMA;
  584. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  585. reset_mask |= AMDGPU_RESET_DMA1;
  586. /* SRBM_STATUS */
  587. tmp = RREG32(mmSRBM_STATUS);
  588. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  589. reset_mask |= AMDGPU_RESET_IH;
  590. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  591. reset_mask |= AMDGPU_RESET_SEM;
  592. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  593. reset_mask |= AMDGPU_RESET_GRBM;
  594. if (adev->asic_type != CHIP_TOPAZ) {
  595. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  596. SRBM_STATUS__UVD_BUSY_MASK))
  597. reset_mask |= AMDGPU_RESET_UVD;
  598. }
  599. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  600. reset_mask |= AMDGPU_RESET_VMC;
  601. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  602. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  603. reset_mask |= AMDGPU_RESET_MC;
  604. /* SDMA0_STATUS_REG */
  605. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  606. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  607. reset_mask |= AMDGPU_RESET_DMA;
  608. /* SDMA1_STATUS_REG */
  609. if (adev->sdma.num_instances > 1) {
  610. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  611. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  612. reset_mask |= AMDGPU_RESET_DMA1;
  613. }
  614. #if 0
  615. /* VCE_STATUS */
  616. if (adev->asic_type != CHIP_TOPAZ) {
  617. tmp = RREG32(mmVCE_STATUS);
  618. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  619. reset_mask |= AMDGPU_RESET_VCE;
  620. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  621. reset_mask |= AMDGPU_RESET_VCE1;
  622. }
  623. if (adev->asic_type != CHIP_TOPAZ) {
  624. if (amdgpu_display_is_display_hung(adev))
  625. reset_mask |= AMDGPU_RESET_DISPLAY;
  626. }
  627. #endif
  628. /* Skip MC reset as it's mostly likely not hung, just busy */
  629. if (reset_mask & AMDGPU_RESET_MC) {
  630. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  631. reset_mask &= ~AMDGPU_RESET_MC;
  632. }
  633. return reset_mask;
  634. }
  635. /**
  636. * vi_gpu_soft_reset - soft reset GPU
  637. *
  638. * @adev: amdgpu_device pointer
  639. * @reset_mask: mask of which blocks to reset
  640. *
  641. * Soft reset the blocks specified in @reset_mask.
  642. */
  643. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  644. {
  645. struct amdgpu_mode_mc_save save;
  646. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  647. u32 tmp;
  648. if (reset_mask == 0)
  649. return;
  650. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  651. vi_print_gpu_status_regs(adev);
  652. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  653. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  654. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  655. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  656. /* disable CG/PG */
  657. /* stop the rlc */
  658. //XXX
  659. //gfx_v8_0_rlc_stop(adev);
  660. /* Disable GFX parsing/prefetching */
  661. tmp = RREG32(mmCP_ME_CNTL);
  662. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  663. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  664. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  665. WREG32(mmCP_ME_CNTL, tmp);
  666. /* Disable MEC parsing/prefetching */
  667. tmp = RREG32(mmCP_MEC_CNTL);
  668. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  669. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  670. WREG32(mmCP_MEC_CNTL, tmp);
  671. if (reset_mask & AMDGPU_RESET_DMA) {
  672. /* sdma0 */
  673. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  674. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  675. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  676. }
  677. if (reset_mask & AMDGPU_RESET_DMA1) {
  678. /* sdma1 */
  679. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  680. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  681. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  682. }
  683. gmc_v8_0_mc_stop(adev, &save);
  684. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  685. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  686. }
  687. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  688. grbm_soft_reset =
  689. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  690. grbm_soft_reset =
  691. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  692. }
  693. if (reset_mask & AMDGPU_RESET_CP) {
  694. grbm_soft_reset =
  695. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  696. srbm_soft_reset =
  697. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  698. }
  699. if (reset_mask & AMDGPU_RESET_DMA)
  700. srbm_soft_reset =
  701. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  702. if (reset_mask & AMDGPU_RESET_DMA1)
  703. srbm_soft_reset =
  704. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  705. if (reset_mask & AMDGPU_RESET_DISPLAY)
  706. srbm_soft_reset =
  707. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  708. if (reset_mask & AMDGPU_RESET_RLC)
  709. grbm_soft_reset =
  710. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  711. if (reset_mask & AMDGPU_RESET_SEM)
  712. srbm_soft_reset =
  713. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  714. if (reset_mask & AMDGPU_RESET_IH)
  715. srbm_soft_reset =
  716. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  717. if (reset_mask & AMDGPU_RESET_GRBM)
  718. srbm_soft_reset =
  719. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  720. if (reset_mask & AMDGPU_RESET_VMC)
  721. srbm_soft_reset =
  722. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  723. if (reset_mask & AMDGPU_RESET_UVD)
  724. srbm_soft_reset =
  725. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  726. if (reset_mask & AMDGPU_RESET_VCE)
  727. srbm_soft_reset =
  728. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  729. if (reset_mask & AMDGPU_RESET_VCE)
  730. srbm_soft_reset =
  731. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  732. if (!(adev->flags & AMD_IS_APU)) {
  733. if (reset_mask & AMDGPU_RESET_MC)
  734. srbm_soft_reset =
  735. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  736. }
  737. if (grbm_soft_reset) {
  738. tmp = RREG32(mmGRBM_SOFT_RESET);
  739. tmp |= grbm_soft_reset;
  740. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  741. WREG32(mmGRBM_SOFT_RESET, tmp);
  742. tmp = RREG32(mmGRBM_SOFT_RESET);
  743. udelay(50);
  744. tmp &= ~grbm_soft_reset;
  745. WREG32(mmGRBM_SOFT_RESET, tmp);
  746. tmp = RREG32(mmGRBM_SOFT_RESET);
  747. }
  748. if (srbm_soft_reset) {
  749. tmp = RREG32(mmSRBM_SOFT_RESET);
  750. tmp |= srbm_soft_reset;
  751. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  752. WREG32(mmSRBM_SOFT_RESET, tmp);
  753. tmp = RREG32(mmSRBM_SOFT_RESET);
  754. udelay(50);
  755. tmp &= ~srbm_soft_reset;
  756. WREG32(mmSRBM_SOFT_RESET, tmp);
  757. tmp = RREG32(mmSRBM_SOFT_RESET);
  758. }
  759. /* Wait a little for things to settle down */
  760. udelay(50);
  761. gmc_v8_0_mc_resume(adev, &save);
  762. udelay(50);
  763. vi_print_gpu_status_regs(adev);
  764. }
  765. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  766. {
  767. struct amdgpu_mode_mc_save save;
  768. u32 tmp, i;
  769. dev_info(adev->dev, "GPU pci config reset\n");
  770. /* disable dpm? */
  771. /* disable cg/pg */
  772. /* Disable GFX parsing/prefetching */
  773. tmp = RREG32(mmCP_ME_CNTL);
  774. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  775. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  776. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  777. WREG32(mmCP_ME_CNTL, tmp);
  778. /* Disable MEC parsing/prefetching */
  779. tmp = RREG32(mmCP_MEC_CNTL);
  780. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  781. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  782. WREG32(mmCP_MEC_CNTL, tmp);
  783. /* Disable GFX parsing/prefetching */
  784. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  785. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  786. /* Disable MEC parsing/prefetching */
  787. WREG32(mmCP_MEC_CNTL,
  788. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  789. /* sdma0 */
  790. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  791. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  792. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  793. /* sdma1 */
  794. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  795. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  796. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  797. /* XXX other engines? */
  798. /* halt the rlc, disable cp internal ints */
  799. //XXX
  800. //gfx_v8_0_rlc_stop(adev);
  801. udelay(50);
  802. /* disable mem access */
  803. gmc_v8_0_mc_stop(adev, &save);
  804. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  805. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  806. }
  807. /* disable BM */
  808. pci_clear_master(adev->pdev);
  809. /* reset */
  810. amdgpu_pci_config_reset(adev);
  811. udelay(100);
  812. /* wait for asic to come out of reset */
  813. for (i = 0; i < adev->usec_timeout; i++) {
  814. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  815. break;
  816. udelay(1);
  817. }
  818. }
  819. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  820. {
  821. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  822. if (hung)
  823. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  824. else
  825. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  826. WREG32(mmBIOS_SCRATCH_3, tmp);
  827. }
  828. /**
  829. * vi_asic_reset - soft reset GPU
  830. *
  831. * @adev: amdgpu_device pointer
  832. *
  833. * Look up which blocks are hung and attempt
  834. * to reset them.
  835. * Returns 0 for success.
  836. */
  837. static int vi_asic_reset(struct amdgpu_device *adev)
  838. {
  839. u32 reset_mask;
  840. reset_mask = vi_gpu_check_soft_reset(adev);
  841. if (reset_mask)
  842. vi_set_bios_scratch_engine_hung(adev, true);
  843. /* try soft reset */
  844. vi_gpu_soft_reset(adev, reset_mask);
  845. reset_mask = vi_gpu_check_soft_reset(adev);
  846. /* try pci config reset */
  847. if (reset_mask && amdgpu_hard_reset)
  848. vi_gpu_pci_config_reset(adev);
  849. reset_mask = vi_gpu_check_soft_reset(adev);
  850. if (!reset_mask)
  851. vi_set_bios_scratch_engine_hung(adev, false);
  852. return 0;
  853. }
  854. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  855. u32 cntl_reg, u32 status_reg)
  856. {
  857. int r, i;
  858. struct atom_clock_dividers dividers;
  859. uint32_t tmp;
  860. r = amdgpu_atombios_get_clock_dividers(adev,
  861. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  862. clock, false, &dividers);
  863. if (r)
  864. return r;
  865. tmp = RREG32_SMC(cntl_reg);
  866. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  867. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  868. tmp |= dividers.post_divider;
  869. WREG32_SMC(cntl_reg, tmp);
  870. for (i = 0; i < 100; i++) {
  871. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  872. break;
  873. mdelay(10);
  874. }
  875. if (i == 100)
  876. return -ETIMEDOUT;
  877. return 0;
  878. }
  879. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  880. {
  881. int r;
  882. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  883. if (r)
  884. return r;
  885. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  886. return 0;
  887. }
  888. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  889. {
  890. /* todo */
  891. return 0;
  892. }
  893. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  894. {
  895. if (pci_is_root_bus(adev->pdev->bus))
  896. return;
  897. if (amdgpu_pcie_gen2 == 0)
  898. return;
  899. if (adev->flags & AMD_IS_APU)
  900. return;
  901. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  902. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  903. return;
  904. /* todo */
  905. }
  906. static void vi_program_aspm(struct amdgpu_device *adev)
  907. {
  908. if (amdgpu_aspm == 0)
  909. return;
  910. /* todo */
  911. }
  912. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  913. bool enable)
  914. {
  915. u32 tmp;
  916. /* not necessary on CZ */
  917. if (adev->flags & AMD_IS_APU)
  918. return;
  919. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  920. if (enable)
  921. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  922. else
  923. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  924. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  925. }
  926. /* topaz has no DCE, UVD, VCE */
  927. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  928. {
  929. /* ORDER MATTERS! */
  930. {
  931. .type = AMD_IP_BLOCK_TYPE_COMMON,
  932. .major = 2,
  933. .minor = 0,
  934. .rev = 0,
  935. .funcs = &vi_common_ip_funcs,
  936. },
  937. {
  938. .type = AMD_IP_BLOCK_TYPE_GMC,
  939. .major = 8,
  940. .minor = 0,
  941. .rev = 0,
  942. .funcs = &gmc_v8_0_ip_funcs,
  943. },
  944. {
  945. .type = AMD_IP_BLOCK_TYPE_IH,
  946. .major = 2,
  947. .minor = 4,
  948. .rev = 0,
  949. .funcs = &iceland_ih_ip_funcs,
  950. },
  951. {
  952. .type = AMD_IP_BLOCK_TYPE_SMC,
  953. .major = 7,
  954. .minor = 1,
  955. .rev = 0,
  956. .funcs = &amdgpu_pp_ip_funcs,
  957. },
  958. {
  959. .type = AMD_IP_BLOCK_TYPE_GFX,
  960. .major = 8,
  961. .minor = 0,
  962. .rev = 0,
  963. .funcs = &gfx_v8_0_ip_funcs,
  964. },
  965. {
  966. .type = AMD_IP_BLOCK_TYPE_SDMA,
  967. .major = 2,
  968. .minor = 4,
  969. .rev = 0,
  970. .funcs = &sdma_v2_4_ip_funcs,
  971. },
  972. };
  973. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  974. {
  975. /* ORDER MATTERS! */
  976. {
  977. .type = AMD_IP_BLOCK_TYPE_COMMON,
  978. .major = 2,
  979. .minor = 0,
  980. .rev = 0,
  981. .funcs = &vi_common_ip_funcs,
  982. },
  983. {
  984. .type = AMD_IP_BLOCK_TYPE_GMC,
  985. .major = 8,
  986. .minor = 0,
  987. .rev = 0,
  988. .funcs = &gmc_v8_0_ip_funcs,
  989. },
  990. {
  991. .type = AMD_IP_BLOCK_TYPE_IH,
  992. .major = 3,
  993. .minor = 0,
  994. .rev = 0,
  995. .funcs = &tonga_ih_ip_funcs,
  996. },
  997. {
  998. .type = AMD_IP_BLOCK_TYPE_SMC,
  999. .major = 7,
  1000. .minor = 1,
  1001. .rev = 0,
  1002. .funcs = &amdgpu_pp_ip_funcs,
  1003. },
  1004. {
  1005. .type = AMD_IP_BLOCK_TYPE_DCE,
  1006. .major = 10,
  1007. .minor = 0,
  1008. .rev = 0,
  1009. .funcs = &dce_v10_0_ip_funcs,
  1010. },
  1011. {
  1012. .type = AMD_IP_BLOCK_TYPE_GFX,
  1013. .major = 8,
  1014. .minor = 0,
  1015. .rev = 0,
  1016. .funcs = &gfx_v8_0_ip_funcs,
  1017. },
  1018. {
  1019. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1020. .major = 3,
  1021. .minor = 0,
  1022. .rev = 0,
  1023. .funcs = &sdma_v3_0_ip_funcs,
  1024. },
  1025. {
  1026. .type = AMD_IP_BLOCK_TYPE_UVD,
  1027. .major = 5,
  1028. .minor = 0,
  1029. .rev = 0,
  1030. .funcs = &uvd_v5_0_ip_funcs,
  1031. },
  1032. {
  1033. .type = AMD_IP_BLOCK_TYPE_VCE,
  1034. .major = 3,
  1035. .minor = 0,
  1036. .rev = 0,
  1037. .funcs = &vce_v3_0_ip_funcs,
  1038. },
  1039. };
  1040. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  1041. {
  1042. /* ORDER MATTERS! */
  1043. {
  1044. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1045. .major = 2,
  1046. .minor = 0,
  1047. .rev = 0,
  1048. .funcs = &vi_common_ip_funcs,
  1049. },
  1050. {
  1051. .type = AMD_IP_BLOCK_TYPE_GMC,
  1052. .major = 8,
  1053. .minor = 5,
  1054. .rev = 0,
  1055. .funcs = &gmc_v8_0_ip_funcs,
  1056. },
  1057. {
  1058. .type = AMD_IP_BLOCK_TYPE_IH,
  1059. .major = 3,
  1060. .minor = 0,
  1061. .rev = 0,
  1062. .funcs = &tonga_ih_ip_funcs,
  1063. },
  1064. {
  1065. .type = AMD_IP_BLOCK_TYPE_SMC,
  1066. .major = 7,
  1067. .minor = 1,
  1068. .rev = 0,
  1069. .funcs = &amdgpu_pp_ip_funcs,
  1070. },
  1071. {
  1072. .type = AMD_IP_BLOCK_TYPE_DCE,
  1073. .major = 10,
  1074. .minor = 1,
  1075. .rev = 0,
  1076. .funcs = &dce_v10_0_ip_funcs,
  1077. },
  1078. {
  1079. .type = AMD_IP_BLOCK_TYPE_GFX,
  1080. .major = 8,
  1081. .minor = 0,
  1082. .rev = 0,
  1083. .funcs = &gfx_v8_0_ip_funcs,
  1084. },
  1085. {
  1086. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1087. .major = 3,
  1088. .minor = 0,
  1089. .rev = 0,
  1090. .funcs = &sdma_v3_0_ip_funcs,
  1091. },
  1092. {
  1093. .type = AMD_IP_BLOCK_TYPE_UVD,
  1094. .major = 6,
  1095. .minor = 0,
  1096. .rev = 0,
  1097. .funcs = &uvd_v6_0_ip_funcs,
  1098. },
  1099. {
  1100. .type = AMD_IP_BLOCK_TYPE_VCE,
  1101. .major = 3,
  1102. .minor = 0,
  1103. .rev = 0,
  1104. .funcs = &vce_v3_0_ip_funcs,
  1105. },
  1106. };
  1107. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1108. {
  1109. /* ORDER MATTERS! */
  1110. {
  1111. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1112. .major = 2,
  1113. .minor = 0,
  1114. .rev = 0,
  1115. .funcs = &vi_common_ip_funcs,
  1116. },
  1117. {
  1118. .type = AMD_IP_BLOCK_TYPE_GMC,
  1119. .major = 8,
  1120. .minor = 0,
  1121. .rev = 0,
  1122. .funcs = &gmc_v8_0_ip_funcs,
  1123. },
  1124. {
  1125. .type = AMD_IP_BLOCK_TYPE_IH,
  1126. .major = 3,
  1127. .minor = 0,
  1128. .rev = 0,
  1129. .funcs = &cz_ih_ip_funcs,
  1130. },
  1131. {
  1132. .type = AMD_IP_BLOCK_TYPE_SMC,
  1133. .major = 8,
  1134. .minor = 0,
  1135. .rev = 0,
  1136. .funcs = &amdgpu_pp_ip_funcs
  1137. },
  1138. {
  1139. .type = AMD_IP_BLOCK_TYPE_DCE,
  1140. .major = 11,
  1141. .minor = 0,
  1142. .rev = 0,
  1143. .funcs = &dce_v11_0_ip_funcs,
  1144. },
  1145. {
  1146. .type = AMD_IP_BLOCK_TYPE_GFX,
  1147. .major = 8,
  1148. .minor = 0,
  1149. .rev = 0,
  1150. .funcs = &gfx_v8_0_ip_funcs,
  1151. },
  1152. {
  1153. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1154. .major = 3,
  1155. .minor = 0,
  1156. .rev = 0,
  1157. .funcs = &sdma_v3_0_ip_funcs,
  1158. },
  1159. {
  1160. .type = AMD_IP_BLOCK_TYPE_UVD,
  1161. .major = 6,
  1162. .minor = 0,
  1163. .rev = 0,
  1164. .funcs = &uvd_v6_0_ip_funcs,
  1165. },
  1166. {
  1167. .type = AMD_IP_BLOCK_TYPE_VCE,
  1168. .major = 3,
  1169. .minor = 0,
  1170. .rev = 0,
  1171. .funcs = &vce_v3_0_ip_funcs,
  1172. },
  1173. };
  1174. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1175. {
  1176. switch (adev->asic_type) {
  1177. case CHIP_TOPAZ:
  1178. adev->ip_blocks = topaz_ip_blocks;
  1179. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1180. break;
  1181. case CHIP_FIJI:
  1182. adev->ip_blocks = fiji_ip_blocks;
  1183. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1184. break;
  1185. case CHIP_TONGA:
  1186. adev->ip_blocks = tonga_ip_blocks;
  1187. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1188. break;
  1189. case CHIP_CARRIZO:
  1190. case CHIP_STONEY:
  1191. adev->ip_blocks = cz_ip_blocks;
  1192. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1193. break;
  1194. default:
  1195. /* FIXME: not supported yet */
  1196. return -EINVAL;
  1197. }
  1198. return 0;
  1199. }
  1200. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1201. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1202. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1203. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1204. {
  1205. if (adev->flags & AMD_IS_APU)
  1206. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1207. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1208. else
  1209. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1210. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1211. }
  1212. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1213. {
  1214. .read_disabled_bios = &vi_read_disabled_bios,
  1215. .read_bios_from_rom = &vi_read_bios_from_rom,
  1216. .read_register = &vi_read_register,
  1217. .reset = &vi_asic_reset,
  1218. .set_vga_state = &vi_vga_set_state,
  1219. .get_xclk = &vi_get_xclk,
  1220. .set_uvd_clocks = &vi_set_uvd_clocks,
  1221. .set_vce_clocks = &vi_set_vce_clocks,
  1222. .get_cu_info = &gfx_v8_0_get_cu_info,
  1223. /* these should be moved to their own ip modules */
  1224. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1225. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1226. };
  1227. static int vi_common_early_init(void *handle)
  1228. {
  1229. bool smc_enabled = false;
  1230. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1231. if (adev->flags & AMD_IS_APU) {
  1232. adev->smc_rreg = &cz_smc_rreg;
  1233. adev->smc_wreg = &cz_smc_wreg;
  1234. } else {
  1235. adev->smc_rreg = &vi_smc_rreg;
  1236. adev->smc_wreg = &vi_smc_wreg;
  1237. }
  1238. adev->pcie_rreg = &vi_pcie_rreg;
  1239. adev->pcie_wreg = &vi_pcie_wreg;
  1240. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1241. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1242. adev->didt_rreg = &vi_didt_rreg;
  1243. adev->didt_wreg = &vi_didt_wreg;
  1244. adev->asic_funcs = &vi_asic_funcs;
  1245. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1246. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1247. smc_enabled = true;
  1248. adev->rev_id = vi_get_rev_id(adev);
  1249. adev->external_rev_id = 0xFF;
  1250. switch (adev->asic_type) {
  1251. case CHIP_TOPAZ:
  1252. adev->has_uvd = false;
  1253. adev->cg_flags = 0;
  1254. adev->pg_flags = 0;
  1255. adev->external_rev_id = 0x1;
  1256. break;
  1257. case CHIP_FIJI:
  1258. adev->has_uvd = true;
  1259. adev->cg_flags = AMDGPU_CG_SUPPORT_UVD_MGCG |
  1260. AMDGPU_CG_SUPPORT_VCE_MGCG;
  1261. adev->pg_flags = 0;
  1262. adev->external_rev_id = adev->rev_id + 0x3c;
  1263. break;
  1264. case CHIP_TONGA:
  1265. adev->has_uvd = true;
  1266. adev->cg_flags = 0;
  1267. adev->pg_flags = 0;
  1268. adev->external_rev_id = adev->rev_id + 0x14;
  1269. break;
  1270. case CHIP_CARRIZO:
  1271. case CHIP_STONEY:
  1272. adev->has_uvd = true;
  1273. adev->cg_flags = 0;
  1274. /* Disable UVD pg */
  1275. adev->pg_flags = /* AMDGPU_PG_SUPPORT_UVD | */AMDGPU_PG_SUPPORT_VCE;
  1276. adev->external_rev_id = adev->rev_id + 0x1;
  1277. break;
  1278. default:
  1279. /* FIXME: not supported yet */
  1280. return -EINVAL;
  1281. }
  1282. if (amdgpu_smc_load_fw && smc_enabled)
  1283. adev->firmware.smu_load = true;
  1284. amdgpu_get_pcie_info(adev);
  1285. return 0;
  1286. }
  1287. static int vi_common_sw_init(void *handle)
  1288. {
  1289. return 0;
  1290. }
  1291. static int vi_common_sw_fini(void *handle)
  1292. {
  1293. return 0;
  1294. }
  1295. static int vi_common_hw_init(void *handle)
  1296. {
  1297. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1298. /* move the golden regs per IP block */
  1299. vi_init_golden_registers(adev);
  1300. /* enable pcie gen2/3 link */
  1301. vi_pcie_gen3_enable(adev);
  1302. /* enable aspm */
  1303. vi_program_aspm(adev);
  1304. /* enable the doorbell aperture */
  1305. vi_enable_doorbell_aperture(adev, true);
  1306. return 0;
  1307. }
  1308. static int vi_common_hw_fini(void *handle)
  1309. {
  1310. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1311. /* enable the doorbell aperture */
  1312. vi_enable_doorbell_aperture(adev, false);
  1313. return 0;
  1314. }
  1315. static int vi_common_suspend(void *handle)
  1316. {
  1317. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1318. return vi_common_hw_fini(adev);
  1319. }
  1320. static int vi_common_resume(void *handle)
  1321. {
  1322. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1323. return vi_common_hw_init(adev);
  1324. }
  1325. static bool vi_common_is_idle(void *handle)
  1326. {
  1327. return true;
  1328. }
  1329. static int vi_common_wait_for_idle(void *handle)
  1330. {
  1331. return 0;
  1332. }
  1333. static void vi_common_print_status(void *handle)
  1334. {
  1335. return;
  1336. }
  1337. static int vi_common_soft_reset(void *handle)
  1338. {
  1339. return 0;
  1340. }
  1341. static void fiji_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1342. bool enable)
  1343. {
  1344. uint32_t temp, data;
  1345. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1346. if (enable)
  1347. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1348. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1349. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1350. else
  1351. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1352. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1353. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1354. if (temp != data)
  1355. WREG32_PCIE(ixPCIE_CNTL2, data);
  1356. }
  1357. static void fiji_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1358. bool enable)
  1359. {
  1360. uint32_t temp, data;
  1361. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1362. if (enable)
  1363. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1364. else
  1365. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1366. if (temp != data)
  1367. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1368. }
  1369. static void fiji_update_hdp_light_sleep(struct amdgpu_device *adev,
  1370. bool enable)
  1371. {
  1372. uint32_t temp, data;
  1373. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1374. if (enable)
  1375. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1376. else
  1377. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1378. if (temp != data)
  1379. WREG32(mmHDP_MEM_POWER_LS, data);
  1380. }
  1381. static void fiji_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1382. bool enable)
  1383. {
  1384. uint32_t temp, data;
  1385. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1386. if (enable)
  1387. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1388. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1389. else
  1390. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1391. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1392. if (temp != data)
  1393. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1394. }
  1395. static int vi_common_set_clockgating_state(void *handle,
  1396. enum amd_clockgating_state state)
  1397. {
  1398. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1399. switch (adev->asic_type) {
  1400. case CHIP_FIJI:
  1401. fiji_update_bif_medium_grain_light_sleep(adev,
  1402. state == AMD_CG_STATE_GATE ? true : false);
  1403. fiji_update_hdp_medium_grain_clock_gating(adev,
  1404. state == AMD_CG_STATE_GATE ? true : false);
  1405. fiji_update_hdp_light_sleep(adev,
  1406. state == AMD_CG_STATE_GATE ? true : false);
  1407. fiji_update_rom_medium_grain_clock_gating(adev,
  1408. state == AMD_CG_STATE_GATE ? true : false);
  1409. break;
  1410. default:
  1411. break;
  1412. }
  1413. return 0;
  1414. }
  1415. static int vi_common_set_powergating_state(void *handle,
  1416. enum amd_powergating_state state)
  1417. {
  1418. return 0;
  1419. }
  1420. const struct amd_ip_funcs vi_common_ip_funcs = {
  1421. .early_init = vi_common_early_init,
  1422. .late_init = NULL,
  1423. .sw_init = vi_common_sw_init,
  1424. .sw_fini = vi_common_sw_fini,
  1425. .hw_init = vi_common_hw_init,
  1426. .hw_fini = vi_common_hw_fini,
  1427. .suspend = vi_common_suspend,
  1428. .resume = vi_common_resume,
  1429. .is_idle = vi_common_is_idle,
  1430. .wait_for_idle = vi_common_wait_for_idle,
  1431. .soft_reset = vi_common_soft_reset,
  1432. .print_status = vi_common_print_status,
  1433. .set_clockgating_state = vi_common_set_clockgating_state,
  1434. .set_powergating_state = vi_common_set_powergating_state,
  1435. };