gfx_v8_0.c 179 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  60. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  61. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  62. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  63. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  64. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  65. /* BPM SERDES CMD */
  66. #define SET_BPM_SERDES_CMD 1
  67. #define CLE_BPM_SERDES_CMD 0
  68. /* BPM Register Address*/
  69. enum {
  70. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  71. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  72. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  73. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  74. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  75. BPM_REG_FGCG_MAX
  76. };
  77. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  78. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  83. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  94. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  106. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  107. {
  108. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  109. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  110. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  111. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  112. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  113. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  114. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  115. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  116. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  117. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  118. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  119. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  120. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  121. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  122. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  123. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  124. };
  125. static const u32 golden_settings_tonga_a11[] =
  126. {
  127. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  128. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  129. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  130. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  131. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  132. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  133. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  134. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  135. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  136. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  137. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  138. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  139. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  140. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  141. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  142. };
  143. static const u32 tonga_golden_common_all[] =
  144. {
  145. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  146. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  147. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  148. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  149. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  150. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  151. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  152. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  153. };
  154. static const u32 tonga_mgcg_cgcg_init[] =
  155. {
  156. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  157. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  158. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  159. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  160. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  162. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  163. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  164. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  165. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  166. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  167. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  168. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  169. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  170. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  171. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  172. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  174. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  175. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  176. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  177. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  178. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  179. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  182. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  183. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  184. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  185. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  186. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  187. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  188. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  189. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  190. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  191. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  192. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  193. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  194. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  195. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  196. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  197. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  198. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  199. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  200. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  201. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  202. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  203. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  204. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  205. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  206. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  207. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  208. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  209. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  210. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  211. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  212. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  213. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  214. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  215. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  216. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  217. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  218. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  219. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  220. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  221. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  222. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  223. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  224. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  225. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  226. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  227. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  228. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  229. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  230. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  231. };
  232. static const u32 fiji_golden_common_all[] =
  233. {
  234. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  235. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  236. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  237. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  238. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  239. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  240. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  241. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  242. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  243. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  244. };
  245. static const u32 golden_settings_fiji_a10[] =
  246. {
  247. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  248. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  249. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  250. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  251. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  252. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  253. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  254. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  255. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  256. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  257. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  258. };
  259. static const u32 fiji_mgcg_cgcg_init[] =
  260. {
  261. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  262. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  263. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  264. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  265. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  266. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  267. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  268. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  269. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  270. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  271. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  272. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  273. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  274. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  275. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  276. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  277. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  278. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  279. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  280. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  281. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  282. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  283. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  284. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  285. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  286. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  287. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  288. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  289. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  290. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  291. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  292. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  293. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  294. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  295. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  296. };
  297. static const u32 golden_settings_iceland_a11[] =
  298. {
  299. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  300. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  301. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  302. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  303. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  304. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  305. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  306. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  307. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  308. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  309. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  310. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  311. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  312. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  313. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  314. };
  315. static const u32 iceland_golden_common_all[] =
  316. {
  317. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  318. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  319. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  320. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  321. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  324. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  325. };
  326. static const u32 iceland_mgcg_cgcg_init[] =
  327. {
  328. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  329. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  330. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  333. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  334. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  335. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  336. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  337. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  339. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  347. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  348. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  349. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  350. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  351. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  353. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  354. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  355. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  356. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  357. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  358. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  359. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  360. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  361. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  362. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  363. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  364. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  365. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  366. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  367. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  368. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  369. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  370. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  371. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  372. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  373. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  374. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  375. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  376. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  377. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  378. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  379. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  380. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  381. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  382. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  383. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  384. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  385. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  386. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  387. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  388. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  389. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  390. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  391. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  392. };
  393. static const u32 cz_golden_settings_a11[] =
  394. {
  395. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  396. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  397. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  398. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  399. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  400. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  401. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  402. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  403. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  404. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  405. };
  406. static const u32 cz_golden_common_all[] =
  407. {
  408. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  409. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  410. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  411. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  412. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  413. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  414. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  415. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  416. };
  417. static const u32 cz_mgcg_cgcg_init[] =
  418. {
  419. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  420. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  421. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  430. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  432. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  433. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  434. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  436. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  437. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  438. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  439. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  440. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  441. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  444. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  445. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  446. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  447. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  448. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  449. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  450. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  451. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  452. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  453. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  454. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  455. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  456. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  457. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  458. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  459. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  460. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  461. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  462. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  463. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  464. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  465. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  466. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  467. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  468. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  469. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  470. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  471. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  472. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  473. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  474. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  475. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  476. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  477. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  478. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  479. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  480. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  481. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  482. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  483. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  484. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  485. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  486. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  487. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  488. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  489. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  490. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  491. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  492. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  493. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  494. };
  495. static const u32 stoney_golden_settings_a11[] =
  496. {
  497. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  498. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  499. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  500. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  501. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  502. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  503. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  504. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  505. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  506. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  507. };
  508. static const u32 stoney_golden_common_all[] =
  509. {
  510. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  511. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  512. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  513. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  514. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  515. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  516. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  517. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  518. };
  519. static const u32 stoney_mgcg_cgcg_init[] =
  520. {
  521. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  522. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  523. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  524. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  525. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  526. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  527. };
  528. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  529. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  530. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  531. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  532. {
  533. switch (adev->asic_type) {
  534. case CHIP_TOPAZ:
  535. amdgpu_program_register_sequence(adev,
  536. iceland_mgcg_cgcg_init,
  537. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  538. amdgpu_program_register_sequence(adev,
  539. golden_settings_iceland_a11,
  540. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  541. amdgpu_program_register_sequence(adev,
  542. iceland_golden_common_all,
  543. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  544. break;
  545. case CHIP_FIJI:
  546. amdgpu_program_register_sequence(adev,
  547. fiji_mgcg_cgcg_init,
  548. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  549. amdgpu_program_register_sequence(adev,
  550. golden_settings_fiji_a10,
  551. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  552. amdgpu_program_register_sequence(adev,
  553. fiji_golden_common_all,
  554. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  555. break;
  556. case CHIP_TONGA:
  557. amdgpu_program_register_sequence(adev,
  558. tonga_mgcg_cgcg_init,
  559. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  560. amdgpu_program_register_sequence(adev,
  561. golden_settings_tonga_a11,
  562. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  563. amdgpu_program_register_sequence(adev,
  564. tonga_golden_common_all,
  565. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  566. break;
  567. case CHIP_CARRIZO:
  568. amdgpu_program_register_sequence(adev,
  569. cz_mgcg_cgcg_init,
  570. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  571. amdgpu_program_register_sequence(adev,
  572. cz_golden_settings_a11,
  573. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  574. amdgpu_program_register_sequence(adev,
  575. cz_golden_common_all,
  576. (const u32)ARRAY_SIZE(cz_golden_common_all));
  577. break;
  578. case CHIP_STONEY:
  579. amdgpu_program_register_sequence(adev,
  580. stoney_mgcg_cgcg_init,
  581. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  582. amdgpu_program_register_sequence(adev,
  583. stoney_golden_settings_a11,
  584. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  585. amdgpu_program_register_sequence(adev,
  586. stoney_golden_common_all,
  587. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  588. break;
  589. default:
  590. break;
  591. }
  592. }
  593. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  594. {
  595. int i;
  596. adev->gfx.scratch.num_reg = 7;
  597. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  598. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  599. adev->gfx.scratch.free[i] = true;
  600. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  601. }
  602. }
  603. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  604. {
  605. struct amdgpu_device *adev = ring->adev;
  606. uint32_t scratch;
  607. uint32_t tmp = 0;
  608. unsigned i;
  609. int r;
  610. r = amdgpu_gfx_scratch_get(adev, &scratch);
  611. if (r) {
  612. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  613. return r;
  614. }
  615. WREG32(scratch, 0xCAFEDEAD);
  616. r = amdgpu_ring_lock(ring, 3);
  617. if (r) {
  618. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  619. ring->idx, r);
  620. amdgpu_gfx_scratch_free(adev, scratch);
  621. return r;
  622. }
  623. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  624. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  625. amdgpu_ring_write(ring, 0xDEADBEEF);
  626. amdgpu_ring_unlock_commit(ring);
  627. for (i = 0; i < adev->usec_timeout; i++) {
  628. tmp = RREG32(scratch);
  629. if (tmp == 0xDEADBEEF)
  630. break;
  631. DRM_UDELAY(1);
  632. }
  633. if (i < adev->usec_timeout) {
  634. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  635. ring->idx, i);
  636. } else {
  637. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  638. ring->idx, scratch, tmp);
  639. r = -EINVAL;
  640. }
  641. amdgpu_gfx_scratch_free(adev, scratch);
  642. return r;
  643. }
  644. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  645. {
  646. struct amdgpu_device *adev = ring->adev;
  647. struct amdgpu_ib ib;
  648. struct fence *f = NULL;
  649. uint32_t scratch;
  650. uint32_t tmp = 0;
  651. unsigned i;
  652. int r;
  653. r = amdgpu_gfx_scratch_get(adev, &scratch);
  654. if (r) {
  655. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  656. return r;
  657. }
  658. WREG32(scratch, 0xCAFEDEAD);
  659. memset(&ib, 0, sizeof(ib));
  660. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  661. if (r) {
  662. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  663. goto err1;
  664. }
  665. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  666. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  667. ib.ptr[2] = 0xDEADBEEF;
  668. ib.length_dw = 3;
  669. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  670. AMDGPU_FENCE_OWNER_UNDEFINED,
  671. &f);
  672. if (r)
  673. goto err2;
  674. r = fence_wait(f, false);
  675. if (r) {
  676. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  677. goto err2;
  678. }
  679. for (i = 0; i < adev->usec_timeout; i++) {
  680. tmp = RREG32(scratch);
  681. if (tmp == 0xDEADBEEF)
  682. break;
  683. DRM_UDELAY(1);
  684. }
  685. if (i < adev->usec_timeout) {
  686. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  687. ring->idx, i);
  688. goto err2;
  689. } else {
  690. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  691. scratch, tmp);
  692. r = -EINVAL;
  693. }
  694. err2:
  695. fence_put(f);
  696. amdgpu_ib_free(adev, &ib);
  697. err1:
  698. amdgpu_gfx_scratch_free(adev, scratch);
  699. return r;
  700. }
  701. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  702. {
  703. const char *chip_name;
  704. char fw_name[30];
  705. int err;
  706. struct amdgpu_firmware_info *info = NULL;
  707. const struct common_firmware_header *header = NULL;
  708. const struct gfx_firmware_header_v1_0 *cp_hdr;
  709. DRM_DEBUG("\n");
  710. switch (adev->asic_type) {
  711. case CHIP_TOPAZ:
  712. chip_name = "topaz";
  713. break;
  714. case CHIP_TONGA:
  715. chip_name = "tonga";
  716. break;
  717. case CHIP_CARRIZO:
  718. chip_name = "carrizo";
  719. break;
  720. case CHIP_FIJI:
  721. chip_name = "fiji";
  722. break;
  723. case CHIP_STONEY:
  724. chip_name = "stoney";
  725. break;
  726. default:
  727. BUG();
  728. }
  729. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  730. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  731. if (err)
  732. goto out;
  733. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  734. if (err)
  735. goto out;
  736. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  737. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  738. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  739. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  740. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  741. if (err)
  742. goto out;
  743. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  744. if (err)
  745. goto out;
  746. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  747. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  748. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  749. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  750. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  751. if (err)
  752. goto out;
  753. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  754. if (err)
  755. goto out;
  756. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  757. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  758. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  759. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  760. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  761. if (err)
  762. goto out;
  763. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  764. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  765. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  766. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  767. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  768. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  769. if (err)
  770. goto out;
  771. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  772. if (err)
  773. goto out;
  774. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  775. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  776. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  777. if (adev->asic_type != CHIP_STONEY) {
  778. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  779. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  780. if (!err) {
  781. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  782. if (err)
  783. goto out;
  784. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  785. adev->gfx.mec2_fw->data;
  786. adev->gfx.mec2_fw_version =
  787. le32_to_cpu(cp_hdr->header.ucode_version);
  788. adev->gfx.mec2_feature_version =
  789. le32_to_cpu(cp_hdr->ucode_feature_version);
  790. } else {
  791. err = 0;
  792. adev->gfx.mec2_fw = NULL;
  793. }
  794. }
  795. if (adev->firmware.smu_load) {
  796. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  797. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  798. info->fw = adev->gfx.pfp_fw;
  799. header = (const struct common_firmware_header *)info->fw->data;
  800. adev->firmware.fw_size +=
  801. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  802. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  803. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  804. info->fw = adev->gfx.me_fw;
  805. header = (const struct common_firmware_header *)info->fw->data;
  806. adev->firmware.fw_size +=
  807. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  808. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  809. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  810. info->fw = adev->gfx.ce_fw;
  811. header = (const struct common_firmware_header *)info->fw->data;
  812. adev->firmware.fw_size +=
  813. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  814. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  815. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  816. info->fw = adev->gfx.rlc_fw;
  817. header = (const struct common_firmware_header *)info->fw->data;
  818. adev->firmware.fw_size +=
  819. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  820. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  821. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  822. info->fw = adev->gfx.mec_fw;
  823. header = (const struct common_firmware_header *)info->fw->data;
  824. adev->firmware.fw_size +=
  825. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  826. if (adev->gfx.mec2_fw) {
  827. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  828. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  829. info->fw = adev->gfx.mec2_fw;
  830. header = (const struct common_firmware_header *)info->fw->data;
  831. adev->firmware.fw_size +=
  832. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  833. }
  834. }
  835. out:
  836. if (err) {
  837. dev_err(adev->dev,
  838. "gfx8: Failed to load firmware \"%s\"\n",
  839. fw_name);
  840. release_firmware(adev->gfx.pfp_fw);
  841. adev->gfx.pfp_fw = NULL;
  842. release_firmware(adev->gfx.me_fw);
  843. adev->gfx.me_fw = NULL;
  844. release_firmware(adev->gfx.ce_fw);
  845. adev->gfx.ce_fw = NULL;
  846. release_firmware(adev->gfx.rlc_fw);
  847. adev->gfx.rlc_fw = NULL;
  848. release_firmware(adev->gfx.mec_fw);
  849. adev->gfx.mec_fw = NULL;
  850. release_firmware(adev->gfx.mec2_fw);
  851. adev->gfx.mec2_fw = NULL;
  852. }
  853. return err;
  854. }
  855. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  856. {
  857. int r;
  858. if (adev->gfx.mec.hpd_eop_obj) {
  859. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  860. if (unlikely(r != 0))
  861. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  862. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  863. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  864. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  865. adev->gfx.mec.hpd_eop_obj = NULL;
  866. }
  867. }
  868. #define MEC_HPD_SIZE 2048
  869. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  870. {
  871. int r;
  872. u32 *hpd;
  873. /*
  874. * we assign only 1 pipe because all other pipes will
  875. * be handled by KFD
  876. */
  877. adev->gfx.mec.num_mec = 1;
  878. adev->gfx.mec.num_pipe = 1;
  879. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  880. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  881. r = amdgpu_bo_create(adev,
  882. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  883. PAGE_SIZE, true,
  884. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  885. &adev->gfx.mec.hpd_eop_obj);
  886. if (r) {
  887. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  888. return r;
  889. }
  890. }
  891. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  892. if (unlikely(r != 0)) {
  893. gfx_v8_0_mec_fini(adev);
  894. return r;
  895. }
  896. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  897. &adev->gfx.mec.hpd_eop_gpu_addr);
  898. if (r) {
  899. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  900. gfx_v8_0_mec_fini(adev);
  901. return r;
  902. }
  903. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  904. if (r) {
  905. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  906. gfx_v8_0_mec_fini(adev);
  907. return r;
  908. }
  909. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  910. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  911. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  912. return 0;
  913. }
  914. static const u32 vgpr_init_compute_shader[] =
  915. {
  916. 0x7e000209, 0x7e020208,
  917. 0x7e040207, 0x7e060206,
  918. 0x7e080205, 0x7e0a0204,
  919. 0x7e0c0203, 0x7e0e0202,
  920. 0x7e100201, 0x7e120200,
  921. 0x7e140209, 0x7e160208,
  922. 0x7e180207, 0x7e1a0206,
  923. 0x7e1c0205, 0x7e1e0204,
  924. 0x7e200203, 0x7e220202,
  925. 0x7e240201, 0x7e260200,
  926. 0x7e280209, 0x7e2a0208,
  927. 0x7e2c0207, 0x7e2e0206,
  928. 0x7e300205, 0x7e320204,
  929. 0x7e340203, 0x7e360202,
  930. 0x7e380201, 0x7e3a0200,
  931. 0x7e3c0209, 0x7e3e0208,
  932. 0x7e400207, 0x7e420206,
  933. 0x7e440205, 0x7e460204,
  934. 0x7e480203, 0x7e4a0202,
  935. 0x7e4c0201, 0x7e4e0200,
  936. 0x7e500209, 0x7e520208,
  937. 0x7e540207, 0x7e560206,
  938. 0x7e580205, 0x7e5a0204,
  939. 0x7e5c0203, 0x7e5e0202,
  940. 0x7e600201, 0x7e620200,
  941. 0x7e640209, 0x7e660208,
  942. 0x7e680207, 0x7e6a0206,
  943. 0x7e6c0205, 0x7e6e0204,
  944. 0x7e700203, 0x7e720202,
  945. 0x7e740201, 0x7e760200,
  946. 0x7e780209, 0x7e7a0208,
  947. 0x7e7c0207, 0x7e7e0206,
  948. 0xbf8a0000, 0xbf810000,
  949. };
  950. static const u32 sgpr_init_compute_shader[] =
  951. {
  952. 0xbe8a0100, 0xbe8c0102,
  953. 0xbe8e0104, 0xbe900106,
  954. 0xbe920108, 0xbe940100,
  955. 0xbe960102, 0xbe980104,
  956. 0xbe9a0106, 0xbe9c0108,
  957. 0xbe9e0100, 0xbea00102,
  958. 0xbea20104, 0xbea40106,
  959. 0xbea60108, 0xbea80100,
  960. 0xbeaa0102, 0xbeac0104,
  961. 0xbeae0106, 0xbeb00108,
  962. 0xbeb20100, 0xbeb40102,
  963. 0xbeb60104, 0xbeb80106,
  964. 0xbeba0108, 0xbebc0100,
  965. 0xbebe0102, 0xbec00104,
  966. 0xbec20106, 0xbec40108,
  967. 0xbec60100, 0xbec80102,
  968. 0xbee60004, 0xbee70005,
  969. 0xbeea0006, 0xbeeb0007,
  970. 0xbee80008, 0xbee90009,
  971. 0xbefc0000, 0xbf8a0000,
  972. 0xbf810000, 0x00000000,
  973. };
  974. static const u32 vgpr_init_regs[] =
  975. {
  976. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  977. mmCOMPUTE_RESOURCE_LIMITS, 0,
  978. mmCOMPUTE_NUM_THREAD_X, 256*4,
  979. mmCOMPUTE_NUM_THREAD_Y, 1,
  980. mmCOMPUTE_NUM_THREAD_Z, 1,
  981. mmCOMPUTE_PGM_RSRC2, 20,
  982. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  983. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  984. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  985. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  986. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  987. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  988. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  989. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  990. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  991. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  992. };
  993. static const u32 sgpr1_init_regs[] =
  994. {
  995. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  996. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  997. mmCOMPUTE_NUM_THREAD_X, 256*5,
  998. mmCOMPUTE_NUM_THREAD_Y, 1,
  999. mmCOMPUTE_NUM_THREAD_Z, 1,
  1000. mmCOMPUTE_PGM_RSRC2, 20,
  1001. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1002. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1003. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1004. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1005. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1006. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1007. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1008. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1009. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1010. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1011. };
  1012. static const u32 sgpr2_init_regs[] =
  1013. {
  1014. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1015. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1016. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1017. mmCOMPUTE_NUM_THREAD_Y, 1,
  1018. mmCOMPUTE_NUM_THREAD_Z, 1,
  1019. mmCOMPUTE_PGM_RSRC2, 20,
  1020. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1021. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1022. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1023. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1024. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1025. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1026. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1027. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1028. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1029. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1030. };
  1031. static const u32 sec_ded_counter_registers[] =
  1032. {
  1033. mmCPC_EDC_ATC_CNT,
  1034. mmCPC_EDC_SCRATCH_CNT,
  1035. mmCPC_EDC_UCODE_CNT,
  1036. mmCPF_EDC_ATC_CNT,
  1037. mmCPF_EDC_ROQ_CNT,
  1038. mmCPF_EDC_TAG_CNT,
  1039. mmCPG_EDC_ATC_CNT,
  1040. mmCPG_EDC_DMA_CNT,
  1041. mmCPG_EDC_TAG_CNT,
  1042. mmDC_EDC_CSINVOC_CNT,
  1043. mmDC_EDC_RESTORE_CNT,
  1044. mmDC_EDC_STATE_CNT,
  1045. mmGDS_EDC_CNT,
  1046. mmGDS_EDC_GRBM_CNT,
  1047. mmGDS_EDC_OA_DED,
  1048. mmSPI_EDC_CNT,
  1049. mmSQC_ATC_EDC_GATCL1_CNT,
  1050. mmSQC_EDC_CNT,
  1051. mmSQ_EDC_DED_CNT,
  1052. mmSQ_EDC_INFO,
  1053. mmSQ_EDC_SEC_CNT,
  1054. mmTCC_EDC_CNT,
  1055. mmTCP_ATC_EDC_GATCL1_CNT,
  1056. mmTCP_EDC_CNT,
  1057. mmTD_EDC_CNT
  1058. };
  1059. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1060. {
  1061. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1062. struct amdgpu_ib ib;
  1063. struct fence *f = NULL;
  1064. int r, i;
  1065. u32 tmp;
  1066. unsigned total_size, vgpr_offset, sgpr_offset;
  1067. u64 gpu_addr;
  1068. /* only supported on CZ */
  1069. if (adev->asic_type != CHIP_CARRIZO)
  1070. return 0;
  1071. /* bail if the compute ring is not ready */
  1072. if (!ring->ready)
  1073. return 0;
  1074. tmp = RREG32(mmGB_EDC_MODE);
  1075. WREG32(mmGB_EDC_MODE, 0);
  1076. total_size =
  1077. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1078. total_size +=
  1079. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1080. total_size +=
  1081. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1082. total_size = ALIGN(total_size, 256);
  1083. vgpr_offset = total_size;
  1084. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1085. sgpr_offset = total_size;
  1086. total_size += sizeof(sgpr_init_compute_shader);
  1087. /* allocate an indirect buffer to put the commands in */
  1088. memset(&ib, 0, sizeof(ib));
  1089. r = amdgpu_ib_get(ring, NULL, total_size, &ib);
  1090. if (r) {
  1091. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1092. return r;
  1093. }
  1094. /* load the compute shaders */
  1095. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1096. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1097. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1098. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1099. /* init the ib length to 0 */
  1100. ib.length_dw = 0;
  1101. /* VGPR */
  1102. /* write the register state for the compute dispatch */
  1103. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1104. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1105. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1106. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1107. }
  1108. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1109. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1110. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1111. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1112. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1113. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1114. /* write dispatch packet */
  1115. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1116. ib.ptr[ib.length_dw++] = 8; /* x */
  1117. ib.ptr[ib.length_dw++] = 1; /* y */
  1118. ib.ptr[ib.length_dw++] = 1; /* z */
  1119. ib.ptr[ib.length_dw++] =
  1120. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1121. /* write CS partial flush packet */
  1122. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1123. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1124. /* SGPR1 */
  1125. /* write the register state for the compute dispatch */
  1126. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1127. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1128. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1129. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1130. }
  1131. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1132. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1133. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1134. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1135. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1136. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1137. /* write dispatch packet */
  1138. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1139. ib.ptr[ib.length_dw++] = 8; /* x */
  1140. ib.ptr[ib.length_dw++] = 1; /* y */
  1141. ib.ptr[ib.length_dw++] = 1; /* z */
  1142. ib.ptr[ib.length_dw++] =
  1143. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1144. /* write CS partial flush packet */
  1145. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1146. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1147. /* SGPR2 */
  1148. /* write the register state for the compute dispatch */
  1149. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1150. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1151. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1152. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1153. }
  1154. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1155. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1156. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1157. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1158. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1159. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1160. /* write dispatch packet */
  1161. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1162. ib.ptr[ib.length_dw++] = 8; /* x */
  1163. ib.ptr[ib.length_dw++] = 1; /* y */
  1164. ib.ptr[ib.length_dw++] = 1; /* z */
  1165. ib.ptr[ib.length_dw++] =
  1166. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1167. /* write CS partial flush packet */
  1168. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1169. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1170. /* shedule the ib on the ring */
  1171. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  1172. AMDGPU_FENCE_OWNER_UNDEFINED,
  1173. &f);
  1174. if (r) {
  1175. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1176. goto fail;
  1177. }
  1178. /* wait for the GPU to finish processing the IB */
  1179. r = fence_wait(f, false);
  1180. if (r) {
  1181. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1182. goto fail;
  1183. }
  1184. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1185. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1186. WREG32(mmGB_EDC_MODE, tmp);
  1187. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1188. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1189. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1190. /* read back registers to clear the counters */
  1191. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1192. RREG32(sec_ded_counter_registers[i]);
  1193. fail:
  1194. fence_put(f);
  1195. amdgpu_ib_free(adev, &ib);
  1196. return r;
  1197. }
  1198. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1199. {
  1200. u32 gb_addr_config;
  1201. u32 mc_shared_chmap, mc_arb_ramcfg;
  1202. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1203. u32 tmp;
  1204. switch (adev->asic_type) {
  1205. case CHIP_TOPAZ:
  1206. adev->gfx.config.max_shader_engines = 1;
  1207. adev->gfx.config.max_tile_pipes = 2;
  1208. adev->gfx.config.max_cu_per_sh = 6;
  1209. adev->gfx.config.max_sh_per_se = 1;
  1210. adev->gfx.config.max_backends_per_se = 2;
  1211. adev->gfx.config.max_texture_channel_caches = 2;
  1212. adev->gfx.config.max_gprs = 256;
  1213. adev->gfx.config.max_gs_threads = 32;
  1214. adev->gfx.config.max_hw_contexts = 8;
  1215. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1216. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1217. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1218. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1219. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1220. break;
  1221. case CHIP_FIJI:
  1222. adev->gfx.config.max_shader_engines = 4;
  1223. adev->gfx.config.max_tile_pipes = 16;
  1224. adev->gfx.config.max_cu_per_sh = 16;
  1225. adev->gfx.config.max_sh_per_se = 1;
  1226. adev->gfx.config.max_backends_per_se = 4;
  1227. adev->gfx.config.max_texture_channel_caches = 16;
  1228. adev->gfx.config.max_gprs = 256;
  1229. adev->gfx.config.max_gs_threads = 32;
  1230. adev->gfx.config.max_hw_contexts = 8;
  1231. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1232. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1233. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1234. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1235. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1236. break;
  1237. case CHIP_TONGA:
  1238. adev->gfx.config.max_shader_engines = 4;
  1239. adev->gfx.config.max_tile_pipes = 8;
  1240. adev->gfx.config.max_cu_per_sh = 8;
  1241. adev->gfx.config.max_sh_per_se = 1;
  1242. adev->gfx.config.max_backends_per_se = 2;
  1243. adev->gfx.config.max_texture_channel_caches = 8;
  1244. adev->gfx.config.max_gprs = 256;
  1245. adev->gfx.config.max_gs_threads = 32;
  1246. adev->gfx.config.max_hw_contexts = 8;
  1247. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1248. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1249. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1250. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1251. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1252. break;
  1253. case CHIP_CARRIZO:
  1254. adev->gfx.config.max_shader_engines = 1;
  1255. adev->gfx.config.max_tile_pipes = 2;
  1256. adev->gfx.config.max_sh_per_se = 1;
  1257. adev->gfx.config.max_backends_per_se = 2;
  1258. switch (adev->pdev->revision) {
  1259. case 0xc4:
  1260. case 0x84:
  1261. case 0xc8:
  1262. case 0xcc:
  1263. case 0xe1:
  1264. case 0xe3:
  1265. /* B10 */
  1266. adev->gfx.config.max_cu_per_sh = 8;
  1267. break;
  1268. case 0xc5:
  1269. case 0x81:
  1270. case 0x85:
  1271. case 0xc9:
  1272. case 0xcd:
  1273. case 0xe2:
  1274. case 0xe4:
  1275. /* B8 */
  1276. adev->gfx.config.max_cu_per_sh = 6;
  1277. break;
  1278. case 0xc6:
  1279. case 0xca:
  1280. case 0xce:
  1281. case 0x88:
  1282. /* B6 */
  1283. adev->gfx.config.max_cu_per_sh = 6;
  1284. break;
  1285. case 0xc7:
  1286. case 0x87:
  1287. case 0xcb:
  1288. case 0xe5:
  1289. case 0x89:
  1290. default:
  1291. /* B4 */
  1292. adev->gfx.config.max_cu_per_sh = 4;
  1293. break;
  1294. }
  1295. adev->gfx.config.max_texture_channel_caches = 2;
  1296. adev->gfx.config.max_gprs = 256;
  1297. adev->gfx.config.max_gs_threads = 32;
  1298. adev->gfx.config.max_hw_contexts = 8;
  1299. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1300. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1301. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1302. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1303. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1304. break;
  1305. case CHIP_STONEY:
  1306. adev->gfx.config.max_shader_engines = 1;
  1307. adev->gfx.config.max_tile_pipes = 2;
  1308. adev->gfx.config.max_sh_per_se = 1;
  1309. adev->gfx.config.max_backends_per_se = 1;
  1310. switch (adev->pdev->revision) {
  1311. case 0xc0:
  1312. case 0xc1:
  1313. case 0xc2:
  1314. case 0xc4:
  1315. case 0xc8:
  1316. case 0xc9:
  1317. adev->gfx.config.max_cu_per_sh = 3;
  1318. break;
  1319. case 0xd0:
  1320. case 0xd1:
  1321. case 0xd2:
  1322. default:
  1323. adev->gfx.config.max_cu_per_sh = 2;
  1324. break;
  1325. }
  1326. adev->gfx.config.max_texture_channel_caches = 2;
  1327. adev->gfx.config.max_gprs = 256;
  1328. adev->gfx.config.max_gs_threads = 16;
  1329. adev->gfx.config.max_hw_contexts = 8;
  1330. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1331. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1332. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1333. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1334. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1335. break;
  1336. default:
  1337. adev->gfx.config.max_shader_engines = 2;
  1338. adev->gfx.config.max_tile_pipes = 4;
  1339. adev->gfx.config.max_cu_per_sh = 2;
  1340. adev->gfx.config.max_sh_per_se = 1;
  1341. adev->gfx.config.max_backends_per_se = 2;
  1342. adev->gfx.config.max_texture_channel_caches = 4;
  1343. adev->gfx.config.max_gprs = 256;
  1344. adev->gfx.config.max_gs_threads = 32;
  1345. adev->gfx.config.max_hw_contexts = 8;
  1346. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1347. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1348. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1349. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1350. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1351. break;
  1352. }
  1353. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1354. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1355. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1356. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1357. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1358. if (adev->flags & AMD_IS_APU) {
  1359. /* Get memory bank mapping mode. */
  1360. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1361. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1362. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1363. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1364. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1365. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1366. /* Validate settings in case only one DIMM installed. */
  1367. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1368. dimm00_addr_map = 0;
  1369. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1370. dimm01_addr_map = 0;
  1371. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1372. dimm10_addr_map = 0;
  1373. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1374. dimm11_addr_map = 0;
  1375. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1376. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1377. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1378. adev->gfx.config.mem_row_size_in_kb = 2;
  1379. else
  1380. adev->gfx.config.mem_row_size_in_kb = 1;
  1381. } else {
  1382. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1383. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1384. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1385. adev->gfx.config.mem_row_size_in_kb = 4;
  1386. }
  1387. adev->gfx.config.shader_engine_tile_size = 32;
  1388. adev->gfx.config.num_gpus = 1;
  1389. adev->gfx.config.multi_gpu_tile_size = 64;
  1390. /* fix up row size */
  1391. switch (adev->gfx.config.mem_row_size_in_kb) {
  1392. case 1:
  1393. default:
  1394. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1395. break;
  1396. case 2:
  1397. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1398. break;
  1399. case 4:
  1400. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1401. break;
  1402. }
  1403. adev->gfx.config.gb_addr_config = gb_addr_config;
  1404. }
  1405. static int gfx_v8_0_sw_init(void *handle)
  1406. {
  1407. int i, r;
  1408. struct amdgpu_ring *ring;
  1409. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1410. /* EOP Event */
  1411. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1412. if (r)
  1413. return r;
  1414. /* Privileged reg */
  1415. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1416. if (r)
  1417. return r;
  1418. /* Privileged inst */
  1419. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1420. if (r)
  1421. return r;
  1422. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1423. gfx_v8_0_scratch_init(adev);
  1424. r = gfx_v8_0_init_microcode(adev);
  1425. if (r) {
  1426. DRM_ERROR("Failed to load gfx firmware!\n");
  1427. return r;
  1428. }
  1429. r = gfx_v8_0_mec_init(adev);
  1430. if (r) {
  1431. DRM_ERROR("Failed to init MEC BOs!\n");
  1432. return r;
  1433. }
  1434. /* set up the gfx ring */
  1435. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1436. ring = &adev->gfx.gfx_ring[i];
  1437. ring->ring_obj = NULL;
  1438. sprintf(ring->name, "gfx");
  1439. /* no gfx doorbells on iceland */
  1440. if (adev->asic_type != CHIP_TOPAZ) {
  1441. ring->use_doorbell = true;
  1442. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1443. }
  1444. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1445. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1446. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1447. AMDGPU_RING_TYPE_GFX);
  1448. if (r)
  1449. return r;
  1450. }
  1451. /* set up the compute queues */
  1452. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1453. unsigned irq_type;
  1454. /* max 32 queues per MEC */
  1455. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1456. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1457. break;
  1458. }
  1459. ring = &adev->gfx.compute_ring[i];
  1460. ring->ring_obj = NULL;
  1461. ring->use_doorbell = true;
  1462. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1463. ring->me = 1; /* first MEC */
  1464. ring->pipe = i / 8;
  1465. ring->queue = i % 8;
  1466. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1467. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1468. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1469. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1470. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1471. &adev->gfx.eop_irq, irq_type,
  1472. AMDGPU_RING_TYPE_COMPUTE);
  1473. if (r)
  1474. return r;
  1475. }
  1476. /* reserve GDS, GWS and OA resource for gfx */
  1477. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1478. PAGE_SIZE, true,
  1479. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1480. NULL, &adev->gds.gds_gfx_bo);
  1481. if (r)
  1482. return r;
  1483. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1484. PAGE_SIZE, true,
  1485. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1486. NULL, &adev->gds.gws_gfx_bo);
  1487. if (r)
  1488. return r;
  1489. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1490. PAGE_SIZE, true,
  1491. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1492. NULL, &adev->gds.oa_gfx_bo);
  1493. if (r)
  1494. return r;
  1495. adev->gfx.ce_ram_size = 0x8000;
  1496. gfx_v8_0_gpu_early_init(adev);
  1497. return 0;
  1498. }
  1499. static int gfx_v8_0_sw_fini(void *handle)
  1500. {
  1501. int i;
  1502. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1503. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1504. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1505. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1506. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1507. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1508. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1509. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1510. gfx_v8_0_mec_fini(adev);
  1511. return 0;
  1512. }
  1513. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1514. {
  1515. uint32_t *modearray, *mod2array;
  1516. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1517. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1518. u32 reg_offset;
  1519. modearray = adev->gfx.config.tile_mode_array;
  1520. mod2array = adev->gfx.config.macrotile_mode_array;
  1521. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1522. modearray[reg_offset] = 0;
  1523. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1524. mod2array[reg_offset] = 0;
  1525. switch (adev->asic_type) {
  1526. case CHIP_TOPAZ:
  1527. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1528. PIPE_CONFIG(ADDR_SURF_P2) |
  1529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1530. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1531. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1532. PIPE_CONFIG(ADDR_SURF_P2) |
  1533. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1534. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1535. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1536. PIPE_CONFIG(ADDR_SURF_P2) |
  1537. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1538. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1539. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1540. PIPE_CONFIG(ADDR_SURF_P2) |
  1541. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1542. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1543. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1544. PIPE_CONFIG(ADDR_SURF_P2) |
  1545. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1546. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1547. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1548. PIPE_CONFIG(ADDR_SURF_P2) |
  1549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1550. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1551. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1552. PIPE_CONFIG(ADDR_SURF_P2) |
  1553. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1554. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1555. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1556. PIPE_CONFIG(ADDR_SURF_P2));
  1557. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1558. PIPE_CONFIG(ADDR_SURF_P2) |
  1559. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1561. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1562. PIPE_CONFIG(ADDR_SURF_P2) |
  1563. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1565. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1566. PIPE_CONFIG(ADDR_SURF_P2) |
  1567. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1569. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1570. PIPE_CONFIG(ADDR_SURF_P2) |
  1571. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1573. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1574. PIPE_CONFIG(ADDR_SURF_P2) |
  1575. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1577. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1578. PIPE_CONFIG(ADDR_SURF_P2) |
  1579. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1581. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1582. PIPE_CONFIG(ADDR_SURF_P2) |
  1583. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1585. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1586. PIPE_CONFIG(ADDR_SURF_P2) |
  1587. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1589. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1590. PIPE_CONFIG(ADDR_SURF_P2) |
  1591. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1593. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1594. PIPE_CONFIG(ADDR_SURF_P2) |
  1595. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1597. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1598. PIPE_CONFIG(ADDR_SURF_P2) |
  1599. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1601. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1602. PIPE_CONFIG(ADDR_SURF_P2) |
  1603. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1605. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1606. PIPE_CONFIG(ADDR_SURF_P2) |
  1607. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1609. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1610. PIPE_CONFIG(ADDR_SURF_P2) |
  1611. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1613. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1614. PIPE_CONFIG(ADDR_SURF_P2) |
  1615. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1617. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1618. PIPE_CONFIG(ADDR_SURF_P2) |
  1619. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1621. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1622. PIPE_CONFIG(ADDR_SURF_P2) |
  1623. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1625. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1626. PIPE_CONFIG(ADDR_SURF_P2) |
  1627. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1629. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1632. NUM_BANKS(ADDR_SURF_8_BANK));
  1633. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1636. NUM_BANKS(ADDR_SURF_8_BANK));
  1637. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1640. NUM_BANKS(ADDR_SURF_8_BANK));
  1641. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1644. NUM_BANKS(ADDR_SURF_8_BANK));
  1645. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1648. NUM_BANKS(ADDR_SURF_8_BANK));
  1649. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1652. NUM_BANKS(ADDR_SURF_8_BANK));
  1653. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1654. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1655. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1656. NUM_BANKS(ADDR_SURF_8_BANK));
  1657. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1660. NUM_BANKS(ADDR_SURF_16_BANK));
  1661. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1664. NUM_BANKS(ADDR_SURF_16_BANK));
  1665. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1668. NUM_BANKS(ADDR_SURF_16_BANK));
  1669. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1670. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1671. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1672. NUM_BANKS(ADDR_SURF_16_BANK));
  1673. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1676. NUM_BANKS(ADDR_SURF_16_BANK));
  1677. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1678. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1679. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1680. NUM_BANKS(ADDR_SURF_16_BANK));
  1681. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1684. NUM_BANKS(ADDR_SURF_8_BANK));
  1685. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1686. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1687. reg_offset != 23)
  1688. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1689. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1690. if (reg_offset != 7)
  1691. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1692. break;
  1693. case CHIP_FIJI:
  1694. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1695. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1698. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1699. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1702. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1703. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1705. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1706. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1707. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1708. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1709. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1710. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1711. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1712. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1713. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1714. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1715. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1717. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1718. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1719. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1720. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1721. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1722. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1723. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1724. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1725. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1726. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1727. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1728. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1729. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1730. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1732. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1733. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1734. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1736. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1737. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1738. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1740. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1741. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1742. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1744. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1745. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1746. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1748. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1749. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1750. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1752. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1753. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1754. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1756. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1757. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1758. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1760. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1761. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1762. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1764. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1765. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1766. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1768. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1769. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1772. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1773. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1776. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1777. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1778. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1780. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1781. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1782. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1784. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1785. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1786. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1788. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1789. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1792. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1793. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1794. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1796. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1797. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1798. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1799. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1800. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1801. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1802. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1803. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1804. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1805. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1808. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1809. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1810. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1811. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1812. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1813. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1814. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1815. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1816. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1819. NUM_BANKS(ADDR_SURF_8_BANK));
  1820. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1823. NUM_BANKS(ADDR_SURF_8_BANK));
  1824. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1827. NUM_BANKS(ADDR_SURF_8_BANK));
  1828. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1831. NUM_BANKS(ADDR_SURF_8_BANK));
  1832. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1835. NUM_BANKS(ADDR_SURF_8_BANK));
  1836. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1839. NUM_BANKS(ADDR_SURF_8_BANK));
  1840. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1843. NUM_BANKS(ADDR_SURF_8_BANK));
  1844. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1847. NUM_BANKS(ADDR_SURF_8_BANK));
  1848. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1851. NUM_BANKS(ADDR_SURF_8_BANK));
  1852. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1855. NUM_BANKS(ADDR_SURF_8_BANK));
  1856. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1859. NUM_BANKS(ADDR_SURF_8_BANK));
  1860. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1863. NUM_BANKS(ADDR_SURF_8_BANK));
  1864. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1865. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1866. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1867. NUM_BANKS(ADDR_SURF_8_BANK));
  1868. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1871. NUM_BANKS(ADDR_SURF_4_BANK));
  1872. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1873. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1874. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1875. if (reg_offset != 7)
  1876. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1877. break;
  1878. case CHIP_TONGA:
  1879. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1880. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1883. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1884. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1885. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1886. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1887. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1888. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1890. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1891. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1892. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1893. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1894. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1895. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1896. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1898. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1899. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1900. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1901. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1902. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1903. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1904. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1905. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1906. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1907. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1908. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1909. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1910. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1911. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1912. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1913. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1914. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1917. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1918. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1919. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1921. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1922. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1923. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1925. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1926. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1929. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1930. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1931. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1933. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1934. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1937. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1938. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1941. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1942. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1943. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1945. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1946. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1947. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1949. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1950. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1951. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1953. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1954. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1957. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1958. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1961. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1962. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1964. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1965. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1966. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1968. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1969. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1970. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1973. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1974. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1977. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1978. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1981. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1982. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1985. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1993. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1997. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1999. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2001. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2004. NUM_BANKS(ADDR_SURF_16_BANK));
  2005. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2008. NUM_BANKS(ADDR_SURF_16_BANK));
  2009. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2012. NUM_BANKS(ADDR_SURF_16_BANK));
  2013. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2016. NUM_BANKS(ADDR_SURF_16_BANK));
  2017. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2018. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2019. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2020. NUM_BANKS(ADDR_SURF_16_BANK));
  2021. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2024. NUM_BANKS(ADDR_SURF_16_BANK));
  2025. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2026. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2027. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2028. NUM_BANKS(ADDR_SURF_16_BANK));
  2029. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2030. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2031. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2032. NUM_BANKS(ADDR_SURF_16_BANK));
  2033. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2034. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2035. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2036. NUM_BANKS(ADDR_SURF_16_BANK));
  2037. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2040. NUM_BANKS(ADDR_SURF_16_BANK));
  2041. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2042. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2043. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2044. NUM_BANKS(ADDR_SURF_16_BANK));
  2045. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2048. NUM_BANKS(ADDR_SURF_8_BANK));
  2049. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2052. NUM_BANKS(ADDR_SURF_4_BANK));
  2053. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2056. NUM_BANKS(ADDR_SURF_4_BANK));
  2057. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2058. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2059. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2060. if (reg_offset != 7)
  2061. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2062. break;
  2063. case CHIP_STONEY:
  2064. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. PIPE_CONFIG(ADDR_SURF_P2) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2068. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2069. PIPE_CONFIG(ADDR_SURF_P2) |
  2070. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2072. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2073. PIPE_CONFIG(ADDR_SURF_P2) |
  2074. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2076. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2077. PIPE_CONFIG(ADDR_SURF_P2) |
  2078. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2079. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2080. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2081. PIPE_CONFIG(ADDR_SURF_P2) |
  2082. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2083. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2084. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2085. PIPE_CONFIG(ADDR_SURF_P2) |
  2086. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2087. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2088. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P2) |
  2090. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2092. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2093. PIPE_CONFIG(ADDR_SURF_P2));
  2094. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2098. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2102. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2106. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2110. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2114. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2118. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P2) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2122. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2123. PIPE_CONFIG(ADDR_SURF_P2) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2126. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2127. PIPE_CONFIG(ADDR_SURF_P2) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2130. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2131. PIPE_CONFIG(ADDR_SURF_P2) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2134. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2135. PIPE_CONFIG(ADDR_SURF_P2) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2138. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2139. PIPE_CONFIG(ADDR_SURF_P2) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2142. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2143. PIPE_CONFIG(ADDR_SURF_P2) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2146. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2147. PIPE_CONFIG(ADDR_SURF_P2) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2150. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2151. PIPE_CONFIG(ADDR_SURF_P2) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2154. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2155. PIPE_CONFIG(ADDR_SURF_P2) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2158. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2159. PIPE_CONFIG(ADDR_SURF_P2) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2162. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2163. PIPE_CONFIG(ADDR_SURF_P2) |
  2164. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2166. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_8_BANK));
  2170. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2173. NUM_BANKS(ADDR_SURF_8_BANK));
  2174. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2177. NUM_BANKS(ADDR_SURF_8_BANK));
  2178. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_8_BANK));
  2182. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2185. NUM_BANKS(ADDR_SURF_8_BANK));
  2186. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2189. NUM_BANKS(ADDR_SURF_8_BANK));
  2190. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2193. NUM_BANKS(ADDR_SURF_8_BANK));
  2194. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2195. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2196. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2197. NUM_BANKS(ADDR_SURF_16_BANK));
  2198. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2201. NUM_BANKS(ADDR_SURF_16_BANK));
  2202. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2205. NUM_BANKS(ADDR_SURF_16_BANK));
  2206. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2207. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2208. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2209. NUM_BANKS(ADDR_SURF_16_BANK));
  2210. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2213. NUM_BANKS(ADDR_SURF_16_BANK));
  2214. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2217. NUM_BANKS(ADDR_SURF_16_BANK));
  2218. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2221. NUM_BANKS(ADDR_SURF_8_BANK));
  2222. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2223. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2224. reg_offset != 23)
  2225. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2226. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2227. if (reg_offset != 7)
  2228. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2229. break;
  2230. default:
  2231. dev_warn(adev->dev,
  2232. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2233. adev->asic_type);
  2234. case CHIP_CARRIZO:
  2235. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P2) |
  2237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2239. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P2) |
  2241. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2242. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2243. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P2) |
  2245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2246. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2247. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2248. PIPE_CONFIG(ADDR_SURF_P2) |
  2249. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2250. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2251. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2252. PIPE_CONFIG(ADDR_SURF_P2) |
  2253. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2254. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2255. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2256. PIPE_CONFIG(ADDR_SURF_P2) |
  2257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2258. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2259. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2260. PIPE_CONFIG(ADDR_SURF_P2) |
  2261. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2262. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2263. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2264. PIPE_CONFIG(ADDR_SURF_P2));
  2265. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2266. PIPE_CONFIG(ADDR_SURF_P2) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2269. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2270. PIPE_CONFIG(ADDR_SURF_P2) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2273. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2274. PIPE_CONFIG(ADDR_SURF_P2) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2277. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2278. PIPE_CONFIG(ADDR_SURF_P2) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2281. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2282. PIPE_CONFIG(ADDR_SURF_P2) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2285. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2286. PIPE_CONFIG(ADDR_SURF_P2) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2289. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2290. PIPE_CONFIG(ADDR_SURF_P2) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2293. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2294. PIPE_CONFIG(ADDR_SURF_P2) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2297. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2298. PIPE_CONFIG(ADDR_SURF_P2) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2301. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2302. PIPE_CONFIG(ADDR_SURF_P2) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2305. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2306. PIPE_CONFIG(ADDR_SURF_P2) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2309. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2310. PIPE_CONFIG(ADDR_SURF_P2) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2313. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2314. PIPE_CONFIG(ADDR_SURF_P2) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2316. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2317. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2318. PIPE_CONFIG(ADDR_SURF_P2) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2321. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2322. PIPE_CONFIG(ADDR_SURF_P2) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2325. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P2) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2328. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2329. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P2) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2333. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P2) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2337. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2344. NUM_BANKS(ADDR_SURF_8_BANK));
  2345. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2348. NUM_BANKS(ADDR_SURF_8_BANK));
  2349. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2352. NUM_BANKS(ADDR_SURF_8_BANK));
  2353. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2356. NUM_BANKS(ADDR_SURF_8_BANK));
  2357. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2360. NUM_BANKS(ADDR_SURF_8_BANK));
  2361. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2362. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2363. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2364. NUM_BANKS(ADDR_SURF_8_BANK));
  2365. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2368. NUM_BANKS(ADDR_SURF_16_BANK));
  2369. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2372. NUM_BANKS(ADDR_SURF_16_BANK));
  2373. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2374. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2375. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2376. NUM_BANKS(ADDR_SURF_16_BANK));
  2377. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2380. NUM_BANKS(ADDR_SURF_16_BANK));
  2381. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2382. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2383. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2384. NUM_BANKS(ADDR_SURF_16_BANK));
  2385. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2386. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2387. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2388. NUM_BANKS(ADDR_SURF_16_BANK));
  2389. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2392. NUM_BANKS(ADDR_SURF_8_BANK));
  2393. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2394. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2395. reg_offset != 23)
  2396. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2397. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2398. if (reg_offset != 7)
  2399. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2400. break;
  2401. }
  2402. }
  2403. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2404. {
  2405. return (u32)((1ULL << bit_width) - 1);
  2406. }
  2407. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2408. {
  2409. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2410. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2411. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2412. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2413. } else if (se_num == 0xffffffff) {
  2414. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2415. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2416. } else if (sh_num == 0xffffffff) {
  2417. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2418. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2419. } else {
  2420. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2421. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2422. }
  2423. WREG32(mmGRBM_GFX_INDEX, data);
  2424. }
  2425. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  2426. u32 max_rb_num_per_se,
  2427. u32 sh_per_se)
  2428. {
  2429. u32 data, mask;
  2430. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2431. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2432. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2433. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2434. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  2435. return data & mask;
  2436. }
  2437. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  2438. u32 se_num, u32 sh_per_se,
  2439. u32 max_rb_num_per_se)
  2440. {
  2441. int i, j;
  2442. u32 data, mask;
  2443. u32 disabled_rbs = 0;
  2444. u32 enabled_rbs = 0;
  2445. mutex_lock(&adev->grbm_idx_mutex);
  2446. for (i = 0; i < se_num; i++) {
  2447. for (j = 0; j < sh_per_se; j++) {
  2448. gfx_v8_0_select_se_sh(adev, i, j);
  2449. data = gfx_v8_0_get_rb_disabled(adev,
  2450. max_rb_num_per_se, sh_per_se);
  2451. disabled_rbs |= data << ((i * sh_per_se + j) *
  2452. RB_BITMAP_WIDTH_PER_SH);
  2453. }
  2454. }
  2455. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2456. mutex_unlock(&adev->grbm_idx_mutex);
  2457. mask = 1;
  2458. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2459. if (!(disabled_rbs & mask))
  2460. enabled_rbs |= mask;
  2461. mask <<= 1;
  2462. }
  2463. adev->gfx.config.backend_enable_mask = enabled_rbs;
  2464. mutex_lock(&adev->grbm_idx_mutex);
  2465. for (i = 0; i < se_num; i++) {
  2466. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  2467. data = RREG32(mmPA_SC_RASTER_CONFIG);
  2468. for (j = 0; j < sh_per_se; j++) {
  2469. switch (enabled_rbs & 3) {
  2470. case 0:
  2471. if (j == 0)
  2472. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2473. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2474. else
  2475. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2476. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2477. break;
  2478. case 1:
  2479. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2480. (i * sh_per_se + j) * 2);
  2481. break;
  2482. case 2:
  2483. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2484. (i * sh_per_se + j) * 2);
  2485. break;
  2486. case 3:
  2487. default:
  2488. data |= (RASTER_CONFIG_RB_MAP_2 <<
  2489. (i * sh_per_se + j) * 2);
  2490. break;
  2491. }
  2492. enabled_rbs >>= 2;
  2493. }
  2494. WREG32(mmPA_SC_RASTER_CONFIG, data);
  2495. }
  2496. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2497. mutex_unlock(&adev->grbm_idx_mutex);
  2498. }
  2499. /**
  2500. * gfx_v8_0_init_compute_vmid - gart enable
  2501. *
  2502. * @rdev: amdgpu_device pointer
  2503. *
  2504. * Initialize compute vmid sh_mem registers
  2505. *
  2506. */
  2507. #define DEFAULT_SH_MEM_BASES (0x6000)
  2508. #define FIRST_COMPUTE_VMID (8)
  2509. #define LAST_COMPUTE_VMID (16)
  2510. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2511. {
  2512. int i;
  2513. uint32_t sh_mem_config;
  2514. uint32_t sh_mem_bases;
  2515. /*
  2516. * Configure apertures:
  2517. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2518. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2519. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2520. */
  2521. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2522. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2523. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2524. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2525. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2526. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2527. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2528. mutex_lock(&adev->srbm_mutex);
  2529. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2530. vi_srbm_select(adev, 0, 0, 0, i);
  2531. /* CP and shaders */
  2532. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2533. WREG32(mmSH_MEM_APE1_BASE, 1);
  2534. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2535. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2536. }
  2537. vi_srbm_select(adev, 0, 0, 0, 0);
  2538. mutex_unlock(&adev->srbm_mutex);
  2539. }
  2540. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2541. {
  2542. u32 tmp;
  2543. int i;
  2544. tmp = RREG32(mmGRBM_CNTL);
  2545. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2546. WREG32(mmGRBM_CNTL, tmp);
  2547. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2548. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2549. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2550. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2551. adev->gfx.config.gb_addr_config & 0x70);
  2552. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2553. adev->gfx.config.gb_addr_config & 0x70);
  2554. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2555. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2556. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2557. gfx_v8_0_tiling_mode_table_init(adev);
  2558. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2559. adev->gfx.config.max_sh_per_se,
  2560. adev->gfx.config.max_backends_per_se);
  2561. /* XXX SH_MEM regs */
  2562. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2563. mutex_lock(&adev->srbm_mutex);
  2564. for (i = 0; i < 16; i++) {
  2565. vi_srbm_select(adev, 0, 0, 0, i);
  2566. /* CP and shaders */
  2567. if (i == 0) {
  2568. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2569. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2570. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2571. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2572. WREG32(mmSH_MEM_CONFIG, tmp);
  2573. } else {
  2574. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2575. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2576. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2577. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2578. WREG32(mmSH_MEM_CONFIG, tmp);
  2579. }
  2580. WREG32(mmSH_MEM_APE1_BASE, 1);
  2581. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2582. WREG32(mmSH_MEM_BASES, 0);
  2583. }
  2584. vi_srbm_select(adev, 0, 0, 0, 0);
  2585. mutex_unlock(&adev->srbm_mutex);
  2586. gfx_v8_0_init_compute_vmid(adev);
  2587. mutex_lock(&adev->grbm_idx_mutex);
  2588. /*
  2589. * making sure that the following register writes will be broadcasted
  2590. * to all the shaders
  2591. */
  2592. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2593. WREG32(mmPA_SC_FIFO_SIZE,
  2594. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2595. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2596. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2597. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2598. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2599. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2600. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2601. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2602. mutex_unlock(&adev->grbm_idx_mutex);
  2603. }
  2604. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2605. {
  2606. u32 i, j, k;
  2607. u32 mask;
  2608. mutex_lock(&adev->grbm_idx_mutex);
  2609. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2610. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2611. gfx_v8_0_select_se_sh(adev, i, j);
  2612. for (k = 0; k < adev->usec_timeout; k++) {
  2613. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2614. break;
  2615. udelay(1);
  2616. }
  2617. }
  2618. }
  2619. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2620. mutex_unlock(&adev->grbm_idx_mutex);
  2621. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2622. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2623. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2624. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2625. for (k = 0; k < adev->usec_timeout; k++) {
  2626. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2627. break;
  2628. udelay(1);
  2629. }
  2630. }
  2631. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2632. bool enable)
  2633. {
  2634. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2635. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  2636. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  2637. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  2638. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  2639. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2640. }
  2641. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2642. {
  2643. u32 tmp = RREG32(mmRLC_CNTL);
  2644. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2645. WREG32(mmRLC_CNTL, tmp);
  2646. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2647. gfx_v8_0_wait_for_rlc_serdes(adev);
  2648. }
  2649. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2650. {
  2651. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2652. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2653. WREG32(mmGRBM_SOFT_RESET, tmp);
  2654. udelay(50);
  2655. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2656. WREG32(mmGRBM_SOFT_RESET, tmp);
  2657. udelay(50);
  2658. }
  2659. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2660. {
  2661. u32 tmp = RREG32(mmRLC_CNTL);
  2662. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2663. WREG32(mmRLC_CNTL, tmp);
  2664. /* carrizo do enable cp interrupt after cp inited */
  2665. if (!(adev->flags & AMD_IS_APU))
  2666. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2667. udelay(50);
  2668. }
  2669. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2670. {
  2671. const struct rlc_firmware_header_v2_0 *hdr;
  2672. const __le32 *fw_data;
  2673. unsigned i, fw_size;
  2674. if (!adev->gfx.rlc_fw)
  2675. return -EINVAL;
  2676. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2677. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2678. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2679. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2680. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2681. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2682. for (i = 0; i < fw_size; i++)
  2683. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2684. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2685. return 0;
  2686. }
  2687. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2688. {
  2689. int r;
  2690. gfx_v8_0_rlc_stop(adev);
  2691. /* disable CG */
  2692. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2693. /* disable PG */
  2694. WREG32(mmRLC_PG_CNTL, 0);
  2695. gfx_v8_0_rlc_reset(adev);
  2696. if (!adev->pp_enabled) {
  2697. if (!adev->firmware.smu_load) {
  2698. /* legacy rlc firmware loading */
  2699. r = gfx_v8_0_rlc_load_microcode(adev);
  2700. if (r)
  2701. return r;
  2702. } else {
  2703. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2704. AMDGPU_UCODE_ID_RLC_G);
  2705. if (r)
  2706. return -EINVAL;
  2707. }
  2708. }
  2709. gfx_v8_0_rlc_start(adev);
  2710. return 0;
  2711. }
  2712. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2713. {
  2714. int i;
  2715. u32 tmp = RREG32(mmCP_ME_CNTL);
  2716. if (enable) {
  2717. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2718. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2719. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2720. } else {
  2721. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2722. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2723. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2724. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2725. adev->gfx.gfx_ring[i].ready = false;
  2726. }
  2727. WREG32(mmCP_ME_CNTL, tmp);
  2728. udelay(50);
  2729. }
  2730. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2731. {
  2732. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2733. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2734. const struct gfx_firmware_header_v1_0 *me_hdr;
  2735. const __le32 *fw_data;
  2736. unsigned i, fw_size;
  2737. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2738. return -EINVAL;
  2739. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2740. adev->gfx.pfp_fw->data;
  2741. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2742. adev->gfx.ce_fw->data;
  2743. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2744. adev->gfx.me_fw->data;
  2745. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2746. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2747. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2748. gfx_v8_0_cp_gfx_enable(adev, false);
  2749. /* PFP */
  2750. fw_data = (const __le32 *)
  2751. (adev->gfx.pfp_fw->data +
  2752. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2753. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2754. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2755. for (i = 0; i < fw_size; i++)
  2756. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2757. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2758. /* CE */
  2759. fw_data = (const __le32 *)
  2760. (adev->gfx.ce_fw->data +
  2761. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2762. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2763. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2764. for (i = 0; i < fw_size; i++)
  2765. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2766. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2767. /* ME */
  2768. fw_data = (const __le32 *)
  2769. (adev->gfx.me_fw->data +
  2770. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2771. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2772. WREG32(mmCP_ME_RAM_WADDR, 0);
  2773. for (i = 0; i < fw_size; i++)
  2774. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2775. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2776. return 0;
  2777. }
  2778. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2779. {
  2780. u32 count = 0;
  2781. const struct cs_section_def *sect = NULL;
  2782. const struct cs_extent_def *ext = NULL;
  2783. /* begin clear state */
  2784. count += 2;
  2785. /* context control state */
  2786. count += 3;
  2787. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2788. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2789. if (sect->id == SECT_CONTEXT)
  2790. count += 2 + ext->reg_count;
  2791. else
  2792. return 0;
  2793. }
  2794. }
  2795. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2796. count += 4;
  2797. /* end clear state */
  2798. count += 2;
  2799. /* clear state */
  2800. count += 2;
  2801. return count;
  2802. }
  2803. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2804. {
  2805. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2806. const struct cs_section_def *sect = NULL;
  2807. const struct cs_extent_def *ext = NULL;
  2808. int r, i;
  2809. /* init the CP */
  2810. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2811. WREG32(mmCP_ENDIAN_SWAP, 0);
  2812. WREG32(mmCP_DEVICE_ID, 1);
  2813. gfx_v8_0_cp_gfx_enable(adev, true);
  2814. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2815. if (r) {
  2816. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2817. return r;
  2818. }
  2819. /* clear state buffer */
  2820. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2821. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2822. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2823. amdgpu_ring_write(ring, 0x80000000);
  2824. amdgpu_ring_write(ring, 0x80000000);
  2825. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2826. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2827. if (sect->id == SECT_CONTEXT) {
  2828. amdgpu_ring_write(ring,
  2829. PACKET3(PACKET3_SET_CONTEXT_REG,
  2830. ext->reg_count));
  2831. amdgpu_ring_write(ring,
  2832. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2833. for (i = 0; i < ext->reg_count; i++)
  2834. amdgpu_ring_write(ring, ext->extent[i]);
  2835. }
  2836. }
  2837. }
  2838. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2839. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2840. switch (adev->asic_type) {
  2841. case CHIP_TONGA:
  2842. amdgpu_ring_write(ring, 0x16000012);
  2843. amdgpu_ring_write(ring, 0x0000002A);
  2844. break;
  2845. case CHIP_FIJI:
  2846. amdgpu_ring_write(ring, 0x3a00161a);
  2847. amdgpu_ring_write(ring, 0x0000002e);
  2848. break;
  2849. case CHIP_TOPAZ:
  2850. case CHIP_CARRIZO:
  2851. amdgpu_ring_write(ring, 0x00000002);
  2852. amdgpu_ring_write(ring, 0x00000000);
  2853. break;
  2854. case CHIP_STONEY:
  2855. amdgpu_ring_write(ring, 0x00000000);
  2856. amdgpu_ring_write(ring, 0x00000000);
  2857. break;
  2858. default:
  2859. BUG();
  2860. }
  2861. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2862. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2863. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2864. amdgpu_ring_write(ring, 0);
  2865. /* init the CE partitions */
  2866. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2867. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2868. amdgpu_ring_write(ring, 0x8000);
  2869. amdgpu_ring_write(ring, 0x8000);
  2870. amdgpu_ring_unlock_commit(ring);
  2871. return 0;
  2872. }
  2873. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2874. {
  2875. struct amdgpu_ring *ring;
  2876. u32 tmp;
  2877. u32 rb_bufsz;
  2878. u64 rb_addr, rptr_addr;
  2879. int r;
  2880. /* Set the write pointer delay */
  2881. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2882. /* set the RB to use vmid 0 */
  2883. WREG32(mmCP_RB_VMID, 0);
  2884. /* Set ring buffer size */
  2885. ring = &adev->gfx.gfx_ring[0];
  2886. rb_bufsz = order_base_2(ring->ring_size / 8);
  2887. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2888. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2889. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2890. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2891. #ifdef __BIG_ENDIAN
  2892. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2893. #endif
  2894. WREG32(mmCP_RB0_CNTL, tmp);
  2895. /* Initialize the ring buffer's read and write pointers */
  2896. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2897. ring->wptr = 0;
  2898. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2899. /* set the wb address wether it's enabled or not */
  2900. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2901. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2902. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2903. mdelay(1);
  2904. WREG32(mmCP_RB0_CNTL, tmp);
  2905. rb_addr = ring->gpu_addr >> 8;
  2906. WREG32(mmCP_RB0_BASE, rb_addr);
  2907. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2908. /* no gfx doorbells on iceland */
  2909. if (adev->asic_type != CHIP_TOPAZ) {
  2910. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2911. if (ring->use_doorbell) {
  2912. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2913. DOORBELL_OFFSET, ring->doorbell_index);
  2914. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2915. DOORBELL_EN, 1);
  2916. } else {
  2917. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2918. DOORBELL_EN, 0);
  2919. }
  2920. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2921. if (adev->asic_type == CHIP_TONGA) {
  2922. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2923. DOORBELL_RANGE_LOWER,
  2924. AMDGPU_DOORBELL_GFX_RING0);
  2925. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2926. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2927. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2928. }
  2929. }
  2930. /* start the ring */
  2931. gfx_v8_0_cp_gfx_start(adev);
  2932. ring->ready = true;
  2933. r = amdgpu_ring_test_ring(ring);
  2934. if (r) {
  2935. ring->ready = false;
  2936. return r;
  2937. }
  2938. return 0;
  2939. }
  2940. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2941. {
  2942. int i;
  2943. if (enable) {
  2944. WREG32(mmCP_MEC_CNTL, 0);
  2945. } else {
  2946. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2947. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2948. adev->gfx.compute_ring[i].ready = false;
  2949. }
  2950. udelay(50);
  2951. }
  2952. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2953. {
  2954. gfx_v8_0_cp_compute_enable(adev, true);
  2955. return 0;
  2956. }
  2957. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2958. {
  2959. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2960. const __le32 *fw_data;
  2961. unsigned i, fw_size;
  2962. if (!adev->gfx.mec_fw)
  2963. return -EINVAL;
  2964. gfx_v8_0_cp_compute_enable(adev, false);
  2965. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2966. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2967. fw_data = (const __le32 *)
  2968. (adev->gfx.mec_fw->data +
  2969. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2970. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2971. /* MEC1 */
  2972. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2973. for (i = 0; i < fw_size; i++)
  2974. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2975. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2976. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2977. if (adev->gfx.mec2_fw) {
  2978. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2979. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2980. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2981. fw_data = (const __le32 *)
  2982. (adev->gfx.mec2_fw->data +
  2983. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2984. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2985. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2986. for (i = 0; i < fw_size; i++)
  2987. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2988. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2989. }
  2990. return 0;
  2991. }
  2992. struct vi_mqd {
  2993. uint32_t header; /* ordinal0 */
  2994. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2995. uint32_t compute_dim_x; /* ordinal2 */
  2996. uint32_t compute_dim_y; /* ordinal3 */
  2997. uint32_t compute_dim_z; /* ordinal4 */
  2998. uint32_t compute_start_x; /* ordinal5 */
  2999. uint32_t compute_start_y; /* ordinal6 */
  3000. uint32_t compute_start_z; /* ordinal7 */
  3001. uint32_t compute_num_thread_x; /* ordinal8 */
  3002. uint32_t compute_num_thread_y; /* ordinal9 */
  3003. uint32_t compute_num_thread_z; /* ordinal10 */
  3004. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3005. uint32_t compute_perfcount_enable; /* ordinal12 */
  3006. uint32_t compute_pgm_lo; /* ordinal13 */
  3007. uint32_t compute_pgm_hi; /* ordinal14 */
  3008. uint32_t compute_tba_lo; /* ordinal15 */
  3009. uint32_t compute_tba_hi; /* ordinal16 */
  3010. uint32_t compute_tma_lo; /* ordinal17 */
  3011. uint32_t compute_tma_hi; /* ordinal18 */
  3012. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3013. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3014. uint32_t compute_vmid; /* ordinal21 */
  3015. uint32_t compute_resource_limits; /* ordinal22 */
  3016. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3017. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3018. uint32_t compute_tmpring_size; /* ordinal25 */
  3019. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3020. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3021. uint32_t compute_restart_x; /* ordinal28 */
  3022. uint32_t compute_restart_y; /* ordinal29 */
  3023. uint32_t compute_restart_z; /* ordinal30 */
  3024. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3025. uint32_t compute_misc_reserved; /* ordinal32 */
  3026. uint32_t compute_dispatch_id; /* ordinal33 */
  3027. uint32_t compute_threadgroup_id; /* ordinal34 */
  3028. uint32_t compute_relaunch; /* ordinal35 */
  3029. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3030. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3031. uint32_t compute_wave_restore_control; /* ordinal38 */
  3032. uint32_t reserved9; /* ordinal39 */
  3033. uint32_t reserved10; /* ordinal40 */
  3034. uint32_t reserved11; /* ordinal41 */
  3035. uint32_t reserved12; /* ordinal42 */
  3036. uint32_t reserved13; /* ordinal43 */
  3037. uint32_t reserved14; /* ordinal44 */
  3038. uint32_t reserved15; /* ordinal45 */
  3039. uint32_t reserved16; /* ordinal46 */
  3040. uint32_t reserved17; /* ordinal47 */
  3041. uint32_t reserved18; /* ordinal48 */
  3042. uint32_t reserved19; /* ordinal49 */
  3043. uint32_t reserved20; /* ordinal50 */
  3044. uint32_t reserved21; /* ordinal51 */
  3045. uint32_t reserved22; /* ordinal52 */
  3046. uint32_t reserved23; /* ordinal53 */
  3047. uint32_t reserved24; /* ordinal54 */
  3048. uint32_t reserved25; /* ordinal55 */
  3049. uint32_t reserved26; /* ordinal56 */
  3050. uint32_t reserved27; /* ordinal57 */
  3051. uint32_t reserved28; /* ordinal58 */
  3052. uint32_t reserved29; /* ordinal59 */
  3053. uint32_t reserved30; /* ordinal60 */
  3054. uint32_t reserved31; /* ordinal61 */
  3055. uint32_t reserved32; /* ordinal62 */
  3056. uint32_t reserved33; /* ordinal63 */
  3057. uint32_t reserved34; /* ordinal64 */
  3058. uint32_t compute_user_data_0; /* ordinal65 */
  3059. uint32_t compute_user_data_1; /* ordinal66 */
  3060. uint32_t compute_user_data_2; /* ordinal67 */
  3061. uint32_t compute_user_data_3; /* ordinal68 */
  3062. uint32_t compute_user_data_4; /* ordinal69 */
  3063. uint32_t compute_user_data_5; /* ordinal70 */
  3064. uint32_t compute_user_data_6; /* ordinal71 */
  3065. uint32_t compute_user_data_7; /* ordinal72 */
  3066. uint32_t compute_user_data_8; /* ordinal73 */
  3067. uint32_t compute_user_data_9; /* ordinal74 */
  3068. uint32_t compute_user_data_10; /* ordinal75 */
  3069. uint32_t compute_user_data_11; /* ordinal76 */
  3070. uint32_t compute_user_data_12; /* ordinal77 */
  3071. uint32_t compute_user_data_13; /* ordinal78 */
  3072. uint32_t compute_user_data_14; /* ordinal79 */
  3073. uint32_t compute_user_data_15; /* ordinal80 */
  3074. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3075. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3076. uint32_t reserved35; /* ordinal83 */
  3077. uint32_t reserved36; /* ordinal84 */
  3078. uint32_t reserved37; /* ordinal85 */
  3079. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3080. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3081. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3082. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3083. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3084. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3085. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3086. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3087. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3088. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3089. uint32_t reserved38; /* ordinal96 */
  3090. uint32_t reserved39; /* ordinal97 */
  3091. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3092. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3093. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3094. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3095. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3096. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3097. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3098. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3099. uint32_t reserved40; /* ordinal106 */
  3100. uint32_t reserved41; /* ordinal107 */
  3101. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3102. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3103. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3104. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3105. uint32_t reserved42; /* ordinal112 */
  3106. uint32_t reserved43; /* ordinal113 */
  3107. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3108. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3109. uint32_t cp_packet_id_lo; /* ordinal116 */
  3110. uint32_t cp_packet_id_hi; /* ordinal117 */
  3111. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3112. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3113. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3114. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3115. uint32_t gds_save_mask_lo; /* ordinal122 */
  3116. uint32_t gds_save_mask_hi; /* ordinal123 */
  3117. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3118. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3119. uint32_t reserved44; /* ordinal126 */
  3120. uint32_t reserved45; /* ordinal127 */
  3121. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3122. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3123. uint32_t cp_hqd_active; /* ordinal130 */
  3124. uint32_t cp_hqd_vmid; /* ordinal131 */
  3125. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3126. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3127. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3128. uint32_t cp_hqd_quantum; /* ordinal135 */
  3129. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3130. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3131. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3132. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3133. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3134. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3135. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3136. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3137. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3138. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3139. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3140. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3141. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3142. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3143. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3144. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3145. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3146. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3147. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3148. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3149. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3150. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3151. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3152. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3153. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3154. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3155. uint32_t cp_mqd_control; /* ordinal162 */
  3156. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3157. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3158. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3159. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3160. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3161. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3162. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3163. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3164. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3165. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3166. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3167. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3168. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3169. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3170. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3171. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3172. uint32_t cp_hqd_error; /* ordinal179 */
  3173. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3174. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3175. uint32_t reserved46; /* ordinal182 */
  3176. uint32_t reserved47; /* ordinal183 */
  3177. uint32_t reserved48; /* ordinal184 */
  3178. uint32_t reserved49; /* ordinal185 */
  3179. uint32_t reserved50; /* ordinal186 */
  3180. uint32_t reserved51; /* ordinal187 */
  3181. uint32_t reserved52; /* ordinal188 */
  3182. uint32_t reserved53; /* ordinal189 */
  3183. uint32_t reserved54; /* ordinal190 */
  3184. uint32_t reserved55; /* ordinal191 */
  3185. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3186. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3187. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3188. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3189. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3190. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3191. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3192. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3193. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3194. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3195. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3196. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3197. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3198. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3199. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3200. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3201. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3202. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3203. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3204. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3205. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3206. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3207. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3208. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3209. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3210. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3211. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3212. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3213. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3214. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3215. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3216. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3217. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3218. uint32_t reserved56; /* ordinal225 */
  3219. uint32_t reserved57; /* ordinal226 */
  3220. uint32_t reserved58; /* ordinal227 */
  3221. uint32_t set_resources_header; /* ordinal228 */
  3222. uint32_t set_resources_dw1; /* ordinal229 */
  3223. uint32_t set_resources_dw2; /* ordinal230 */
  3224. uint32_t set_resources_dw3; /* ordinal231 */
  3225. uint32_t set_resources_dw4; /* ordinal232 */
  3226. uint32_t set_resources_dw5; /* ordinal233 */
  3227. uint32_t set_resources_dw6; /* ordinal234 */
  3228. uint32_t set_resources_dw7; /* ordinal235 */
  3229. uint32_t reserved59; /* ordinal236 */
  3230. uint32_t reserved60; /* ordinal237 */
  3231. uint32_t reserved61; /* ordinal238 */
  3232. uint32_t reserved62; /* ordinal239 */
  3233. uint32_t reserved63; /* ordinal240 */
  3234. uint32_t reserved64; /* ordinal241 */
  3235. uint32_t reserved65; /* ordinal242 */
  3236. uint32_t reserved66; /* ordinal243 */
  3237. uint32_t reserved67; /* ordinal244 */
  3238. uint32_t reserved68; /* ordinal245 */
  3239. uint32_t reserved69; /* ordinal246 */
  3240. uint32_t reserved70; /* ordinal247 */
  3241. uint32_t reserved71; /* ordinal248 */
  3242. uint32_t reserved72; /* ordinal249 */
  3243. uint32_t reserved73; /* ordinal250 */
  3244. uint32_t reserved74; /* ordinal251 */
  3245. uint32_t reserved75; /* ordinal252 */
  3246. uint32_t reserved76; /* ordinal253 */
  3247. uint32_t reserved77; /* ordinal254 */
  3248. uint32_t reserved78; /* ordinal255 */
  3249. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3250. };
  3251. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3252. {
  3253. int i, r;
  3254. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3255. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3256. if (ring->mqd_obj) {
  3257. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3258. if (unlikely(r != 0))
  3259. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3260. amdgpu_bo_unpin(ring->mqd_obj);
  3261. amdgpu_bo_unreserve(ring->mqd_obj);
  3262. amdgpu_bo_unref(&ring->mqd_obj);
  3263. ring->mqd_obj = NULL;
  3264. }
  3265. }
  3266. }
  3267. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3268. {
  3269. int r, i, j;
  3270. u32 tmp;
  3271. bool use_doorbell = true;
  3272. u64 hqd_gpu_addr;
  3273. u64 mqd_gpu_addr;
  3274. u64 eop_gpu_addr;
  3275. u64 wb_gpu_addr;
  3276. u32 *buf;
  3277. struct vi_mqd *mqd;
  3278. /* init the pipes */
  3279. mutex_lock(&adev->srbm_mutex);
  3280. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3281. int me = (i < 4) ? 1 : 2;
  3282. int pipe = (i < 4) ? i : (i - 4);
  3283. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3284. eop_gpu_addr >>= 8;
  3285. vi_srbm_select(adev, me, pipe, 0, 0);
  3286. /* write the EOP addr */
  3287. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3288. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3289. /* set the VMID assigned */
  3290. WREG32(mmCP_HQD_VMID, 0);
  3291. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3292. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3293. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3294. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3295. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3296. }
  3297. vi_srbm_select(adev, 0, 0, 0, 0);
  3298. mutex_unlock(&adev->srbm_mutex);
  3299. /* init the queues. Just two for now. */
  3300. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3301. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3302. if (ring->mqd_obj == NULL) {
  3303. r = amdgpu_bo_create(adev,
  3304. sizeof(struct vi_mqd),
  3305. PAGE_SIZE, true,
  3306. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3307. NULL, &ring->mqd_obj);
  3308. if (r) {
  3309. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3310. return r;
  3311. }
  3312. }
  3313. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3314. if (unlikely(r != 0)) {
  3315. gfx_v8_0_cp_compute_fini(adev);
  3316. return r;
  3317. }
  3318. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3319. &mqd_gpu_addr);
  3320. if (r) {
  3321. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3322. gfx_v8_0_cp_compute_fini(adev);
  3323. return r;
  3324. }
  3325. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3326. if (r) {
  3327. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3328. gfx_v8_0_cp_compute_fini(adev);
  3329. return r;
  3330. }
  3331. /* init the mqd struct */
  3332. memset(buf, 0, sizeof(struct vi_mqd));
  3333. mqd = (struct vi_mqd *)buf;
  3334. mqd->header = 0xC0310800;
  3335. mqd->compute_pipelinestat_enable = 0x00000001;
  3336. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3337. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3338. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3339. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3340. mqd->compute_misc_reserved = 0x00000003;
  3341. mutex_lock(&adev->srbm_mutex);
  3342. vi_srbm_select(adev, ring->me,
  3343. ring->pipe,
  3344. ring->queue, 0);
  3345. /* disable wptr polling */
  3346. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3347. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3348. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3349. mqd->cp_hqd_eop_base_addr_lo =
  3350. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3351. mqd->cp_hqd_eop_base_addr_hi =
  3352. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3353. /* enable doorbell? */
  3354. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3355. if (use_doorbell) {
  3356. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3357. } else {
  3358. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3359. }
  3360. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3361. mqd->cp_hqd_pq_doorbell_control = tmp;
  3362. /* disable the queue if it's active */
  3363. mqd->cp_hqd_dequeue_request = 0;
  3364. mqd->cp_hqd_pq_rptr = 0;
  3365. mqd->cp_hqd_pq_wptr= 0;
  3366. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3367. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3368. for (j = 0; j < adev->usec_timeout; j++) {
  3369. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3370. break;
  3371. udelay(1);
  3372. }
  3373. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3374. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3375. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3376. }
  3377. /* set the pointer to the MQD */
  3378. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3379. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3380. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3381. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3382. /* set MQD vmid to 0 */
  3383. tmp = RREG32(mmCP_MQD_CONTROL);
  3384. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3385. WREG32(mmCP_MQD_CONTROL, tmp);
  3386. mqd->cp_mqd_control = tmp;
  3387. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3388. hqd_gpu_addr = ring->gpu_addr >> 8;
  3389. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3390. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3391. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3392. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3393. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3394. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3395. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3396. (order_base_2(ring->ring_size / 4) - 1));
  3397. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3398. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3399. #ifdef __BIG_ENDIAN
  3400. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3401. #endif
  3402. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3403. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3404. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3405. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3406. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3407. mqd->cp_hqd_pq_control = tmp;
  3408. /* set the wb address wether it's enabled or not */
  3409. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3410. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3411. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3412. upper_32_bits(wb_gpu_addr) & 0xffff;
  3413. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3414. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3415. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3416. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3417. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3418. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3419. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3420. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3421. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3422. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3423. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3424. /* enable the doorbell if requested */
  3425. if (use_doorbell) {
  3426. if ((adev->asic_type == CHIP_CARRIZO) ||
  3427. (adev->asic_type == CHIP_FIJI) ||
  3428. (adev->asic_type == CHIP_STONEY)) {
  3429. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3430. AMDGPU_DOORBELL_KIQ << 2);
  3431. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3432. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3433. }
  3434. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3435. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3436. DOORBELL_OFFSET, ring->doorbell_index);
  3437. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3438. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3439. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3440. mqd->cp_hqd_pq_doorbell_control = tmp;
  3441. } else {
  3442. mqd->cp_hqd_pq_doorbell_control = 0;
  3443. }
  3444. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3445. mqd->cp_hqd_pq_doorbell_control);
  3446. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3447. ring->wptr = 0;
  3448. mqd->cp_hqd_pq_wptr = ring->wptr;
  3449. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3450. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3451. /* set the vmid for the queue */
  3452. mqd->cp_hqd_vmid = 0;
  3453. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3454. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3455. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3456. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3457. mqd->cp_hqd_persistent_state = tmp;
  3458. if (adev->asic_type == CHIP_STONEY) {
  3459. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  3460. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  3461. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  3462. }
  3463. /* activate the queue */
  3464. mqd->cp_hqd_active = 1;
  3465. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3466. vi_srbm_select(adev, 0, 0, 0, 0);
  3467. mutex_unlock(&adev->srbm_mutex);
  3468. amdgpu_bo_kunmap(ring->mqd_obj);
  3469. amdgpu_bo_unreserve(ring->mqd_obj);
  3470. }
  3471. if (use_doorbell) {
  3472. tmp = RREG32(mmCP_PQ_STATUS);
  3473. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3474. WREG32(mmCP_PQ_STATUS, tmp);
  3475. }
  3476. r = gfx_v8_0_cp_compute_start(adev);
  3477. if (r)
  3478. return r;
  3479. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3480. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3481. ring->ready = true;
  3482. r = amdgpu_ring_test_ring(ring);
  3483. if (r)
  3484. ring->ready = false;
  3485. }
  3486. return 0;
  3487. }
  3488. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3489. {
  3490. int r;
  3491. if (!(adev->flags & AMD_IS_APU))
  3492. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3493. if (!adev->pp_enabled) {
  3494. if (!adev->firmware.smu_load) {
  3495. /* legacy firmware loading */
  3496. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3497. if (r)
  3498. return r;
  3499. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3500. if (r)
  3501. return r;
  3502. } else {
  3503. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3504. AMDGPU_UCODE_ID_CP_CE);
  3505. if (r)
  3506. return -EINVAL;
  3507. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3508. AMDGPU_UCODE_ID_CP_PFP);
  3509. if (r)
  3510. return -EINVAL;
  3511. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3512. AMDGPU_UCODE_ID_CP_ME);
  3513. if (r)
  3514. return -EINVAL;
  3515. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3516. AMDGPU_UCODE_ID_CP_MEC1);
  3517. if (r)
  3518. return -EINVAL;
  3519. }
  3520. }
  3521. r = gfx_v8_0_cp_gfx_resume(adev);
  3522. if (r)
  3523. return r;
  3524. r = gfx_v8_0_cp_compute_resume(adev);
  3525. if (r)
  3526. return r;
  3527. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3528. return 0;
  3529. }
  3530. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3531. {
  3532. gfx_v8_0_cp_gfx_enable(adev, enable);
  3533. gfx_v8_0_cp_compute_enable(adev, enable);
  3534. }
  3535. static int gfx_v8_0_hw_init(void *handle)
  3536. {
  3537. int r;
  3538. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3539. gfx_v8_0_init_golden_registers(adev);
  3540. gfx_v8_0_gpu_init(adev);
  3541. r = gfx_v8_0_rlc_resume(adev);
  3542. if (r)
  3543. return r;
  3544. r = gfx_v8_0_cp_resume(adev);
  3545. if (r)
  3546. return r;
  3547. return r;
  3548. }
  3549. static int gfx_v8_0_hw_fini(void *handle)
  3550. {
  3551. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3552. gfx_v8_0_cp_enable(adev, false);
  3553. gfx_v8_0_rlc_stop(adev);
  3554. gfx_v8_0_cp_compute_fini(adev);
  3555. return 0;
  3556. }
  3557. static int gfx_v8_0_suspend(void *handle)
  3558. {
  3559. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3560. return gfx_v8_0_hw_fini(adev);
  3561. }
  3562. static int gfx_v8_0_resume(void *handle)
  3563. {
  3564. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3565. return gfx_v8_0_hw_init(adev);
  3566. }
  3567. static bool gfx_v8_0_is_idle(void *handle)
  3568. {
  3569. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3570. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3571. return false;
  3572. else
  3573. return true;
  3574. }
  3575. static int gfx_v8_0_wait_for_idle(void *handle)
  3576. {
  3577. unsigned i;
  3578. u32 tmp;
  3579. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3580. for (i = 0; i < adev->usec_timeout; i++) {
  3581. /* read MC_STATUS */
  3582. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3583. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3584. return 0;
  3585. udelay(1);
  3586. }
  3587. return -ETIMEDOUT;
  3588. }
  3589. static void gfx_v8_0_print_status(void *handle)
  3590. {
  3591. int i;
  3592. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3593. dev_info(adev->dev, "GFX 8.x registers\n");
  3594. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3595. RREG32(mmGRBM_STATUS));
  3596. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3597. RREG32(mmGRBM_STATUS2));
  3598. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3599. RREG32(mmGRBM_STATUS_SE0));
  3600. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3601. RREG32(mmGRBM_STATUS_SE1));
  3602. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3603. RREG32(mmGRBM_STATUS_SE2));
  3604. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3605. RREG32(mmGRBM_STATUS_SE3));
  3606. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3607. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3608. RREG32(mmCP_STALLED_STAT1));
  3609. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3610. RREG32(mmCP_STALLED_STAT2));
  3611. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3612. RREG32(mmCP_STALLED_STAT3));
  3613. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3614. RREG32(mmCP_CPF_BUSY_STAT));
  3615. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3616. RREG32(mmCP_CPF_STALLED_STAT1));
  3617. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3618. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3619. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3620. RREG32(mmCP_CPC_STALLED_STAT1));
  3621. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3622. for (i = 0; i < 32; i++) {
  3623. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3624. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3625. }
  3626. for (i = 0; i < 16; i++) {
  3627. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3628. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3629. }
  3630. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3631. dev_info(adev->dev, " se: %d\n", i);
  3632. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3633. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3634. RREG32(mmPA_SC_RASTER_CONFIG));
  3635. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3636. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3637. }
  3638. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3639. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3640. RREG32(mmGB_ADDR_CONFIG));
  3641. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3642. RREG32(mmHDP_ADDR_CONFIG));
  3643. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3644. RREG32(mmDMIF_ADDR_CALC));
  3645. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3646. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3647. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3648. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3649. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3650. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3651. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3652. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3653. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3654. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3655. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3656. RREG32(mmCP_MEQ_THRESHOLDS));
  3657. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3658. RREG32(mmSX_DEBUG_1));
  3659. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3660. RREG32(mmTA_CNTL_AUX));
  3661. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3662. RREG32(mmSPI_CONFIG_CNTL));
  3663. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3664. RREG32(mmSQ_CONFIG));
  3665. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3666. RREG32(mmDB_DEBUG));
  3667. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3668. RREG32(mmDB_DEBUG2));
  3669. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3670. RREG32(mmDB_DEBUG3));
  3671. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3672. RREG32(mmCB_HW_CONTROL));
  3673. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3674. RREG32(mmSPI_CONFIG_CNTL_1));
  3675. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3676. RREG32(mmPA_SC_FIFO_SIZE));
  3677. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3678. RREG32(mmVGT_NUM_INSTANCES));
  3679. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3680. RREG32(mmCP_PERFMON_CNTL));
  3681. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3682. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3683. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3684. RREG32(mmVGT_CACHE_INVALIDATION));
  3685. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3686. RREG32(mmVGT_GS_VERTEX_REUSE));
  3687. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3688. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3689. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3690. RREG32(mmPA_CL_ENHANCE));
  3691. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3692. RREG32(mmPA_SC_ENHANCE));
  3693. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3694. RREG32(mmCP_ME_CNTL));
  3695. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3696. RREG32(mmCP_MAX_CONTEXT));
  3697. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3698. RREG32(mmCP_ENDIAN_SWAP));
  3699. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3700. RREG32(mmCP_DEVICE_ID));
  3701. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3702. RREG32(mmCP_SEM_WAIT_TIMER));
  3703. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3704. RREG32(mmCP_RB_WPTR_DELAY));
  3705. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3706. RREG32(mmCP_RB_VMID));
  3707. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3708. RREG32(mmCP_RB0_CNTL));
  3709. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3710. RREG32(mmCP_RB0_WPTR));
  3711. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3712. RREG32(mmCP_RB0_RPTR_ADDR));
  3713. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3714. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3715. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3716. RREG32(mmCP_RB0_CNTL));
  3717. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3718. RREG32(mmCP_RB0_BASE));
  3719. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3720. RREG32(mmCP_RB0_BASE_HI));
  3721. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3722. RREG32(mmCP_MEC_CNTL));
  3723. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3724. RREG32(mmCP_CPF_DEBUG));
  3725. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3726. RREG32(mmSCRATCH_ADDR));
  3727. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3728. RREG32(mmSCRATCH_UMSK));
  3729. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3730. RREG32(mmCP_INT_CNTL_RING0));
  3731. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3732. RREG32(mmRLC_LB_CNTL));
  3733. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3734. RREG32(mmRLC_CNTL));
  3735. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3736. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3737. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3738. RREG32(mmRLC_LB_CNTR_INIT));
  3739. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3740. RREG32(mmRLC_LB_CNTR_MAX));
  3741. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3742. RREG32(mmRLC_LB_INIT_CU_MASK));
  3743. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3744. RREG32(mmRLC_LB_PARAMS));
  3745. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3746. RREG32(mmRLC_LB_CNTL));
  3747. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3748. RREG32(mmRLC_MC_CNTL));
  3749. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3750. RREG32(mmRLC_UCODE_CNTL));
  3751. mutex_lock(&adev->srbm_mutex);
  3752. for (i = 0; i < 16; i++) {
  3753. vi_srbm_select(adev, 0, 0, 0, i);
  3754. dev_info(adev->dev, " VM %d:\n", i);
  3755. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3756. RREG32(mmSH_MEM_CONFIG));
  3757. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3758. RREG32(mmSH_MEM_APE1_BASE));
  3759. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3760. RREG32(mmSH_MEM_APE1_LIMIT));
  3761. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3762. RREG32(mmSH_MEM_BASES));
  3763. }
  3764. vi_srbm_select(adev, 0, 0, 0, 0);
  3765. mutex_unlock(&adev->srbm_mutex);
  3766. }
  3767. static int gfx_v8_0_soft_reset(void *handle)
  3768. {
  3769. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3770. u32 tmp;
  3771. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3772. /* GRBM_STATUS */
  3773. tmp = RREG32(mmGRBM_STATUS);
  3774. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3775. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3776. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3777. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3778. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3779. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3780. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3781. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3782. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3783. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3784. }
  3785. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3786. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3787. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3788. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3789. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3790. }
  3791. /* GRBM_STATUS2 */
  3792. tmp = RREG32(mmGRBM_STATUS2);
  3793. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3794. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3795. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3796. /* SRBM_STATUS */
  3797. tmp = RREG32(mmSRBM_STATUS);
  3798. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3799. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3800. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3801. if (grbm_soft_reset || srbm_soft_reset) {
  3802. gfx_v8_0_print_status((void *)adev);
  3803. /* stop the rlc */
  3804. gfx_v8_0_rlc_stop(adev);
  3805. /* Disable GFX parsing/prefetching */
  3806. gfx_v8_0_cp_gfx_enable(adev, false);
  3807. /* Disable MEC parsing/prefetching */
  3808. gfx_v8_0_cp_compute_enable(adev, false);
  3809. if (grbm_soft_reset || srbm_soft_reset) {
  3810. tmp = RREG32(mmGMCON_DEBUG);
  3811. tmp = REG_SET_FIELD(tmp,
  3812. GMCON_DEBUG, GFX_STALL, 1);
  3813. tmp = REG_SET_FIELD(tmp,
  3814. GMCON_DEBUG, GFX_CLEAR, 1);
  3815. WREG32(mmGMCON_DEBUG, tmp);
  3816. udelay(50);
  3817. }
  3818. if (grbm_soft_reset) {
  3819. tmp = RREG32(mmGRBM_SOFT_RESET);
  3820. tmp |= grbm_soft_reset;
  3821. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3822. WREG32(mmGRBM_SOFT_RESET, tmp);
  3823. tmp = RREG32(mmGRBM_SOFT_RESET);
  3824. udelay(50);
  3825. tmp &= ~grbm_soft_reset;
  3826. WREG32(mmGRBM_SOFT_RESET, tmp);
  3827. tmp = RREG32(mmGRBM_SOFT_RESET);
  3828. }
  3829. if (srbm_soft_reset) {
  3830. tmp = RREG32(mmSRBM_SOFT_RESET);
  3831. tmp |= srbm_soft_reset;
  3832. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3833. WREG32(mmSRBM_SOFT_RESET, tmp);
  3834. tmp = RREG32(mmSRBM_SOFT_RESET);
  3835. udelay(50);
  3836. tmp &= ~srbm_soft_reset;
  3837. WREG32(mmSRBM_SOFT_RESET, tmp);
  3838. tmp = RREG32(mmSRBM_SOFT_RESET);
  3839. }
  3840. if (grbm_soft_reset || srbm_soft_reset) {
  3841. tmp = RREG32(mmGMCON_DEBUG);
  3842. tmp = REG_SET_FIELD(tmp,
  3843. GMCON_DEBUG, GFX_STALL, 0);
  3844. tmp = REG_SET_FIELD(tmp,
  3845. GMCON_DEBUG, GFX_CLEAR, 0);
  3846. WREG32(mmGMCON_DEBUG, tmp);
  3847. }
  3848. /* Wait a little for things to settle down */
  3849. udelay(50);
  3850. gfx_v8_0_print_status((void *)adev);
  3851. }
  3852. return 0;
  3853. }
  3854. /**
  3855. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3856. *
  3857. * @adev: amdgpu_device pointer
  3858. *
  3859. * Fetches a GPU clock counter snapshot.
  3860. * Returns the 64 bit clock counter snapshot.
  3861. */
  3862. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3863. {
  3864. uint64_t clock;
  3865. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3866. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3867. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3868. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3869. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3870. return clock;
  3871. }
  3872. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3873. uint32_t vmid,
  3874. uint32_t gds_base, uint32_t gds_size,
  3875. uint32_t gws_base, uint32_t gws_size,
  3876. uint32_t oa_base, uint32_t oa_size)
  3877. {
  3878. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3879. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3880. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3881. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3882. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3883. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3884. /* GDS Base */
  3885. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3886. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3887. WRITE_DATA_DST_SEL(0)));
  3888. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3889. amdgpu_ring_write(ring, 0);
  3890. amdgpu_ring_write(ring, gds_base);
  3891. /* GDS Size */
  3892. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3893. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3894. WRITE_DATA_DST_SEL(0)));
  3895. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3896. amdgpu_ring_write(ring, 0);
  3897. amdgpu_ring_write(ring, gds_size);
  3898. /* GWS */
  3899. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3900. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3901. WRITE_DATA_DST_SEL(0)));
  3902. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3903. amdgpu_ring_write(ring, 0);
  3904. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3905. /* OA */
  3906. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3907. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3908. WRITE_DATA_DST_SEL(0)));
  3909. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3910. amdgpu_ring_write(ring, 0);
  3911. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3912. }
  3913. static int gfx_v8_0_early_init(void *handle)
  3914. {
  3915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3916. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3917. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3918. gfx_v8_0_set_ring_funcs(adev);
  3919. gfx_v8_0_set_irq_funcs(adev);
  3920. gfx_v8_0_set_gds_init(adev);
  3921. return 0;
  3922. }
  3923. static int gfx_v8_0_late_init(void *handle)
  3924. {
  3925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3926. int r;
  3927. /* requires IBs so do in late init after IB pool is initialized */
  3928. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  3929. if (r)
  3930. return r;
  3931. return 0;
  3932. }
  3933. static int gfx_v8_0_set_powergating_state(void *handle,
  3934. enum amd_powergating_state state)
  3935. {
  3936. return 0;
  3937. }
  3938. static void fiji_send_serdes_cmd(struct amdgpu_device *adev,
  3939. uint32_t reg_addr, uint32_t cmd)
  3940. {
  3941. uint32_t data;
  3942. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3943. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3944. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3945. data = RREG32(mmRLC_SERDES_WR_CTRL);
  3946. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  3947. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  3948. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  3949. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  3950. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  3951. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  3952. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  3953. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  3954. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  3955. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  3956. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  3957. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  3958. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  3959. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  3960. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  3961. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3962. }
  3963. static void fiji_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  3964. bool enable)
  3965. {
  3966. uint32_t temp, data;
  3967. /* It is disabled by HW by default */
  3968. if (enable) {
  3969. /* 1 - RLC memory Light sleep */
  3970. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  3971. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3972. if (temp != data)
  3973. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3974. /* 2 - CP memory Light sleep */
  3975. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  3976. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3977. if (temp != data)
  3978. WREG32(mmCP_MEM_SLP_CNTL, data);
  3979. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  3980. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3981. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  3982. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  3983. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  3984. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  3985. if (temp != data)
  3986. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3987. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3988. gfx_v8_0_wait_for_rlc_serdes(adev);
  3989. /* 5 - clear mgcg override */
  3990. fiji_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  3991. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  3992. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  3993. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  3994. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3995. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3996. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3997. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3998. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3999. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4000. if (temp != data)
  4001. WREG32(mmCGTS_SM_CTRL_REG, data);
  4002. udelay(50);
  4003. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4004. gfx_v8_0_wait_for_rlc_serdes(adev);
  4005. } else {
  4006. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4007. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4008. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4009. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4010. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4011. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4012. if (temp != data)
  4013. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4014. /* 2 - disable MGLS in RLC */
  4015. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4016. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4017. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4018. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4019. }
  4020. /* 3 - disable MGLS in CP */
  4021. data = RREG32(mmCP_MEM_SLP_CNTL);
  4022. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4023. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4024. WREG32(mmCP_MEM_SLP_CNTL, data);
  4025. }
  4026. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4027. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4028. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4029. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4030. if (temp != data)
  4031. WREG32(mmCGTS_SM_CTRL_REG, data);
  4032. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4033. gfx_v8_0_wait_for_rlc_serdes(adev);
  4034. /* 6 - set mgcg override */
  4035. fiji_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4036. udelay(50);
  4037. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4038. gfx_v8_0_wait_for_rlc_serdes(adev);
  4039. }
  4040. }
  4041. static void fiji_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4042. bool enable)
  4043. {
  4044. uint32_t temp, temp1, data, data1;
  4045. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4046. if (enable) {
  4047. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4048. * Cmp_busy/GFX_Idle interrupts
  4049. */
  4050. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4051. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4052. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4053. if (temp1 != data1)
  4054. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4055. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4056. gfx_v8_0_wait_for_rlc_serdes(adev);
  4057. /* 3 - clear cgcg override */
  4058. fiji_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4059. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4060. gfx_v8_0_wait_for_rlc_serdes(adev);
  4061. /* 4 - write cmd to set CGLS */
  4062. fiji_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4063. /* 5 - enable cgcg */
  4064. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4065. /* enable cgls*/
  4066. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4067. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4068. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4069. if (temp1 != data1)
  4070. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4071. if (temp != data)
  4072. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4073. } else {
  4074. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4075. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4076. /* TEST CGCG */
  4077. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4078. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4079. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4080. if (temp1 != data1)
  4081. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4082. /* read gfx register to wake up cgcg */
  4083. RREG32(mmCB_CGTT_SCLK_CTRL);
  4084. RREG32(mmCB_CGTT_SCLK_CTRL);
  4085. RREG32(mmCB_CGTT_SCLK_CTRL);
  4086. RREG32(mmCB_CGTT_SCLK_CTRL);
  4087. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4088. gfx_v8_0_wait_for_rlc_serdes(adev);
  4089. /* write cmd to Set CGCG Overrride */
  4090. fiji_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4091. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4092. gfx_v8_0_wait_for_rlc_serdes(adev);
  4093. /* write cmd to Clear CGLS */
  4094. fiji_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4095. /* disable cgcg, cgls should be disabled too. */
  4096. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4097. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4098. if (temp != data)
  4099. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4100. }
  4101. }
  4102. static int fiji_update_gfx_clock_gating(struct amdgpu_device *adev,
  4103. bool enable)
  4104. {
  4105. if (enable) {
  4106. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4107. * === MGCG + MGLS + TS(CG/LS) ===
  4108. */
  4109. fiji_update_medium_grain_clock_gating(adev, enable);
  4110. fiji_update_coarse_grain_clock_gating(adev, enable);
  4111. } else {
  4112. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4113. * === CGCG + CGLS ===
  4114. */
  4115. fiji_update_coarse_grain_clock_gating(adev, enable);
  4116. fiji_update_medium_grain_clock_gating(adev, enable);
  4117. }
  4118. return 0;
  4119. }
  4120. static int gfx_v8_0_set_clockgating_state(void *handle,
  4121. enum amd_clockgating_state state)
  4122. {
  4123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4124. switch (adev->asic_type) {
  4125. case CHIP_FIJI:
  4126. fiji_update_gfx_clock_gating(adev,
  4127. state == AMD_CG_STATE_GATE ? true : false);
  4128. break;
  4129. default:
  4130. break;
  4131. }
  4132. return 0;
  4133. }
  4134. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  4135. {
  4136. u32 rptr;
  4137. rptr = ring->adev->wb.wb[ring->rptr_offs];
  4138. return rptr;
  4139. }
  4140. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  4141. {
  4142. struct amdgpu_device *adev = ring->adev;
  4143. u32 wptr;
  4144. if (ring->use_doorbell)
  4145. /* XXX check if swapping is necessary on BE */
  4146. wptr = ring->adev->wb.wb[ring->wptr_offs];
  4147. else
  4148. wptr = RREG32(mmCP_RB0_WPTR);
  4149. return wptr;
  4150. }
  4151. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  4152. {
  4153. struct amdgpu_device *adev = ring->adev;
  4154. if (ring->use_doorbell) {
  4155. /* XXX check if swapping is necessary on BE */
  4156. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4157. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4158. } else {
  4159. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4160. (void)RREG32(mmCP_RB0_WPTR);
  4161. }
  4162. }
  4163. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  4164. {
  4165. u32 ref_and_mask, reg_mem_engine;
  4166. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  4167. switch (ring->me) {
  4168. case 1:
  4169. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  4170. break;
  4171. case 2:
  4172. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  4173. break;
  4174. default:
  4175. return;
  4176. }
  4177. reg_mem_engine = 0;
  4178. } else {
  4179. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  4180. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  4181. }
  4182. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4183. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  4184. WAIT_REG_MEM_FUNCTION(3) | /* == */
  4185. reg_mem_engine));
  4186. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  4187. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  4188. amdgpu_ring_write(ring, ref_and_mask);
  4189. amdgpu_ring_write(ring, ref_and_mask);
  4190. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4191. }
  4192. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  4193. struct amdgpu_ib *ib)
  4194. {
  4195. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  4196. u32 header, control = 0;
  4197. u32 next_rptr = ring->wptr + 5;
  4198. /* drop the CE preamble IB for the same context */
  4199. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  4200. return;
  4201. if (need_ctx_switch)
  4202. next_rptr += 2;
  4203. next_rptr += 4;
  4204. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4205. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4206. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4207. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4208. amdgpu_ring_write(ring, next_rptr);
  4209. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  4210. if (need_ctx_switch) {
  4211. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4212. amdgpu_ring_write(ring, 0);
  4213. }
  4214. if (ib->flags & AMDGPU_IB_FLAG_CE)
  4215. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  4216. else
  4217. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4218. control |= ib->length_dw |
  4219. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  4220. amdgpu_ring_write(ring, header);
  4221. amdgpu_ring_write(ring,
  4222. #ifdef __BIG_ENDIAN
  4223. (2 << 0) |
  4224. #endif
  4225. (ib->gpu_addr & 0xFFFFFFFC));
  4226. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4227. amdgpu_ring_write(ring, control);
  4228. }
  4229. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  4230. struct amdgpu_ib *ib)
  4231. {
  4232. u32 header, control = 0;
  4233. u32 next_rptr = ring->wptr + 5;
  4234. control |= INDIRECT_BUFFER_VALID;
  4235. next_rptr += 4;
  4236. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4237. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4238. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4239. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4240. amdgpu_ring_write(ring, next_rptr);
  4241. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4242. control |= ib->length_dw |
  4243. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  4244. amdgpu_ring_write(ring, header);
  4245. amdgpu_ring_write(ring,
  4246. #ifdef __BIG_ENDIAN
  4247. (2 << 0) |
  4248. #endif
  4249. (ib->gpu_addr & 0xFFFFFFFC));
  4250. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4251. amdgpu_ring_write(ring, control);
  4252. }
  4253. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  4254. u64 seq, unsigned flags)
  4255. {
  4256. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4257. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4258. /* EVENT_WRITE_EOP - flush caches, send int */
  4259. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  4260. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4261. EOP_TC_ACTION_EN |
  4262. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4263. EVENT_INDEX(5)));
  4264. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4265. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  4266. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4267. amdgpu_ring_write(ring, lower_32_bits(seq));
  4268. amdgpu_ring_write(ring, upper_32_bits(seq));
  4269. }
  4270. /**
  4271. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  4272. *
  4273. * @ring: amdgpu ring buffer object
  4274. * @semaphore: amdgpu semaphore object
  4275. * @emit_wait: Is this a sempahore wait?
  4276. *
  4277. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  4278. * from running ahead of semaphore waits.
  4279. */
  4280. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  4281. struct amdgpu_semaphore *semaphore,
  4282. bool emit_wait)
  4283. {
  4284. uint64_t addr = semaphore->gpu_addr;
  4285. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  4286. if (ring->adev->asic_type == CHIP_TOPAZ ||
  4287. ring->adev->asic_type == CHIP_TONGA ||
  4288. ring->adev->asic_type == CHIP_FIJI)
  4289. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  4290. return false;
  4291. else {
  4292. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  4293. amdgpu_ring_write(ring, lower_32_bits(addr));
  4294. amdgpu_ring_write(ring, upper_32_bits(addr));
  4295. amdgpu_ring_write(ring, sel);
  4296. }
  4297. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  4298. /* Prevent the PFP from running ahead of the semaphore wait */
  4299. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4300. amdgpu_ring_write(ring, 0x0);
  4301. }
  4302. return true;
  4303. }
  4304. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  4305. unsigned vm_id, uint64_t pd_addr)
  4306. {
  4307. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4308. uint32_t seq = ring->fence_drv.sync_seq[ring->idx];
  4309. uint64_t addr = ring->fence_drv.gpu_addr;
  4310. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4311. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4312. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  4313. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4314. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4315. amdgpu_ring_write(ring, seq);
  4316. amdgpu_ring_write(ring, 0xffffffff);
  4317. amdgpu_ring_write(ring, 4); /* poll interval */
  4318. if (usepfp) {
  4319. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4320. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4321. amdgpu_ring_write(ring, 0);
  4322. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4323. amdgpu_ring_write(ring, 0);
  4324. }
  4325. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4326. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4327. WRITE_DATA_DST_SEL(0)) |
  4328. WR_CONFIRM);
  4329. if (vm_id < 8) {
  4330. amdgpu_ring_write(ring,
  4331. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4332. } else {
  4333. amdgpu_ring_write(ring,
  4334. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4335. }
  4336. amdgpu_ring_write(ring, 0);
  4337. amdgpu_ring_write(ring, pd_addr >> 12);
  4338. /* bits 0-15 are the VM contexts0-15 */
  4339. /* invalidate the cache */
  4340. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4341. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4342. WRITE_DATA_DST_SEL(0)));
  4343. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4344. amdgpu_ring_write(ring, 0);
  4345. amdgpu_ring_write(ring, 1 << vm_id);
  4346. /* wait for the invalidate to complete */
  4347. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4348. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4349. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4350. WAIT_REG_MEM_ENGINE(0))); /* me */
  4351. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4352. amdgpu_ring_write(ring, 0);
  4353. amdgpu_ring_write(ring, 0); /* ref */
  4354. amdgpu_ring_write(ring, 0); /* mask */
  4355. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4356. /* compute doesn't have PFP */
  4357. if (usepfp) {
  4358. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4359. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4360. amdgpu_ring_write(ring, 0x0);
  4361. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4362. amdgpu_ring_write(ring, 0);
  4363. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4364. amdgpu_ring_write(ring, 0);
  4365. }
  4366. }
  4367. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4368. {
  4369. return ring->adev->wb.wb[ring->rptr_offs];
  4370. }
  4371. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4372. {
  4373. return ring->adev->wb.wb[ring->wptr_offs];
  4374. }
  4375. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4376. {
  4377. struct amdgpu_device *adev = ring->adev;
  4378. /* XXX check if swapping is necessary on BE */
  4379. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4380. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4381. }
  4382. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4383. u64 addr, u64 seq,
  4384. unsigned flags)
  4385. {
  4386. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4387. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4388. /* RELEASE_MEM - flush caches, send int */
  4389. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4390. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4391. EOP_TC_ACTION_EN |
  4392. EOP_TC_WB_ACTION_EN |
  4393. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4394. EVENT_INDEX(5)));
  4395. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4396. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4397. amdgpu_ring_write(ring, upper_32_bits(addr));
  4398. amdgpu_ring_write(ring, lower_32_bits(seq));
  4399. amdgpu_ring_write(ring, upper_32_bits(seq));
  4400. }
  4401. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4402. enum amdgpu_interrupt_state state)
  4403. {
  4404. u32 cp_int_cntl;
  4405. switch (state) {
  4406. case AMDGPU_IRQ_STATE_DISABLE:
  4407. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4408. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4409. TIME_STAMP_INT_ENABLE, 0);
  4410. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4411. break;
  4412. case AMDGPU_IRQ_STATE_ENABLE:
  4413. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4414. cp_int_cntl =
  4415. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4416. TIME_STAMP_INT_ENABLE, 1);
  4417. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4418. break;
  4419. default:
  4420. break;
  4421. }
  4422. }
  4423. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4424. int me, int pipe,
  4425. enum amdgpu_interrupt_state state)
  4426. {
  4427. u32 mec_int_cntl, mec_int_cntl_reg;
  4428. /*
  4429. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4430. * handles the setting of interrupts for this specific pipe. All other
  4431. * pipes' interrupts are set by amdkfd.
  4432. */
  4433. if (me == 1) {
  4434. switch (pipe) {
  4435. case 0:
  4436. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4437. break;
  4438. default:
  4439. DRM_DEBUG("invalid pipe %d\n", pipe);
  4440. return;
  4441. }
  4442. } else {
  4443. DRM_DEBUG("invalid me %d\n", me);
  4444. return;
  4445. }
  4446. switch (state) {
  4447. case AMDGPU_IRQ_STATE_DISABLE:
  4448. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4449. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4450. TIME_STAMP_INT_ENABLE, 0);
  4451. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4452. break;
  4453. case AMDGPU_IRQ_STATE_ENABLE:
  4454. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4455. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4456. TIME_STAMP_INT_ENABLE, 1);
  4457. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4458. break;
  4459. default:
  4460. break;
  4461. }
  4462. }
  4463. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4464. struct amdgpu_irq_src *source,
  4465. unsigned type,
  4466. enum amdgpu_interrupt_state state)
  4467. {
  4468. u32 cp_int_cntl;
  4469. switch (state) {
  4470. case AMDGPU_IRQ_STATE_DISABLE:
  4471. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4472. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4473. PRIV_REG_INT_ENABLE, 0);
  4474. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4475. break;
  4476. case AMDGPU_IRQ_STATE_ENABLE:
  4477. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4478. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4479. PRIV_REG_INT_ENABLE, 0);
  4480. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4481. break;
  4482. default:
  4483. break;
  4484. }
  4485. return 0;
  4486. }
  4487. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4488. struct amdgpu_irq_src *source,
  4489. unsigned type,
  4490. enum amdgpu_interrupt_state state)
  4491. {
  4492. u32 cp_int_cntl;
  4493. switch (state) {
  4494. case AMDGPU_IRQ_STATE_DISABLE:
  4495. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4496. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4497. PRIV_INSTR_INT_ENABLE, 0);
  4498. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4499. break;
  4500. case AMDGPU_IRQ_STATE_ENABLE:
  4501. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4502. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4503. PRIV_INSTR_INT_ENABLE, 1);
  4504. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4505. break;
  4506. default:
  4507. break;
  4508. }
  4509. return 0;
  4510. }
  4511. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4512. struct amdgpu_irq_src *src,
  4513. unsigned type,
  4514. enum amdgpu_interrupt_state state)
  4515. {
  4516. switch (type) {
  4517. case AMDGPU_CP_IRQ_GFX_EOP:
  4518. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4519. break;
  4520. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4521. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4522. break;
  4523. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4524. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4525. break;
  4526. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4527. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4528. break;
  4529. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4530. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4531. break;
  4532. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4533. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4534. break;
  4535. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4536. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4537. break;
  4538. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4539. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4540. break;
  4541. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4542. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4543. break;
  4544. default:
  4545. break;
  4546. }
  4547. return 0;
  4548. }
  4549. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4550. struct amdgpu_irq_src *source,
  4551. struct amdgpu_iv_entry *entry)
  4552. {
  4553. int i;
  4554. u8 me_id, pipe_id, queue_id;
  4555. struct amdgpu_ring *ring;
  4556. DRM_DEBUG("IH: CP EOP\n");
  4557. me_id = (entry->ring_id & 0x0c) >> 2;
  4558. pipe_id = (entry->ring_id & 0x03) >> 0;
  4559. queue_id = (entry->ring_id & 0x70) >> 4;
  4560. switch (me_id) {
  4561. case 0:
  4562. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4563. break;
  4564. case 1:
  4565. case 2:
  4566. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4567. ring = &adev->gfx.compute_ring[i];
  4568. /* Per-queue interrupt is supported for MEC starting from VI.
  4569. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4570. */
  4571. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4572. amdgpu_fence_process(ring);
  4573. }
  4574. break;
  4575. }
  4576. return 0;
  4577. }
  4578. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4579. struct amdgpu_irq_src *source,
  4580. struct amdgpu_iv_entry *entry)
  4581. {
  4582. DRM_ERROR("Illegal register access in command stream\n");
  4583. schedule_work(&adev->reset_work);
  4584. return 0;
  4585. }
  4586. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4587. struct amdgpu_irq_src *source,
  4588. struct amdgpu_iv_entry *entry)
  4589. {
  4590. DRM_ERROR("Illegal instruction in command stream\n");
  4591. schedule_work(&adev->reset_work);
  4592. return 0;
  4593. }
  4594. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4595. .early_init = gfx_v8_0_early_init,
  4596. .late_init = gfx_v8_0_late_init,
  4597. .sw_init = gfx_v8_0_sw_init,
  4598. .sw_fini = gfx_v8_0_sw_fini,
  4599. .hw_init = gfx_v8_0_hw_init,
  4600. .hw_fini = gfx_v8_0_hw_fini,
  4601. .suspend = gfx_v8_0_suspend,
  4602. .resume = gfx_v8_0_resume,
  4603. .is_idle = gfx_v8_0_is_idle,
  4604. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4605. .soft_reset = gfx_v8_0_soft_reset,
  4606. .print_status = gfx_v8_0_print_status,
  4607. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4608. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4609. };
  4610. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4611. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4612. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4613. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4614. .parse_cs = NULL,
  4615. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4616. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4617. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4618. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4619. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4620. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4621. .test_ring = gfx_v8_0_ring_test_ring,
  4622. .test_ib = gfx_v8_0_ring_test_ib,
  4623. .insert_nop = amdgpu_ring_insert_nop,
  4624. };
  4625. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4626. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4627. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4628. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4629. .parse_cs = NULL,
  4630. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4631. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4632. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4633. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4634. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4635. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4636. .test_ring = gfx_v8_0_ring_test_ring,
  4637. .test_ib = gfx_v8_0_ring_test_ib,
  4638. .insert_nop = amdgpu_ring_insert_nop,
  4639. };
  4640. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4641. {
  4642. int i;
  4643. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4644. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4645. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4646. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4647. }
  4648. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4649. .set = gfx_v8_0_set_eop_interrupt_state,
  4650. .process = gfx_v8_0_eop_irq,
  4651. };
  4652. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4653. .set = gfx_v8_0_set_priv_reg_fault_state,
  4654. .process = gfx_v8_0_priv_reg_irq,
  4655. };
  4656. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4657. .set = gfx_v8_0_set_priv_inst_fault_state,
  4658. .process = gfx_v8_0_priv_inst_irq,
  4659. };
  4660. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4661. {
  4662. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4663. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4664. adev->gfx.priv_reg_irq.num_types = 1;
  4665. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4666. adev->gfx.priv_inst_irq.num_types = 1;
  4667. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4668. }
  4669. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4670. {
  4671. /* init asci gds info */
  4672. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4673. adev->gds.gws.total_size = 64;
  4674. adev->gds.oa.total_size = 16;
  4675. if (adev->gds.mem.total_size == 64 * 1024) {
  4676. adev->gds.mem.gfx_partition_size = 4096;
  4677. adev->gds.mem.cs_partition_size = 4096;
  4678. adev->gds.gws.gfx_partition_size = 4;
  4679. adev->gds.gws.cs_partition_size = 4;
  4680. adev->gds.oa.gfx_partition_size = 4;
  4681. adev->gds.oa.cs_partition_size = 1;
  4682. } else {
  4683. adev->gds.mem.gfx_partition_size = 1024;
  4684. adev->gds.mem.cs_partition_size = 1024;
  4685. adev->gds.gws.gfx_partition_size = 16;
  4686. adev->gds.gws.cs_partition_size = 16;
  4687. adev->gds.oa.gfx_partition_size = 4;
  4688. adev->gds.oa.cs_partition_size = 4;
  4689. }
  4690. }
  4691. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4692. u32 se, u32 sh)
  4693. {
  4694. u32 mask = 0, tmp, tmp1;
  4695. int i;
  4696. gfx_v8_0_select_se_sh(adev, se, sh);
  4697. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4698. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4699. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4700. tmp &= 0xffff0000;
  4701. tmp |= tmp1;
  4702. tmp >>= 16;
  4703. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4704. mask <<= 1;
  4705. mask |= 1;
  4706. }
  4707. return (~tmp) & mask;
  4708. }
  4709. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4710. struct amdgpu_cu_info *cu_info)
  4711. {
  4712. int i, j, k, counter, active_cu_number = 0;
  4713. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4714. if (!adev || !cu_info)
  4715. return -EINVAL;
  4716. mutex_lock(&adev->grbm_idx_mutex);
  4717. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4718. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4719. mask = 1;
  4720. ao_bitmap = 0;
  4721. counter = 0;
  4722. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4723. cu_info->bitmap[i][j] = bitmap;
  4724. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4725. if (bitmap & mask) {
  4726. if (counter < 2)
  4727. ao_bitmap |= mask;
  4728. counter ++;
  4729. }
  4730. mask <<= 1;
  4731. }
  4732. active_cu_number += counter;
  4733. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4734. }
  4735. }
  4736. cu_info->number = active_cu_number;
  4737. cu_info->ao_cu_mask = ao_cu_mask;
  4738. mutex_unlock(&adev->grbm_idx_mutex);
  4739. return 0;
  4740. }