amdgpu_vm.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_VM_H__
  25. #define __AMDGPU_VM_H__
  26. #include <linux/idr.h>
  27. #include <linux/kfifo.h>
  28. #include <linux/rbtree.h>
  29. #include <drm/gpu_scheduler.h>
  30. #include "amdgpu_sync.h"
  31. #include "amdgpu_ring.h"
  32. #include "amdgpu_ids.h"
  33. struct amdgpu_bo_va;
  34. struct amdgpu_job;
  35. struct amdgpu_bo_list_entry;
  36. /*
  37. * GPUVM handling
  38. */
  39. /* Maximum number of PTEs the hardware can write with one command */
  40. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  41. /* number of entries in page table */
  42. #define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size)
  43. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  44. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  45. #define AMDGPU_PTE_VALID (1ULL << 0)
  46. #define AMDGPU_PTE_SYSTEM (1ULL << 1)
  47. #define AMDGPU_PTE_SNOOPED (1ULL << 2)
  48. /* VI only */
  49. #define AMDGPU_PTE_EXECUTABLE (1ULL << 4)
  50. #define AMDGPU_PTE_READABLE (1ULL << 5)
  51. #define AMDGPU_PTE_WRITEABLE (1ULL << 6)
  52. #define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7)
  53. /* TILED for VEGA10, reserved for older ASICs */
  54. #define AMDGPU_PTE_PRT (1ULL << 51)
  55. /* PDE is handled as PTE for VEGA10 */
  56. #define AMDGPU_PDE_PTE (1ULL << 54)
  57. /* PTE is handled as PDE for VEGA10 (Translate Further) */
  58. #define AMDGPU_PTE_TF (1ULL << 56)
  59. /* PDE Block Fragment Size for VEGA10 */
  60. #define AMDGPU_PDE_BFS(a) ((uint64_t)a << 59)
  61. /* VEGA10 only */
  62. #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57)
  63. #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL)
  64. /* For Raven */
  65. #define AMDGPU_MTYPE_CC 2
  66. #define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \
  67. | AMDGPU_PTE_SNOOPED \
  68. | AMDGPU_PTE_EXECUTABLE \
  69. | AMDGPU_PTE_READABLE \
  70. | AMDGPU_PTE_WRITEABLE \
  71. | AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_CC))
  72. /* How to programm VM fault handling */
  73. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  74. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  75. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  76. /* max number of VMHUB */
  77. #define AMDGPU_MAX_VMHUBS 2
  78. #define AMDGPU_GFXHUB 0
  79. #define AMDGPU_MMHUB 1
  80. /* hardcode that limit for now */
  81. #define AMDGPU_VA_RESERVED_SIZE (8ULL << 20)
  82. /* VA hole for 48bit addresses on Vega10 */
  83. #define AMDGPU_VA_HOLE_START 0x0000800000000000ULL
  84. #define AMDGPU_VA_HOLE_END 0xffff800000000000ULL
  85. /*
  86. * Hardware is programmed as if the hole doesn't exists with start and end
  87. * address values.
  88. *
  89. * This mask is used to remove the upper 16bits of the VA and so come up with
  90. * the linear addr value.
  91. */
  92. #define AMDGPU_VA_HOLE_MASK 0x0000ffffffffffffULL
  93. /* max vmids dedicated for process */
  94. #define AMDGPU_VM_MAX_RESERVED_VMID 1
  95. #define AMDGPU_VM_CONTEXT_GFX 0
  96. #define AMDGPU_VM_CONTEXT_COMPUTE 1
  97. /* See vm_update_mode */
  98. #define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0)
  99. #define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1)
  100. /* VMPT level enumerate, and the hiberachy is:
  101. * PDB2->PDB1->PDB0->PTB
  102. */
  103. enum amdgpu_vm_level {
  104. AMDGPU_VM_PDB2,
  105. AMDGPU_VM_PDB1,
  106. AMDGPU_VM_PDB0,
  107. AMDGPU_VM_PTB
  108. };
  109. /* base structure for tracking BO usage in a VM */
  110. struct amdgpu_vm_bo_base {
  111. /* constant after initialization */
  112. struct amdgpu_vm *vm;
  113. struct amdgpu_bo *bo;
  114. /* protected by bo being reserved */
  115. struct list_head bo_list;
  116. /* protected by spinlock */
  117. struct list_head vm_status;
  118. /* protected by the BO being reserved */
  119. bool moved;
  120. };
  121. struct amdgpu_vm_pt {
  122. struct amdgpu_vm_bo_base base;
  123. bool huge;
  124. /* array of page tables, one for each directory entry */
  125. struct amdgpu_vm_pt *entries;
  126. };
  127. #define AMDGPU_VM_FAULT(pasid, addr) (((u64)(pasid) << 48) | (addr))
  128. #define AMDGPU_VM_FAULT_PASID(fault) ((u64)(fault) >> 48)
  129. #define AMDGPU_VM_FAULT_ADDR(fault) ((u64)(fault) & 0xfffffffff000ULL)
  130. struct amdgpu_vm {
  131. /* tree of virtual addresses mapped */
  132. struct rb_root_cached va;
  133. /* protecting invalidated */
  134. spinlock_t status_lock;
  135. /* BOs who needs a validation */
  136. struct list_head evicted;
  137. /* PT BOs which relocated and their parent need an update */
  138. struct list_head relocated;
  139. /* BOs moved, but not yet updated in the PT */
  140. struct list_head moved;
  141. /* BO mappings freed, but not yet updated in the PT */
  142. struct list_head freed;
  143. /* contains the page directory */
  144. struct amdgpu_vm_pt root;
  145. struct dma_fence *last_update;
  146. /* protecting freed */
  147. spinlock_t freed_lock;
  148. /* Scheduler entity for page table updates */
  149. struct drm_sched_entity entity;
  150. unsigned int pasid;
  151. /* dedicated to vm */
  152. struct amdgpu_vmid *reserved_vmid[AMDGPU_MAX_VMHUBS];
  153. /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */
  154. bool use_cpu_for_update;
  155. /* Flag to indicate ATS support from PTE for GFX9 */
  156. bool pte_support_ats;
  157. /* Up to 128 pending retry page faults */
  158. DECLARE_KFIFO(faults, u64, 128);
  159. /* Limit non-retry fault storms */
  160. unsigned int fault_credit;
  161. };
  162. struct amdgpu_vm_manager {
  163. /* Handling of VMIDs */
  164. struct amdgpu_vmid_mgr id_mgr[AMDGPU_MAX_VMHUBS];
  165. /* Handling of VM fences */
  166. u64 fence_context;
  167. unsigned seqno[AMDGPU_MAX_RINGS];
  168. uint64_t max_pfn;
  169. uint32_t num_level;
  170. uint32_t block_size;
  171. uint32_t fragment_size;
  172. enum amdgpu_vm_level root_level;
  173. /* vram base address for page table entry */
  174. u64 vram_base_offset;
  175. /* vm pte handling */
  176. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  177. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  178. unsigned vm_pte_num_rings;
  179. atomic_t vm_pte_next_ring;
  180. /* partial resident texture handling */
  181. spinlock_t prt_lock;
  182. atomic_t num_prt_users;
  183. /* controls how VM page tables are updated for Graphics and Compute.
  184. * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU
  185. * BIT1[= 0] Compute updated by SDMA [= 1] by CPU
  186. */
  187. int vm_update_mode;
  188. /* PASID to VM mapping, will be used in interrupt context to
  189. * look up VM of a page fault
  190. */
  191. struct idr pasid_idr;
  192. spinlock_t pasid_lock;
  193. };
  194. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  195. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  196. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  197. int vm_context, unsigned int pasid);
  198. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  199. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  200. unsigned int pasid);
  201. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  202. struct list_head *validated,
  203. struct amdgpu_bo_list_entry *entry);
  204. bool amdgpu_vm_ready(struct amdgpu_vm *vm);
  205. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  206. int (*callback)(void *p, struct amdgpu_bo *bo),
  207. void *param);
  208. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  209. struct amdgpu_vm *vm,
  210. uint64_t saddr, uint64_t size);
  211. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync);
  212. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  213. struct amdgpu_vm *vm);
  214. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  215. struct amdgpu_vm *vm,
  216. struct dma_fence **fence);
  217. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  218. struct amdgpu_vm *vm);
  219. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  220. struct amdgpu_bo_va *bo_va,
  221. bool clear);
  222. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  223. struct amdgpu_bo *bo, bool evicted);
  224. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  225. struct amdgpu_bo *bo);
  226. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  227. struct amdgpu_vm *vm,
  228. struct amdgpu_bo *bo);
  229. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  230. struct amdgpu_bo_va *bo_va,
  231. uint64_t addr, uint64_t offset,
  232. uint64_t size, uint64_t flags);
  233. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  234. struct amdgpu_bo_va *bo_va,
  235. uint64_t addr, uint64_t offset,
  236. uint64_t size, uint64_t flags);
  237. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  238. struct amdgpu_bo_va *bo_va,
  239. uint64_t addr);
  240. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  241. struct amdgpu_vm *vm,
  242. uint64_t saddr, uint64_t size);
  243. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  244. uint64_t addr);
  245. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  246. struct amdgpu_bo_va *bo_va);
  247. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  248. uint32_t fragment_size_default, unsigned max_level,
  249. unsigned max_bits);
  250. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  251. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  252. struct amdgpu_job *job);
  253. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev);
  254. #endif