amdgpu_object.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_OBJECT_H__
  29. #define __AMDGPU_OBJECT_H__
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
  33. /* bo virtual addresses in a vm */
  34. struct amdgpu_bo_va_mapping {
  35. struct amdgpu_bo_va *bo_va;
  36. struct list_head list;
  37. struct rb_node rb;
  38. uint64_t start;
  39. uint64_t last;
  40. uint64_t __subtree_last;
  41. uint64_t offset;
  42. uint64_t flags;
  43. };
  44. /* User space allocated BO in a VM */
  45. struct amdgpu_bo_va {
  46. struct amdgpu_vm_bo_base base;
  47. /* protected by bo being reserved */
  48. unsigned ref_count;
  49. /* all other members protected by the VM PD being reserved */
  50. struct dma_fence *last_pt_update;
  51. /* mappings for this bo_va */
  52. struct list_head invalids;
  53. struct list_head valids;
  54. /* If the mappings are cleared or filled */
  55. bool cleared;
  56. };
  57. struct amdgpu_bo {
  58. /* Protected by tbo.reserved */
  59. u32 preferred_domains;
  60. u32 allowed_domains;
  61. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  62. struct ttm_placement placement;
  63. struct ttm_buffer_object tbo;
  64. struct ttm_bo_kmap_obj kmap;
  65. u64 flags;
  66. unsigned pin_count;
  67. u64 tiling_flags;
  68. u64 metadata_flags;
  69. void *metadata;
  70. u32 metadata_size;
  71. unsigned prime_shared_count;
  72. /* list of all virtual address to which this bo is associated to */
  73. struct list_head va;
  74. /* Constant after initialization */
  75. struct drm_gem_object gem_base;
  76. struct amdgpu_bo *parent;
  77. struct amdgpu_bo *shadow;
  78. struct ttm_bo_kmap_obj dma_buf_vmap;
  79. struct amdgpu_mn *mn;
  80. union {
  81. struct list_head mn_list;
  82. struct list_head shadow_list;
  83. };
  84. };
  85. static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
  86. {
  87. return container_of(tbo, struct amdgpu_bo, tbo);
  88. }
  89. /**
  90. * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
  91. * @mem_type: ttm memory type
  92. *
  93. * Returns corresponding domain of the ttm mem_type
  94. */
  95. static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
  96. {
  97. switch (mem_type) {
  98. case TTM_PL_VRAM:
  99. return AMDGPU_GEM_DOMAIN_VRAM;
  100. case TTM_PL_TT:
  101. return AMDGPU_GEM_DOMAIN_GTT;
  102. case TTM_PL_SYSTEM:
  103. return AMDGPU_GEM_DOMAIN_CPU;
  104. case AMDGPU_PL_GDS:
  105. return AMDGPU_GEM_DOMAIN_GDS;
  106. case AMDGPU_PL_GWS:
  107. return AMDGPU_GEM_DOMAIN_GWS;
  108. case AMDGPU_PL_OA:
  109. return AMDGPU_GEM_DOMAIN_OA;
  110. default:
  111. break;
  112. }
  113. return 0;
  114. }
  115. /**
  116. * amdgpu_bo_reserve - reserve bo
  117. * @bo: bo structure
  118. * @no_intr: don't return -ERESTARTSYS on pending signal
  119. *
  120. * Returns:
  121. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  122. * a signal. Release all buffer reservations and return to user-space.
  123. */
  124. static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
  125. {
  126. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  127. int r;
  128. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
  129. if (unlikely(r != 0)) {
  130. if (r != -ERESTARTSYS)
  131. dev_err(adev->dev, "%p reserve failed\n", bo);
  132. return r;
  133. }
  134. return 0;
  135. }
  136. static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
  137. {
  138. ttm_bo_unreserve(&bo->tbo);
  139. }
  140. static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
  141. {
  142. return bo->tbo.num_pages << PAGE_SHIFT;
  143. }
  144. static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
  145. {
  146. return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  147. }
  148. static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
  149. {
  150. return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  151. }
  152. /**
  153. * amdgpu_bo_mmap_offset - return mmap offset of bo
  154. * @bo: amdgpu object for which we query the offset
  155. *
  156. * Returns mmap offset of the object.
  157. */
  158. static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
  159. {
  160. return drm_vma_node_offset_addr(&bo->tbo.vma_node);
  161. }
  162. /**
  163. * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
  164. * is accessible to the GPU.
  165. */
  166. static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
  167. {
  168. switch (bo->tbo.mem.mem_type) {
  169. case TTM_PL_TT: return amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem);
  170. case TTM_PL_VRAM: return true;
  171. default: return false;
  172. }
  173. }
  174. /**
  175. * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
  176. */
  177. static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
  178. {
  179. return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
  180. }
  181. int amdgpu_bo_create(struct amdgpu_device *adev,
  182. unsigned long size, int byte_align,
  183. bool kernel, u32 domain, u64 flags,
  184. struct sg_table *sg,
  185. struct reservation_object *resv,
  186. uint64_t init_value,
  187. struct amdgpu_bo **bo_ptr);
  188. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  189. unsigned long size, int align,
  190. u32 domain, struct amdgpu_bo **bo_ptr,
  191. u64 *gpu_addr, void **cpu_addr);
  192. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  193. unsigned long size, int align,
  194. u32 domain, struct amdgpu_bo **bo_ptr,
  195. u64 *gpu_addr, void **cpu_addr);
  196. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  197. void **cpu_addr);
  198. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
  199. void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
  200. void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
  201. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
  202. void amdgpu_bo_unref(struct amdgpu_bo **bo);
  203. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
  204. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  205. u64 min_offset, u64 max_offset,
  206. u64 *gpu_addr);
  207. int amdgpu_bo_unpin(struct amdgpu_bo *bo);
  208. int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
  209. int amdgpu_bo_init(struct amdgpu_device *adev);
  210. void amdgpu_bo_fini(struct amdgpu_device *adev);
  211. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  212. struct vm_area_struct *vma);
  213. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
  214. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
  215. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  216. uint32_t metadata_size, uint64_t flags);
  217. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  218. size_t buffer_size, uint32_t *metadata_size,
  219. uint64_t *flags);
  220. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  221. bool evict,
  222. struct ttm_mem_reg *new_mem);
  223. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  224. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  225. bool shared);
  226. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
  227. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  228. struct amdgpu_ring *ring,
  229. struct amdgpu_bo *bo,
  230. struct reservation_object *resv,
  231. struct dma_fence **fence, bool direct);
  232. int amdgpu_bo_validate(struct amdgpu_bo *bo);
  233. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  234. struct amdgpu_ring *ring,
  235. struct amdgpu_bo *bo,
  236. struct reservation_object *resv,
  237. struct dma_fence **fence,
  238. bool direct);
  239. /*
  240. * sub allocation
  241. */
  242. static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
  243. {
  244. return sa_bo->manager->gpu_addr + sa_bo->soffset;
  245. }
  246. static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
  247. {
  248. return sa_bo->manager->cpu_ptr + sa_bo->soffset;
  249. }
  250. int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
  251. struct amdgpu_sa_manager *sa_manager,
  252. unsigned size, u32 align, u32 domain);
  253. void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
  254. struct amdgpu_sa_manager *sa_manager);
  255. int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
  256. struct amdgpu_sa_manager *sa_manager);
  257. int amdgpu_sa_bo_manager_suspend(struct amdgpu_device *adev,
  258. struct amdgpu_sa_manager *sa_manager);
  259. int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
  260. struct amdgpu_sa_bo **sa_bo,
  261. unsigned size, unsigned align);
  262. void amdgpu_sa_bo_free(struct amdgpu_device *adev,
  263. struct amdgpu_sa_bo **sa_bo,
  264. struct dma_fence *fence);
  265. #if defined(CONFIG_DEBUG_FS)
  266. void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
  267. struct seq_file *m);
  268. #endif
  269. #endif