amdgpu_kms.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_sched.h"
  32. #include "amdgpu_uvd.h"
  33. #include "amdgpu_vce.h"
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/slab.h>
  36. #include <linux/pm_runtime.h>
  37. #include "amdgpu_amdkfd.h"
  38. /**
  39. * amdgpu_driver_unload_kms - Main unload function for KMS.
  40. *
  41. * @dev: drm dev pointer
  42. *
  43. * This is the main unload function for KMS (all asics).
  44. * Returns 0 on success.
  45. */
  46. void amdgpu_driver_unload_kms(struct drm_device *dev)
  47. {
  48. struct amdgpu_device *adev = dev->dev_private;
  49. if (adev == NULL)
  50. return;
  51. if (adev->rmmio == NULL)
  52. goto done_free;
  53. if (amdgpu_sriov_vf(adev))
  54. amdgpu_virt_request_full_gpu(adev, false);
  55. if (amdgpu_device_is_px(dev)) {
  56. pm_runtime_get_sync(dev->dev);
  57. pm_runtime_forbid(dev->dev);
  58. }
  59. amdgpu_acpi_fini(adev);
  60. amdgpu_device_fini(adev);
  61. done_free:
  62. kfree(adev);
  63. dev->dev_private = NULL;
  64. }
  65. /**
  66. * amdgpu_driver_load_kms - Main load function for KMS.
  67. *
  68. * @dev: drm dev pointer
  69. * @flags: device flags
  70. *
  71. * This is the main load function for KMS (all asics).
  72. * Returns 0 on success, error on failure.
  73. */
  74. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  75. {
  76. struct amdgpu_device *adev;
  77. int r, acpi_status;
  78. #ifdef CONFIG_DRM_AMDGPU_SI
  79. if (!amdgpu_si_support) {
  80. switch (flags & AMD_ASIC_MASK) {
  81. case CHIP_TAHITI:
  82. case CHIP_PITCAIRN:
  83. case CHIP_VERDE:
  84. case CHIP_OLAND:
  85. case CHIP_HAINAN:
  86. dev_info(dev->dev,
  87. "SI support provided by radeon.\n");
  88. dev_info(dev->dev,
  89. "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
  90. );
  91. return -ENODEV;
  92. }
  93. }
  94. #endif
  95. #ifdef CONFIG_DRM_AMDGPU_CIK
  96. if (!amdgpu_cik_support) {
  97. switch (flags & AMD_ASIC_MASK) {
  98. case CHIP_KAVERI:
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KABINI:
  102. case CHIP_MULLINS:
  103. dev_info(dev->dev,
  104. "CIK support provided by radeon.\n");
  105. dev_info(dev->dev,
  106. "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
  107. );
  108. return -ENODEV;
  109. }
  110. }
  111. #endif
  112. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  113. if (adev == NULL) {
  114. return -ENOMEM;
  115. }
  116. dev->dev_private = (void *)adev;
  117. if ((amdgpu_runtime_pm != 0) &&
  118. amdgpu_has_atpx() &&
  119. (amdgpu_is_atpx_hybrid() ||
  120. amdgpu_has_atpx_dgpu_power_cntl()) &&
  121. ((flags & AMD_IS_APU) == 0) &&
  122. !pci_is_thunderbolt_attached(dev->pdev))
  123. flags |= AMD_IS_PX;
  124. /* amdgpu_device_init should report only fatal error
  125. * like memory allocation failure or iomapping failure,
  126. * or memory manager initialization failure, it must
  127. * properly initialize the GPU MC controller and permit
  128. * VRAM allocation
  129. */
  130. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  131. if (r) {
  132. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  133. goto out;
  134. }
  135. /* Call ACPI methods: require modeset init
  136. * but failure is not fatal
  137. */
  138. if (!r) {
  139. acpi_status = amdgpu_acpi_init(adev);
  140. if (acpi_status)
  141. dev_dbg(&dev->pdev->dev,
  142. "Error during ACPI methods call\n");
  143. }
  144. if (amdgpu_device_is_px(dev)) {
  145. pm_runtime_use_autosuspend(dev->dev);
  146. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  147. pm_runtime_set_active(dev->dev);
  148. pm_runtime_allow(dev->dev);
  149. pm_runtime_mark_last_busy(dev->dev);
  150. pm_runtime_put_autosuspend(dev->dev);
  151. }
  152. out:
  153. if (r) {
  154. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  155. if (adev->rmmio && amdgpu_device_is_px(dev))
  156. pm_runtime_put_noidle(dev->dev);
  157. amdgpu_driver_unload_kms(dev);
  158. }
  159. return r;
  160. }
  161. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  162. struct drm_amdgpu_query_fw *query_fw,
  163. struct amdgpu_device *adev)
  164. {
  165. switch (query_fw->fw_type) {
  166. case AMDGPU_INFO_FW_VCE:
  167. fw_info->ver = adev->vce.fw_version;
  168. fw_info->feature = adev->vce.fb_version;
  169. break;
  170. case AMDGPU_INFO_FW_UVD:
  171. fw_info->ver = adev->uvd.fw_version;
  172. fw_info->feature = 0;
  173. break;
  174. case AMDGPU_INFO_FW_GMC:
  175. fw_info->ver = adev->mc.fw_version;
  176. fw_info->feature = 0;
  177. break;
  178. case AMDGPU_INFO_FW_GFX_ME:
  179. fw_info->ver = adev->gfx.me_fw_version;
  180. fw_info->feature = adev->gfx.me_feature_version;
  181. break;
  182. case AMDGPU_INFO_FW_GFX_PFP:
  183. fw_info->ver = adev->gfx.pfp_fw_version;
  184. fw_info->feature = adev->gfx.pfp_feature_version;
  185. break;
  186. case AMDGPU_INFO_FW_GFX_CE:
  187. fw_info->ver = adev->gfx.ce_fw_version;
  188. fw_info->feature = adev->gfx.ce_feature_version;
  189. break;
  190. case AMDGPU_INFO_FW_GFX_RLC:
  191. fw_info->ver = adev->gfx.rlc_fw_version;
  192. fw_info->feature = adev->gfx.rlc_feature_version;
  193. break;
  194. case AMDGPU_INFO_FW_GFX_MEC:
  195. if (query_fw->index == 0) {
  196. fw_info->ver = adev->gfx.mec_fw_version;
  197. fw_info->feature = adev->gfx.mec_feature_version;
  198. } else if (query_fw->index == 1) {
  199. fw_info->ver = adev->gfx.mec2_fw_version;
  200. fw_info->feature = adev->gfx.mec2_feature_version;
  201. } else
  202. return -EINVAL;
  203. break;
  204. case AMDGPU_INFO_FW_SMC:
  205. fw_info->ver = adev->pm.fw_version;
  206. fw_info->feature = 0;
  207. break;
  208. case AMDGPU_INFO_FW_SDMA:
  209. if (query_fw->index >= adev->sdma.num_instances)
  210. return -EINVAL;
  211. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  212. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  213. break;
  214. case AMDGPU_INFO_FW_SOS:
  215. fw_info->ver = adev->psp.sos_fw_version;
  216. fw_info->feature = adev->psp.sos_feature_version;
  217. break;
  218. case AMDGPU_INFO_FW_ASD:
  219. fw_info->ver = adev->psp.asd_fw_version;
  220. fw_info->feature = adev->psp.asd_feature_version;
  221. break;
  222. default:
  223. return -EINVAL;
  224. }
  225. return 0;
  226. }
  227. /*
  228. * Userspace get information ioctl
  229. */
  230. /**
  231. * amdgpu_info_ioctl - answer a device specific request.
  232. *
  233. * @adev: amdgpu device pointer
  234. * @data: request object
  235. * @filp: drm filp
  236. *
  237. * This function is used to pass device specific parameters to the userspace
  238. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  239. * etc. (all asics).
  240. * Returns 0 on success, -EINVAL on failure.
  241. */
  242. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  243. {
  244. struct amdgpu_device *adev = dev->dev_private;
  245. struct drm_amdgpu_info *info = data;
  246. struct amdgpu_mode_info *minfo = &adev->mode_info;
  247. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  248. uint32_t size = info->return_size;
  249. struct drm_crtc *crtc;
  250. uint32_t ui32 = 0;
  251. uint64_t ui64 = 0;
  252. int i, found;
  253. int ui32_size = sizeof(ui32);
  254. if (!info->return_size || !info->return_pointer)
  255. return -EINVAL;
  256. switch (info->query) {
  257. case AMDGPU_INFO_ACCEL_WORKING:
  258. ui32 = adev->accel_working;
  259. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  260. case AMDGPU_INFO_CRTC_FROM_ID:
  261. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  262. crtc = (struct drm_crtc *)minfo->crtcs[i];
  263. if (crtc && crtc->base.id == info->mode_crtc.id) {
  264. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  265. ui32 = amdgpu_crtc->crtc_id;
  266. found = 1;
  267. break;
  268. }
  269. }
  270. if (!found) {
  271. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  272. return -EINVAL;
  273. }
  274. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  275. case AMDGPU_INFO_HW_IP_INFO: {
  276. struct drm_amdgpu_info_hw_ip ip = {};
  277. enum amd_ip_block_type type;
  278. uint32_t ring_mask = 0;
  279. uint32_t ib_start_alignment = 0;
  280. uint32_t ib_size_alignment = 0;
  281. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  282. return -EINVAL;
  283. switch (info->query_hw_ip.type) {
  284. case AMDGPU_HW_IP_GFX:
  285. type = AMD_IP_BLOCK_TYPE_GFX;
  286. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  287. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  288. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  289. ib_size_alignment = 8;
  290. break;
  291. case AMDGPU_HW_IP_COMPUTE:
  292. type = AMD_IP_BLOCK_TYPE_GFX;
  293. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  294. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  295. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  296. ib_size_alignment = 8;
  297. break;
  298. case AMDGPU_HW_IP_DMA:
  299. type = AMD_IP_BLOCK_TYPE_SDMA;
  300. for (i = 0; i < adev->sdma.num_instances; i++)
  301. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  302. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  303. ib_size_alignment = 1;
  304. break;
  305. case AMDGPU_HW_IP_UVD:
  306. type = AMD_IP_BLOCK_TYPE_UVD;
  307. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  308. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  309. ib_size_alignment = 16;
  310. break;
  311. case AMDGPU_HW_IP_VCE:
  312. type = AMD_IP_BLOCK_TYPE_VCE;
  313. for (i = 0; i < adev->vce.num_rings; i++)
  314. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  315. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  316. ib_size_alignment = 1;
  317. break;
  318. case AMDGPU_HW_IP_UVD_ENC:
  319. type = AMD_IP_BLOCK_TYPE_UVD;
  320. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  321. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  322. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  323. ib_size_alignment = 1;
  324. break;
  325. case AMDGPU_HW_IP_VCN_DEC:
  326. type = AMD_IP_BLOCK_TYPE_VCN;
  327. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  328. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  329. ib_size_alignment = 16;
  330. break;
  331. case AMDGPU_HW_IP_VCN_ENC:
  332. type = AMD_IP_BLOCK_TYPE_VCN;
  333. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  334. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  335. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  336. ib_size_alignment = 1;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. for (i = 0; i < adev->num_ip_blocks; i++) {
  342. if (adev->ip_blocks[i].version->type == type &&
  343. adev->ip_blocks[i].status.valid) {
  344. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  345. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  346. ip.capabilities_flags = 0;
  347. ip.available_rings = ring_mask;
  348. ip.ib_start_alignment = ib_start_alignment;
  349. ip.ib_size_alignment = ib_size_alignment;
  350. break;
  351. }
  352. }
  353. return copy_to_user(out, &ip,
  354. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  355. }
  356. case AMDGPU_INFO_HW_IP_COUNT: {
  357. enum amd_ip_block_type type;
  358. uint32_t count = 0;
  359. switch (info->query_hw_ip.type) {
  360. case AMDGPU_HW_IP_GFX:
  361. type = AMD_IP_BLOCK_TYPE_GFX;
  362. break;
  363. case AMDGPU_HW_IP_COMPUTE:
  364. type = AMD_IP_BLOCK_TYPE_GFX;
  365. break;
  366. case AMDGPU_HW_IP_DMA:
  367. type = AMD_IP_BLOCK_TYPE_SDMA;
  368. break;
  369. case AMDGPU_HW_IP_UVD:
  370. type = AMD_IP_BLOCK_TYPE_UVD;
  371. break;
  372. case AMDGPU_HW_IP_VCE:
  373. type = AMD_IP_BLOCK_TYPE_VCE;
  374. break;
  375. case AMDGPU_HW_IP_UVD_ENC:
  376. type = AMD_IP_BLOCK_TYPE_UVD;
  377. break;
  378. case AMDGPU_HW_IP_VCN_DEC:
  379. case AMDGPU_HW_IP_VCN_ENC:
  380. type = AMD_IP_BLOCK_TYPE_VCN;
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. for (i = 0; i < adev->num_ip_blocks; i++)
  386. if (adev->ip_blocks[i].version->type == type &&
  387. adev->ip_blocks[i].status.valid &&
  388. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  389. count++;
  390. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  391. }
  392. case AMDGPU_INFO_TIMESTAMP:
  393. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  394. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  395. case AMDGPU_INFO_FW_VERSION: {
  396. struct drm_amdgpu_info_firmware fw_info;
  397. int ret;
  398. /* We only support one instance of each IP block right now. */
  399. if (info->query_fw.ip_instance != 0)
  400. return -EINVAL;
  401. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  402. if (ret)
  403. return ret;
  404. return copy_to_user(out, &fw_info,
  405. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  406. }
  407. case AMDGPU_INFO_NUM_BYTES_MOVED:
  408. ui64 = atomic64_read(&adev->num_bytes_moved);
  409. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  410. case AMDGPU_INFO_NUM_EVICTIONS:
  411. ui64 = atomic64_read(&adev->num_evictions);
  412. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  413. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  414. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  415. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  416. case AMDGPU_INFO_VRAM_USAGE:
  417. ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  418. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  419. case AMDGPU_INFO_VIS_VRAM_USAGE:
  420. ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  421. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  422. case AMDGPU_INFO_GTT_USAGE:
  423. ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  424. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  425. case AMDGPU_INFO_GDS_CONFIG: {
  426. struct drm_amdgpu_info_gds gds_info;
  427. memset(&gds_info, 0, sizeof(gds_info));
  428. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  429. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  430. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  431. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  432. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  433. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  434. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  435. return copy_to_user(out, &gds_info,
  436. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  437. }
  438. case AMDGPU_INFO_VRAM_GTT: {
  439. struct drm_amdgpu_info_vram_gtt vram_gtt;
  440. vram_gtt.vram_size = adev->mc.real_vram_size;
  441. vram_gtt.vram_size -= adev->vram_pin_size;
  442. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  443. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  444. vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
  445. vram_gtt.gtt_size *= PAGE_SIZE;
  446. vram_gtt.gtt_size -= adev->gart_pin_size;
  447. return copy_to_user(out, &vram_gtt,
  448. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  449. }
  450. case AMDGPU_INFO_MEMORY: {
  451. struct drm_amdgpu_memory_info mem;
  452. memset(&mem, 0, sizeof(mem));
  453. mem.vram.total_heap_size = adev->mc.real_vram_size;
  454. mem.vram.usable_heap_size =
  455. adev->mc.real_vram_size - adev->vram_pin_size;
  456. mem.vram.heap_usage =
  457. amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  458. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  459. mem.cpu_accessible_vram.total_heap_size =
  460. adev->mc.visible_vram_size;
  461. mem.cpu_accessible_vram.usable_heap_size =
  462. adev->mc.visible_vram_size -
  463. (adev->vram_pin_size - adev->invisible_pin_size);
  464. mem.cpu_accessible_vram.heap_usage =
  465. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  466. mem.cpu_accessible_vram.max_allocation =
  467. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  468. mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
  469. mem.gtt.total_heap_size *= PAGE_SIZE;
  470. mem.gtt.usable_heap_size = mem.gtt.total_heap_size
  471. - adev->gart_pin_size;
  472. mem.gtt.heap_usage =
  473. amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  474. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  475. return copy_to_user(out, &mem,
  476. min((size_t)size, sizeof(mem)))
  477. ? -EFAULT : 0;
  478. }
  479. case AMDGPU_INFO_READ_MMR_REG: {
  480. unsigned n, alloc_size;
  481. uint32_t *regs;
  482. unsigned se_num = (info->read_mmr_reg.instance >>
  483. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  484. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  485. unsigned sh_num = (info->read_mmr_reg.instance >>
  486. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  487. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  488. /* set full masks if the userspace set all bits
  489. * in the bitfields */
  490. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  491. se_num = 0xffffffff;
  492. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  493. sh_num = 0xffffffff;
  494. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  495. if (!regs)
  496. return -ENOMEM;
  497. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  498. for (i = 0; i < info->read_mmr_reg.count; i++)
  499. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  500. info->read_mmr_reg.dword_offset + i,
  501. &regs[i])) {
  502. DRM_DEBUG_KMS("unallowed offset %#x\n",
  503. info->read_mmr_reg.dword_offset + i);
  504. kfree(regs);
  505. return -EFAULT;
  506. }
  507. n = copy_to_user(out, regs, min(size, alloc_size));
  508. kfree(regs);
  509. return n ? -EFAULT : 0;
  510. }
  511. case AMDGPU_INFO_DEV_INFO: {
  512. struct drm_amdgpu_info_device dev_info = {};
  513. uint64_t vm_size;
  514. dev_info.device_id = dev->pdev->device;
  515. dev_info.chip_rev = adev->rev_id;
  516. dev_info.external_rev = adev->external_rev_id;
  517. dev_info.pci_rev = dev->pdev->revision;
  518. dev_info.family = adev->family;
  519. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  520. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  521. /* return all clocks in KHz */
  522. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  523. if (adev->pm.dpm_enabled) {
  524. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  525. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  526. } else {
  527. dev_info.max_engine_clock = adev->clock.default_sclk * 10;
  528. dev_info.max_memory_clock = adev->clock.default_mclk * 10;
  529. }
  530. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  531. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  532. adev->gfx.config.max_shader_engines;
  533. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  534. dev_info._pad = 0;
  535. dev_info.ids_flags = 0;
  536. if (adev->flags & AMD_IS_APU)
  537. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  538. if (amdgpu_sriov_vf(adev))
  539. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  540. vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  541. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  542. dev_info.virtual_address_max =
  543. min(vm_size, AMDGPU_VA_HOLE_START);
  544. vm_size -= AMDGPU_VA_RESERVED_SIZE;
  545. if (vm_size > AMDGPU_VA_HOLE_START) {
  546. dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
  547. dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
  548. }
  549. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  550. dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
  551. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  552. dev_info.cu_active_number = adev->gfx.cu_info.number;
  553. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  554. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  555. memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
  556. sizeof(adev->gfx.cu_info.ao_cu_bitmap));
  557. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  558. sizeof(adev->gfx.cu_info.bitmap));
  559. dev_info.vram_type = adev->mc.vram_type;
  560. dev_info.vram_bit_width = adev->mc.vram_width;
  561. dev_info.vce_harvest_config = adev->vce.harvest_config;
  562. dev_info.gc_double_offchip_lds_buf =
  563. adev->gfx.config.double_offchip_lds_buf;
  564. if (amdgpu_ngg) {
  565. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  566. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  567. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  568. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  569. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  570. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  571. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  572. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  573. }
  574. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  575. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  576. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  577. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  578. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  579. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  580. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  581. return copy_to_user(out, &dev_info,
  582. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  583. }
  584. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  585. unsigned i;
  586. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  587. struct amd_vce_state *vce_state;
  588. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  589. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  590. if (vce_state) {
  591. vce_clk_table.entries[i].sclk = vce_state->sclk;
  592. vce_clk_table.entries[i].mclk = vce_state->mclk;
  593. vce_clk_table.entries[i].eclk = vce_state->evclk;
  594. vce_clk_table.num_valid_entries++;
  595. }
  596. }
  597. return copy_to_user(out, &vce_clk_table,
  598. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  599. }
  600. case AMDGPU_INFO_VBIOS: {
  601. uint32_t bios_size = adev->bios_size;
  602. switch (info->vbios_info.type) {
  603. case AMDGPU_INFO_VBIOS_SIZE:
  604. return copy_to_user(out, &bios_size,
  605. min((size_t)size, sizeof(bios_size)))
  606. ? -EFAULT : 0;
  607. case AMDGPU_INFO_VBIOS_IMAGE: {
  608. uint8_t *bios;
  609. uint32_t bios_offset = info->vbios_info.offset;
  610. if (bios_offset >= bios_size)
  611. return -EINVAL;
  612. bios = adev->bios + bios_offset;
  613. return copy_to_user(out, bios,
  614. min((size_t)size, (size_t)(bios_size - bios_offset)))
  615. ? -EFAULT : 0;
  616. }
  617. default:
  618. DRM_DEBUG_KMS("Invalid request %d\n",
  619. info->vbios_info.type);
  620. return -EINVAL;
  621. }
  622. }
  623. case AMDGPU_INFO_NUM_HANDLES: {
  624. struct drm_amdgpu_info_num_handles handle;
  625. switch (info->query_hw_ip.type) {
  626. case AMDGPU_HW_IP_UVD:
  627. /* Starting Polaris, we support unlimited UVD handles */
  628. if (adev->asic_type < CHIP_POLARIS10) {
  629. handle.uvd_max_handles = adev->uvd.max_handles;
  630. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  631. return copy_to_user(out, &handle,
  632. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  633. } else {
  634. return -ENODATA;
  635. }
  636. break;
  637. default:
  638. return -EINVAL;
  639. }
  640. }
  641. case AMDGPU_INFO_SENSOR: {
  642. struct pp_gpu_power query = {0};
  643. int query_size = sizeof(query);
  644. if (amdgpu_dpm == 0)
  645. return -ENOENT;
  646. switch (info->sensor_info.type) {
  647. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  648. /* get sclk in Mhz */
  649. if (amdgpu_dpm_read_sensor(adev,
  650. AMDGPU_PP_SENSOR_GFX_SCLK,
  651. (void *)&ui32, &ui32_size)) {
  652. return -EINVAL;
  653. }
  654. ui32 /= 100;
  655. break;
  656. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  657. /* get mclk in Mhz */
  658. if (amdgpu_dpm_read_sensor(adev,
  659. AMDGPU_PP_SENSOR_GFX_MCLK,
  660. (void *)&ui32, &ui32_size)) {
  661. return -EINVAL;
  662. }
  663. ui32 /= 100;
  664. break;
  665. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  666. /* get temperature in millidegrees C */
  667. if (amdgpu_dpm_read_sensor(adev,
  668. AMDGPU_PP_SENSOR_GPU_TEMP,
  669. (void *)&ui32, &ui32_size)) {
  670. return -EINVAL;
  671. }
  672. break;
  673. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  674. /* get GPU load */
  675. if (amdgpu_dpm_read_sensor(adev,
  676. AMDGPU_PP_SENSOR_GPU_LOAD,
  677. (void *)&ui32, &ui32_size)) {
  678. return -EINVAL;
  679. }
  680. break;
  681. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  682. /* get average GPU power */
  683. if (amdgpu_dpm_read_sensor(adev,
  684. AMDGPU_PP_SENSOR_GPU_POWER,
  685. (void *)&query, &query_size)) {
  686. return -EINVAL;
  687. }
  688. ui32 = query.average_gpu_power >> 8;
  689. break;
  690. case AMDGPU_INFO_SENSOR_VDDNB:
  691. /* get VDDNB in millivolts */
  692. if (amdgpu_dpm_read_sensor(adev,
  693. AMDGPU_PP_SENSOR_VDDNB,
  694. (void *)&ui32, &ui32_size)) {
  695. return -EINVAL;
  696. }
  697. break;
  698. case AMDGPU_INFO_SENSOR_VDDGFX:
  699. /* get VDDGFX in millivolts */
  700. if (amdgpu_dpm_read_sensor(adev,
  701. AMDGPU_PP_SENSOR_VDDGFX,
  702. (void *)&ui32, &ui32_size)) {
  703. return -EINVAL;
  704. }
  705. break;
  706. default:
  707. DRM_DEBUG_KMS("Invalid request %d\n",
  708. info->sensor_info.type);
  709. return -EINVAL;
  710. }
  711. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  712. }
  713. case AMDGPU_INFO_VRAM_LOST_COUNTER:
  714. ui32 = atomic_read(&adev->vram_lost_counter);
  715. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  716. default:
  717. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  718. return -EINVAL;
  719. }
  720. return 0;
  721. }
  722. /*
  723. * Outdated mess for old drm with Xorg being in charge (void function now).
  724. */
  725. /**
  726. * amdgpu_driver_lastclose_kms - drm callback for last close
  727. *
  728. * @dev: drm dev pointer
  729. *
  730. * Switch vga_switcheroo state after last close (all asics).
  731. */
  732. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  733. {
  734. drm_fb_helper_lastclose(dev);
  735. vga_switcheroo_process_delayed_switch();
  736. }
  737. /**
  738. * amdgpu_driver_open_kms - drm callback for open
  739. *
  740. * @dev: drm dev pointer
  741. * @file_priv: drm file
  742. *
  743. * On device open, init vm on cayman+ (all asics).
  744. * Returns 0 on success, error on failure.
  745. */
  746. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  747. {
  748. struct amdgpu_device *adev = dev->dev_private;
  749. struct amdgpu_fpriv *fpriv;
  750. int r;
  751. file_priv->driver_priv = NULL;
  752. r = pm_runtime_get_sync(dev->dev);
  753. if (r < 0)
  754. return r;
  755. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  756. if (unlikely(!fpriv)) {
  757. r = -ENOMEM;
  758. goto out_suspend;
  759. }
  760. r = amdgpu_vm_init(adev, &fpriv->vm,
  761. AMDGPU_VM_CONTEXT_GFX, 0);
  762. if (r) {
  763. kfree(fpriv);
  764. goto out_suspend;
  765. }
  766. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  767. if (!fpriv->prt_va) {
  768. r = -ENOMEM;
  769. amdgpu_vm_fini(adev, &fpriv->vm);
  770. kfree(fpriv);
  771. goto out_suspend;
  772. }
  773. if (amdgpu_sriov_vf(adev)) {
  774. r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
  775. if (r) {
  776. amdgpu_vm_fini(adev, &fpriv->vm);
  777. kfree(fpriv);
  778. goto out_suspend;
  779. }
  780. }
  781. mutex_init(&fpriv->bo_list_lock);
  782. idr_init(&fpriv->bo_list_handles);
  783. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  784. file_priv->driver_priv = fpriv;
  785. out_suspend:
  786. pm_runtime_mark_last_busy(dev->dev);
  787. pm_runtime_put_autosuspend(dev->dev);
  788. return r;
  789. }
  790. /**
  791. * amdgpu_driver_postclose_kms - drm callback for post close
  792. *
  793. * @dev: drm dev pointer
  794. * @file_priv: drm file
  795. *
  796. * On device post close, tear down vm on cayman+ (all asics).
  797. */
  798. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  799. struct drm_file *file_priv)
  800. {
  801. struct amdgpu_device *adev = dev->dev_private;
  802. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  803. struct amdgpu_bo_list *list;
  804. int handle;
  805. if (!fpriv)
  806. return;
  807. pm_runtime_get_sync(dev->dev);
  808. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  809. if (adev->asic_type != CHIP_RAVEN) {
  810. amdgpu_uvd_free_handles(adev, file_priv);
  811. amdgpu_vce_free_handles(adev, file_priv);
  812. }
  813. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  814. if (amdgpu_sriov_vf(adev)) {
  815. /* TODO: how to handle reserve failure */
  816. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  817. amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
  818. fpriv->csa_va = NULL;
  819. amdgpu_bo_unreserve(adev->virt.csa_obj);
  820. }
  821. amdgpu_vm_fini(adev, &fpriv->vm);
  822. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  823. amdgpu_bo_list_free(list);
  824. idr_destroy(&fpriv->bo_list_handles);
  825. mutex_destroy(&fpriv->bo_list_lock);
  826. kfree(fpriv);
  827. file_priv->driver_priv = NULL;
  828. pm_runtime_mark_last_busy(dev->dev);
  829. pm_runtime_put_autosuspend(dev->dev);
  830. }
  831. /*
  832. * VBlank related functions.
  833. */
  834. /**
  835. * amdgpu_get_vblank_counter_kms - get frame count
  836. *
  837. * @dev: drm dev pointer
  838. * @pipe: crtc to get the frame count from
  839. *
  840. * Gets the frame count on the requested crtc (all asics).
  841. * Returns frame count on success, -EINVAL on failure.
  842. */
  843. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  844. {
  845. struct amdgpu_device *adev = dev->dev_private;
  846. int vpos, hpos, stat;
  847. u32 count;
  848. if (pipe >= adev->mode_info.num_crtc) {
  849. DRM_ERROR("Invalid crtc %u\n", pipe);
  850. return -EINVAL;
  851. }
  852. /* The hw increments its frame counter at start of vsync, not at start
  853. * of vblank, as is required by DRM core vblank counter handling.
  854. * Cook the hw count here to make it appear to the caller as if it
  855. * incremented at start of vblank. We measure distance to start of
  856. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  857. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  858. * result by 1 to give the proper appearance to caller.
  859. */
  860. if (adev->mode_info.crtcs[pipe]) {
  861. /* Repeat readout if needed to provide stable result if
  862. * we cross start of vsync during the queries.
  863. */
  864. do {
  865. count = amdgpu_display_vblank_get_counter(adev, pipe);
  866. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  867. * distance to start of vblank, instead of regular
  868. * vertical scanout pos.
  869. */
  870. stat = amdgpu_get_crtc_scanoutpos(
  871. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  872. &vpos, &hpos, NULL, NULL,
  873. &adev->mode_info.crtcs[pipe]->base.hwmode);
  874. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  875. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  876. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  877. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  878. } else {
  879. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  880. pipe, vpos);
  881. /* Bump counter if we are at >= leading edge of vblank,
  882. * but before vsync where vpos would turn negative and
  883. * the hw counter really increments.
  884. */
  885. if (vpos >= 0)
  886. count++;
  887. }
  888. } else {
  889. /* Fallback to use value as is. */
  890. count = amdgpu_display_vblank_get_counter(adev, pipe);
  891. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  892. }
  893. return count;
  894. }
  895. /**
  896. * amdgpu_enable_vblank_kms - enable vblank interrupt
  897. *
  898. * @dev: drm dev pointer
  899. * @pipe: crtc to enable vblank interrupt for
  900. *
  901. * Enable the interrupt on the requested crtc (all asics).
  902. * Returns 0 on success, -EINVAL on failure.
  903. */
  904. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  905. {
  906. struct amdgpu_device *adev = dev->dev_private;
  907. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  908. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  909. }
  910. /**
  911. * amdgpu_disable_vblank_kms - disable vblank interrupt
  912. *
  913. * @dev: drm dev pointer
  914. * @pipe: crtc to disable vblank interrupt for
  915. *
  916. * Disable the interrupt on the requested crtc (all asics).
  917. */
  918. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  919. {
  920. struct amdgpu_device *adev = dev->dev_private;
  921. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  922. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  923. }
  924. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  925. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  926. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  927. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  928. DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
  929. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  930. DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  931. /* KMS */
  932. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  933. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  934. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  935. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  936. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  937. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  938. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  939. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  940. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  941. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
  942. };
  943. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  944. /*
  945. * Debugfs info
  946. */
  947. #if defined(CONFIG_DEBUG_FS)
  948. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  949. {
  950. struct drm_info_node *node = (struct drm_info_node *) m->private;
  951. struct drm_device *dev = node->minor->dev;
  952. struct amdgpu_device *adev = dev->dev_private;
  953. struct drm_amdgpu_info_firmware fw_info;
  954. struct drm_amdgpu_query_fw query_fw;
  955. int ret, i;
  956. /* VCE */
  957. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  958. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  959. if (ret)
  960. return ret;
  961. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  962. fw_info.feature, fw_info.ver);
  963. /* UVD */
  964. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  965. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  966. if (ret)
  967. return ret;
  968. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  969. fw_info.feature, fw_info.ver);
  970. /* GMC */
  971. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  972. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  973. if (ret)
  974. return ret;
  975. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  976. fw_info.feature, fw_info.ver);
  977. /* ME */
  978. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  979. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  980. if (ret)
  981. return ret;
  982. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  983. fw_info.feature, fw_info.ver);
  984. /* PFP */
  985. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  986. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  987. if (ret)
  988. return ret;
  989. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  990. fw_info.feature, fw_info.ver);
  991. /* CE */
  992. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  993. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  994. if (ret)
  995. return ret;
  996. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  997. fw_info.feature, fw_info.ver);
  998. /* RLC */
  999. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  1000. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1001. if (ret)
  1002. return ret;
  1003. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  1004. fw_info.feature, fw_info.ver);
  1005. /* MEC */
  1006. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  1007. query_fw.index = 0;
  1008. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1009. if (ret)
  1010. return ret;
  1011. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  1012. fw_info.feature, fw_info.ver);
  1013. /* MEC2 */
  1014. if (adev->asic_type == CHIP_KAVERI ||
  1015. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  1016. query_fw.index = 1;
  1017. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1018. if (ret)
  1019. return ret;
  1020. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  1021. fw_info.feature, fw_info.ver);
  1022. }
  1023. /* PSP SOS */
  1024. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  1025. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1026. if (ret)
  1027. return ret;
  1028. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  1029. fw_info.feature, fw_info.ver);
  1030. /* PSP ASD */
  1031. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  1032. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1033. if (ret)
  1034. return ret;
  1035. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  1036. fw_info.feature, fw_info.ver);
  1037. /* SMC */
  1038. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  1039. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1040. if (ret)
  1041. return ret;
  1042. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1043. fw_info.feature, fw_info.ver);
  1044. /* SDMA */
  1045. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1046. for (i = 0; i < adev->sdma.num_instances; i++) {
  1047. query_fw.index = i;
  1048. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1049. if (ret)
  1050. return ret;
  1051. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1052. i, fw_info.feature, fw_info.ver);
  1053. }
  1054. return 0;
  1055. }
  1056. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1057. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1058. };
  1059. #endif
  1060. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1061. {
  1062. #if defined(CONFIG_DEBUG_FS)
  1063. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1064. ARRAY_SIZE(amdgpu_firmware_info_list));
  1065. #else
  1066. return 0;
  1067. #endif
  1068. }