amdgpu_ih.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_IH_H__
  24. #define __AMDGPU_IH_H__
  25. #include <linux/chash.h>
  26. struct amdgpu_device;
  27. /*
  28. * vega10+ IH clients
  29. */
  30. enum amdgpu_ih_clientid
  31. {
  32. AMDGPU_IH_CLIENTID_IH = 0x00,
  33. AMDGPU_IH_CLIENTID_ACP = 0x01,
  34. AMDGPU_IH_CLIENTID_ATHUB = 0x02,
  35. AMDGPU_IH_CLIENTID_BIF = 0x03,
  36. AMDGPU_IH_CLIENTID_DCE = 0x04,
  37. AMDGPU_IH_CLIENTID_ISP = 0x05,
  38. AMDGPU_IH_CLIENTID_PCIE0 = 0x06,
  39. AMDGPU_IH_CLIENTID_RLC = 0x07,
  40. AMDGPU_IH_CLIENTID_SDMA0 = 0x08,
  41. AMDGPU_IH_CLIENTID_SDMA1 = 0x09,
  42. AMDGPU_IH_CLIENTID_SE0SH = 0x0a,
  43. AMDGPU_IH_CLIENTID_SE1SH = 0x0b,
  44. AMDGPU_IH_CLIENTID_SE2SH = 0x0c,
  45. AMDGPU_IH_CLIENTID_SE3SH = 0x0d,
  46. AMDGPU_IH_CLIENTID_SYSHUB = 0x0e,
  47. AMDGPU_IH_CLIENTID_THM = 0x0f,
  48. AMDGPU_IH_CLIENTID_UVD = 0x10,
  49. AMDGPU_IH_CLIENTID_VCE0 = 0x11,
  50. AMDGPU_IH_CLIENTID_VMC = 0x12,
  51. AMDGPU_IH_CLIENTID_XDMA = 0x13,
  52. AMDGPU_IH_CLIENTID_GRBM_CP = 0x14,
  53. AMDGPU_IH_CLIENTID_ATS = 0x15,
  54. AMDGPU_IH_CLIENTID_ROM_SMUIO = 0x16,
  55. AMDGPU_IH_CLIENTID_DF = 0x17,
  56. AMDGPU_IH_CLIENTID_VCE1 = 0x18,
  57. AMDGPU_IH_CLIENTID_PWR = 0x19,
  58. AMDGPU_IH_CLIENTID_UTCL2 = 0x1b,
  59. AMDGPU_IH_CLIENTID_EA = 0x1c,
  60. AMDGPU_IH_CLIENTID_UTCL2LOG = 0x1d,
  61. AMDGPU_IH_CLIENTID_MP0 = 0x1e,
  62. AMDGPU_IH_CLIENTID_MP1 = 0x1f,
  63. AMDGPU_IH_CLIENTID_MAX,
  64. AMDGPU_IH_CLIENTID_VCN = AMDGPU_IH_CLIENTID_UVD
  65. };
  66. #define AMDGPU_IH_CLIENTID_LEGACY 0
  67. #define AMDGPU_PAGEFAULT_HASH_BITS 8
  68. struct amdgpu_retryfault_hashtable {
  69. DECLARE_CHASH_TABLE(hash, AMDGPU_PAGEFAULT_HASH_BITS, 8, 0);
  70. spinlock_t lock;
  71. int count;
  72. };
  73. /*
  74. * R6xx+ IH ring
  75. */
  76. struct amdgpu_ih_ring {
  77. struct amdgpu_bo *ring_obj;
  78. volatile uint32_t *ring;
  79. unsigned rptr;
  80. unsigned ring_size;
  81. uint64_t gpu_addr;
  82. uint32_t ptr_mask;
  83. atomic_t lock;
  84. bool enabled;
  85. unsigned wptr_offs;
  86. unsigned rptr_offs;
  87. u32 doorbell_index;
  88. bool use_doorbell;
  89. bool use_bus_addr;
  90. dma_addr_t rb_dma_addr; /* only used when use_bus_addr = true */
  91. struct amdgpu_retryfault_hashtable *faults;
  92. };
  93. #define AMDGPU_IH_SRC_DATA_MAX_SIZE_DW 4
  94. struct amdgpu_iv_entry {
  95. unsigned client_id;
  96. unsigned src_id;
  97. unsigned ring_id;
  98. unsigned vmid;
  99. unsigned vmid_src;
  100. uint64_t timestamp;
  101. unsigned timestamp_src;
  102. unsigned pas_id;
  103. unsigned pasid_src;
  104. unsigned src_data[AMDGPU_IH_SRC_DATA_MAX_SIZE_DW];
  105. const uint32_t *iv_entry;
  106. };
  107. int amdgpu_ih_ring_init(struct amdgpu_device *adev, unsigned ring_size,
  108. bool use_bus_addr);
  109. void amdgpu_ih_ring_fini(struct amdgpu_device *adev);
  110. int amdgpu_ih_process(struct amdgpu_device *adev);
  111. int amdgpu_ih_add_fault(struct amdgpu_device *adev, u64 key);
  112. void amdgpu_ih_clear_fault(struct amdgpu_device *adev, u64 key);
  113. #endif