amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct reservation_object *resv,
  47. struct drm_gem_object **obj)
  48. {
  49. struct amdgpu_bo *bo;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. retry:
  57. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  58. flags, NULL, resv, 0, &bo);
  59. if (r) {
  60. if (r != -ERESTARTSYS) {
  61. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
  62. flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  63. goto retry;
  64. }
  65. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  66. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  67. goto retry;
  68. }
  69. DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  70. size, initial_domain, alignment, r);
  71. }
  72. return r;
  73. }
  74. *obj = &bo->gem_base;
  75. return 0;
  76. }
  77. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  78. {
  79. struct drm_device *ddev = adev->ddev;
  80. struct drm_file *file;
  81. mutex_lock(&ddev->filelist_mutex);
  82. list_for_each_entry(file, &ddev->filelist, lhead) {
  83. struct drm_gem_object *gobj;
  84. int handle;
  85. WARN_ONCE(1, "Still active user space clients!\n");
  86. spin_lock(&file->table_lock);
  87. idr_for_each_entry(&file->object_idr, gobj, handle) {
  88. WARN_ONCE(1, "And also active allocations!\n");
  89. drm_gem_object_put_unlocked(gobj);
  90. }
  91. idr_destroy(&file->object_idr);
  92. spin_unlock(&file->table_lock);
  93. }
  94. mutex_unlock(&ddev->filelist_mutex);
  95. }
  96. /*
  97. * Call from drm_gem_handle_create which appear in both new and open ioctl
  98. * case.
  99. */
  100. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  101. struct drm_file *file_priv)
  102. {
  103. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  104. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  105. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  106. struct amdgpu_vm *vm = &fpriv->vm;
  107. struct amdgpu_bo_va *bo_va;
  108. struct mm_struct *mm;
  109. int r;
  110. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  111. if (mm && mm != current->mm)
  112. return -EPERM;
  113. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  114. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  115. return -EPERM;
  116. r = amdgpu_bo_reserve(abo, false);
  117. if (r)
  118. return r;
  119. bo_va = amdgpu_vm_bo_find(vm, abo);
  120. if (!bo_va) {
  121. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  122. } else {
  123. ++bo_va->ref_count;
  124. }
  125. amdgpu_bo_unreserve(abo);
  126. return 0;
  127. }
  128. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  129. struct drm_file *file_priv)
  130. {
  131. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  132. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  133. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  134. struct amdgpu_vm *vm = &fpriv->vm;
  135. struct amdgpu_bo_list_entry vm_pd;
  136. struct list_head list, duplicates;
  137. struct ttm_validate_buffer tv;
  138. struct ww_acquire_ctx ticket;
  139. struct amdgpu_bo_va *bo_va;
  140. int r;
  141. INIT_LIST_HEAD(&list);
  142. INIT_LIST_HEAD(&duplicates);
  143. tv.bo = &bo->tbo;
  144. tv.shared = true;
  145. list_add(&tv.head, &list);
  146. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  147. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  148. if (r) {
  149. dev_err(adev->dev, "leaking bo va because "
  150. "we fail to reserve bo (%d)\n", r);
  151. return;
  152. }
  153. bo_va = amdgpu_vm_bo_find(vm, bo);
  154. if (bo_va && --bo_va->ref_count == 0) {
  155. amdgpu_vm_bo_rmv(adev, bo_va);
  156. if (amdgpu_vm_ready(vm)) {
  157. struct dma_fence *fence = NULL;
  158. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  159. if (unlikely(r)) {
  160. dev_err(adev->dev, "failed to clear page "
  161. "tables on GEM object close (%d)\n", r);
  162. }
  163. if (fence) {
  164. amdgpu_bo_fence(bo, fence, true);
  165. dma_fence_put(fence);
  166. }
  167. }
  168. }
  169. ttm_eu_backoff_reservation(&ticket, &list);
  170. }
  171. /*
  172. * GEM ioctls.
  173. */
  174. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  175. struct drm_file *filp)
  176. {
  177. struct amdgpu_device *adev = dev->dev_private;
  178. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  179. struct amdgpu_vm *vm = &fpriv->vm;
  180. union drm_amdgpu_gem_create *args = data;
  181. uint64_t flags = args->in.domain_flags;
  182. uint64_t size = args->in.bo_size;
  183. struct reservation_object *resv = NULL;
  184. struct drm_gem_object *gobj;
  185. uint32_t handle;
  186. int r;
  187. /* reject invalid gem flags */
  188. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  189. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  190. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  191. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  192. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
  193. AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
  194. return -EINVAL;
  195. /* reject invalid gem domains */
  196. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  197. AMDGPU_GEM_DOMAIN_GTT |
  198. AMDGPU_GEM_DOMAIN_VRAM |
  199. AMDGPU_GEM_DOMAIN_GDS |
  200. AMDGPU_GEM_DOMAIN_GWS |
  201. AMDGPU_GEM_DOMAIN_OA))
  202. return -EINVAL;
  203. /* create a gem object to contain this object in */
  204. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  205. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  206. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  207. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  208. size = size << AMDGPU_GDS_SHIFT;
  209. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  210. size = size << AMDGPU_GWS_SHIFT;
  211. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  212. size = size << AMDGPU_OA_SHIFT;
  213. else
  214. return -EINVAL;
  215. }
  216. size = roundup(size, PAGE_SIZE);
  217. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  218. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  219. if (r)
  220. return r;
  221. resv = vm->root.base.bo->tbo.resv;
  222. }
  223. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  224. (u32)(0xffffffff & args->in.domains),
  225. flags, false, resv, &gobj);
  226. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  227. if (!r) {
  228. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  229. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  230. }
  231. amdgpu_bo_unreserve(vm->root.base.bo);
  232. }
  233. if (r)
  234. return r;
  235. r = drm_gem_handle_create(filp, gobj, &handle);
  236. /* drop reference from allocate - handle holds it now */
  237. drm_gem_object_put_unlocked(gobj);
  238. if (r)
  239. return r;
  240. memset(args, 0, sizeof(*args));
  241. args->out.handle = handle;
  242. return 0;
  243. }
  244. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  245. struct drm_file *filp)
  246. {
  247. struct ttm_operation_ctx ctx = { true, false };
  248. struct amdgpu_device *adev = dev->dev_private;
  249. struct drm_amdgpu_gem_userptr *args = data;
  250. struct drm_gem_object *gobj;
  251. struct amdgpu_bo *bo;
  252. uint32_t handle;
  253. int r;
  254. if (offset_in_page(args->addr | args->size))
  255. return -EINVAL;
  256. /* reject unknown flag values */
  257. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  258. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  259. AMDGPU_GEM_USERPTR_REGISTER))
  260. return -EINVAL;
  261. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  262. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  263. /* if we want to write to it we must install a MMU notifier */
  264. return -EACCES;
  265. }
  266. /* create a gem object to contain this object in */
  267. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  268. 0, 0, NULL, &gobj);
  269. if (r)
  270. return r;
  271. bo = gem_to_amdgpu_bo(gobj);
  272. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  273. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  274. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  275. if (r)
  276. goto release_object;
  277. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  278. r = amdgpu_mn_register(bo, args->addr);
  279. if (r)
  280. goto release_object;
  281. }
  282. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  283. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  284. bo->tbo.ttm->pages);
  285. if (r)
  286. goto release_object;
  287. r = amdgpu_bo_reserve(bo, true);
  288. if (r)
  289. goto free_pages;
  290. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  291. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  292. amdgpu_bo_unreserve(bo);
  293. if (r)
  294. goto free_pages;
  295. }
  296. r = drm_gem_handle_create(filp, gobj, &handle);
  297. /* drop reference from allocate - handle holds it now */
  298. drm_gem_object_put_unlocked(gobj);
  299. if (r)
  300. return r;
  301. args->handle = handle;
  302. return 0;
  303. free_pages:
  304. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
  305. release_object:
  306. drm_gem_object_put_unlocked(gobj);
  307. return r;
  308. }
  309. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  310. struct drm_device *dev,
  311. uint32_t handle, uint64_t *offset_p)
  312. {
  313. struct drm_gem_object *gobj;
  314. struct amdgpu_bo *robj;
  315. gobj = drm_gem_object_lookup(filp, handle);
  316. if (gobj == NULL) {
  317. return -ENOENT;
  318. }
  319. robj = gem_to_amdgpu_bo(gobj);
  320. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  321. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  322. drm_gem_object_put_unlocked(gobj);
  323. return -EPERM;
  324. }
  325. *offset_p = amdgpu_bo_mmap_offset(robj);
  326. drm_gem_object_put_unlocked(gobj);
  327. return 0;
  328. }
  329. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  330. struct drm_file *filp)
  331. {
  332. union drm_amdgpu_gem_mmap *args = data;
  333. uint32_t handle = args->in.handle;
  334. memset(args, 0, sizeof(*args));
  335. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  336. }
  337. /**
  338. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  339. *
  340. * @timeout_ns: timeout in ns
  341. *
  342. * Calculate the timeout in jiffies from an absolute timeout in ns.
  343. */
  344. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  345. {
  346. unsigned long timeout_jiffies;
  347. ktime_t timeout;
  348. /* clamp timeout if it's to large */
  349. if (((int64_t)timeout_ns) < 0)
  350. return MAX_SCHEDULE_TIMEOUT;
  351. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  352. if (ktime_to_ns(timeout) < 0)
  353. return 0;
  354. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  355. /* clamp timeout to avoid unsigned-> signed overflow */
  356. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  357. return MAX_SCHEDULE_TIMEOUT - 1;
  358. return timeout_jiffies;
  359. }
  360. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  361. struct drm_file *filp)
  362. {
  363. union drm_amdgpu_gem_wait_idle *args = data;
  364. struct drm_gem_object *gobj;
  365. struct amdgpu_bo *robj;
  366. uint32_t handle = args->in.handle;
  367. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  368. int r = 0;
  369. long ret;
  370. gobj = drm_gem_object_lookup(filp, handle);
  371. if (gobj == NULL) {
  372. return -ENOENT;
  373. }
  374. robj = gem_to_amdgpu_bo(gobj);
  375. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  376. timeout);
  377. /* ret == 0 means not signaled,
  378. * ret > 0 means signaled
  379. * ret < 0 means interrupted before timeout
  380. */
  381. if (ret >= 0) {
  382. memset(args, 0, sizeof(*args));
  383. args->out.status = (ret == 0);
  384. } else
  385. r = ret;
  386. drm_gem_object_put_unlocked(gobj);
  387. return r;
  388. }
  389. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  390. struct drm_file *filp)
  391. {
  392. struct drm_amdgpu_gem_metadata *args = data;
  393. struct drm_gem_object *gobj;
  394. struct amdgpu_bo *robj;
  395. int r = -1;
  396. DRM_DEBUG("%d \n", args->handle);
  397. gobj = drm_gem_object_lookup(filp, args->handle);
  398. if (gobj == NULL)
  399. return -ENOENT;
  400. robj = gem_to_amdgpu_bo(gobj);
  401. r = amdgpu_bo_reserve(robj, false);
  402. if (unlikely(r != 0))
  403. goto out;
  404. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  405. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  406. r = amdgpu_bo_get_metadata(robj, args->data.data,
  407. sizeof(args->data.data),
  408. &args->data.data_size_bytes,
  409. &args->data.flags);
  410. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  411. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  412. r = -EINVAL;
  413. goto unreserve;
  414. }
  415. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  416. if (!r)
  417. r = amdgpu_bo_set_metadata(robj, args->data.data,
  418. args->data.data_size_bytes,
  419. args->data.flags);
  420. }
  421. unreserve:
  422. amdgpu_bo_unreserve(robj);
  423. out:
  424. drm_gem_object_put_unlocked(gobj);
  425. return r;
  426. }
  427. /**
  428. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  429. *
  430. * @adev: amdgpu_device pointer
  431. * @vm: vm to update
  432. * @bo_va: bo_va to update
  433. * @list: validation list
  434. * @operation: map, unmap or clear
  435. *
  436. * Update the bo_va directly after setting its address. Errors are not
  437. * vital here, so they are not reported back to userspace.
  438. */
  439. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  440. struct amdgpu_vm *vm,
  441. struct amdgpu_bo_va *bo_va,
  442. struct list_head *list,
  443. uint32_t operation)
  444. {
  445. int r;
  446. if (!amdgpu_vm_ready(vm))
  447. return;
  448. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  449. if (r)
  450. goto error;
  451. if (operation == AMDGPU_VA_OP_MAP ||
  452. operation == AMDGPU_VA_OP_REPLACE)
  453. r = amdgpu_vm_bo_update(adev, bo_va, false);
  454. r = amdgpu_vm_update_directories(adev, vm);
  455. if (r)
  456. goto error;
  457. error:
  458. if (r && r != -ERESTARTSYS)
  459. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  460. }
  461. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  462. struct drm_file *filp)
  463. {
  464. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  465. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  466. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  467. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  468. AMDGPU_VM_PAGE_PRT;
  469. struct drm_amdgpu_gem_va *args = data;
  470. struct drm_gem_object *gobj;
  471. struct amdgpu_device *adev = dev->dev_private;
  472. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  473. struct amdgpu_bo *abo;
  474. struct amdgpu_bo_va *bo_va;
  475. struct amdgpu_bo_list_entry vm_pd;
  476. struct ttm_validate_buffer tv;
  477. struct ww_acquire_ctx ticket;
  478. struct list_head list, duplicates;
  479. uint64_t va_flags;
  480. int r = 0;
  481. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  482. dev_dbg(&dev->pdev->dev,
  483. "va_address 0x%LX is in reserved area 0x%LX\n",
  484. args->va_address, AMDGPU_VA_RESERVED_SIZE);
  485. return -EINVAL;
  486. }
  487. if (args->va_address >= AMDGPU_VA_HOLE_START &&
  488. args->va_address < AMDGPU_VA_HOLE_END) {
  489. dev_dbg(&dev->pdev->dev,
  490. "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
  491. args->va_address, AMDGPU_VA_HOLE_START,
  492. AMDGPU_VA_HOLE_END);
  493. return -EINVAL;
  494. }
  495. args->va_address &= AMDGPU_VA_HOLE_MASK;
  496. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  497. dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  498. args->flags);
  499. return -EINVAL;
  500. }
  501. switch (args->operation) {
  502. case AMDGPU_VA_OP_MAP:
  503. case AMDGPU_VA_OP_UNMAP:
  504. case AMDGPU_VA_OP_CLEAR:
  505. case AMDGPU_VA_OP_REPLACE:
  506. break;
  507. default:
  508. dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
  509. args->operation);
  510. return -EINVAL;
  511. }
  512. INIT_LIST_HEAD(&list);
  513. INIT_LIST_HEAD(&duplicates);
  514. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  515. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  516. gobj = drm_gem_object_lookup(filp, args->handle);
  517. if (gobj == NULL)
  518. return -ENOENT;
  519. abo = gem_to_amdgpu_bo(gobj);
  520. tv.bo = &abo->tbo;
  521. tv.shared = false;
  522. list_add(&tv.head, &list);
  523. } else {
  524. gobj = NULL;
  525. abo = NULL;
  526. }
  527. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  528. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  529. if (r)
  530. goto error_unref;
  531. if (abo) {
  532. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  533. if (!bo_va) {
  534. r = -ENOENT;
  535. goto error_backoff;
  536. }
  537. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  538. bo_va = fpriv->prt_va;
  539. } else {
  540. bo_va = NULL;
  541. }
  542. switch (args->operation) {
  543. case AMDGPU_VA_OP_MAP:
  544. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  545. args->map_size);
  546. if (r)
  547. goto error_backoff;
  548. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  549. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  550. args->offset_in_bo, args->map_size,
  551. va_flags);
  552. break;
  553. case AMDGPU_VA_OP_UNMAP:
  554. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  555. break;
  556. case AMDGPU_VA_OP_CLEAR:
  557. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  558. args->va_address,
  559. args->map_size);
  560. break;
  561. case AMDGPU_VA_OP_REPLACE:
  562. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  563. args->map_size);
  564. if (r)
  565. goto error_backoff;
  566. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  567. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  568. args->offset_in_bo, args->map_size,
  569. va_flags);
  570. break;
  571. default:
  572. break;
  573. }
  574. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  575. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  576. args->operation);
  577. error_backoff:
  578. ttm_eu_backoff_reservation(&ticket, &list);
  579. error_unref:
  580. drm_gem_object_put_unlocked(gobj);
  581. return r;
  582. }
  583. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  584. struct drm_file *filp)
  585. {
  586. struct amdgpu_device *adev = dev->dev_private;
  587. struct drm_amdgpu_gem_op *args = data;
  588. struct drm_gem_object *gobj;
  589. struct amdgpu_bo *robj;
  590. int r;
  591. gobj = drm_gem_object_lookup(filp, args->handle);
  592. if (gobj == NULL) {
  593. return -ENOENT;
  594. }
  595. robj = gem_to_amdgpu_bo(gobj);
  596. r = amdgpu_bo_reserve(robj, false);
  597. if (unlikely(r))
  598. goto out;
  599. switch (args->op) {
  600. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  601. struct drm_amdgpu_gem_create_in info;
  602. void __user *out = u64_to_user_ptr(args->value);
  603. info.bo_size = robj->gem_base.size;
  604. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  605. info.domains = robj->preferred_domains;
  606. info.domain_flags = robj->flags;
  607. amdgpu_bo_unreserve(robj);
  608. if (copy_to_user(out, &info, sizeof(info)))
  609. r = -EFAULT;
  610. break;
  611. }
  612. case AMDGPU_GEM_OP_SET_PLACEMENT:
  613. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  614. r = -EINVAL;
  615. amdgpu_bo_unreserve(robj);
  616. break;
  617. }
  618. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  619. r = -EPERM;
  620. amdgpu_bo_unreserve(robj);
  621. break;
  622. }
  623. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  624. AMDGPU_GEM_DOMAIN_GTT |
  625. AMDGPU_GEM_DOMAIN_CPU);
  626. robj->allowed_domains = robj->preferred_domains;
  627. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  628. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  629. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  630. amdgpu_vm_bo_invalidate(adev, robj, true);
  631. amdgpu_bo_unreserve(robj);
  632. break;
  633. default:
  634. amdgpu_bo_unreserve(robj);
  635. r = -EINVAL;
  636. }
  637. out:
  638. drm_gem_object_put_unlocked(gobj);
  639. return r;
  640. }
  641. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  642. struct drm_device *dev,
  643. struct drm_mode_create_dumb *args)
  644. {
  645. struct amdgpu_device *adev = dev->dev_private;
  646. struct drm_gem_object *gobj;
  647. uint32_t handle;
  648. int r;
  649. args->pitch = amdgpu_align_pitch(adev, args->width,
  650. DIV_ROUND_UP(args->bpp, 8), 0);
  651. args->size = (u64)args->pitch * args->height;
  652. args->size = ALIGN(args->size, PAGE_SIZE);
  653. r = amdgpu_gem_object_create(adev, args->size, 0,
  654. AMDGPU_GEM_DOMAIN_VRAM,
  655. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  656. false, NULL, &gobj);
  657. if (r)
  658. return -ENOMEM;
  659. r = drm_gem_handle_create(file_priv, gobj, &handle);
  660. /* drop reference from allocate - handle holds it now */
  661. drm_gem_object_put_unlocked(gobj);
  662. if (r) {
  663. return r;
  664. }
  665. args->handle = handle;
  666. return 0;
  667. }
  668. #if defined(CONFIG_DEBUG_FS)
  669. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  670. {
  671. struct drm_gem_object *gobj = ptr;
  672. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  673. struct seq_file *m = data;
  674. unsigned domain;
  675. const char *placement;
  676. unsigned pin_count;
  677. uint64_t offset;
  678. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  679. switch (domain) {
  680. case AMDGPU_GEM_DOMAIN_VRAM:
  681. placement = "VRAM";
  682. break;
  683. case AMDGPU_GEM_DOMAIN_GTT:
  684. placement = " GTT";
  685. break;
  686. case AMDGPU_GEM_DOMAIN_CPU:
  687. default:
  688. placement = " CPU";
  689. break;
  690. }
  691. seq_printf(m, "\t0x%08x: %12ld byte %s",
  692. id, amdgpu_bo_size(bo), placement);
  693. offset = READ_ONCE(bo->tbo.mem.start);
  694. if (offset != AMDGPU_BO_INVALID_OFFSET)
  695. seq_printf(m, " @ 0x%010Lx", offset);
  696. pin_count = READ_ONCE(bo->pin_count);
  697. if (pin_count)
  698. seq_printf(m, " pin count %d", pin_count);
  699. seq_printf(m, "\n");
  700. return 0;
  701. }
  702. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  703. {
  704. struct drm_info_node *node = (struct drm_info_node *)m->private;
  705. struct drm_device *dev = node->minor->dev;
  706. struct drm_file *file;
  707. int r;
  708. r = mutex_lock_interruptible(&dev->filelist_mutex);
  709. if (r)
  710. return r;
  711. list_for_each_entry(file, &dev->filelist, lhead) {
  712. struct task_struct *task;
  713. /*
  714. * Although we have a valid reference on file->pid, that does
  715. * not guarantee that the task_struct who called get_pid() is
  716. * still alive (e.g. get_pid(current) => fork() => exit()).
  717. * Therefore, we need to protect this ->comm access using RCU.
  718. */
  719. rcu_read_lock();
  720. task = pid_task(file->pid, PIDTYPE_PID);
  721. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  722. task ? task->comm : "<unknown>");
  723. rcu_read_unlock();
  724. spin_lock(&file->table_lock);
  725. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  726. spin_unlock(&file->table_lock);
  727. }
  728. mutex_unlock(&dev->filelist_mutex);
  729. return 0;
  730. }
  731. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  732. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  733. };
  734. #endif
  735. int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
  736. {
  737. #if defined(CONFIG_DEBUG_FS)
  738. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  739. #endif
  740. return 0;
  741. }