amdgpu_drv.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include <drm/drm_crtc_helper.h>
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  48. * at the end of IBs.
  49. * - 3.3.0 - Add VM support for UVD on supported hardware.
  50. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  51. * - 3.5.0 - Add support for new UVD_NO_OP register.
  52. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  53. * - 3.7.0 - Add support for VCE clock list packet
  54. * - 3.8.0 - Add support raster config init in the kernel
  55. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  56. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  57. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  58. * - 3.12.0 - Add query for double offchip LDS buffers
  59. * - 3.13.0 - Add PRT support
  60. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  61. * - 3.15.0 - Export more gpu info for gfx9
  62. * - 3.16.0 - Add reserved vmid support
  63. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  64. * - 3.18.0 - Export gpu always on cu bitmap
  65. * - 3.19.0 - Add support for UVD MJPEG decode
  66. * - 3.20.0 - Add support for local BOs
  67. * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
  68. * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
  69. * - 3.23.0 - Add query for VRAM lost counter
  70. */
  71. #define KMS_DRIVER_MAJOR 3
  72. #define KMS_DRIVER_MINOR 23
  73. #define KMS_DRIVER_PATCHLEVEL 0
  74. int amdgpu_vram_limit = 0;
  75. int amdgpu_vis_vram_limit = 0;
  76. int amdgpu_gart_size = -1; /* auto */
  77. int amdgpu_gtt_size = -1; /* auto */
  78. int amdgpu_moverate = -1; /* auto */
  79. int amdgpu_benchmarking = 0;
  80. int amdgpu_testing = 0;
  81. int amdgpu_audio = -1;
  82. int amdgpu_disp_priority = 0;
  83. int amdgpu_hw_i2c = 0;
  84. int amdgpu_pcie_gen2 = -1;
  85. int amdgpu_msi = -1;
  86. int amdgpu_lockup_timeout = 10000;
  87. int amdgpu_dpm = -1;
  88. int amdgpu_fw_load_type = -1;
  89. int amdgpu_aspm = -1;
  90. int amdgpu_runtime_pm = -1;
  91. uint amdgpu_ip_block_mask = 0xffffffff;
  92. int amdgpu_bapm = -1;
  93. int amdgpu_deep_color = 0;
  94. int amdgpu_vm_size = -1;
  95. int amdgpu_vm_fragment_size = -1;
  96. int amdgpu_vm_block_size = -1;
  97. int amdgpu_vm_fault_stop = 0;
  98. int amdgpu_vm_debug = 0;
  99. int amdgpu_vram_page_split = 512;
  100. int amdgpu_vm_update_mode = -1;
  101. int amdgpu_exp_hw_support = 0;
  102. int amdgpu_dc = -1;
  103. int amdgpu_dc_log = 0;
  104. int amdgpu_sched_jobs = 32;
  105. int amdgpu_sched_hw_submission = 2;
  106. int amdgpu_no_evict = 0;
  107. int amdgpu_direct_gma_size = 0;
  108. uint amdgpu_pcie_gen_cap = 0;
  109. uint amdgpu_pcie_lane_cap = 0;
  110. uint amdgpu_cg_mask = 0xffffffff;
  111. uint amdgpu_pg_mask = 0xffffffff;
  112. uint amdgpu_sdma_phase_quantum = 32;
  113. char *amdgpu_disable_cu = NULL;
  114. char *amdgpu_virtual_display = NULL;
  115. uint amdgpu_pp_feature_mask = 0xffffffff;
  116. int amdgpu_ngg = 0;
  117. int amdgpu_prim_buf_per_se = 0;
  118. int amdgpu_pos_buf_per_se = 0;
  119. int amdgpu_cntl_sb_buf_per_se = 0;
  120. int amdgpu_param_buf_per_se = 0;
  121. int amdgpu_job_hang_limit = 0;
  122. int amdgpu_lbpw = -1;
  123. int amdgpu_compute_multipipe = -1;
  124. int amdgpu_gpu_recovery = -1; /* auto */
  125. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  126. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  127. MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
  128. module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
  129. MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
  130. module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
  131. MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
  132. module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
  133. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  134. module_param_named(moverate, amdgpu_moverate, int, 0600);
  135. MODULE_PARM_DESC(benchmark, "Run benchmark");
  136. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  137. MODULE_PARM_DESC(test, "Run tests");
  138. module_param_named(test, amdgpu_testing, int, 0444);
  139. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  140. module_param_named(audio, amdgpu_audio, int, 0444);
  141. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  142. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  143. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  144. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  145. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  146. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  147. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  148. module_param_named(msi, amdgpu_msi, int, 0444);
  149. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
  150. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  151. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  152. module_param_named(dpm, amdgpu_dpm, int, 0444);
  153. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  154. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  155. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  156. module_param_named(aspm, amdgpu_aspm, int, 0444);
  157. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  158. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  159. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  160. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  161. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  162. module_param_named(bapm, amdgpu_bapm, int, 0444);
  163. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  164. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  165. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  166. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  167. MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
  168. module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
  169. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  170. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  171. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  172. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  173. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  174. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  175. MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
  176. module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
  177. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
  178. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  179. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  180. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  181. MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
  182. module_param_named(dc, amdgpu_dc, int, 0444);
  183. MODULE_PARM_DESC(dc_log, "Display Core Log Level (0 = minimal (default), 1 = chatty");
  184. module_param_named(dc_log, amdgpu_dc_log, int, 0444);
  185. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  186. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  187. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  188. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  189. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  190. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
  191. MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
  192. module_param_named(no_evict, amdgpu_no_evict, int, 0444);
  193. MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
  194. module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
  195. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  196. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  197. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  198. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  199. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  200. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  201. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  202. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  203. MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
  204. module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
  205. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  206. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  207. MODULE_PARM_DESC(virtual_display,
  208. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  209. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  210. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  211. module_param_named(ngg, amdgpu_ngg, int, 0444);
  212. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  213. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  214. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  215. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  216. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  217. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  218. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  219. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  220. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  221. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  222. MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
  223. module_param_named(lbpw, amdgpu_lbpw, int, 0444);
  224. MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
  225. module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
  226. MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto");
  227. module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
  228. #ifdef CONFIG_DRM_AMDGPU_SI
  229. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  230. int amdgpu_si_support = 0;
  231. MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
  232. #else
  233. int amdgpu_si_support = 1;
  234. MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
  235. #endif
  236. module_param_named(si_support, amdgpu_si_support, int, 0444);
  237. #endif
  238. #ifdef CONFIG_DRM_AMDGPU_CIK
  239. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  240. int amdgpu_cik_support = 0;
  241. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
  242. #else
  243. int amdgpu_cik_support = 1;
  244. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
  245. #endif
  246. module_param_named(cik_support, amdgpu_cik_support, int, 0444);
  247. #endif
  248. static const struct pci_device_id pciidlist[] = {
  249. #ifdef CONFIG_DRM_AMDGPU_SI
  250. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  251. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  252. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  253. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  254. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  255. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  256. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  257. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  258. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  259. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  260. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  261. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  262. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  263. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  264. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  265. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  266. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  267. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  268. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  269. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  270. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  271. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  272. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  273. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  274. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  275. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  276. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  277. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  278. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  279. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  280. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  281. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  282. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  283. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  284. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  285. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  286. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  287. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  288. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  289. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  290. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  291. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  292. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  293. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  294. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  295. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  296. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  297. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  298. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  299. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  300. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  301. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  302. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  303. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  304. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  305. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  306. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  307. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  308. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  309. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  310. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  311. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  312. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  313. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  314. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  315. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  316. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  317. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  318. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  319. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  320. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  321. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  322. #endif
  323. #ifdef CONFIG_DRM_AMDGPU_CIK
  324. /* Kaveri */
  325. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  326. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  327. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  328. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  329. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  330. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  331. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  332. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  333. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  334. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  335. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  336. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  337. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  338. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  339. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  340. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  341. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  342. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  343. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  344. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  345. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  346. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  347. /* Bonaire */
  348. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  349. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  350. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  351. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  352. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  353. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  354. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  355. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  356. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  357. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  358. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  359. /* Hawaii */
  360. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  361. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  362. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  363. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  364. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  365. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  366. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  367. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  368. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  369. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  370. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  371. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  372. /* Kabini */
  373. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  374. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  375. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  376. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  377. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  378. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  379. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  380. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  381. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  382. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  383. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  384. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  385. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  386. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  387. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  388. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  389. /* mullins */
  390. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  391. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  392. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  393. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  394. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  395. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  396. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  397. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  398. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  399. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  400. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  401. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  402. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  403. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  404. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  405. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  406. #endif
  407. /* topaz */
  408. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  409. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  410. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  411. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  412. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  413. /* tonga */
  414. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  415. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  416. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  417. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  418. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  419. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  420. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  421. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  422. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  423. /* fiji */
  424. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  425. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  426. /* carrizo */
  427. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  428. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  429. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  430. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  431. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  432. /* stoney */
  433. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  434. /* Polaris11 */
  435. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  436. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  437. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  438. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  439. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  440. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  441. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  442. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  443. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  444. /* Polaris10 */
  445. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  446. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  447. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  448. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  449. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  450. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  451. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  452. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  453. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  454. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  455. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  456. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  457. /* Polaris12 */
  458. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  459. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  460. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  461. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  462. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  463. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  464. {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  465. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  466. /* Vega 10 */
  467. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  468. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  469. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  470. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  471. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  472. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  473. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  474. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  475. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  476. /* Raven */
  477. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  478. {0, 0, 0}
  479. };
  480. MODULE_DEVICE_TABLE(pci, pciidlist);
  481. static struct drm_driver kms_driver;
  482. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  483. {
  484. struct apertures_struct *ap;
  485. bool primary = false;
  486. ap = alloc_apertures(1);
  487. if (!ap)
  488. return -ENOMEM;
  489. ap->ranges[0].base = pci_resource_start(pdev, 0);
  490. ap->ranges[0].size = pci_resource_len(pdev, 0);
  491. #ifdef CONFIG_X86
  492. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  493. #endif
  494. drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  495. kfree(ap);
  496. return 0;
  497. }
  498. static int amdgpu_pci_probe(struct pci_dev *pdev,
  499. const struct pci_device_id *ent)
  500. {
  501. struct drm_device *dev;
  502. unsigned long flags = ent->driver_data;
  503. int ret, retry = 0;
  504. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  505. DRM_INFO("This hardware requires experimental hardware support.\n"
  506. "See modparam exp_hw_support\n");
  507. return -ENODEV;
  508. }
  509. /*
  510. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  511. * defer radeon probing
  512. */
  513. ret = amdgpu_amdkfd_init();
  514. if (ret == -EPROBE_DEFER)
  515. return ret;
  516. /* Get rid of things like offb */
  517. ret = amdgpu_kick_out_firmware_fb(pdev);
  518. if (ret)
  519. return ret;
  520. dev = drm_dev_alloc(&kms_driver, &pdev->dev);
  521. if (IS_ERR(dev))
  522. return PTR_ERR(dev);
  523. ret = pci_enable_device(pdev);
  524. if (ret)
  525. goto err_free;
  526. dev->pdev = pdev;
  527. pci_set_drvdata(pdev, dev);
  528. retry_init:
  529. ret = drm_dev_register(dev, ent->driver_data);
  530. if (ret == -EAGAIN && ++retry <= 3) {
  531. DRM_INFO("retry init %d\n", retry);
  532. /* Don't request EX mode too frequently which is attacking */
  533. msleep(5000);
  534. goto retry_init;
  535. } else if (ret)
  536. goto err_pci;
  537. return 0;
  538. err_pci:
  539. pci_disable_device(pdev);
  540. err_free:
  541. drm_dev_unref(dev);
  542. return ret;
  543. }
  544. static void
  545. amdgpu_pci_remove(struct pci_dev *pdev)
  546. {
  547. struct drm_device *dev = pci_get_drvdata(pdev);
  548. drm_dev_unregister(dev);
  549. drm_dev_unref(dev);
  550. pci_disable_device(pdev);
  551. pci_set_drvdata(pdev, NULL);
  552. }
  553. static void
  554. amdgpu_pci_shutdown(struct pci_dev *pdev)
  555. {
  556. struct drm_device *dev = pci_get_drvdata(pdev);
  557. struct amdgpu_device *adev = dev->dev_private;
  558. /* if we are running in a VM, make sure the device
  559. * torn down properly on reboot/shutdown.
  560. * unfortunately we can't detect certain
  561. * hypervisors so just do this all the time.
  562. */
  563. amdgpu_device_ip_suspend(adev);
  564. }
  565. static int amdgpu_pmops_suspend(struct device *dev)
  566. {
  567. struct pci_dev *pdev = to_pci_dev(dev);
  568. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  569. return amdgpu_device_suspend(drm_dev, true, true);
  570. }
  571. static int amdgpu_pmops_resume(struct device *dev)
  572. {
  573. struct pci_dev *pdev = to_pci_dev(dev);
  574. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  575. /* GPU comes up enabled by the bios on resume */
  576. if (amdgpu_device_is_px(drm_dev)) {
  577. pm_runtime_disable(dev);
  578. pm_runtime_set_active(dev);
  579. pm_runtime_enable(dev);
  580. }
  581. return amdgpu_device_resume(drm_dev, true, true);
  582. }
  583. static int amdgpu_pmops_freeze(struct device *dev)
  584. {
  585. struct pci_dev *pdev = to_pci_dev(dev);
  586. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  587. return amdgpu_device_suspend(drm_dev, false, true);
  588. }
  589. static int amdgpu_pmops_thaw(struct device *dev)
  590. {
  591. struct pci_dev *pdev = to_pci_dev(dev);
  592. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  593. return amdgpu_device_resume(drm_dev, false, true);
  594. }
  595. static int amdgpu_pmops_poweroff(struct device *dev)
  596. {
  597. struct pci_dev *pdev = to_pci_dev(dev);
  598. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  599. return amdgpu_device_suspend(drm_dev, true, true);
  600. }
  601. static int amdgpu_pmops_restore(struct device *dev)
  602. {
  603. struct pci_dev *pdev = to_pci_dev(dev);
  604. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  605. return amdgpu_device_resume(drm_dev, false, true);
  606. }
  607. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  608. {
  609. struct pci_dev *pdev = to_pci_dev(dev);
  610. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  611. int ret;
  612. if (!amdgpu_device_is_px(drm_dev)) {
  613. pm_runtime_forbid(dev);
  614. return -EBUSY;
  615. }
  616. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  617. drm_kms_helper_poll_disable(drm_dev);
  618. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  619. ret = amdgpu_device_suspend(drm_dev, false, false);
  620. pci_save_state(pdev);
  621. pci_disable_device(pdev);
  622. pci_ignore_hotplug(pdev);
  623. if (amdgpu_is_atpx_hybrid())
  624. pci_set_power_state(pdev, PCI_D3cold);
  625. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  626. pci_set_power_state(pdev, PCI_D3hot);
  627. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  628. return 0;
  629. }
  630. static int amdgpu_pmops_runtime_resume(struct device *dev)
  631. {
  632. struct pci_dev *pdev = to_pci_dev(dev);
  633. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  634. int ret;
  635. if (!amdgpu_device_is_px(drm_dev))
  636. return -EINVAL;
  637. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  638. if (amdgpu_is_atpx_hybrid() ||
  639. !amdgpu_has_atpx_dgpu_power_cntl())
  640. pci_set_power_state(pdev, PCI_D0);
  641. pci_restore_state(pdev);
  642. ret = pci_enable_device(pdev);
  643. if (ret)
  644. return ret;
  645. pci_set_master(pdev);
  646. ret = amdgpu_device_resume(drm_dev, false, false);
  647. drm_kms_helper_poll_enable(drm_dev);
  648. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  649. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  650. return 0;
  651. }
  652. static int amdgpu_pmops_runtime_idle(struct device *dev)
  653. {
  654. struct pci_dev *pdev = to_pci_dev(dev);
  655. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  656. struct drm_crtc *crtc;
  657. if (!amdgpu_device_is_px(drm_dev)) {
  658. pm_runtime_forbid(dev);
  659. return -EBUSY;
  660. }
  661. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  662. if (crtc->enabled) {
  663. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  664. return -EBUSY;
  665. }
  666. }
  667. pm_runtime_mark_last_busy(dev);
  668. pm_runtime_autosuspend(dev);
  669. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  670. return 1;
  671. }
  672. long amdgpu_drm_ioctl(struct file *filp,
  673. unsigned int cmd, unsigned long arg)
  674. {
  675. struct drm_file *file_priv = filp->private_data;
  676. struct drm_device *dev;
  677. long ret;
  678. dev = file_priv->minor->dev;
  679. ret = pm_runtime_get_sync(dev->dev);
  680. if (ret < 0)
  681. return ret;
  682. ret = drm_ioctl(filp, cmd, arg);
  683. pm_runtime_mark_last_busy(dev->dev);
  684. pm_runtime_put_autosuspend(dev->dev);
  685. return ret;
  686. }
  687. static const struct dev_pm_ops amdgpu_pm_ops = {
  688. .suspend = amdgpu_pmops_suspend,
  689. .resume = amdgpu_pmops_resume,
  690. .freeze = amdgpu_pmops_freeze,
  691. .thaw = amdgpu_pmops_thaw,
  692. .poweroff = amdgpu_pmops_poweroff,
  693. .restore = amdgpu_pmops_restore,
  694. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  695. .runtime_resume = amdgpu_pmops_runtime_resume,
  696. .runtime_idle = amdgpu_pmops_runtime_idle,
  697. };
  698. static const struct file_operations amdgpu_driver_kms_fops = {
  699. .owner = THIS_MODULE,
  700. .open = drm_open,
  701. .release = drm_release,
  702. .unlocked_ioctl = amdgpu_drm_ioctl,
  703. .mmap = amdgpu_mmap,
  704. .poll = drm_poll,
  705. .read = drm_read,
  706. #ifdef CONFIG_COMPAT
  707. .compat_ioctl = amdgpu_kms_compat_ioctl,
  708. #endif
  709. };
  710. static bool
  711. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  712. bool in_vblank_irq, int *vpos, int *hpos,
  713. ktime_t *stime, ktime_t *etime,
  714. const struct drm_display_mode *mode)
  715. {
  716. return amdgpu_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  717. stime, etime, mode);
  718. }
  719. static struct drm_driver kms_driver = {
  720. .driver_features =
  721. DRIVER_USE_AGP |
  722. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  723. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
  724. .load = amdgpu_driver_load_kms,
  725. .open = amdgpu_driver_open_kms,
  726. .postclose = amdgpu_driver_postclose_kms,
  727. .lastclose = amdgpu_driver_lastclose_kms,
  728. .unload = amdgpu_driver_unload_kms,
  729. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  730. .enable_vblank = amdgpu_enable_vblank_kms,
  731. .disable_vblank = amdgpu_disable_vblank_kms,
  732. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  733. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  734. .irq_preinstall = amdgpu_irq_preinstall,
  735. .irq_postinstall = amdgpu_irq_postinstall,
  736. .irq_uninstall = amdgpu_irq_uninstall,
  737. .irq_handler = amdgpu_irq_handler,
  738. .ioctls = amdgpu_ioctls_kms,
  739. .gem_free_object_unlocked = amdgpu_gem_object_free,
  740. .gem_open_object = amdgpu_gem_object_open,
  741. .gem_close_object = amdgpu_gem_object_close,
  742. .dumb_create = amdgpu_mode_dumb_create,
  743. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  744. .fops = &amdgpu_driver_kms_fops,
  745. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  746. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  747. .gem_prime_export = amdgpu_gem_prime_export,
  748. .gem_prime_import = drm_gem_prime_import,
  749. .gem_prime_pin = amdgpu_gem_prime_pin,
  750. .gem_prime_unpin = amdgpu_gem_prime_unpin,
  751. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  752. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  753. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  754. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  755. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  756. .gem_prime_mmap = amdgpu_gem_prime_mmap,
  757. .name = DRIVER_NAME,
  758. .desc = DRIVER_DESC,
  759. .date = DRIVER_DATE,
  760. .major = KMS_DRIVER_MAJOR,
  761. .minor = KMS_DRIVER_MINOR,
  762. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  763. };
  764. static struct drm_driver *driver;
  765. static struct pci_driver *pdriver;
  766. static struct pci_driver amdgpu_kms_pci_driver = {
  767. .name = DRIVER_NAME,
  768. .id_table = pciidlist,
  769. .probe = amdgpu_pci_probe,
  770. .remove = amdgpu_pci_remove,
  771. .shutdown = amdgpu_pci_shutdown,
  772. .driver.pm = &amdgpu_pm_ops,
  773. };
  774. static int __init amdgpu_init(void)
  775. {
  776. int r;
  777. r = amdgpu_sync_init();
  778. if (r)
  779. goto error_sync;
  780. r = amdgpu_fence_slab_init();
  781. if (r)
  782. goto error_fence;
  783. if (vgacon_text_force()) {
  784. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  785. return -EINVAL;
  786. }
  787. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  788. driver = &kms_driver;
  789. pdriver = &amdgpu_kms_pci_driver;
  790. driver->num_ioctls = amdgpu_max_kms_ioctl;
  791. amdgpu_register_atpx_handler();
  792. /* let modprobe override vga console setting */
  793. return pci_register_driver(pdriver);
  794. error_fence:
  795. amdgpu_sync_fini();
  796. error_sync:
  797. return r;
  798. }
  799. static void __exit amdgpu_exit(void)
  800. {
  801. amdgpu_amdkfd_fini();
  802. pci_unregister_driver(pdriver);
  803. amdgpu_unregister_atpx_handler();
  804. amdgpu_sync_fini();
  805. amdgpu_fence_slab_fini();
  806. }
  807. module_init(amdgpu_init);
  808. module_exit(amdgpu_exit);
  809. MODULE_AUTHOR(DRIVER_AUTHOR);
  810. MODULE_DESCRIPTION(DRIVER_DESC);
  811. MODULE_LICENSE("GPL and additional rights");