amdgpu_device.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. #include "amdgpu_pm.h"
  59. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  61. #define AMDGPU_RESUME_MS 2000
  62. static const char *amdgpu_asic_name[] = {
  63. "TAHITI",
  64. "PITCAIRN",
  65. "VERDE",
  66. "OLAND",
  67. "HAINAN",
  68. "BONAIRE",
  69. "KAVERI",
  70. "KABINI",
  71. "HAWAII",
  72. "MULLINS",
  73. "TOPAZ",
  74. "TONGA",
  75. "FIJI",
  76. "CARRIZO",
  77. "STONEY",
  78. "POLARIS10",
  79. "POLARIS11",
  80. "POLARIS12",
  81. "VEGA10",
  82. "RAVEN",
  83. "LAST",
  84. };
  85. bool amdgpu_device_is_px(struct drm_device *dev)
  86. {
  87. struct amdgpu_device *adev = dev->dev_private;
  88. if (adev->flags & AMD_IS_PX)
  89. return true;
  90. return false;
  91. }
  92. /*
  93. * MMIO register access helper functions.
  94. */
  95. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  96. uint32_t acc_flags)
  97. {
  98. uint32_t ret;
  99. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
  100. return amdgpu_virt_kiq_rreg(adev, reg);
  101. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  102. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  103. else {
  104. unsigned long flags;
  105. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  106. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  107. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  108. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  109. }
  110. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  111. return ret;
  112. }
  113. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  114. uint32_t acc_flags)
  115. {
  116. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  117. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  118. adev->last_mm_index = v;
  119. }
  120. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
  121. return amdgpu_virt_kiq_wreg(adev, reg, v);
  122. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  123. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  124. else {
  125. unsigned long flags;
  126. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  127. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  128. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  129. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  130. }
  131. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  132. udelay(500);
  133. }
  134. }
  135. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  136. {
  137. if ((reg * 4) < adev->rio_mem_size)
  138. return ioread32(adev->rio_mem + (reg * 4));
  139. else {
  140. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  141. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  142. }
  143. }
  144. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  147. adev->last_mm_index = v;
  148. }
  149. if ((reg * 4) < adev->rio_mem_size)
  150. iowrite32(v, adev->rio_mem + (reg * 4));
  151. else {
  152. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  153. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  154. }
  155. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  156. udelay(500);
  157. }
  158. }
  159. /**
  160. * amdgpu_mm_rdoorbell - read a doorbell dword
  161. *
  162. * @adev: amdgpu_device pointer
  163. * @index: doorbell index
  164. *
  165. * Returns the value in the doorbell aperture at the
  166. * requested doorbell index (CIK).
  167. */
  168. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  169. {
  170. if (index < adev->doorbell.num_doorbells) {
  171. return readl(adev->doorbell.ptr + index);
  172. } else {
  173. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  174. return 0;
  175. }
  176. }
  177. /**
  178. * amdgpu_mm_wdoorbell - write a doorbell dword
  179. *
  180. * @adev: amdgpu_device pointer
  181. * @index: doorbell index
  182. * @v: value to write
  183. *
  184. * Writes @v to the doorbell aperture at the
  185. * requested doorbell index (CIK).
  186. */
  187. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  188. {
  189. if (index < adev->doorbell.num_doorbells) {
  190. writel(v, adev->doorbell.ptr + index);
  191. } else {
  192. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  193. }
  194. }
  195. /**
  196. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  197. *
  198. * @adev: amdgpu_device pointer
  199. * @index: doorbell index
  200. *
  201. * Returns the value in the doorbell aperture at the
  202. * requested doorbell index (VEGA10+).
  203. */
  204. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  205. {
  206. if (index < adev->doorbell.num_doorbells) {
  207. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  208. } else {
  209. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  210. return 0;
  211. }
  212. }
  213. /**
  214. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  215. *
  216. * @adev: amdgpu_device pointer
  217. * @index: doorbell index
  218. * @v: value to write
  219. *
  220. * Writes @v to the doorbell aperture at the
  221. * requested doorbell index (VEGA10+).
  222. */
  223. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  224. {
  225. if (index < adev->doorbell.num_doorbells) {
  226. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  227. } else {
  228. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  229. }
  230. }
  231. /**
  232. * amdgpu_invalid_rreg - dummy reg read function
  233. *
  234. * @adev: amdgpu device pointer
  235. * @reg: offset of register
  236. *
  237. * Dummy register read function. Used for register blocks
  238. * that certain asics don't have (all asics).
  239. * Returns the value in the register.
  240. */
  241. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  242. {
  243. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  244. BUG();
  245. return 0;
  246. }
  247. /**
  248. * amdgpu_invalid_wreg - dummy reg write function
  249. *
  250. * @adev: amdgpu device pointer
  251. * @reg: offset of register
  252. * @v: value to write to the register
  253. *
  254. * Dummy register read function. Used for register blocks
  255. * that certain asics don't have (all asics).
  256. */
  257. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  258. {
  259. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  260. reg, v);
  261. BUG();
  262. }
  263. /**
  264. * amdgpu_block_invalid_rreg - dummy reg read function
  265. *
  266. * @adev: amdgpu device pointer
  267. * @block: offset of instance
  268. * @reg: offset of register
  269. *
  270. * Dummy register read function. Used for register blocks
  271. * that certain asics don't have (all asics).
  272. * Returns the value in the register.
  273. */
  274. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  275. uint32_t block, uint32_t reg)
  276. {
  277. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  278. reg, block);
  279. BUG();
  280. return 0;
  281. }
  282. /**
  283. * amdgpu_block_invalid_wreg - dummy reg write function
  284. *
  285. * @adev: amdgpu device pointer
  286. * @block: offset of instance
  287. * @reg: offset of register
  288. * @v: value to write to the register
  289. *
  290. * Dummy register read function. Used for register blocks
  291. * that certain asics don't have (all asics).
  292. */
  293. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  294. uint32_t block,
  295. uint32_t reg, uint32_t v)
  296. {
  297. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  298. reg, block, v);
  299. BUG();
  300. }
  301. static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
  302. {
  303. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  304. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  305. &adev->vram_scratch.robj,
  306. &adev->vram_scratch.gpu_addr,
  307. (void **)&adev->vram_scratch.ptr);
  308. }
  309. static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
  310. {
  311. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  312. }
  313. /**
  314. * amdgpu_device_program_register_sequence - program an array of registers.
  315. *
  316. * @adev: amdgpu_device pointer
  317. * @registers: pointer to the register array
  318. * @array_size: size of the register array
  319. *
  320. * Programs an array or registers with and and or masks.
  321. * This is a helper for setting golden registers.
  322. */
  323. void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
  324. const u32 *registers,
  325. const u32 array_size)
  326. {
  327. u32 tmp, reg, and_mask, or_mask;
  328. int i;
  329. if (array_size % 3)
  330. return;
  331. for (i = 0; i < array_size; i +=3) {
  332. reg = registers[i + 0];
  333. and_mask = registers[i + 1];
  334. or_mask = registers[i + 2];
  335. if (and_mask == 0xffffffff) {
  336. tmp = or_mask;
  337. } else {
  338. tmp = RREG32(reg);
  339. tmp &= ~and_mask;
  340. tmp |= or_mask;
  341. }
  342. WREG32(reg, tmp);
  343. }
  344. }
  345. void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
  346. {
  347. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  348. }
  349. /*
  350. * GPU doorbell aperture helpers function.
  351. */
  352. /**
  353. * amdgpu_device_doorbell_init - Init doorbell driver information.
  354. *
  355. * @adev: amdgpu_device pointer
  356. *
  357. * Init doorbell driver information (CIK)
  358. * Returns 0 on success, error on failure.
  359. */
  360. static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
  361. {
  362. /* No doorbell on SI hardware generation */
  363. if (adev->asic_type < CHIP_BONAIRE) {
  364. adev->doorbell.base = 0;
  365. adev->doorbell.size = 0;
  366. adev->doorbell.num_doorbells = 0;
  367. adev->doorbell.ptr = NULL;
  368. return 0;
  369. }
  370. if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
  371. return -EINVAL;
  372. /* doorbell bar mapping */
  373. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  374. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  375. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  376. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  377. if (adev->doorbell.num_doorbells == 0)
  378. return -EINVAL;
  379. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  380. adev->doorbell.num_doorbells *
  381. sizeof(u32));
  382. if (adev->doorbell.ptr == NULL)
  383. return -ENOMEM;
  384. return 0;
  385. }
  386. /**
  387. * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
  388. *
  389. * @adev: amdgpu_device pointer
  390. *
  391. * Tear down doorbell driver information (CIK)
  392. */
  393. static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
  394. {
  395. iounmap(adev->doorbell.ptr);
  396. adev->doorbell.ptr = NULL;
  397. }
  398. /*
  399. * amdgpu_device_wb_*()
  400. * Writeback is the method by which the GPU updates special pages in memory
  401. * with the status of certain GPU events (fences, ring pointers,etc.).
  402. */
  403. /**
  404. * amdgpu_device_wb_fini - Disable Writeback and free memory
  405. *
  406. * @adev: amdgpu_device pointer
  407. *
  408. * Disables Writeback and frees the Writeback memory (all asics).
  409. * Used at driver shutdown.
  410. */
  411. static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
  412. {
  413. if (adev->wb.wb_obj) {
  414. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  415. &adev->wb.gpu_addr,
  416. (void **)&adev->wb.wb);
  417. adev->wb.wb_obj = NULL;
  418. }
  419. }
  420. /**
  421. * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
  422. *
  423. * @adev: amdgpu_device pointer
  424. *
  425. * Initializes writeback and allocates writeback memory (all asics).
  426. * Used at driver startup.
  427. * Returns 0 on success or an -error on failure.
  428. */
  429. static int amdgpu_device_wb_init(struct amdgpu_device *adev)
  430. {
  431. int r;
  432. if (adev->wb.wb_obj == NULL) {
  433. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  434. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  435. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  436. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  437. (void **)&adev->wb.wb);
  438. if (r) {
  439. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  440. return r;
  441. }
  442. adev->wb.num_wb = AMDGPU_MAX_WB;
  443. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  444. /* clear wb memory */
  445. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  446. }
  447. return 0;
  448. }
  449. /**
  450. * amdgpu_device_wb_get - Allocate a wb entry
  451. *
  452. * @adev: amdgpu_device pointer
  453. * @wb: wb index
  454. *
  455. * Allocate a wb slot for use by the driver (all asics).
  456. * Returns 0 on success or -EINVAL on failure.
  457. */
  458. int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
  459. {
  460. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  461. if (offset < adev->wb.num_wb) {
  462. __set_bit(offset, adev->wb.used);
  463. *wb = offset << 3; /* convert to dw offset */
  464. return 0;
  465. } else {
  466. return -EINVAL;
  467. }
  468. }
  469. /**
  470. * amdgpu_device_wb_free - Free a wb entry
  471. *
  472. * @adev: amdgpu_device pointer
  473. * @wb: wb index
  474. *
  475. * Free a wb slot allocated for use by the driver (all asics)
  476. */
  477. void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
  478. {
  479. if (wb < adev->wb.num_wb)
  480. __clear_bit(wb >> 3, adev->wb.used);
  481. }
  482. /**
  483. * amdgpu_device_vram_location - try to find VRAM location
  484. * @adev: amdgpu device structure holding all necessary informations
  485. * @mc: memory controller structure holding memory informations
  486. * @base: base address at which to put VRAM
  487. *
  488. * Function will try to place VRAM at base address provided
  489. * as parameter.
  490. */
  491. void amdgpu_device_vram_location(struct amdgpu_device *adev,
  492. struct amdgpu_mc *mc, u64 base)
  493. {
  494. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  495. mc->vram_start = base;
  496. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  497. if (limit && limit < mc->real_vram_size)
  498. mc->real_vram_size = limit;
  499. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  500. mc->mc_vram_size >> 20, mc->vram_start,
  501. mc->vram_end, mc->real_vram_size >> 20);
  502. }
  503. /**
  504. * amdgpu_device_gart_location - try to find GTT location
  505. * @adev: amdgpu device structure holding all necessary informations
  506. * @mc: memory controller structure holding memory informations
  507. *
  508. * Function will place try to place GTT before or after VRAM.
  509. *
  510. * If GTT size is bigger than space left then we ajust GTT size.
  511. * Thus function will never fails.
  512. *
  513. * FIXME: when reducing GTT size align new size on power of 2.
  514. */
  515. void amdgpu_device_gart_location(struct amdgpu_device *adev,
  516. struct amdgpu_mc *mc)
  517. {
  518. u64 size_af, size_bf;
  519. size_af = adev->mc.mc_mask - mc->vram_end;
  520. size_bf = mc->vram_start;
  521. if (size_bf > size_af) {
  522. if (mc->gart_size > size_bf) {
  523. dev_warn(adev->dev, "limiting GTT\n");
  524. mc->gart_size = size_bf;
  525. }
  526. mc->gart_start = 0;
  527. } else {
  528. if (mc->gart_size > size_af) {
  529. dev_warn(adev->dev, "limiting GTT\n");
  530. mc->gart_size = size_af;
  531. }
  532. /* VCE doesn't like it when BOs cross a 4GB segment, so align
  533. * the GART base on a 4GB boundary as well.
  534. */
  535. mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
  536. }
  537. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  538. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  539. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  540. }
  541. /**
  542. * amdgpu_device_resize_fb_bar - try to resize FB BAR
  543. *
  544. * @adev: amdgpu_device pointer
  545. *
  546. * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
  547. * to fail, but if any of the BARs is not accessible after the size we abort
  548. * driver loading by returning -ENODEV.
  549. */
  550. int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
  551. {
  552. u64 space_needed = roundup_pow_of_two(adev->mc.real_vram_size);
  553. u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
  554. struct pci_bus *root;
  555. struct resource *res;
  556. unsigned i;
  557. u16 cmd;
  558. int r;
  559. /* Bypass for VF */
  560. if (amdgpu_sriov_vf(adev))
  561. return 0;
  562. /* Check if the root BUS has 64bit memory resources */
  563. root = adev->pdev->bus;
  564. while (root->parent)
  565. root = root->parent;
  566. pci_bus_for_each_resource(root, res, i) {
  567. if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
  568. res->start > 0x100000000ull)
  569. break;
  570. }
  571. /* Trying to resize is pointless without a root hub window above 4GB */
  572. if (!res)
  573. return 0;
  574. /* Disable memory decoding while we change the BAR addresses and size */
  575. pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
  576. pci_write_config_word(adev->pdev, PCI_COMMAND,
  577. cmd & ~PCI_COMMAND_MEMORY);
  578. /* Free the VRAM and doorbell BAR, we most likely need to move both. */
  579. amdgpu_device_doorbell_fini(adev);
  580. if (adev->asic_type >= CHIP_BONAIRE)
  581. pci_release_resource(adev->pdev, 2);
  582. pci_release_resource(adev->pdev, 0);
  583. r = pci_resize_resource(adev->pdev, 0, rbar_size);
  584. if (r == -ENOSPC)
  585. DRM_INFO("Not enough PCI address space for a large BAR.");
  586. else if (r && r != -ENOTSUPP)
  587. DRM_ERROR("Problem resizing BAR0 (%d).", r);
  588. pci_assign_unassigned_bus_resources(adev->pdev->bus);
  589. /* When the doorbell or fb BAR isn't available we have no chance of
  590. * using the device.
  591. */
  592. r = amdgpu_device_doorbell_init(adev);
  593. if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
  594. return -ENODEV;
  595. pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
  596. return 0;
  597. }
  598. /*
  599. * GPU helpers function.
  600. */
  601. /**
  602. * amdgpu_device_need_post - check if the hw need post or not
  603. *
  604. * @adev: amdgpu_device pointer
  605. *
  606. * Check if the asic has been initialized (all asics) at driver startup
  607. * or post is needed if hw reset is performed.
  608. * Returns true if need or false if not.
  609. */
  610. bool amdgpu_device_need_post(struct amdgpu_device *adev)
  611. {
  612. uint32_t reg;
  613. if (amdgpu_sriov_vf(adev))
  614. return false;
  615. if (amdgpu_passthrough(adev)) {
  616. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  617. * some old smc fw still need driver do vPost otherwise gpu hang, while
  618. * those smc fw version above 22.15 doesn't have this flaw, so we force
  619. * vpost executed for smc version below 22.15
  620. */
  621. if (adev->asic_type == CHIP_FIJI) {
  622. int err;
  623. uint32_t fw_ver;
  624. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  625. /* force vPost if error occured */
  626. if (err)
  627. return true;
  628. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  629. if (fw_ver < 0x00160e00)
  630. return true;
  631. }
  632. }
  633. if (adev->has_hw_reset) {
  634. adev->has_hw_reset = false;
  635. return true;
  636. }
  637. /* bios scratch used on CIK+ */
  638. if (adev->asic_type >= CHIP_BONAIRE)
  639. return amdgpu_atombios_scratch_need_asic_init(adev);
  640. /* check MEM_SIZE for older asics */
  641. reg = amdgpu_asic_get_config_memsize(adev);
  642. if ((reg != 0) && (reg != 0xffffffff))
  643. return false;
  644. return true;
  645. }
  646. /* if we get transitioned to only one device, take VGA back */
  647. /**
  648. * amdgpu_device_vga_set_decode - enable/disable vga decode
  649. *
  650. * @cookie: amdgpu_device pointer
  651. * @state: enable/disable vga decode
  652. *
  653. * Enable/disable vga decode (all asics).
  654. * Returns VGA resource flags.
  655. */
  656. static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
  657. {
  658. struct amdgpu_device *adev = cookie;
  659. amdgpu_asic_set_vga_state(adev, state);
  660. if (state)
  661. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  662. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  663. else
  664. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  665. }
  666. static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
  667. {
  668. /* defines number of bits in page table versus page directory,
  669. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  670. * page table and the remaining bits are in the page directory */
  671. if (amdgpu_vm_block_size == -1)
  672. return;
  673. if (amdgpu_vm_block_size < 9) {
  674. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  675. amdgpu_vm_block_size);
  676. amdgpu_vm_block_size = -1;
  677. }
  678. }
  679. static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
  680. {
  681. /* no need to check the default value */
  682. if (amdgpu_vm_size == -1)
  683. return;
  684. if (amdgpu_vm_size < 1) {
  685. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  686. amdgpu_vm_size);
  687. amdgpu_vm_size = -1;
  688. }
  689. }
  690. /**
  691. * amdgpu_device_check_arguments - validate module params
  692. *
  693. * @adev: amdgpu_device pointer
  694. *
  695. * Validates certain module parameters and updates
  696. * the associated values used by the driver (all asics).
  697. */
  698. static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
  699. {
  700. if (amdgpu_sched_jobs < 4) {
  701. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  702. amdgpu_sched_jobs);
  703. amdgpu_sched_jobs = 4;
  704. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  705. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  706. amdgpu_sched_jobs);
  707. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  708. }
  709. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  710. /* gart size must be greater or equal to 32M */
  711. dev_warn(adev->dev, "gart size (%d) too small\n",
  712. amdgpu_gart_size);
  713. amdgpu_gart_size = -1;
  714. }
  715. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  716. /* gtt size must be greater or equal to 32M */
  717. dev_warn(adev->dev, "gtt size (%d) too small\n",
  718. amdgpu_gtt_size);
  719. amdgpu_gtt_size = -1;
  720. }
  721. /* valid range is between 4 and 9 inclusive */
  722. if (amdgpu_vm_fragment_size != -1 &&
  723. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  724. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  725. amdgpu_vm_fragment_size = -1;
  726. }
  727. amdgpu_device_check_vm_size(adev);
  728. amdgpu_device_check_block_size(adev);
  729. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  730. !is_power_of_2(amdgpu_vram_page_split))) {
  731. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  732. amdgpu_vram_page_split);
  733. amdgpu_vram_page_split = 1024;
  734. }
  735. if (amdgpu_lockup_timeout == 0) {
  736. dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
  737. amdgpu_lockup_timeout = 10000;
  738. }
  739. }
  740. /**
  741. * amdgpu_switcheroo_set_state - set switcheroo state
  742. *
  743. * @pdev: pci dev pointer
  744. * @state: vga_switcheroo state
  745. *
  746. * Callback for the switcheroo driver. Suspends or resumes the
  747. * the asics before or after it is powered up using ACPI methods.
  748. */
  749. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  750. {
  751. struct drm_device *dev = pci_get_drvdata(pdev);
  752. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  753. return;
  754. if (state == VGA_SWITCHEROO_ON) {
  755. pr_info("amdgpu: switched on\n");
  756. /* don't suspend or resume card normally */
  757. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  758. amdgpu_device_resume(dev, true, true);
  759. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  760. drm_kms_helper_poll_enable(dev);
  761. } else {
  762. pr_info("amdgpu: switched off\n");
  763. drm_kms_helper_poll_disable(dev);
  764. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  765. amdgpu_device_suspend(dev, true, true);
  766. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  767. }
  768. }
  769. /**
  770. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  771. *
  772. * @pdev: pci dev pointer
  773. *
  774. * Callback for the switcheroo driver. Check of the switcheroo
  775. * state can be changed.
  776. * Returns true if the state can be changed, false if not.
  777. */
  778. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  779. {
  780. struct drm_device *dev = pci_get_drvdata(pdev);
  781. /*
  782. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  783. * locking inversion with the driver load path. And the access here is
  784. * completely racy anyway. So don't bother with locking for now.
  785. */
  786. return dev->open_count == 0;
  787. }
  788. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  789. .set_gpu_state = amdgpu_switcheroo_set_state,
  790. .reprobe = NULL,
  791. .can_switch = amdgpu_switcheroo_can_switch,
  792. };
  793. int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
  794. enum amd_ip_block_type block_type,
  795. enum amd_clockgating_state state)
  796. {
  797. int i, r = 0;
  798. for (i = 0; i < adev->num_ip_blocks; i++) {
  799. if (!adev->ip_blocks[i].status.valid)
  800. continue;
  801. if (adev->ip_blocks[i].version->type != block_type)
  802. continue;
  803. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  804. continue;
  805. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  806. (void *)adev, state);
  807. if (r)
  808. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  809. adev->ip_blocks[i].version->funcs->name, r);
  810. }
  811. return r;
  812. }
  813. int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
  814. enum amd_ip_block_type block_type,
  815. enum amd_powergating_state state)
  816. {
  817. int i, r = 0;
  818. for (i = 0; i < adev->num_ip_blocks; i++) {
  819. if (!adev->ip_blocks[i].status.valid)
  820. continue;
  821. if (adev->ip_blocks[i].version->type != block_type)
  822. continue;
  823. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  824. continue;
  825. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  826. (void *)adev, state);
  827. if (r)
  828. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  829. adev->ip_blocks[i].version->funcs->name, r);
  830. }
  831. return r;
  832. }
  833. void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
  834. u32 *flags)
  835. {
  836. int i;
  837. for (i = 0; i < adev->num_ip_blocks; i++) {
  838. if (!adev->ip_blocks[i].status.valid)
  839. continue;
  840. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  841. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  842. }
  843. }
  844. int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
  845. enum amd_ip_block_type block_type)
  846. {
  847. int i, r;
  848. for (i = 0; i < adev->num_ip_blocks; i++) {
  849. if (!adev->ip_blocks[i].status.valid)
  850. continue;
  851. if (adev->ip_blocks[i].version->type == block_type) {
  852. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  853. if (r)
  854. return r;
  855. break;
  856. }
  857. }
  858. return 0;
  859. }
  860. bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
  861. enum amd_ip_block_type block_type)
  862. {
  863. int i;
  864. for (i = 0; i < adev->num_ip_blocks; i++) {
  865. if (!adev->ip_blocks[i].status.valid)
  866. continue;
  867. if (adev->ip_blocks[i].version->type == block_type)
  868. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  869. }
  870. return true;
  871. }
  872. struct amdgpu_ip_block *
  873. amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
  874. enum amd_ip_block_type type)
  875. {
  876. int i;
  877. for (i = 0; i < adev->num_ip_blocks; i++)
  878. if (adev->ip_blocks[i].version->type == type)
  879. return &adev->ip_blocks[i];
  880. return NULL;
  881. }
  882. /**
  883. * amdgpu_device_ip_block_version_cmp
  884. *
  885. * @adev: amdgpu_device pointer
  886. * @type: enum amd_ip_block_type
  887. * @major: major version
  888. * @minor: minor version
  889. *
  890. * return 0 if equal or greater
  891. * return 1 if smaller or the ip_block doesn't exist
  892. */
  893. int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
  894. enum amd_ip_block_type type,
  895. u32 major, u32 minor)
  896. {
  897. struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
  898. if (ip_block && ((ip_block->version->major > major) ||
  899. ((ip_block->version->major == major) &&
  900. (ip_block->version->minor >= minor))))
  901. return 0;
  902. return 1;
  903. }
  904. /**
  905. * amdgpu_device_ip_block_add
  906. *
  907. * @adev: amdgpu_device pointer
  908. * @ip_block_version: pointer to the IP to add
  909. *
  910. * Adds the IP block driver information to the collection of IPs
  911. * on the asic.
  912. */
  913. int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
  914. const struct amdgpu_ip_block_version *ip_block_version)
  915. {
  916. if (!ip_block_version)
  917. return -EINVAL;
  918. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  919. ip_block_version->funcs->name);
  920. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  921. return 0;
  922. }
  923. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  924. {
  925. adev->enable_virtual_display = false;
  926. if (amdgpu_virtual_display) {
  927. struct drm_device *ddev = adev->ddev;
  928. const char *pci_address_name = pci_name(ddev->pdev);
  929. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  930. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  931. pciaddstr_tmp = pciaddstr;
  932. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  933. pciaddname = strsep(&pciaddname_tmp, ",");
  934. if (!strcmp("all", pciaddname)
  935. || !strcmp(pci_address_name, pciaddname)) {
  936. long num_crtc;
  937. int res = -1;
  938. adev->enable_virtual_display = true;
  939. if (pciaddname_tmp)
  940. res = kstrtol(pciaddname_tmp, 10,
  941. &num_crtc);
  942. if (!res) {
  943. if (num_crtc < 1)
  944. num_crtc = 1;
  945. if (num_crtc > 6)
  946. num_crtc = 6;
  947. adev->mode_info.num_crtc = num_crtc;
  948. } else {
  949. adev->mode_info.num_crtc = 1;
  950. }
  951. break;
  952. }
  953. }
  954. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  955. amdgpu_virtual_display, pci_address_name,
  956. adev->enable_virtual_display, adev->mode_info.num_crtc);
  957. kfree(pciaddstr);
  958. }
  959. }
  960. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  961. {
  962. const char *chip_name;
  963. char fw_name[30];
  964. int err;
  965. const struct gpu_info_firmware_header_v1_0 *hdr;
  966. adev->firmware.gpu_info_fw = NULL;
  967. switch (adev->asic_type) {
  968. case CHIP_TOPAZ:
  969. case CHIP_TONGA:
  970. case CHIP_FIJI:
  971. case CHIP_POLARIS11:
  972. case CHIP_POLARIS10:
  973. case CHIP_POLARIS12:
  974. case CHIP_CARRIZO:
  975. case CHIP_STONEY:
  976. #ifdef CONFIG_DRM_AMDGPU_SI
  977. case CHIP_VERDE:
  978. case CHIP_TAHITI:
  979. case CHIP_PITCAIRN:
  980. case CHIP_OLAND:
  981. case CHIP_HAINAN:
  982. #endif
  983. #ifdef CONFIG_DRM_AMDGPU_CIK
  984. case CHIP_BONAIRE:
  985. case CHIP_HAWAII:
  986. case CHIP_KAVERI:
  987. case CHIP_KABINI:
  988. case CHIP_MULLINS:
  989. #endif
  990. default:
  991. return 0;
  992. case CHIP_VEGA10:
  993. chip_name = "vega10";
  994. break;
  995. case CHIP_RAVEN:
  996. chip_name = "raven";
  997. break;
  998. }
  999. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1000. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1001. if (err) {
  1002. dev_err(adev->dev,
  1003. "Failed to load gpu_info firmware \"%s\"\n",
  1004. fw_name);
  1005. goto out;
  1006. }
  1007. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1008. if (err) {
  1009. dev_err(adev->dev,
  1010. "Failed to validate gpu_info firmware \"%s\"\n",
  1011. fw_name);
  1012. goto out;
  1013. }
  1014. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1015. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1016. switch (hdr->version_major) {
  1017. case 1:
  1018. {
  1019. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1020. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1021. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1022. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1023. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1024. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1025. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1026. adev->gfx.config.max_texture_channel_caches =
  1027. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1028. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1029. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1030. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1031. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1032. adev->gfx.config.double_offchip_lds_buf =
  1033. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1034. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1035. adev->gfx.cu_info.max_waves_per_simd =
  1036. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1037. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1038. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1039. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1040. break;
  1041. }
  1042. default:
  1043. dev_err(adev->dev,
  1044. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1045. err = -EINVAL;
  1046. goto out;
  1047. }
  1048. out:
  1049. return err;
  1050. }
  1051. static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
  1052. {
  1053. int i, r;
  1054. amdgpu_device_enable_virtual_display(adev);
  1055. switch (adev->asic_type) {
  1056. case CHIP_TOPAZ:
  1057. case CHIP_TONGA:
  1058. case CHIP_FIJI:
  1059. case CHIP_POLARIS11:
  1060. case CHIP_POLARIS10:
  1061. case CHIP_POLARIS12:
  1062. case CHIP_CARRIZO:
  1063. case CHIP_STONEY:
  1064. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1065. adev->family = AMDGPU_FAMILY_CZ;
  1066. else
  1067. adev->family = AMDGPU_FAMILY_VI;
  1068. r = vi_set_ip_blocks(adev);
  1069. if (r)
  1070. return r;
  1071. break;
  1072. #ifdef CONFIG_DRM_AMDGPU_SI
  1073. case CHIP_VERDE:
  1074. case CHIP_TAHITI:
  1075. case CHIP_PITCAIRN:
  1076. case CHIP_OLAND:
  1077. case CHIP_HAINAN:
  1078. adev->family = AMDGPU_FAMILY_SI;
  1079. r = si_set_ip_blocks(adev);
  1080. if (r)
  1081. return r;
  1082. break;
  1083. #endif
  1084. #ifdef CONFIG_DRM_AMDGPU_CIK
  1085. case CHIP_BONAIRE:
  1086. case CHIP_HAWAII:
  1087. case CHIP_KAVERI:
  1088. case CHIP_KABINI:
  1089. case CHIP_MULLINS:
  1090. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1091. adev->family = AMDGPU_FAMILY_CI;
  1092. else
  1093. adev->family = AMDGPU_FAMILY_KV;
  1094. r = cik_set_ip_blocks(adev);
  1095. if (r)
  1096. return r;
  1097. break;
  1098. #endif
  1099. case CHIP_VEGA10:
  1100. case CHIP_RAVEN:
  1101. if (adev->asic_type == CHIP_RAVEN)
  1102. adev->family = AMDGPU_FAMILY_RV;
  1103. else
  1104. adev->family = AMDGPU_FAMILY_AI;
  1105. r = soc15_set_ip_blocks(adev);
  1106. if (r)
  1107. return r;
  1108. break;
  1109. default:
  1110. /* FIXME: not supported yet */
  1111. return -EINVAL;
  1112. }
  1113. r = amdgpu_device_parse_gpu_info_fw(adev);
  1114. if (r)
  1115. return r;
  1116. amdgpu_amdkfd_device_probe(adev);
  1117. if (amdgpu_sriov_vf(adev)) {
  1118. r = amdgpu_virt_request_full_gpu(adev, true);
  1119. if (r)
  1120. return -EAGAIN;
  1121. }
  1122. for (i = 0; i < adev->num_ip_blocks; i++) {
  1123. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1124. DRM_ERROR("disabled ip block: %d <%s>\n",
  1125. i, adev->ip_blocks[i].version->funcs->name);
  1126. adev->ip_blocks[i].status.valid = false;
  1127. } else {
  1128. if (adev->ip_blocks[i].version->funcs->early_init) {
  1129. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1130. if (r == -ENOENT) {
  1131. adev->ip_blocks[i].status.valid = false;
  1132. } else if (r) {
  1133. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1134. adev->ip_blocks[i].version->funcs->name, r);
  1135. return r;
  1136. } else {
  1137. adev->ip_blocks[i].status.valid = true;
  1138. }
  1139. } else {
  1140. adev->ip_blocks[i].status.valid = true;
  1141. }
  1142. }
  1143. }
  1144. adev->cg_flags &= amdgpu_cg_mask;
  1145. adev->pg_flags &= amdgpu_pg_mask;
  1146. return 0;
  1147. }
  1148. static int amdgpu_device_ip_init(struct amdgpu_device *adev)
  1149. {
  1150. int i, r;
  1151. for (i = 0; i < adev->num_ip_blocks; i++) {
  1152. if (!adev->ip_blocks[i].status.valid)
  1153. continue;
  1154. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1155. if (r) {
  1156. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1157. adev->ip_blocks[i].version->funcs->name, r);
  1158. return r;
  1159. }
  1160. adev->ip_blocks[i].status.sw = true;
  1161. /* need to do gmc hw init early so we can allocate gpu mem */
  1162. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1163. r = amdgpu_device_vram_scratch_init(adev);
  1164. if (r) {
  1165. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1166. return r;
  1167. }
  1168. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1169. if (r) {
  1170. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1171. return r;
  1172. }
  1173. r = amdgpu_device_wb_init(adev);
  1174. if (r) {
  1175. DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
  1176. return r;
  1177. }
  1178. adev->ip_blocks[i].status.hw = true;
  1179. /* right after GMC hw init, we create CSA */
  1180. if (amdgpu_sriov_vf(adev)) {
  1181. r = amdgpu_allocate_static_csa(adev);
  1182. if (r) {
  1183. DRM_ERROR("allocate CSA failed %d\n", r);
  1184. return r;
  1185. }
  1186. }
  1187. }
  1188. }
  1189. for (i = 0; i < adev->num_ip_blocks; i++) {
  1190. if (!adev->ip_blocks[i].status.sw)
  1191. continue;
  1192. /* gmc hw init is done early */
  1193. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1194. continue;
  1195. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1196. if (r) {
  1197. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1198. adev->ip_blocks[i].version->funcs->name, r);
  1199. return r;
  1200. }
  1201. adev->ip_blocks[i].status.hw = true;
  1202. }
  1203. amdgpu_amdkfd_device_init(adev);
  1204. if (amdgpu_sriov_vf(adev))
  1205. amdgpu_virt_release_full_gpu(adev, true);
  1206. return 0;
  1207. }
  1208. static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
  1209. {
  1210. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1211. }
  1212. static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
  1213. {
  1214. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1215. AMDGPU_RESET_MAGIC_NUM);
  1216. }
  1217. static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
  1218. {
  1219. int i = 0, r;
  1220. for (i = 0; i < adev->num_ip_blocks; i++) {
  1221. if (!adev->ip_blocks[i].status.valid)
  1222. continue;
  1223. /* skip CG for VCE/UVD, it's handled specially */
  1224. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1225. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1226. /* enable clockgating to save power */
  1227. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1228. AMD_CG_STATE_GATE);
  1229. if (r) {
  1230. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1231. adev->ip_blocks[i].version->funcs->name, r);
  1232. return r;
  1233. }
  1234. }
  1235. }
  1236. return 0;
  1237. }
  1238. static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
  1239. {
  1240. int i = 0, r;
  1241. for (i = 0; i < adev->num_ip_blocks; i++) {
  1242. if (!adev->ip_blocks[i].status.valid)
  1243. continue;
  1244. if (adev->ip_blocks[i].version->funcs->late_init) {
  1245. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1246. if (r) {
  1247. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1248. adev->ip_blocks[i].version->funcs->name, r);
  1249. return r;
  1250. }
  1251. adev->ip_blocks[i].status.late_initialized = true;
  1252. }
  1253. }
  1254. mod_delayed_work(system_wq, &adev->late_init_work,
  1255. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1256. amdgpu_device_fill_reset_magic(adev);
  1257. return 0;
  1258. }
  1259. static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
  1260. {
  1261. int i, r;
  1262. amdgpu_amdkfd_device_fini(adev);
  1263. /* need to disable SMC first */
  1264. for (i = 0; i < adev->num_ip_blocks; i++) {
  1265. if (!adev->ip_blocks[i].status.hw)
  1266. continue;
  1267. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1268. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1269. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1270. AMD_CG_STATE_UNGATE);
  1271. if (r) {
  1272. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1273. adev->ip_blocks[i].version->funcs->name, r);
  1274. return r;
  1275. }
  1276. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1277. /* XXX handle errors */
  1278. if (r) {
  1279. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1280. adev->ip_blocks[i].version->funcs->name, r);
  1281. }
  1282. adev->ip_blocks[i].status.hw = false;
  1283. break;
  1284. }
  1285. }
  1286. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1287. if (!adev->ip_blocks[i].status.hw)
  1288. continue;
  1289. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1290. amdgpu_free_static_csa(adev);
  1291. amdgpu_device_wb_fini(adev);
  1292. amdgpu_device_vram_scratch_fini(adev);
  1293. }
  1294. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1295. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1296. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1297. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1298. AMD_CG_STATE_UNGATE);
  1299. if (r) {
  1300. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1301. adev->ip_blocks[i].version->funcs->name, r);
  1302. return r;
  1303. }
  1304. }
  1305. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1306. /* XXX handle errors */
  1307. if (r) {
  1308. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1309. adev->ip_blocks[i].version->funcs->name, r);
  1310. }
  1311. adev->ip_blocks[i].status.hw = false;
  1312. }
  1313. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1314. if (!adev->ip_blocks[i].status.sw)
  1315. continue;
  1316. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1317. /* XXX handle errors */
  1318. if (r) {
  1319. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1320. adev->ip_blocks[i].version->funcs->name, r);
  1321. }
  1322. adev->ip_blocks[i].status.sw = false;
  1323. adev->ip_blocks[i].status.valid = false;
  1324. }
  1325. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1326. if (!adev->ip_blocks[i].status.late_initialized)
  1327. continue;
  1328. if (adev->ip_blocks[i].version->funcs->late_fini)
  1329. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1330. adev->ip_blocks[i].status.late_initialized = false;
  1331. }
  1332. if (amdgpu_sriov_vf(adev))
  1333. if (amdgpu_virt_release_full_gpu(adev, false))
  1334. DRM_ERROR("failed to release exclusive mode on fini\n");
  1335. return 0;
  1336. }
  1337. static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
  1338. {
  1339. struct amdgpu_device *adev =
  1340. container_of(work, struct amdgpu_device, late_init_work.work);
  1341. amdgpu_device_ip_late_set_cg_state(adev);
  1342. }
  1343. int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
  1344. {
  1345. int i, r;
  1346. if (amdgpu_sriov_vf(adev))
  1347. amdgpu_virt_request_full_gpu(adev, false);
  1348. /* ungate SMC block first */
  1349. r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1350. AMD_CG_STATE_UNGATE);
  1351. if (r) {
  1352. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r);
  1353. }
  1354. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1355. if (!adev->ip_blocks[i].status.valid)
  1356. continue;
  1357. /* ungate blocks so that suspend can properly shut them down */
  1358. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1359. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1360. AMD_CG_STATE_UNGATE);
  1361. if (r) {
  1362. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1363. adev->ip_blocks[i].version->funcs->name, r);
  1364. }
  1365. }
  1366. /* XXX handle errors */
  1367. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1368. /* XXX handle errors */
  1369. if (r) {
  1370. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1371. adev->ip_blocks[i].version->funcs->name, r);
  1372. }
  1373. }
  1374. if (amdgpu_sriov_vf(adev))
  1375. amdgpu_virt_release_full_gpu(adev, false);
  1376. return 0;
  1377. }
  1378. static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
  1379. {
  1380. int i, r;
  1381. static enum amd_ip_block_type ip_order[] = {
  1382. AMD_IP_BLOCK_TYPE_GMC,
  1383. AMD_IP_BLOCK_TYPE_COMMON,
  1384. AMD_IP_BLOCK_TYPE_IH,
  1385. };
  1386. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1387. int j;
  1388. struct amdgpu_ip_block *block;
  1389. for (j = 0; j < adev->num_ip_blocks; j++) {
  1390. block = &adev->ip_blocks[j];
  1391. if (block->version->type != ip_order[i] ||
  1392. !block->status.valid)
  1393. continue;
  1394. r = block->version->funcs->hw_init(adev);
  1395. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1396. }
  1397. }
  1398. return 0;
  1399. }
  1400. static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
  1401. {
  1402. int i, r;
  1403. static enum amd_ip_block_type ip_order[] = {
  1404. AMD_IP_BLOCK_TYPE_SMC,
  1405. AMD_IP_BLOCK_TYPE_PSP,
  1406. AMD_IP_BLOCK_TYPE_DCE,
  1407. AMD_IP_BLOCK_TYPE_GFX,
  1408. AMD_IP_BLOCK_TYPE_SDMA,
  1409. AMD_IP_BLOCK_TYPE_UVD,
  1410. AMD_IP_BLOCK_TYPE_VCE
  1411. };
  1412. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1413. int j;
  1414. struct amdgpu_ip_block *block;
  1415. for (j = 0; j < adev->num_ip_blocks; j++) {
  1416. block = &adev->ip_blocks[j];
  1417. if (block->version->type != ip_order[i] ||
  1418. !block->status.valid)
  1419. continue;
  1420. r = block->version->funcs->hw_init(adev);
  1421. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1422. }
  1423. }
  1424. return 0;
  1425. }
  1426. static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
  1427. {
  1428. int i, r;
  1429. for (i = 0; i < adev->num_ip_blocks; i++) {
  1430. if (!adev->ip_blocks[i].status.valid)
  1431. continue;
  1432. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1433. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1434. adev->ip_blocks[i].version->type ==
  1435. AMD_IP_BLOCK_TYPE_IH) {
  1436. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1437. if (r) {
  1438. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1439. adev->ip_blocks[i].version->funcs->name, r);
  1440. return r;
  1441. }
  1442. }
  1443. }
  1444. return 0;
  1445. }
  1446. static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
  1447. {
  1448. int i, r;
  1449. for (i = 0; i < adev->num_ip_blocks; i++) {
  1450. if (!adev->ip_blocks[i].status.valid)
  1451. continue;
  1452. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1453. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1454. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1455. continue;
  1456. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1457. if (r) {
  1458. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1459. adev->ip_blocks[i].version->funcs->name, r);
  1460. return r;
  1461. }
  1462. }
  1463. return 0;
  1464. }
  1465. static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
  1466. {
  1467. int r;
  1468. r = amdgpu_device_ip_resume_phase1(adev);
  1469. if (r)
  1470. return r;
  1471. r = amdgpu_device_ip_resume_phase2(adev);
  1472. return r;
  1473. }
  1474. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1475. {
  1476. if (amdgpu_sriov_vf(adev)) {
  1477. if (adev->is_atom_fw) {
  1478. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1479. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1480. } else {
  1481. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1482. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1483. }
  1484. if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
  1485. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1486. }
  1487. }
  1488. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
  1489. {
  1490. switch (asic_type) {
  1491. #if defined(CONFIG_DRM_AMD_DC)
  1492. case CHIP_BONAIRE:
  1493. case CHIP_HAWAII:
  1494. case CHIP_KAVERI:
  1495. case CHIP_CARRIZO:
  1496. case CHIP_STONEY:
  1497. case CHIP_POLARIS11:
  1498. case CHIP_POLARIS10:
  1499. case CHIP_POLARIS12:
  1500. case CHIP_TONGA:
  1501. case CHIP_FIJI:
  1502. #if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
  1503. return amdgpu_dc != 0;
  1504. #endif
  1505. case CHIP_KABINI:
  1506. case CHIP_MULLINS:
  1507. return amdgpu_dc > 0;
  1508. case CHIP_VEGA10:
  1509. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1510. case CHIP_RAVEN:
  1511. #endif
  1512. return amdgpu_dc != 0;
  1513. #endif
  1514. default:
  1515. return false;
  1516. }
  1517. }
  1518. /**
  1519. * amdgpu_device_has_dc_support - check if dc is supported
  1520. *
  1521. * @adev: amdgpu_device_pointer
  1522. *
  1523. * Returns true for supported, false for not supported
  1524. */
  1525. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
  1526. {
  1527. if (amdgpu_sriov_vf(adev))
  1528. return false;
  1529. return amdgpu_device_asic_has_dc_support(adev->asic_type);
  1530. }
  1531. /**
  1532. * amdgpu_device_init - initialize the driver
  1533. *
  1534. * @adev: amdgpu_device pointer
  1535. * @pdev: drm dev pointer
  1536. * @pdev: pci dev pointer
  1537. * @flags: driver flags
  1538. *
  1539. * Initializes the driver info and hw (all asics).
  1540. * Returns 0 for success or an error on failure.
  1541. * Called at driver startup.
  1542. */
  1543. int amdgpu_device_init(struct amdgpu_device *adev,
  1544. struct drm_device *ddev,
  1545. struct pci_dev *pdev,
  1546. uint32_t flags)
  1547. {
  1548. int r, i;
  1549. bool runtime = false;
  1550. u32 max_MBps;
  1551. adev->shutdown = false;
  1552. adev->dev = &pdev->dev;
  1553. adev->ddev = ddev;
  1554. adev->pdev = pdev;
  1555. adev->flags = flags;
  1556. adev->asic_type = flags & AMD_ASIC_MASK;
  1557. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1558. adev->mc.gart_size = 512 * 1024 * 1024;
  1559. adev->accel_working = false;
  1560. adev->num_rings = 0;
  1561. adev->mman.buffer_funcs = NULL;
  1562. adev->mman.buffer_funcs_ring = NULL;
  1563. adev->vm_manager.vm_pte_funcs = NULL;
  1564. adev->vm_manager.vm_pte_num_rings = 0;
  1565. adev->gart.gart_funcs = NULL;
  1566. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1567. bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1568. adev->smc_rreg = &amdgpu_invalid_rreg;
  1569. adev->smc_wreg = &amdgpu_invalid_wreg;
  1570. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1571. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1572. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1573. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1574. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1575. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1576. adev->didt_rreg = &amdgpu_invalid_rreg;
  1577. adev->didt_wreg = &amdgpu_invalid_wreg;
  1578. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1579. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1580. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1581. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1582. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1583. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1584. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1585. /* mutex initialization are all done here so we
  1586. * can recall function without having locking issues */
  1587. atomic_set(&adev->irq.ih.lock, 0);
  1588. mutex_init(&adev->firmware.mutex);
  1589. mutex_init(&adev->pm.mutex);
  1590. mutex_init(&adev->gfx.gpu_clock_mutex);
  1591. mutex_init(&adev->srbm_mutex);
  1592. mutex_init(&adev->gfx.pipe_reserve_mutex);
  1593. mutex_init(&adev->grbm_idx_mutex);
  1594. mutex_init(&adev->mn_lock);
  1595. mutex_init(&adev->virt.vf_errors.lock);
  1596. hash_init(adev->mn_hash);
  1597. mutex_init(&adev->lock_reset);
  1598. amdgpu_device_check_arguments(adev);
  1599. spin_lock_init(&adev->mmio_idx_lock);
  1600. spin_lock_init(&adev->smc_idx_lock);
  1601. spin_lock_init(&adev->pcie_idx_lock);
  1602. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1603. spin_lock_init(&adev->didt_idx_lock);
  1604. spin_lock_init(&adev->gc_cac_idx_lock);
  1605. spin_lock_init(&adev->se_cac_idx_lock);
  1606. spin_lock_init(&adev->audio_endpt_idx_lock);
  1607. spin_lock_init(&adev->mm_stats.lock);
  1608. INIT_LIST_HEAD(&adev->shadow_list);
  1609. mutex_init(&adev->shadow_list_lock);
  1610. INIT_LIST_HEAD(&adev->ring_lru_list);
  1611. spin_lock_init(&adev->ring_lru_list_lock);
  1612. INIT_DELAYED_WORK(&adev->late_init_work,
  1613. amdgpu_device_ip_late_init_func_handler);
  1614. /* Registers mapping */
  1615. /* TODO: block userspace mapping of io register */
  1616. if (adev->asic_type >= CHIP_BONAIRE) {
  1617. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1618. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1619. } else {
  1620. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1621. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1622. }
  1623. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1624. if (adev->rmmio == NULL) {
  1625. return -ENOMEM;
  1626. }
  1627. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1628. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1629. /* doorbell bar mapping */
  1630. amdgpu_device_doorbell_init(adev);
  1631. /* io port mapping */
  1632. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1633. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1634. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1635. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1636. break;
  1637. }
  1638. }
  1639. if (adev->rio_mem == NULL)
  1640. DRM_INFO("PCI I/O BAR is not found.\n");
  1641. /* early init functions */
  1642. r = amdgpu_device_ip_early_init(adev);
  1643. if (r)
  1644. return r;
  1645. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1646. /* this will fail for cards that aren't VGA class devices, just
  1647. * ignore it */
  1648. vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
  1649. if (amdgpu_device_is_px(ddev))
  1650. runtime = true;
  1651. if (!pci_is_thunderbolt_attached(adev->pdev))
  1652. vga_switcheroo_register_client(adev->pdev,
  1653. &amdgpu_switcheroo_ops, runtime);
  1654. if (runtime)
  1655. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1656. /* Read BIOS */
  1657. if (!amdgpu_get_bios(adev)) {
  1658. r = -EINVAL;
  1659. goto failed;
  1660. }
  1661. r = amdgpu_atombios_init(adev);
  1662. if (r) {
  1663. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1664. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1665. goto failed;
  1666. }
  1667. /* detect if we are with an SRIOV vbios */
  1668. amdgpu_device_detect_sriov_bios(adev);
  1669. /* Post card if necessary */
  1670. if (amdgpu_device_need_post(adev)) {
  1671. if (!adev->bios) {
  1672. dev_err(adev->dev, "no vBIOS found\n");
  1673. r = -EINVAL;
  1674. goto failed;
  1675. }
  1676. DRM_INFO("GPU posting now...\n");
  1677. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1678. if (r) {
  1679. dev_err(adev->dev, "gpu post error!\n");
  1680. goto failed;
  1681. }
  1682. }
  1683. if (adev->is_atom_fw) {
  1684. /* Initialize clocks */
  1685. r = amdgpu_atomfirmware_get_clock_info(adev);
  1686. if (r) {
  1687. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1688. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1689. goto failed;
  1690. }
  1691. } else {
  1692. /* Initialize clocks */
  1693. r = amdgpu_atombios_get_clock_info(adev);
  1694. if (r) {
  1695. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1696. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1697. goto failed;
  1698. }
  1699. /* init i2c buses */
  1700. if (!amdgpu_device_has_dc_support(adev))
  1701. amdgpu_atombios_i2c_init(adev);
  1702. }
  1703. /* Fence driver */
  1704. r = amdgpu_fence_driver_init(adev);
  1705. if (r) {
  1706. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1707. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1708. goto failed;
  1709. }
  1710. /* init the mode config */
  1711. drm_mode_config_init(adev->ddev);
  1712. r = amdgpu_device_ip_init(adev);
  1713. if (r) {
  1714. /* failed in exclusive mode due to timeout */
  1715. if (amdgpu_sriov_vf(adev) &&
  1716. !amdgpu_sriov_runtime(adev) &&
  1717. amdgpu_virt_mmio_blocked(adev) &&
  1718. !amdgpu_virt_wait_reset(adev)) {
  1719. dev_err(adev->dev, "VF exclusive mode timeout\n");
  1720. /* Don't send request since VF is inactive. */
  1721. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  1722. adev->virt.ops = NULL;
  1723. r = -EAGAIN;
  1724. goto failed;
  1725. }
  1726. dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
  1727. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1728. amdgpu_device_ip_fini(adev);
  1729. goto failed;
  1730. }
  1731. adev->accel_working = true;
  1732. amdgpu_vm_check_compute_bug(adev);
  1733. /* Initialize the buffer migration limit. */
  1734. if (amdgpu_moverate >= 0)
  1735. max_MBps = amdgpu_moverate;
  1736. else
  1737. max_MBps = 8; /* Allow 8 MB/s. */
  1738. /* Get a log2 for easy divisions. */
  1739. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1740. r = amdgpu_ib_pool_init(adev);
  1741. if (r) {
  1742. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1743. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1744. goto failed;
  1745. }
  1746. r = amdgpu_ib_ring_tests(adev);
  1747. if (r)
  1748. DRM_ERROR("ib ring test failed (%d).\n", r);
  1749. if (amdgpu_sriov_vf(adev))
  1750. amdgpu_virt_init_data_exchange(adev);
  1751. amdgpu_fbdev_init(adev);
  1752. r = amdgpu_pm_sysfs_init(adev);
  1753. if (r)
  1754. DRM_ERROR("registering pm debugfs failed (%d).\n", r);
  1755. r = amdgpu_debugfs_gem_init(adev);
  1756. if (r)
  1757. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1758. r = amdgpu_debugfs_regs_init(adev);
  1759. if (r)
  1760. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1761. r = amdgpu_debugfs_firmware_init(adev);
  1762. if (r)
  1763. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1764. r = amdgpu_debugfs_init(adev);
  1765. if (r)
  1766. DRM_ERROR("Creating debugfs files failed (%d).\n", r);
  1767. if ((amdgpu_testing & 1)) {
  1768. if (adev->accel_working)
  1769. amdgpu_test_moves(adev);
  1770. else
  1771. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1772. }
  1773. if (amdgpu_benchmarking) {
  1774. if (adev->accel_working)
  1775. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1776. else
  1777. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1778. }
  1779. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1780. * explicit gating rather than handling it automatically.
  1781. */
  1782. r = amdgpu_device_ip_late_init(adev);
  1783. if (r) {
  1784. dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
  1785. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1786. goto failed;
  1787. }
  1788. return 0;
  1789. failed:
  1790. amdgpu_vf_error_trans_all(adev);
  1791. if (runtime)
  1792. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1793. return r;
  1794. }
  1795. /**
  1796. * amdgpu_device_fini - tear down the driver
  1797. *
  1798. * @adev: amdgpu_device pointer
  1799. *
  1800. * Tear down the driver info (all asics).
  1801. * Called at driver shutdown.
  1802. */
  1803. void amdgpu_device_fini(struct amdgpu_device *adev)
  1804. {
  1805. int r;
  1806. DRM_INFO("amdgpu: finishing device.\n");
  1807. adev->shutdown = true;
  1808. if (adev->mode_info.mode_config_initialized)
  1809. drm_crtc_force_disable_all(adev->ddev);
  1810. amdgpu_ib_pool_fini(adev);
  1811. amdgpu_fence_driver_fini(adev);
  1812. amdgpu_fbdev_fini(adev);
  1813. r = amdgpu_device_ip_fini(adev);
  1814. if (adev->firmware.gpu_info_fw) {
  1815. release_firmware(adev->firmware.gpu_info_fw);
  1816. adev->firmware.gpu_info_fw = NULL;
  1817. }
  1818. adev->accel_working = false;
  1819. cancel_delayed_work_sync(&adev->late_init_work);
  1820. /* free i2c buses */
  1821. if (!amdgpu_device_has_dc_support(adev))
  1822. amdgpu_i2c_fini(adev);
  1823. amdgpu_atombios_fini(adev);
  1824. kfree(adev->bios);
  1825. adev->bios = NULL;
  1826. if (!pci_is_thunderbolt_attached(adev->pdev))
  1827. vga_switcheroo_unregister_client(adev->pdev);
  1828. if (adev->flags & AMD_IS_PX)
  1829. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1830. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1831. if (adev->rio_mem)
  1832. pci_iounmap(adev->pdev, adev->rio_mem);
  1833. adev->rio_mem = NULL;
  1834. iounmap(adev->rmmio);
  1835. adev->rmmio = NULL;
  1836. amdgpu_device_doorbell_fini(adev);
  1837. amdgpu_pm_sysfs_fini(adev);
  1838. amdgpu_debugfs_regs_cleanup(adev);
  1839. }
  1840. /*
  1841. * Suspend & resume.
  1842. */
  1843. /**
  1844. * amdgpu_device_suspend - initiate device suspend
  1845. *
  1846. * @pdev: drm dev pointer
  1847. * @state: suspend state
  1848. *
  1849. * Puts the hw in the suspend state (all asics).
  1850. * Returns 0 for success or an error on failure.
  1851. * Called at driver suspend.
  1852. */
  1853. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1854. {
  1855. struct amdgpu_device *adev;
  1856. struct drm_crtc *crtc;
  1857. struct drm_connector *connector;
  1858. int r;
  1859. if (dev == NULL || dev->dev_private == NULL) {
  1860. return -ENODEV;
  1861. }
  1862. adev = dev->dev_private;
  1863. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1864. return 0;
  1865. drm_kms_helper_poll_disable(dev);
  1866. if (!amdgpu_device_has_dc_support(adev)) {
  1867. /* turn off display hw */
  1868. drm_modeset_lock_all(dev);
  1869. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1870. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1871. }
  1872. drm_modeset_unlock_all(dev);
  1873. }
  1874. amdgpu_amdkfd_suspend(adev);
  1875. /* unpin the front buffers and cursors */
  1876. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1877. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1878. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1879. struct amdgpu_bo *robj;
  1880. if (amdgpu_crtc->cursor_bo) {
  1881. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1882. r = amdgpu_bo_reserve(aobj, true);
  1883. if (r == 0) {
  1884. amdgpu_bo_unpin(aobj);
  1885. amdgpu_bo_unreserve(aobj);
  1886. }
  1887. }
  1888. if (rfb == NULL || rfb->obj == NULL) {
  1889. continue;
  1890. }
  1891. robj = gem_to_amdgpu_bo(rfb->obj);
  1892. /* don't unpin kernel fb objects */
  1893. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1894. r = amdgpu_bo_reserve(robj, true);
  1895. if (r == 0) {
  1896. amdgpu_bo_unpin(robj);
  1897. amdgpu_bo_unreserve(robj);
  1898. }
  1899. }
  1900. }
  1901. /* evict vram memory */
  1902. amdgpu_bo_evict_vram(adev);
  1903. amdgpu_fence_driver_suspend(adev);
  1904. r = amdgpu_device_ip_suspend(adev);
  1905. /* evict remaining vram memory
  1906. * This second call to evict vram is to evict the gart page table
  1907. * using the CPU.
  1908. */
  1909. amdgpu_bo_evict_vram(adev);
  1910. pci_save_state(dev->pdev);
  1911. if (suspend) {
  1912. /* Shut down the device */
  1913. pci_disable_device(dev->pdev);
  1914. pci_set_power_state(dev->pdev, PCI_D3hot);
  1915. } else {
  1916. r = amdgpu_asic_reset(adev);
  1917. if (r)
  1918. DRM_ERROR("amdgpu asic reset failed\n");
  1919. }
  1920. if (fbcon) {
  1921. console_lock();
  1922. amdgpu_fbdev_set_suspend(adev, 1);
  1923. console_unlock();
  1924. }
  1925. return 0;
  1926. }
  1927. /**
  1928. * amdgpu_device_resume - initiate device resume
  1929. *
  1930. * @pdev: drm dev pointer
  1931. *
  1932. * Bring the hw back to operating state (all asics).
  1933. * Returns 0 for success or an error on failure.
  1934. * Called at driver resume.
  1935. */
  1936. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1937. {
  1938. struct drm_connector *connector;
  1939. struct amdgpu_device *adev = dev->dev_private;
  1940. struct drm_crtc *crtc;
  1941. int r = 0;
  1942. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1943. return 0;
  1944. if (fbcon)
  1945. console_lock();
  1946. if (resume) {
  1947. pci_set_power_state(dev->pdev, PCI_D0);
  1948. pci_restore_state(dev->pdev);
  1949. r = pci_enable_device(dev->pdev);
  1950. if (r)
  1951. goto unlock;
  1952. }
  1953. /* post card */
  1954. if (amdgpu_device_need_post(adev)) {
  1955. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1956. if (r)
  1957. DRM_ERROR("amdgpu asic init failed\n");
  1958. }
  1959. r = amdgpu_device_ip_resume(adev);
  1960. if (r) {
  1961. DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
  1962. goto unlock;
  1963. }
  1964. amdgpu_fence_driver_resume(adev);
  1965. if (resume) {
  1966. r = amdgpu_ib_ring_tests(adev);
  1967. if (r)
  1968. DRM_ERROR("ib ring test failed (%d).\n", r);
  1969. }
  1970. r = amdgpu_device_ip_late_init(adev);
  1971. if (r)
  1972. goto unlock;
  1973. /* pin cursors */
  1974. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1975. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1976. if (amdgpu_crtc->cursor_bo) {
  1977. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1978. r = amdgpu_bo_reserve(aobj, true);
  1979. if (r == 0) {
  1980. r = amdgpu_bo_pin(aobj,
  1981. AMDGPU_GEM_DOMAIN_VRAM,
  1982. &amdgpu_crtc->cursor_addr);
  1983. if (r != 0)
  1984. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1985. amdgpu_bo_unreserve(aobj);
  1986. }
  1987. }
  1988. }
  1989. r = amdgpu_amdkfd_resume(adev);
  1990. if (r)
  1991. return r;
  1992. /* blat the mode back in */
  1993. if (fbcon) {
  1994. if (!amdgpu_device_has_dc_support(adev)) {
  1995. /* pre DCE11 */
  1996. drm_helper_resume_force_mode(dev);
  1997. /* turn on display hw */
  1998. drm_modeset_lock_all(dev);
  1999. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2000. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2001. }
  2002. drm_modeset_unlock_all(dev);
  2003. } else {
  2004. /*
  2005. * There is no equivalent atomic helper to turn on
  2006. * display, so we defined our own function for this,
  2007. * once suspend resume is supported by the atomic
  2008. * framework this will be reworked
  2009. */
  2010. amdgpu_dm_display_resume(adev);
  2011. }
  2012. }
  2013. drm_kms_helper_poll_enable(dev);
  2014. /*
  2015. * Most of the connector probing functions try to acquire runtime pm
  2016. * refs to ensure that the GPU is powered on when connector polling is
  2017. * performed. Since we're calling this from a runtime PM callback,
  2018. * trying to acquire rpm refs will cause us to deadlock.
  2019. *
  2020. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2021. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2022. */
  2023. #ifdef CONFIG_PM
  2024. dev->dev->power.disable_depth++;
  2025. #endif
  2026. if (!amdgpu_device_has_dc_support(adev))
  2027. drm_helper_hpd_irq_event(dev);
  2028. else
  2029. drm_kms_helper_hotplug_event(dev);
  2030. #ifdef CONFIG_PM
  2031. dev->dev->power.disable_depth--;
  2032. #endif
  2033. if (fbcon)
  2034. amdgpu_fbdev_set_suspend(adev, 0);
  2035. unlock:
  2036. if (fbcon)
  2037. console_unlock();
  2038. return r;
  2039. }
  2040. static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
  2041. {
  2042. int i;
  2043. bool asic_hang = false;
  2044. if (amdgpu_sriov_vf(adev))
  2045. return true;
  2046. for (i = 0; i < adev->num_ip_blocks; i++) {
  2047. if (!adev->ip_blocks[i].status.valid)
  2048. continue;
  2049. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2050. adev->ip_blocks[i].status.hang =
  2051. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2052. if (adev->ip_blocks[i].status.hang) {
  2053. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2054. asic_hang = true;
  2055. }
  2056. }
  2057. return asic_hang;
  2058. }
  2059. static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
  2060. {
  2061. int i, r = 0;
  2062. for (i = 0; i < adev->num_ip_blocks; i++) {
  2063. if (!adev->ip_blocks[i].status.valid)
  2064. continue;
  2065. if (adev->ip_blocks[i].status.hang &&
  2066. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2067. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2068. if (r)
  2069. return r;
  2070. }
  2071. }
  2072. return 0;
  2073. }
  2074. static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
  2075. {
  2076. int i;
  2077. for (i = 0; i < adev->num_ip_blocks; i++) {
  2078. if (!adev->ip_blocks[i].status.valid)
  2079. continue;
  2080. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2081. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2082. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2083. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2084. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2085. if (adev->ip_blocks[i].status.hang) {
  2086. DRM_INFO("Some block need full reset!\n");
  2087. return true;
  2088. }
  2089. }
  2090. }
  2091. return false;
  2092. }
  2093. static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
  2094. {
  2095. int i, r = 0;
  2096. for (i = 0; i < adev->num_ip_blocks; i++) {
  2097. if (!adev->ip_blocks[i].status.valid)
  2098. continue;
  2099. if (adev->ip_blocks[i].status.hang &&
  2100. adev->ip_blocks[i].version->funcs->soft_reset) {
  2101. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2102. if (r)
  2103. return r;
  2104. }
  2105. }
  2106. return 0;
  2107. }
  2108. static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
  2109. {
  2110. int i, r = 0;
  2111. for (i = 0; i < adev->num_ip_blocks; i++) {
  2112. if (!adev->ip_blocks[i].status.valid)
  2113. continue;
  2114. if (adev->ip_blocks[i].status.hang &&
  2115. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2116. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2117. if (r)
  2118. return r;
  2119. }
  2120. return 0;
  2121. }
  2122. static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
  2123. struct amdgpu_ring *ring,
  2124. struct amdgpu_bo *bo,
  2125. struct dma_fence **fence)
  2126. {
  2127. uint32_t domain;
  2128. int r;
  2129. if (!bo->shadow)
  2130. return 0;
  2131. r = amdgpu_bo_reserve(bo, true);
  2132. if (r)
  2133. return r;
  2134. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2135. /* if bo has been evicted, then no need to recover */
  2136. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2137. r = amdgpu_bo_validate(bo->shadow);
  2138. if (r) {
  2139. DRM_ERROR("bo validate failed!\n");
  2140. goto err;
  2141. }
  2142. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2143. NULL, fence, true);
  2144. if (r) {
  2145. DRM_ERROR("recover page table failed!\n");
  2146. goto err;
  2147. }
  2148. }
  2149. err:
  2150. amdgpu_bo_unreserve(bo);
  2151. return r;
  2152. }
  2153. /*
  2154. * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
  2155. *
  2156. * @adev: amdgpu device pointer
  2157. * @reset_flags: output param tells caller the reset result
  2158. *
  2159. * attempt to do soft-reset or full-reset and reinitialize Asic
  2160. * return 0 means successed otherwise failed
  2161. */
  2162. static int amdgpu_device_reset(struct amdgpu_device *adev,
  2163. uint64_t* reset_flags)
  2164. {
  2165. bool need_full_reset, vram_lost = 0;
  2166. int r;
  2167. need_full_reset = amdgpu_device_ip_need_full_reset(adev);
  2168. if (!need_full_reset) {
  2169. amdgpu_device_ip_pre_soft_reset(adev);
  2170. r = amdgpu_device_ip_soft_reset(adev);
  2171. amdgpu_device_ip_post_soft_reset(adev);
  2172. if (r || amdgpu_device_ip_check_soft_reset(adev)) {
  2173. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2174. need_full_reset = true;
  2175. }
  2176. }
  2177. if (need_full_reset) {
  2178. r = amdgpu_device_ip_suspend(adev);
  2179. retry:
  2180. r = amdgpu_asic_reset(adev);
  2181. /* post card */
  2182. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2183. if (!r) {
  2184. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2185. r = amdgpu_device_ip_resume_phase1(adev);
  2186. if (r)
  2187. goto out;
  2188. vram_lost = amdgpu_device_check_vram_lost(adev);
  2189. if (vram_lost) {
  2190. DRM_ERROR("VRAM is lost!\n");
  2191. atomic_inc(&adev->vram_lost_counter);
  2192. }
  2193. r = amdgpu_gtt_mgr_recover(
  2194. &adev->mman.bdev.man[TTM_PL_TT]);
  2195. if (r)
  2196. goto out;
  2197. r = amdgpu_device_ip_resume_phase2(adev);
  2198. if (r)
  2199. goto out;
  2200. if (vram_lost)
  2201. amdgpu_device_fill_reset_magic(adev);
  2202. }
  2203. }
  2204. out:
  2205. if (!r) {
  2206. amdgpu_irq_gpu_reset_resume_helper(adev);
  2207. r = amdgpu_ib_ring_tests(adev);
  2208. if (r) {
  2209. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2210. r = amdgpu_device_ip_suspend(adev);
  2211. need_full_reset = true;
  2212. goto retry;
  2213. }
  2214. }
  2215. if (reset_flags) {
  2216. if (vram_lost)
  2217. (*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
  2218. if (need_full_reset)
  2219. (*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
  2220. }
  2221. return r;
  2222. }
  2223. /*
  2224. * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
  2225. *
  2226. * @adev: amdgpu device pointer
  2227. * @reset_flags: output param tells caller the reset result
  2228. *
  2229. * do VF FLR and reinitialize Asic
  2230. * return 0 means successed otherwise failed
  2231. */
  2232. static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
  2233. uint64_t *reset_flags,
  2234. bool from_hypervisor)
  2235. {
  2236. int r;
  2237. if (from_hypervisor)
  2238. r = amdgpu_virt_request_full_gpu(adev, true);
  2239. else
  2240. r = amdgpu_virt_reset_gpu(adev);
  2241. if (r)
  2242. return r;
  2243. /* Resume IP prior to SMC */
  2244. r = amdgpu_device_ip_reinit_early_sriov(adev);
  2245. if (r)
  2246. goto error;
  2247. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2248. amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
  2249. /* now we are okay to resume SMC/CP/SDMA */
  2250. r = amdgpu_device_ip_reinit_late_sriov(adev);
  2251. if (r)
  2252. goto error;
  2253. amdgpu_irq_gpu_reset_resume_helper(adev);
  2254. r = amdgpu_ib_ring_tests(adev);
  2255. if (r)
  2256. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2257. error:
  2258. /* release full control of GPU after ib test */
  2259. amdgpu_virt_release_full_gpu(adev, true);
  2260. if (reset_flags) {
  2261. if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
  2262. (*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST;
  2263. atomic_inc(&adev->vram_lost_counter);
  2264. }
  2265. /* VF FLR or hotlink reset is always full-reset */
  2266. (*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET;
  2267. }
  2268. return r;
  2269. }
  2270. /**
  2271. * amdgpu_device_gpu_recover - reset the asic and recover scheduler
  2272. *
  2273. * @adev: amdgpu device pointer
  2274. * @job: which job trigger hang
  2275. * @force forces reset regardless of amdgpu_gpu_recovery
  2276. *
  2277. * Attempt to reset the GPU if it has hung (all asics).
  2278. * Returns 0 for success or an error on failure.
  2279. */
  2280. int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
  2281. struct amdgpu_job *job, bool force)
  2282. {
  2283. struct drm_atomic_state *state = NULL;
  2284. uint64_t reset_flags = 0;
  2285. int i, r, resched;
  2286. if (!force && !amdgpu_device_ip_check_soft_reset(adev)) {
  2287. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2288. return 0;
  2289. }
  2290. if (!force && (amdgpu_gpu_recovery == 0 ||
  2291. (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))) {
  2292. DRM_INFO("GPU recovery disabled.\n");
  2293. return 0;
  2294. }
  2295. dev_info(adev->dev, "GPU reset begin!\n");
  2296. mutex_lock(&adev->lock_reset);
  2297. atomic_inc(&adev->gpu_reset_counter);
  2298. adev->in_gpu_reset = 1;
  2299. /* block TTM */
  2300. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2301. /* store modesetting */
  2302. if (amdgpu_device_has_dc_support(adev))
  2303. state = drm_atomic_helper_suspend(adev->ddev);
  2304. /* block scheduler */
  2305. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2306. struct amdgpu_ring *ring = adev->rings[i];
  2307. if (!ring || !ring->sched.thread)
  2308. continue;
  2309. /* only focus on the ring hit timeout if &job not NULL */
  2310. if (job && job->ring->idx != i)
  2311. continue;
  2312. kthread_park(ring->sched.thread);
  2313. drm_sched_hw_job_reset(&ring->sched, &job->base);
  2314. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2315. amdgpu_fence_driver_force_completion(ring);
  2316. }
  2317. if (amdgpu_sriov_vf(adev))
  2318. r = amdgpu_device_reset_sriov(adev, &reset_flags, job ? false : true);
  2319. else
  2320. r = amdgpu_device_reset(adev, &reset_flags);
  2321. if (!r) {
  2322. if (((reset_flags & AMDGPU_RESET_INFO_FULLRESET) && !(adev->flags & AMD_IS_APU)) ||
  2323. (reset_flags & AMDGPU_RESET_INFO_VRAM_LOST)) {
  2324. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2325. struct amdgpu_bo *bo, *tmp;
  2326. struct dma_fence *fence = NULL, *next = NULL;
  2327. DRM_INFO("recover vram bo from shadow\n");
  2328. mutex_lock(&adev->shadow_list_lock);
  2329. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2330. next = NULL;
  2331. amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
  2332. if (fence) {
  2333. r = dma_fence_wait(fence, false);
  2334. if (r) {
  2335. WARN(r, "recovery from shadow isn't completed\n");
  2336. break;
  2337. }
  2338. }
  2339. dma_fence_put(fence);
  2340. fence = next;
  2341. }
  2342. mutex_unlock(&adev->shadow_list_lock);
  2343. if (fence) {
  2344. r = dma_fence_wait(fence, false);
  2345. if (r)
  2346. WARN(r, "recovery from shadow isn't completed\n");
  2347. }
  2348. dma_fence_put(fence);
  2349. }
  2350. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2351. struct amdgpu_ring *ring = adev->rings[i];
  2352. if (!ring || !ring->sched.thread)
  2353. continue;
  2354. /* only focus on the ring hit timeout if &job not NULL */
  2355. if (job && job->ring->idx != i)
  2356. continue;
  2357. drm_sched_job_recovery(&ring->sched);
  2358. kthread_unpark(ring->sched.thread);
  2359. }
  2360. } else {
  2361. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2362. struct amdgpu_ring *ring = adev->rings[i];
  2363. if (!ring || !ring->sched.thread)
  2364. continue;
  2365. /* only focus on the ring hit timeout if &job not NULL */
  2366. if (job && job->ring->idx != i)
  2367. continue;
  2368. kthread_unpark(adev->rings[i]->sched.thread);
  2369. }
  2370. }
  2371. if (amdgpu_device_has_dc_support(adev)) {
  2372. if (drm_atomic_helper_resume(adev->ddev, state))
  2373. dev_info(adev->dev, "drm resume failed:%d\n", r);
  2374. amdgpu_dm_display_resume(adev);
  2375. } else {
  2376. drm_helper_resume_force_mode(adev->ddev);
  2377. }
  2378. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2379. if (r) {
  2380. /* bad news, how to tell it to userspace ? */
  2381. dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
  2382. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2383. } else {
  2384. dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
  2385. }
  2386. amdgpu_vf_error_trans_all(adev);
  2387. adev->in_gpu_reset = 0;
  2388. mutex_unlock(&adev->lock_reset);
  2389. return r;
  2390. }
  2391. void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
  2392. {
  2393. u32 mask;
  2394. int ret;
  2395. if (amdgpu_pcie_gen_cap)
  2396. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2397. if (amdgpu_pcie_lane_cap)
  2398. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2399. /* covers APUs as well */
  2400. if (pci_is_root_bus(adev->pdev->bus)) {
  2401. if (adev->pm.pcie_gen_mask == 0)
  2402. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2403. if (adev->pm.pcie_mlw_mask == 0)
  2404. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2405. return;
  2406. }
  2407. if (adev->pm.pcie_gen_mask == 0) {
  2408. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2409. if (!ret) {
  2410. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2411. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2412. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2413. if (mask & DRM_PCIE_SPEED_25)
  2414. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2415. if (mask & DRM_PCIE_SPEED_50)
  2416. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2417. if (mask & DRM_PCIE_SPEED_80)
  2418. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2419. } else {
  2420. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2421. }
  2422. }
  2423. if (adev->pm.pcie_mlw_mask == 0) {
  2424. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2425. if (!ret) {
  2426. switch (mask) {
  2427. case 32:
  2428. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2429. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2430. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2431. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2432. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2433. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2434. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2435. break;
  2436. case 16:
  2437. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2438. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2439. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2440. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2441. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2442. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2443. break;
  2444. case 12:
  2445. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2446. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2447. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2448. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2449. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2450. break;
  2451. case 8:
  2452. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2453. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2454. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2455. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2456. break;
  2457. case 4:
  2458. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2459. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2460. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2461. break;
  2462. case 2:
  2463. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2464. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2465. break;
  2466. case 1:
  2467. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2468. break;
  2469. default:
  2470. break;
  2471. }
  2472. } else {
  2473. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2474. }
  2475. }
  2476. }