omap_hwmod.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <linux/bootmem.h>
  144. #include <linux/platform_data/ti-sysc.h>
  145. #include <dt-bindings/bus/ti-sysc.h>
  146. #include <asm/system_misc.h>
  147. #include "clock.h"
  148. #include "omap_hwmod.h"
  149. #include "soc.h"
  150. #include "common.h"
  151. #include "clockdomain.h"
  152. #include "powerdomain.h"
  153. #include "cm2xxx.h"
  154. #include "cm3xxx.h"
  155. #include "cm33xx.h"
  156. #include "prm.h"
  157. #include "prm3xxx.h"
  158. #include "prm44xx.h"
  159. #include "prm33xx.h"
  160. #include "prminst44xx.h"
  161. #include "pm.h"
  162. /* Name of the OMAP hwmod for the MPU */
  163. #define MPU_INITIATOR_NAME "mpu"
  164. /*
  165. * Number of struct omap_hwmod_link records per struct
  166. * omap_hwmod_ocp_if record (master->slave and slave->master)
  167. */
  168. #define LINKS_PER_OCP_IF 2
  169. /*
  170. * Address offset (in bytes) between the reset control and the reset
  171. * status registers: 4 bytes on OMAP4
  172. */
  173. #define OMAP4_RST_CTRL_ST_OFFSET 4
  174. /*
  175. * Maximum length for module clock handle names
  176. */
  177. #define MOD_CLK_MAX_NAME_LEN 32
  178. /**
  179. * struct clkctrl_provider - clkctrl provider mapping data
  180. * @num_addrs: number of base address ranges for the provider
  181. * @addr: base address(es) for the provider
  182. * @size: size(s) of the provider address space(s)
  183. * @node: device node associated with the provider
  184. * @link: list link
  185. */
  186. struct clkctrl_provider {
  187. int num_addrs;
  188. u32 *addr;
  189. u32 *size;
  190. struct device_node *node;
  191. struct list_head link;
  192. };
  193. static LIST_HEAD(clkctrl_providers);
  194. /**
  195. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  196. * @enable_module: function to enable a module (via MODULEMODE)
  197. * @disable_module: function to disable a module (via MODULEMODE)
  198. *
  199. * XXX Eventually this functionality will be hidden inside the PRM/CM
  200. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  201. * conditionals in this code.
  202. */
  203. struct omap_hwmod_soc_ops {
  204. void (*enable_module)(struct omap_hwmod *oh);
  205. int (*disable_module)(struct omap_hwmod *oh);
  206. int (*wait_target_ready)(struct omap_hwmod *oh);
  207. int (*assert_hardreset)(struct omap_hwmod *oh,
  208. struct omap_hwmod_rst_info *ohri);
  209. int (*deassert_hardreset)(struct omap_hwmod *oh,
  210. struct omap_hwmod_rst_info *ohri);
  211. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  212. struct omap_hwmod_rst_info *ohri);
  213. int (*init_clkdm)(struct omap_hwmod *oh);
  214. void (*update_context_lost)(struct omap_hwmod *oh);
  215. int (*get_context_lost)(struct omap_hwmod *oh);
  216. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  217. u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
  218. };
  219. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  220. static struct omap_hwmod_soc_ops soc_ops;
  221. /* omap_hwmod_list contains all registered struct omap_hwmods */
  222. static LIST_HEAD(omap_hwmod_list);
  223. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  224. static struct omap_hwmod *mpu_oh;
  225. /* inited: set to true once the hwmod code is initialized */
  226. static bool inited;
  227. /* Private functions */
  228. /**
  229. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  230. * @oh: struct omap_hwmod *
  231. *
  232. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  233. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  234. * OCP_SYSCONFIG register or 0 upon success.
  235. */
  236. static int _update_sysc_cache(struct omap_hwmod *oh)
  237. {
  238. if (!oh->class->sysc) {
  239. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  240. return -EINVAL;
  241. }
  242. /* XXX ensure module interface clock is up */
  243. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  244. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  245. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  246. return 0;
  247. }
  248. /**
  249. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  250. * @v: OCP_SYSCONFIG value to write
  251. * @oh: struct omap_hwmod *
  252. *
  253. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  254. * one. No return value.
  255. */
  256. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  257. {
  258. if (!oh->class->sysc) {
  259. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  260. return;
  261. }
  262. /* XXX ensure module interface clock is up */
  263. /* Module might have lost context, always update cache and register */
  264. oh->_sysc_cache = v;
  265. /*
  266. * Some IP blocks (such as RTC) require unlocking of IP before
  267. * accessing its registers. If a function pointer is present
  268. * to unlock, then call it before accessing sysconfig and
  269. * call lock after writing sysconfig.
  270. */
  271. if (oh->class->unlock)
  272. oh->class->unlock(oh);
  273. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  274. if (oh->class->lock)
  275. oh->class->lock(oh);
  276. }
  277. /**
  278. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  279. * @oh: struct omap_hwmod *
  280. * @standbymode: MIDLEMODE field bits
  281. * @v: pointer to register contents to modify
  282. *
  283. * Update the master standby mode bits in @v to be @standbymode for
  284. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  285. * upon error or 0 upon success.
  286. */
  287. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  288. u32 *v)
  289. {
  290. u32 mstandby_mask;
  291. u8 mstandby_shift;
  292. if (!oh->class->sysc ||
  293. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  294. return -EINVAL;
  295. if (!oh->class->sysc->sysc_fields) {
  296. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  297. return -EINVAL;
  298. }
  299. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  300. mstandby_mask = (0x3 << mstandby_shift);
  301. *v &= ~mstandby_mask;
  302. *v |= __ffs(standbymode) << mstandby_shift;
  303. return 0;
  304. }
  305. /**
  306. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  307. * @oh: struct omap_hwmod *
  308. * @idlemode: SIDLEMODE field bits
  309. * @v: pointer to register contents to modify
  310. *
  311. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  312. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  313. * or 0 upon success.
  314. */
  315. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  316. {
  317. u32 sidle_mask;
  318. u8 sidle_shift;
  319. if (!oh->class->sysc ||
  320. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  321. return -EINVAL;
  322. if (!oh->class->sysc->sysc_fields) {
  323. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  324. return -EINVAL;
  325. }
  326. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  327. sidle_mask = (0x3 << sidle_shift);
  328. *v &= ~sidle_mask;
  329. *v |= __ffs(idlemode) << sidle_shift;
  330. return 0;
  331. }
  332. /**
  333. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  334. * @oh: struct omap_hwmod *
  335. * @clockact: CLOCKACTIVITY field bits
  336. * @v: pointer to register contents to modify
  337. *
  338. * Update the clockactivity mode bits in @v to be @clockact for the
  339. * @oh hwmod. Used for additional powersaving on some modules. Does
  340. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  341. * success.
  342. */
  343. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  344. {
  345. u32 clkact_mask;
  346. u8 clkact_shift;
  347. if (!oh->class->sysc ||
  348. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  349. return -EINVAL;
  350. if (!oh->class->sysc->sysc_fields) {
  351. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  352. return -EINVAL;
  353. }
  354. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  355. clkact_mask = (0x3 << clkact_shift);
  356. *v &= ~clkact_mask;
  357. *v |= clockact << clkact_shift;
  358. return 0;
  359. }
  360. /**
  361. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  362. * @oh: struct omap_hwmod *
  363. * @v: pointer to register contents to modify
  364. *
  365. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  366. * error or 0 upon success.
  367. */
  368. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  369. {
  370. u32 softrst_mask;
  371. if (!oh->class->sysc ||
  372. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  373. return -EINVAL;
  374. if (!oh->class->sysc->sysc_fields) {
  375. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  376. return -EINVAL;
  377. }
  378. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  379. *v |= softrst_mask;
  380. return 0;
  381. }
  382. /**
  383. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  384. * @oh: struct omap_hwmod *
  385. * @v: pointer to register contents to modify
  386. *
  387. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  388. * error or 0 upon success.
  389. */
  390. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  391. {
  392. u32 softrst_mask;
  393. if (!oh->class->sysc ||
  394. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  395. return -EINVAL;
  396. if (!oh->class->sysc->sysc_fields) {
  397. WARN(1,
  398. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  399. oh->name);
  400. return -EINVAL;
  401. }
  402. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  403. *v &= ~softrst_mask;
  404. return 0;
  405. }
  406. /**
  407. * _wait_softreset_complete - wait for an OCP softreset to complete
  408. * @oh: struct omap_hwmod * to wait on
  409. *
  410. * Wait until the IP block represented by @oh reports that its OCP
  411. * softreset is complete. This can be triggered by software (see
  412. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  413. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  414. * microseconds. Returns the number of microseconds waited.
  415. */
  416. static int _wait_softreset_complete(struct omap_hwmod *oh)
  417. {
  418. struct omap_hwmod_class_sysconfig *sysc;
  419. u32 softrst_mask;
  420. int c = 0;
  421. sysc = oh->class->sysc;
  422. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
  423. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  424. & SYSS_RESETDONE_MASK),
  425. MAX_MODULE_SOFTRESET_WAIT, c);
  426. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  427. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  428. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  429. & softrst_mask),
  430. MAX_MODULE_SOFTRESET_WAIT, c);
  431. }
  432. return c;
  433. }
  434. /**
  435. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  436. * @oh: struct omap_hwmod *
  437. *
  438. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  439. * of some modules. When the DMA must perform read/write accesses, the
  440. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  441. * for power management, software must set the DMADISABLE bit back to 1.
  442. *
  443. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  444. * error or 0 upon success.
  445. */
  446. static int _set_dmadisable(struct omap_hwmod *oh)
  447. {
  448. u32 v;
  449. u32 dmadisable_mask;
  450. if (!oh->class->sysc ||
  451. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  452. return -EINVAL;
  453. if (!oh->class->sysc->sysc_fields) {
  454. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  455. return -EINVAL;
  456. }
  457. /* clocks must be on for this operation */
  458. if (oh->_state != _HWMOD_STATE_ENABLED) {
  459. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  460. return -EINVAL;
  461. }
  462. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  463. v = oh->_sysc_cache;
  464. dmadisable_mask =
  465. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  466. v |= dmadisable_mask;
  467. _write_sysconfig(v, oh);
  468. return 0;
  469. }
  470. /**
  471. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  472. * @oh: struct omap_hwmod *
  473. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  474. * @v: pointer to register contents to modify
  475. *
  476. * Update the module autoidle bit in @v to be @autoidle for the @oh
  477. * hwmod. The autoidle bit controls whether the module can gate
  478. * internal clocks automatically when it isn't doing anything; the
  479. * exact function of this bit varies on a per-module basis. This
  480. * function does not write to the hardware. Returns -EINVAL upon
  481. * error or 0 upon success.
  482. */
  483. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  484. u32 *v)
  485. {
  486. u32 autoidle_mask;
  487. u8 autoidle_shift;
  488. if (!oh->class->sysc ||
  489. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  490. return -EINVAL;
  491. if (!oh->class->sysc->sysc_fields) {
  492. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  493. return -EINVAL;
  494. }
  495. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  496. autoidle_mask = (0x1 << autoidle_shift);
  497. *v &= ~autoidle_mask;
  498. *v |= autoidle << autoidle_shift;
  499. return 0;
  500. }
  501. /**
  502. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  503. * @oh: struct omap_hwmod *
  504. *
  505. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  506. * upon error or 0 upon success.
  507. */
  508. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  509. {
  510. if (!oh->class->sysc ||
  511. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  512. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  513. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  514. return -EINVAL;
  515. if (!oh->class->sysc->sysc_fields) {
  516. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  517. return -EINVAL;
  518. }
  519. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  520. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  521. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  522. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  523. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  524. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  525. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  526. return 0;
  527. }
  528. /**
  529. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  530. * @oh: struct omap_hwmod *
  531. *
  532. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  533. * upon error or 0 upon success.
  534. */
  535. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  536. {
  537. if (!oh->class->sysc ||
  538. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  539. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  540. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  541. return -EINVAL;
  542. if (!oh->class->sysc->sysc_fields) {
  543. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  544. return -EINVAL;
  545. }
  546. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  547. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  548. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  549. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  550. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  551. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  552. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  553. return 0;
  554. }
  555. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  556. {
  557. struct clk_hw_omap *clk;
  558. if (oh->clkdm) {
  559. return oh->clkdm;
  560. } else if (oh->_clk) {
  561. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  562. return NULL;
  563. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  564. return clk->clkdm;
  565. }
  566. return NULL;
  567. }
  568. /**
  569. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  570. * @oh: struct omap_hwmod *
  571. *
  572. * Prevent the hardware module @oh from entering idle while the
  573. * hardare module initiator @init_oh is active. Useful when a module
  574. * will be accessed by a particular initiator (e.g., if a module will
  575. * be accessed by the IVA, there should be a sleepdep between the IVA
  576. * initiator and the module). Only applies to modules in smart-idle
  577. * mode. If the clockdomain is marked as not needing autodeps, return
  578. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  579. * passes along clkdm_add_sleepdep() value upon success.
  580. */
  581. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  582. {
  583. struct clockdomain *clkdm, *init_clkdm;
  584. clkdm = _get_clkdm(oh);
  585. init_clkdm = _get_clkdm(init_oh);
  586. if (!clkdm || !init_clkdm)
  587. return -EINVAL;
  588. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  589. return 0;
  590. return clkdm_add_sleepdep(clkdm, init_clkdm);
  591. }
  592. /**
  593. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  594. * @oh: struct omap_hwmod *
  595. *
  596. * Allow the hardware module @oh to enter idle while the hardare
  597. * module initiator @init_oh is active. Useful when a module will not
  598. * be accessed by a particular initiator (e.g., if a module will not
  599. * be accessed by the IVA, there should be no sleepdep between the IVA
  600. * initiator and the module). Only applies to modules in smart-idle
  601. * mode. If the clockdomain is marked as not needing autodeps, return
  602. * 0 without doing anything. Returns -EINVAL upon error or passes
  603. * along clkdm_del_sleepdep() value upon success.
  604. */
  605. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  606. {
  607. struct clockdomain *clkdm, *init_clkdm;
  608. clkdm = _get_clkdm(oh);
  609. init_clkdm = _get_clkdm(init_oh);
  610. if (!clkdm || !init_clkdm)
  611. return -EINVAL;
  612. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  613. return 0;
  614. return clkdm_del_sleepdep(clkdm, init_clkdm);
  615. }
  616. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  617. { .compatible = "ti,clkctrl" },
  618. { }
  619. };
  620. static int __init _setup_clkctrl_provider(struct device_node *np)
  621. {
  622. const __be32 *addrp;
  623. struct clkctrl_provider *provider;
  624. u64 size;
  625. int i;
  626. provider = memblock_virt_alloc(sizeof(*provider), 0);
  627. if (!provider)
  628. return -ENOMEM;
  629. provider->node = np;
  630. provider->num_addrs =
  631. of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2;
  632. provider->addr =
  633. memblock_virt_alloc(sizeof(void *) * provider->num_addrs, 0);
  634. if (!provider->addr)
  635. return -ENOMEM;
  636. provider->size =
  637. memblock_virt_alloc(sizeof(u32) * provider->num_addrs, 0);
  638. if (!provider->size)
  639. return -ENOMEM;
  640. for (i = 0; i < provider->num_addrs; i++) {
  641. addrp = of_get_address(np, i, &size, NULL);
  642. provider->addr[i] = (u32)of_translate_address(np, addrp);
  643. provider->size[i] = size;
  644. pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i],
  645. provider->addr[i] + provider->size[i]);
  646. }
  647. list_add(&provider->link, &clkctrl_providers);
  648. return 0;
  649. }
  650. static int __init _init_clkctrl_providers(void)
  651. {
  652. struct device_node *np;
  653. int ret = 0;
  654. for_each_matching_node(np, ti_clkctrl_match_table) {
  655. ret = _setup_clkctrl_provider(np);
  656. if (ret)
  657. break;
  658. }
  659. return ret;
  660. }
  661. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
  662. {
  663. if (!oh->prcm.omap4.modulemode)
  664. return 0;
  665. return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
  666. oh->clkdm->cm_inst,
  667. oh->prcm.omap4.clkctrl_offs);
  668. }
  669. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  670. {
  671. struct clkctrl_provider *provider;
  672. struct clk *clk;
  673. u32 addr;
  674. if (!soc_ops.xlate_clkctrl)
  675. return NULL;
  676. addr = soc_ops.xlate_clkctrl(oh);
  677. if (!addr)
  678. return NULL;
  679. pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
  680. list_for_each_entry(provider, &clkctrl_providers, link) {
  681. int i;
  682. for (i = 0; i < provider->num_addrs; i++) {
  683. if (provider->addr[i] <= addr &&
  684. provider->addr[i] + provider->size[i] > addr) {
  685. struct of_phandle_args clkspec;
  686. clkspec.np = provider->node;
  687. clkspec.args_count = 2;
  688. clkspec.args[0] = addr - provider->addr[0];
  689. clkspec.args[1] = 0;
  690. clk = of_clk_get_from_provider(&clkspec);
  691. pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n",
  692. __func__, oh->name, clk,
  693. clkspec.args[0], provider->node);
  694. return clk;
  695. }
  696. }
  697. }
  698. return NULL;
  699. }
  700. /**
  701. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  702. * @oh: struct omap_hwmod *
  703. *
  704. * Called from _init_clocks(). Populates the @oh _clk (main
  705. * functional clock pointer) if a clock matching the hwmod name is found,
  706. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  707. */
  708. static int _init_main_clk(struct omap_hwmod *oh)
  709. {
  710. int ret = 0;
  711. struct clk *clk = NULL;
  712. clk = _lookup_clkctrl_clk(oh);
  713. if (!IS_ERR_OR_NULL(clk)) {
  714. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  715. __clk_get_name(clk), oh->name);
  716. oh->main_clk = __clk_get_name(clk);
  717. oh->_clk = clk;
  718. soc_ops.disable_direct_prcm(oh);
  719. } else {
  720. if (!oh->main_clk)
  721. return 0;
  722. oh->_clk = clk_get(NULL, oh->main_clk);
  723. }
  724. if (IS_ERR(oh->_clk)) {
  725. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  726. oh->name, oh->main_clk);
  727. return -EINVAL;
  728. }
  729. /*
  730. * HACK: This needs a re-visit once clk_prepare() is implemented
  731. * to do something meaningful. Today its just a no-op.
  732. * If clk_prepare() is used at some point to do things like
  733. * voltage scaling etc, then this would have to be moved to
  734. * some point where subsystems like i2c and pmic become
  735. * available.
  736. */
  737. clk_prepare(oh->_clk);
  738. if (!_get_clkdm(oh))
  739. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  740. oh->name, oh->main_clk);
  741. return ret;
  742. }
  743. /**
  744. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  745. * @oh: struct omap_hwmod *
  746. *
  747. * Called from _init_clocks(). Populates the @oh OCP slave interface
  748. * clock pointers. Returns 0 on success or -EINVAL on error.
  749. */
  750. static int _init_interface_clks(struct omap_hwmod *oh)
  751. {
  752. struct omap_hwmod_ocp_if *os;
  753. struct clk *c;
  754. int ret = 0;
  755. list_for_each_entry(os, &oh->slave_ports, node) {
  756. if (!os->clk)
  757. continue;
  758. c = clk_get(NULL, os->clk);
  759. if (IS_ERR(c)) {
  760. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  761. oh->name, os->clk);
  762. ret = -EINVAL;
  763. continue;
  764. }
  765. os->_clk = c;
  766. /*
  767. * HACK: This needs a re-visit once clk_prepare() is implemented
  768. * to do something meaningful. Today its just a no-op.
  769. * If clk_prepare() is used at some point to do things like
  770. * voltage scaling etc, then this would have to be moved to
  771. * some point where subsystems like i2c and pmic become
  772. * available.
  773. */
  774. clk_prepare(os->_clk);
  775. }
  776. return ret;
  777. }
  778. /**
  779. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  780. * @oh: struct omap_hwmod *
  781. *
  782. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  783. * clock pointers. Returns 0 on success or -EINVAL on error.
  784. */
  785. static int _init_opt_clks(struct omap_hwmod *oh)
  786. {
  787. struct omap_hwmod_opt_clk *oc;
  788. struct clk *c;
  789. int i;
  790. int ret = 0;
  791. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  792. c = clk_get(NULL, oc->clk);
  793. if (IS_ERR(c)) {
  794. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  795. oh->name, oc->clk);
  796. ret = -EINVAL;
  797. continue;
  798. }
  799. oc->_clk = c;
  800. /*
  801. * HACK: This needs a re-visit once clk_prepare() is implemented
  802. * to do something meaningful. Today its just a no-op.
  803. * If clk_prepare() is used at some point to do things like
  804. * voltage scaling etc, then this would have to be moved to
  805. * some point where subsystems like i2c and pmic become
  806. * available.
  807. */
  808. clk_prepare(oc->_clk);
  809. }
  810. return ret;
  811. }
  812. static void _enable_optional_clocks(struct omap_hwmod *oh)
  813. {
  814. struct omap_hwmod_opt_clk *oc;
  815. int i;
  816. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  817. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  818. if (oc->_clk) {
  819. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  820. __clk_get_name(oc->_clk));
  821. clk_enable(oc->_clk);
  822. }
  823. }
  824. static void _disable_optional_clocks(struct omap_hwmod *oh)
  825. {
  826. struct omap_hwmod_opt_clk *oc;
  827. int i;
  828. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  829. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  830. if (oc->_clk) {
  831. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  832. __clk_get_name(oc->_clk));
  833. clk_disable(oc->_clk);
  834. }
  835. }
  836. /**
  837. * _enable_clocks - enable hwmod main clock and interface clocks
  838. * @oh: struct omap_hwmod *
  839. *
  840. * Enables all clocks necessary for register reads and writes to succeed
  841. * on the hwmod @oh. Returns 0.
  842. */
  843. static int _enable_clocks(struct omap_hwmod *oh)
  844. {
  845. struct omap_hwmod_ocp_if *os;
  846. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  847. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  848. _enable_optional_clocks(oh);
  849. if (oh->_clk)
  850. clk_enable(oh->_clk);
  851. list_for_each_entry(os, &oh->slave_ports, node) {
  852. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  853. clk_enable(os->_clk);
  854. }
  855. /* The opt clocks are controlled by the device driver. */
  856. return 0;
  857. }
  858. /**
  859. * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
  860. * @oh: struct omap_hwmod *
  861. */
  862. static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
  863. {
  864. if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
  865. return true;
  866. return false;
  867. }
  868. /**
  869. * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
  870. * @oh: struct omap_hwmod *
  871. */
  872. static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
  873. {
  874. if (oh->prcm.omap4.clkctrl_offs)
  875. return true;
  876. if (!oh->prcm.omap4.clkctrl_offs &&
  877. oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
  878. return true;
  879. return false;
  880. }
  881. /**
  882. * _disable_clocks - disable hwmod main clock and interface clocks
  883. * @oh: struct omap_hwmod *
  884. *
  885. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  886. */
  887. static int _disable_clocks(struct omap_hwmod *oh)
  888. {
  889. struct omap_hwmod_ocp_if *os;
  890. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  891. if (oh->_clk)
  892. clk_disable(oh->_clk);
  893. list_for_each_entry(os, &oh->slave_ports, node) {
  894. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  895. clk_disable(os->_clk);
  896. }
  897. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  898. _disable_optional_clocks(oh);
  899. /* The opt clocks are controlled by the device driver. */
  900. return 0;
  901. }
  902. /**
  903. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  904. * @oh: struct omap_hwmod *
  905. *
  906. * Enables the PRCM module mode related to the hwmod @oh.
  907. * No return value.
  908. */
  909. static void _omap4_enable_module(struct omap_hwmod *oh)
  910. {
  911. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  912. _omap4_clkctrl_managed_by_clkfwk(oh))
  913. return;
  914. pr_debug("omap_hwmod: %s: %s: %d\n",
  915. oh->name, __func__, oh->prcm.omap4.modulemode);
  916. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  917. oh->clkdm->prcm_partition,
  918. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  919. }
  920. /**
  921. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  922. * @oh: struct omap_hwmod *
  923. *
  924. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  925. * does not have an IDLEST bit or if the module successfully enters
  926. * slave idle; otherwise, pass along the return value of the
  927. * appropriate *_cm*_wait_module_idle() function.
  928. */
  929. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  930. {
  931. if (!oh)
  932. return -EINVAL;
  933. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  934. return 0;
  935. if (oh->flags & HWMOD_NO_IDLEST)
  936. return 0;
  937. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  938. return 0;
  939. if (!_omap4_has_clkctrl_clock(oh))
  940. return 0;
  941. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  942. oh->clkdm->cm_inst,
  943. oh->prcm.omap4.clkctrl_offs, 0);
  944. }
  945. /**
  946. * _save_mpu_port_index - find and save the index to @oh's MPU port
  947. * @oh: struct omap_hwmod *
  948. *
  949. * Determines the array index of the OCP slave port that the MPU uses
  950. * to address the device, and saves it into the struct omap_hwmod.
  951. * Intended to be called during hwmod registration only. No return
  952. * value.
  953. */
  954. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  955. {
  956. struct omap_hwmod_ocp_if *os = NULL;
  957. if (!oh)
  958. return;
  959. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  960. list_for_each_entry(os, &oh->slave_ports, node) {
  961. if (os->user & OCP_USER_MPU) {
  962. oh->_mpu_port = os;
  963. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  964. break;
  965. }
  966. }
  967. return;
  968. }
  969. /**
  970. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  971. * @oh: struct omap_hwmod *
  972. *
  973. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  974. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  975. * communicate with the IP block. This interface need not be directly
  976. * connected to the MPU (and almost certainly is not), but is directly
  977. * connected to the IP block represented by @oh. Returns a pointer
  978. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  979. * error or if there does not appear to be a path from the MPU to this
  980. * IP block.
  981. */
  982. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  983. {
  984. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  985. return NULL;
  986. return oh->_mpu_port;
  987. };
  988. /**
  989. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  990. * @oh: struct omap_hwmod *
  991. *
  992. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  993. * by @oh is set to indicate to the PRCM that the IP block is active.
  994. * Usually this means placing the module into smart-idle mode and
  995. * smart-standby, but if there is a bug in the automatic idle handling
  996. * for the IP block, it may need to be placed into the force-idle or
  997. * no-idle variants of these modes. No return value.
  998. */
  999. static void _enable_sysc(struct omap_hwmod *oh)
  1000. {
  1001. u8 idlemode, sf;
  1002. u32 v;
  1003. bool clkdm_act;
  1004. struct clockdomain *clkdm;
  1005. if (!oh->class->sysc)
  1006. return;
  1007. /*
  1008. * Wait until reset has completed, this is needed as the IP
  1009. * block is reset automatically by hardware in some cases
  1010. * (off-mode for example), and the drivers require the
  1011. * IP to be ready when they access it
  1012. */
  1013. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1014. _enable_optional_clocks(oh);
  1015. _wait_softreset_complete(oh);
  1016. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1017. _disable_optional_clocks(oh);
  1018. v = oh->_sysc_cache;
  1019. sf = oh->class->sysc->sysc_flags;
  1020. clkdm = _get_clkdm(oh);
  1021. if (sf & SYSC_HAS_SIDLEMODE) {
  1022. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1023. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1024. idlemode = HWMOD_IDLEMODE_NO;
  1025. } else {
  1026. if (sf & SYSC_HAS_ENAWAKEUP)
  1027. _enable_wakeup(oh, &v);
  1028. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1029. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1030. else
  1031. idlemode = HWMOD_IDLEMODE_SMART;
  1032. }
  1033. /*
  1034. * This is special handling for some IPs like
  1035. * 32k sync timer. Force them to idle!
  1036. */
  1037. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1038. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1039. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1040. idlemode = HWMOD_IDLEMODE_FORCE;
  1041. _set_slave_idlemode(oh, idlemode, &v);
  1042. }
  1043. if (sf & SYSC_HAS_MIDLEMODE) {
  1044. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1045. idlemode = HWMOD_IDLEMODE_FORCE;
  1046. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1047. idlemode = HWMOD_IDLEMODE_NO;
  1048. } else {
  1049. if (sf & SYSC_HAS_ENAWAKEUP)
  1050. _enable_wakeup(oh, &v);
  1051. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1052. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1053. else
  1054. idlemode = HWMOD_IDLEMODE_SMART;
  1055. }
  1056. _set_master_standbymode(oh, idlemode, &v);
  1057. }
  1058. /*
  1059. * XXX The clock framework should handle this, by
  1060. * calling into this code. But this must wait until the
  1061. * clock structures are tagged with omap_hwmod entries
  1062. */
  1063. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1064. (sf & SYSC_HAS_CLOCKACTIVITY))
  1065. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1066. _write_sysconfig(v, oh);
  1067. /*
  1068. * Set the autoidle bit only after setting the smartidle bit
  1069. * Setting this will not have any impact on the other modules.
  1070. */
  1071. if (sf & SYSC_HAS_AUTOIDLE) {
  1072. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1073. 0 : 1;
  1074. _set_module_autoidle(oh, idlemode, &v);
  1075. _write_sysconfig(v, oh);
  1076. }
  1077. }
  1078. /**
  1079. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1080. * @oh: struct omap_hwmod *
  1081. *
  1082. * If module is marked as SWSUP_SIDLE, force the module into slave
  1083. * idle; otherwise, configure it for smart-idle. If module is marked
  1084. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1085. * configure it for smart-standby. No return value.
  1086. */
  1087. static void _idle_sysc(struct omap_hwmod *oh)
  1088. {
  1089. u8 idlemode, sf;
  1090. u32 v;
  1091. if (!oh->class->sysc)
  1092. return;
  1093. v = oh->_sysc_cache;
  1094. sf = oh->class->sysc->sysc_flags;
  1095. if (sf & SYSC_HAS_SIDLEMODE) {
  1096. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1097. idlemode = HWMOD_IDLEMODE_FORCE;
  1098. } else {
  1099. if (sf & SYSC_HAS_ENAWAKEUP)
  1100. _enable_wakeup(oh, &v);
  1101. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1102. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1103. else
  1104. idlemode = HWMOD_IDLEMODE_SMART;
  1105. }
  1106. _set_slave_idlemode(oh, idlemode, &v);
  1107. }
  1108. if (sf & SYSC_HAS_MIDLEMODE) {
  1109. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1110. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1111. idlemode = HWMOD_IDLEMODE_FORCE;
  1112. } else {
  1113. if (sf & SYSC_HAS_ENAWAKEUP)
  1114. _enable_wakeup(oh, &v);
  1115. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1116. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1117. else
  1118. idlemode = HWMOD_IDLEMODE_SMART;
  1119. }
  1120. _set_master_standbymode(oh, idlemode, &v);
  1121. }
  1122. /* If the cached value is the same as the new value, skip the write */
  1123. if (oh->_sysc_cache != v)
  1124. _write_sysconfig(v, oh);
  1125. }
  1126. /**
  1127. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1128. * @oh: struct omap_hwmod *
  1129. *
  1130. * Force the module into slave idle and master suspend. No return
  1131. * value.
  1132. */
  1133. static void _shutdown_sysc(struct omap_hwmod *oh)
  1134. {
  1135. u32 v;
  1136. u8 sf;
  1137. if (!oh->class->sysc)
  1138. return;
  1139. v = oh->_sysc_cache;
  1140. sf = oh->class->sysc->sysc_flags;
  1141. if (sf & SYSC_HAS_SIDLEMODE)
  1142. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1143. if (sf & SYSC_HAS_MIDLEMODE)
  1144. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1145. if (sf & SYSC_HAS_AUTOIDLE)
  1146. _set_module_autoidle(oh, 1, &v);
  1147. _write_sysconfig(v, oh);
  1148. }
  1149. /**
  1150. * _lookup - find an omap_hwmod by name
  1151. * @name: find an omap_hwmod by name
  1152. *
  1153. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1154. */
  1155. static struct omap_hwmod *_lookup(const char *name)
  1156. {
  1157. struct omap_hwmod *oh, *temp_oh;
  1158. oh = NULL;
  1159. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1160. if (!strcmp(name, temp_oh->name)) {
  1161. oh = temp_oh;
  1162. break;
  1163. }
  1164. }
  1165. return oh;
  1166. }
  1167. /**
  1168. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1169. * @oh: struct omap_hwmod *
  1170. *
  1171. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1172. * clockdomain pointer, and save it into the struct omap_hwmod.
  1173. * Return -EINVAL if the clkdm_name lookup failed.
  1174. */
  1175. static int _init_clkdm(struct omap_hwmod *oh)
  1176. {
  1177. if (!oh->clkdm_name) {
  1178. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1179. return 0;
  1180. }
  1181. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1182. if (!oh->clkdm) {
  1183. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1184. oh->name, oh->clkdm_name);
  1185. return 0;
  1186. }
  1187. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1188. oh->name, oh->clkdm_name);
  1189. return 0;
  1190. }
  1191. /**
  1192. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1193. * well the clockdomain.
  1194. * @oh: struct omap_hwmod *
  1195. * @np: device_node mapped to this hwmod
  1196. *
  1197. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1198. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1199. * success, or a negative error code on failure.
  1200. */
  1201. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1202. {
  1203. int ret = 0;
  1204. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1205. return 0;
  1206. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1207. if (soc_ops.init_clkdm)
  1208. ret |= soc_ops.init_clkdm(oh);
  1209. ret |= _init_main_clk(oh);
  1210. ret |= _init_interface_clks(oh);
  1211. ret |= _init_opt_clks(oh);
  1212. if (!ret)
  1213. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1214. else
  1215. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1216. return ret;
  1217. }
  1218. /**
  1219. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1220. * @oh: struct omap_hwmod *
  1221. * @name: name of the reset line in the context of this hwmod
  1222. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1223. *
  1224. * Return the bit position of the reset line that match the
  1225. * input name. Return -ENOENT if not found.
  1226. */
  1227. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1228. struct omap_hwmod_rst_info *ohri)
  1229. {
  1230. int i;
  1231. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1232. const char *rst_line = oh->rst_lines[i].name;
  1233. if (!strcmp(rst_line, name)) {
  1234. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1235. ohri->st_shift = oh->rst_lines[i].st_shift;
  1236. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1237. oh->name, __func__, rst_line, ohri->rst_shift,
  1238. ohri->st_shift);
  1239. return 0;
  1240. }
  1241. }
  1242. return -ENOENT;
  1243. }
  1244. /**
  1245. * _assert_hardreset - assert the HW reset line of submodules
  1246. * contained in the hwmod module.
  1247. * @oh: struct omap_hwmod *
  1248. * @name: name of the reset line to lookup and assert
  1249. *
  1250. * Some IP like dsp, ipu or iva contain processor that require an HW
  1251. * reset line to be assert / deassert in order to enable fully the IP.
  1252. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1253. * asserting the hardreset line on the currently-booted SoC, or passes
  1254. * along the return value from _lookup_hardreset() or the SoC's
  1255. * assert_hardreset code.
  1256. */
  1257. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1258. {
  1259. struct omap_hwmod_rst_info ohri;
  1260. int ret = -EINVAL;
  1261. if (!oh)
  1262. return -EINVAL;
  1263. if (!soc_ops.assert_hardreset)
  1264. return -ENOSYS;
  1265. ret = _lookup_hardreset(oh, name, &ohri);
  1266. if (ret < 0)
  1267. return ret;
  1268. ret = soc_ops.assert_hardreset(oh, &ohri);
  1269. return ret;
  1270. }
  1271. /**
  1272. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1273. * in the hwmod module.
  1274. * @oh: struct omap_hwmod *
  1275. * @name: name of the reset line to look up and deassert
  1276. *
  1277. * Some IP like dsp, ipu or iva contain processor that require an HW
  1278. * reset line to be assert / deassert in order to enable fully the IP.
  1279. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1280. * deasserting the hardreset line on the currently-booted SoC, or passes
  1281. * along the return value from _lookup_hardreset() or the SoC's
  1282. * deassert_hardreset code.
  1283. */
  1284. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1285. {
  1286. struct omap_hwmod_rst_info ohri;
  1287. int ret = -EINVAL;
  1288. if (!oh)
  1289. return -EINVAL;
  1290. if (!soc_ops.deassert_hardreset)
  1291. return -ENOSYS;
  1292. ret = _lookup_hardreset(oh, name, &ohri);
  1293. if (ret < 0)
  1294. return ret;
  1295. if (oh->clkdm) {
  1296. /*
  1297. * A clockdomain must be in SW_SUP otherwise reset
  1298. * might not be completed. The clockdomain can be set
  1299. * in HW_AUTO only when the module become ready.
  1300. */
  1301. clkdm_deny_idle(oh->clkdm);
  1302. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1303. if (ret) {
  1304. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1305. oh->name, oh->clkdm->name, ret);
  1306. return ret;
  1307. }
  1308. }
  1309. _enable_clocks(oh);
  1310. if (soc_ops.enable_module)
  1311. soc_ops.enable_module(oh);
  1312. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1313. if (soc_ops.disable_module)
  1314. soc_ops.disable_module(oh);
  1315. _disable_clocks(oh);
  1316. if (ret == -EBUSY)
  1317. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1318. if (oh->clkdm) {
  1319. /*
  1320. * Set the clockdomain to HW_AUTO, assuming that the
  1321. * previous state was HW_AUTO.
  1322. */
  1323. clkdm_allow_idle(oh->clkdm);
  1324. clkdm_hwmod_disable(oh->clkdm, oh);
  1325. }
  1326. return ret;
  1327. }
  1328. /**
  1329. * _read_hardreset - read the HW reset line state of submodules
  1330. * contained in the hwmod module
  1331. * @oh: struct omap_hwmod *
  1332. * @name: name of the reset line to look up and read
  1333. *
  1334. * Return the state of the reset line. Returns -EINVAL if @oh is
  1335. * null, -ENOSYS if we have no way of reading the hardreset line
  1336. * status on the currently-booted SoC, or passes along the return
  1337. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1338. * code.
  1339. */
  1340. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1341. {
  1342. struct omap_hwmod_rst_info ohri;
  1343. int ret = -EINVAL;
  1344. if (!oh)
  1345. return -EINVAL;
  1346. if (!soc_ops.is_hardreset_asserted)
  1347. return -ENOSYS;
  1348. ret = _lookup_hardreset(oh, name, &ohri);
  1349. if (ret < 0)
  1350. return ret;
  1351. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1352. }
  1353. /**
  1354. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1355. * @oh: struct omap_hwmod *
  1356. *
  1357. * If all hardreset lines associated with @oh are asserted, then return true.
  1358. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1359. * associated with @oh are asserted, then return false.
  1360. * This function is used to avoid executing some parts of the IP block
  1361. * enable/disable sequence if its hardreset line is set.
  1362. */
  1363. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1364. {
  1365. int i, rst_cnt = 0;
  1366. if (oh->rst_lines_cnt == 0)
  1367. return false;
  1368. for (i = 0; i < oh->rst_lines_cnt; i++)
  1369. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1370. rst_cnt++;
  1371. if (oh->rst_lines_cnt == rst_cnt)
  1372. return true;
  1373. return false;
  1374. }
  1375. /**
  1376. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1377. * hard-reset
  1378. * @oh: struct omap_hwmod *
  1379. *
  1380. * If any hardreset lines associated with @oh are asserted, then
  1381. * return true. Otherwise, if no hardreset lines associated with @oh
  1382. * are asserted, or if @oh has no hardreset lines, then return false.
  1383. * This function is used to avoid executing some parts of the IP block
  1384. * enable/disable sequence if any hardreset line is set.
  1385. */
  1386. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1387. {
  1388. int rst_cnt = 0;
  1389. int i;
  1390. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1391. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1392. rst_cnt++;
  1393. return (rst_cnt) ? true : false;
  1394. }
  1395. /**
  1396. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1397. * @oh: struct omap_hwmod *
  1398. *
  1399. * Disable the PRCM module mode related to the hwmod @oh.
  1400. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1401. */
  1402. static int _omap4_disable_module(struct omap_hwmod *oh)
  1403. {
  1404. int v;
  1405. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  1406. _omap4_clkctrl_managed_by_clkfwk(oh))
  1407. return -EINVAL;
  1408. /*
  1409. * Since integration code might still be doing something, only
  1410. * disable if all lines are under hardreset.
  1411. */
  1412. if (_are_any_hardreset_lines_asserted(oh))
  1413. return 0;
  1414. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1415. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1416. oh->prcm.omap4.clkctrl_offs);
  1417. v = _omap4_wait_target_disable(oh);
  1418. if (v)
  1419. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1420. oh->name);
  1421. return 0;
  1422. }
  1423. /**
  1424. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1425. * @oh: struct omap_hwmod *
  1426. *
  1427. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1428. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1429. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1430. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1431. *
  1432. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1433. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1434. * use the SYSCONFIG softreset bit to provide the status.
  1435. *
  1436. * Note that some IP like McBSP do have reset control but don't have
  1437. * reset status.
  1438. */
  1439. static int _ocp_softreset(struct omap_hwmod *oh)
  1440. {
  1441. u32 v;
  1442. int c = 0;
  1443. int ret = 0;
  1444. if (!oh->class->sysc ||
  1445. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1446. return -ENOENT;
  1447. /* clocks must be on for this operation */
  1448. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1449. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1450. oh->name);
  1451. return -EINVAL;
  1452. }
  1453. /* For some modules, all optionnal clocks need to be enabled as well */
  1454. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1455. _enable_optional_clocks(oh);
  1456. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1457. v = oh->_sysc_cache;
  1458. ret = _set_softreset(oh, &v);
  1459. if (ret)
  1460. goto dis_opt_clks;
  1461. _write_sysconfig(v, oh);
  1462. if (oh->class->sysc->srst_udelay)
  1463. udelay(oh->class->sysc->srst_udelay);
  1464. c = _wait_softreset_complete(oh);
  1465. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1466. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1467. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1468. ret = -ETIMEDOUT;
  1469. goto dis_opt_clks;
  1470. } else {
  1471. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1472. }
  1473. ret = _clear_softreset(oh, &v);
  1474. if (ret)
  1475. goto dis_opt_clks;
  1476. _write_sysconfig(v, oh);
  1477. /*
  1478. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1479. * _wait_target_ready() or _reset()
  1480. */
  1481. dis_opt_clks:
  1482. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1483. _disable_optional_clocks(oh);
  1484. return ret;
  1485. }
  1486. /**
  1487. * _reset - reset an omap_hwmod
  1488. * @oh: struct omap_hwmod *
  1489. *
  1490. * Resets an omap_hwmod @oh. If the module has a custom reset
  1491. * function pointer defined, then call it to reset the IP block, and
  1492. * pass along its return value to the caller. Otherwise, if the IP
  1493. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1494. * associated with it, call a function to reset the IP block via that
  1495. * method, and pass along the return value to the caller. Finally, if
  1496. * the IP block has some hardreset lines associated with it, assert
  1497. * all of those, but do _not_ deassert them. (This is because driver
  1498. * authors have expressed an apparent requirement to control the
  1499. * deassertion of the hardreset lines themselves.)
  1500. *
  1501. * The default software reset mechanism for most OMAP IP blocks is
  1502. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1503. * hwmods cannot be reset via this method. Some are not targets and
  1504. * therefore have no OCP header registers to access. Others (like the
  1505. * IVA) have idiosyncratic reset sequences. So for these relatively
  1506. * rare cases, custom reset code can be supplied in the struct
  1507. * omap_hwmod_class .reset function pointer.
  1508. *
  1509. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1510. * does not prevent idling of the system. This is necessary for cases
  1511. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1512. * kernel without disabling dma.
  1513. *
  1514. * Passes along the return value from either _ocp_softreset() or the
  1515. * custom reset function - these must return -EINVAL if the hwmod
  1516. * cannot be reset this way or if the hwmod is in the wrong state,
  1517. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1518. */
  1519. static int _reset(struct omap_hwmod *oh)
  1520. {
  1521. int i, r;
  1522. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1523. if (oh->class->reset) {
  1524. r = oh->class->reset(oh);
  1525. } else {
  1526. if (oh->rst_lines_cnt > 0) {
  1527. for (i = 0; i < oh->rst_lines_cnt; i++)
  1528. _assert_hardreset(oh, oh->rst_lines[i].name);
  1529. return 0;
  1530. } else {
  1531. r = _ocp_softreset(oh);
  1532. if (r == -ENOENT)
  1533. r = 0;
  1534. }
  1535. }
  1536. _set_dmadisable(oh);
  1537. /*
  1538. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1539. * softreset. The _enable() function should be split to avoid
  1540. * the rewrite of the OCP_SYSCONFIG register.
  1541. */
  1542. if (oh->class->sysc) {
  1543. _update_sysc_cache(oh);
  1544. _enable_sysc(oh);
  1545. }
  1546. return r;
  1547. }
  1548. /**
  1549. * _omap4_update_context_lost - increment hwmod context loss counter if
  1550. * hwmod context was lost, and clear hardware context loss reg
  1551. * @oh: hwmod to check for context loss
  1552. *
  1553. * If the PRCM indicates that the hwmod @oh lost context, increment
  1554. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1555. * bits. No return value.
  1556. */
  1557. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1558. {
  1559. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1560. return;
  1561. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1562. oh->clkdm->pwrdm.ptr->prcm_offs,
  1563. oh->prcm.omap4.context_offs))
  1564. return;
  1565. oh->prcm.omap4.context_lost_counter++;
  1566. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1567. oh->clkdm->pwrdm.ptr->prcm_offs,
  1568. oh->prcm.omap4.context_offs);
  1569. }
  1570. /**
  1571. * _omap4_get_context_lost - get context loss counter for a hwmod
  1572. * @oh: hwmod to get context loss counter for
  1573. *
  1574. * Returns the in-memory context loss counter for a hwmod.
  1575. */
  1576. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1577. {
  1578. return oh->prcm.omap4.context_lost_counter;
  1579. }
  1580. /**
  1581. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1582. * @oh: struct omap_hwmod *
  1583. *
  1584. * Some IP blocks (such as AESS) require some additional programming
  1585. * after enable before they can enter idle. If a function pointer to
  1586. * do so is present in the hwmod data, then call it and pass along the
  1587. * return value; otherwise, return 0.
  1588. */
  1589. static int _enable_preprogram(struct omap_hwmod *oh)
  1590. {
  1591. if (!oh->class->enable_preprogram)
  1592. return 0;
  1593. return oh->class->enable_preprogram(oh);
  1594. }
  1595. /**
  1596. * _enable - enable an omap_hwmod
  1597. * @oh: struct omap_hwmod *
  1598. *
  1599. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1600. * register target. Returns -EINVAL if the hwmod is in the wrong
  1601. * state or passes along the return value of _wait_target_ready().
  1602. */
  1603. static int _enable(struct omap_hwmod *oh)
  1604. {
  1605. int r;
  1606. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1607. /*
  1608. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1609. * state at init.
  1610. */
  1611. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1612. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1613. return 0;
  1614. }
  1615. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1616. oh->_state != _HWMOD_STATE_IDLE &&
  1617. oh->_state != _HWMOD_STATE_DISABLED) {
  1618. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1619. oh->name);
  1620. return -EINVAL;
  1621. }
  1622. /*
  1623. * If an IP block contains HW reset lines and all of them are
  1624. * asserted, we let integration code associated with that
  1625. * block handle the enable. We've received very little
  1626. * information on what those driver authors need, and until
  1627. * detailed information is provided and the driver code is
  1628. * posted to the public lists, this is probably the best we
  1629. * can do.
  1630. */
  1631. if (_are_all_hardreset_lines_asserted(oh))
  1632. return 0;
  1633. _add_initiator_dep(oh, mpu_oh);
  1634. if (oh->clkdm) {
  1635. /*
  1636. * A clockdomain must be in SW_SUP before enabling
  1637. * completely the module. The clockdomain can be set
  1638. * in HW_AUTO only when the module become ready.
  1639. */
  1640. clkdm_deny_idle(oh->clkdm);
  1641. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1642. if (r) {
  1643. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1644. oh->name, oh->clkdm->name, r);
  1645. return r;
  1646. }
  1647. }
  1648. _enable_clocks(oh);
  1649. if (soc_ops.enable_module)
  1650. soc_ops.enable_module(oh);
  1651. if (oh->flags & HWMOD_BLOCK_WFI)
  1652. cpu_idle_poll_ctrl(true);
  1653. if (soc_ops.update_context_lost)
  1654. soc_ops.update_context_lost(oh);
  1655. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1656. -EINVAL;
  1657. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1658. clkdm_allow_idle(oh->clkdm);
  1659. if (!r) {
  1660. oh->_state = _HWMOD_STATE_ENABLED;
  1661. /* Access the sysconfig only if the target is ready */
  1662. if (oh->class->sysc) {
  1663. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1664. _update_sysc_cache(oh);
  1665. _enable_sysc(oh);
  1666. }
  1667. r = _enable_preprogram(oh);
  1668. } else {
  1669. if (soc_ops.disable_module)
  1670. soc_ops.disable_module(oh);
  1671. _disable_clocks(oh);
  1672. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1673. oh->name, r);
  1674. if (oh->clkdm)
  1675. clkdm_hwmod_disable(oh->clkdm, oh);
  1676. }
  1677. return r;
  1678. }
  1679. /**
  1680. * _idle - idle an omap_hwmod
  1681. * @oh: struct omap_hwmod *
  1682. *
  1683. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1684. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1685. * state or returns 0.
  1686. */
  1687. static int _idle(struct omap_hwmod *oh)
  1688. {
  1689. if (oh->flags & HWMOD_NO_IDLE) {
  1690. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1691. return 0;
  1692. }
  1693. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1694. if (_are_all_hardreset_lines_asserted(oh))
  1695. return 0;
  1696. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1697. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1698. oh->name);
  1699. return -EINVAL;
  1700. }
  1701. if (oh->class->sysc)
  1702. _idle_sysc(oh);
  1703. _del_initiator_dep(oh, mpu_oh);
  1704. /*
  1705. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1706. * deny idle the clkdm again since idle was already denied
  1707. * in _enable()
  1708. */
  1709. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1710. clkdm_deny_idle(oh->clkdm);
  1711. if (oh->flags & HWMOD_BLOCK_WFI)
  1712. cpu_idle_poll_ctrl(false);
  1713. if (soc_ops.disable_module)
  1714. soc_ops.disable_module(oh);
  1715. /*
  1716. * The module must be in idle mode before disabling any parents
  1717. * clocks. Otherwise, the parent clock might be disabled before
  1718. * the module transition is done, and thus will prevent the
  1719. * transition to complete properly.
  1720. */
  1721. _disable_clocks(oh);
  1722. if (oh->clkdm) {
  1723. clkdm_allow_idle(oh->clkdm);
  1724. clkdm_hwmod_disable(oh->clkdm, oh);
  1725. }
  1726. oh->_state = _HWMOD_STATE_IDLE;
  1727. return 0;
  1728. }
  1729. /**
  1730. * _shutdown - shutdown an omap_hwmod
  1731. * @oh: struct omap_hwmod *
  1732. *
  1733. * Shut down an omap_hwmod @oh. This should be called when the driver
  1734. * used for the hwmod is removed or unloaded or if the driver is not
  1735. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1736. * state or returns 0.
  1737. */
  1738. static int _shutdown(struct omap_hwmod *oh)
  1739. {
  1740. int ret, i;
  1741. u8 prev_state;
  1742. if (_are_all_hardreset_lines_asserted(oh))
  1743. return 0;
  1744. if (oh->_state != _HWMOD_STATE_IDLE &&
  1745. oh->_state != _HWMOD_STATE_ENABLED) {
  1746. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1747. oh->name);
  1748. return -EINVAL;
  1749. }
  1750. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1751. if (oh->class->pre_shutdown) {
  1752. prev_state = oh->_state;
  1753. if (oh->_state == _HWMOD_STATE_IDLE)
  1754. _enable(oh);
  1755. ret = oh->class->pre_shutdown(oh);
  1756. if (ret) {
  1757. if (prev_state == _HWMOD_STATE_IDLE)
  1758. _idle(oh);
  1759. return ret;
  1760. }
  1761. }
  1762. if (oh->class->sysc) {
  1763. if (oh->_state == _HWMOD_STATE_IDLE)
  1764. _enable(oh);
  1765. _shutdown_sysc(oh);
  1766. }
  1767. /* clocks and deps are already disabled in idle */
  1768. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1769. _del_initiator_dep(oh, mpu_oh);
  1770. /* XXX what about the other system initiators here? dma, dsp */
  1771. if (oh->flags & HWMOD_BLOCK_WFI)
  1772. cpu_idle_poll_ctrl(false);
  1773. if (soc_ops.disable_module)
  1774. soc_ops.disable_module(oh);
  1775. _disable_clocks(oh);
  1776. if (oh->clkdm)
  1777. clkdm_hwmod_disable(oh->clkdm, oh);
  1778. }
  1779. /* XXX Should this code also force-disable the optional clocks? */
  1780. for (i = 0; i < oh->rst_lines_cnt; i++)
  1781. _assert_hardreset(oh, oh->rst_lines[i].name);
  1782. oh->_state = _HWMOD_STATE_DISABLED;
  1783. return 0;
  1784. }
  1785. static int of_dev_find_hwmod(struct device_node *np,
  1786. struct omap_hwmod *oh)
  1787. {
  1788. int count, i, res;
  1789. const char *p;
  1790. count = of_property_count_strings(np, "ti,hwmods");
  1791. if (count < 1)
  1792. return -ENODEV;
  1793. for (i = 0; i < count; i++) {
  1794. res = of_property_read_string_index(np, "ti,hwmods",
  1795. i, &p);
  1796. if (res)
  1797. continue;
  1798. if (!strcmp(p, oh->name)) {
  1799. pr_debug("omap_hwmod: dt %pOFn[%i] uses hwmod %s\n",
  1800. np, i, oh->name);
  1801. return i;
  1802. }
  1803. }
  1804. return -ENODEV;
  1805. }
  1806. /**
  1807. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1808. * @np: struct device_node *
  1809. * @oh: struct omap_hwmod *
  1810. * @index: index of the entry found
  1811. * @found: struct device_node * found or NULL
  1812. *
  1813. * Parse the dt blob and find out needed hwmod. Recursive function is
  1814. * implemented to take care hierarchical dt blob parsing.
  1815. * Return: Returns 0 on success, -ENODEV when not found.
  1816. */
  1817. static int of_dev_hwmod_lookup(struct device_node *np,
  1818. struct omap_hwmod *oh,
  1819. int *index,
  1820. struct device_node **found)
  1821. {
  1822. struct device_node *np0 = NULL;
  1823. int res;
  1824. res = of_dev_find_hwmod(np, oh);
  1825. if (res >= 0) {
  1826. *found = np;
  1827. *index = res;
  1828. return 0;
  1829. }
  1830. for_each_child_of_node(np, np0) {
  1831. struct device_node *fc;
  1832. int i;
  1833. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1834. if (res == 0) {
  1835. *found = fc;
  1836. *index = i;
  1837. return 0;
  1838. }
  1839. }
  1840. *found = NULL;
  1841. *index = 0;
  1842. return -ENODEV;
  1843. }
  1844. /**
  1845. * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
  1846. *
  1847. * @oh: struct omap_hwmod *
  1848. * @np: struct device_node *
  1849. *
  1850. * Fix up module register offsets for modules with mpu_rt_idx.
  1851. * Only needed for cpsw with interconnect target module defined
  1852. * in device tree while still using legacy hwmod platform data
  1853. * for rev, sysc and syss registers.
  1854. *
  1855. * Can be removed when all cpsw hwmod platform data has been
  1856. * dropped.
  1857. */
  1858. static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
  1859. struct device_node *np,
  1860. struct resource *res)
  1861. {
  1862. struct device_node *child = NULL;
  1863. int error;
  1864. child = of_get_next_child(np, child);
  1865. if (!child)
  1866. return;
  1867. error = of_address_to_resource(child, oh->mpu_rt_idx, res);
  1868. if (error)
  1869. pr_err("%s: error mapping mpu_rt_idx: %i\n",
  1870. __func__, error);
  1871. }
  1872. /**
  1873. * omap_hwmod_parse_module_range - map module IO range from device tree
  1874. * @oh: struct omap_hwmod *
  1875. * @np: struct device_node *
  1876. *
  1877. * Parse the device tree range an interconnect target module provides
  1878. * for it's child device IP blocks. This way we can support the old
  1879. * "ti,hwmods" property with just dts data without a need for platform
  1880. * data for IO resources. And we don't need all the child IP device
  1881. * nodes available in the dts.
  1882. */
  1883. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  1884. struct device_node *np,
  1885. struct resource *res)
  1886. {
  1887. struct property *prop;
  1888. const __be32 *ranges;
  1889. const char *name;
  1890. u32 nr_addr, nr_size;
  1891. u64 base, size;
  1892. int len, error;
  1893. if (!res)
  1894. return -EINVAL;
  1895. ranges = of_get_property(np, "ranges", &len);
  1896. if (!ranges)
  1897. return -ENOENT;
  1898. len /= sizeof(*ranges);
  1899. if (len < 3)
  1900. return -EINVAL;
  1901. of_property_for_each_string(np, "compatible", prop, name)
  1902. if (!strncmp("ti,sysc-", name, 8))
  1903. break;
  1904. if (!name)
  1905. return -ENOENT;
  1906. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  1907. if (error)
  1908. return -ENOENT;
  1909. error = of_property_read_u32(np, "#size-cells", &nr_size);
  1910. if (error)
  1911. return -ENOENT;
  1912. if (nr_addr != 1 || nr_size != 1) {
  1913. pr_err("%s: invalid range for %s->%pOFn\n", __func__,
  1914. oh->name, np);
  1915. return -EINVAL;
  1916. }
  1917. ranges++;
  1918. base = of_translate_address(np, ranges++);
  1919. size = be32_to_cpup(ranges);
  1920. pr_debug("omap_hwmod: %s %pOFn at 0x%llx size 0x%llx\n",
  1921. oh->name, np, base, size);
  1922. if (oh && oh->mpu_rt_idx) {
  1923. omap_hwmod_fix_mpu_rt_idx(oh, np, res);
  1924. return 0;
  1925. }
  1926. res->start = base;
  1927. res->end = base + size - 1;
  1928. res->flags = IORESOURCE_MEM;
  1929. return 0;
  1930. }
  1931. /**
  1932. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1933. * @oh: struct omap_hwmod * to locate the virtual address
  1934. * @data: (unused, caller should pass NULL)
  1935. * @index: index of the reg entry iospace in device tree
  1936. * @np: struct device_node * of the IP block's device node in the DT data
  1937. *
  1938. * Cache the virtual address used by the MPU to access this IP block's
  1939. * registers. This address is needed early so the OCP registers that
  1940. * are part of the device's address space can be ioremapped properly.
  1941. *
  1942. * If SYSC access is not needed, the registers will not be remapped
  1943. * and non-availability of MPU access is not treated as an error.
  1944. *
  1945. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1946. * -ENXIO on absent or invalid register target address space.
  1947. */
  1948. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1949. int index, struct device_node *np)
  1950. {
  1951. void __iomem *va_start = NULL;
  1952. struct resource res;
  1953. int error;
  1954. if (!oh)
  1955. return -EINVAL;
  1956. _save_mpu_port_index(oh);
  1957. /* if we don't need sysc access we don't need to ioremap */
  1958. if (!oh->class->sysc)
  1959. return 0;
  1960. /* we can't continue without MPU PORT if we need sysc access */
  1961. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1962. return -ENXIO;
  1963. if (!np) {
  1964. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  1965. return -ENXIO;
  1966. }
  1967. /* Do we have a dts range for the interconnect target module? */
  1968. error = omap_hwmod_parse_module_range(oh, np, &res);
  1969. if (!error)
  1970. va_start = ioremap(res.start, resource_size(&res));
  1971. /* No ranges, rely on device reg entry */
  1972. if (!va_start)
  1973. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  1974. if (!va_start) {
  1975. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  1976. oh->name, index, np);
  1977. return -ENXIO;
  1978. }
  1979. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1980. oh->name, va_start);
  1981. oh->_mpu_rt_va = va_start;
  1982. return 0;
  1983. }
  1984. /**
  1985. * _init - initialize internal data for the hwmod @oh
  1986. * @oh: struct omap_hwmod *
  1987. * @n: (unused)
  1988. *
  1989. * Look up the clocks and the address space used by the MPU to access
  1990. * registers belonging to the hwmod @oh. @oh must already be
  1991. * registered at this point. This is the first of two phases for
  1992. * hwmod initialization. Code called here does not touch any hardware
  1993. * registers, it simply prepares internal data structures. Returns 0
  1994. * upon success or if the hwmod isn't registered or if the hwmod's
  1995. * address space is not defined, or -EINVAL upon failure.
  1996. */
  1997. static int __init _init(struct omap_hwmod *oh, void *data)
  1998. {
  1999. int r, index;
  2000. struct device_node *np = NULL;
  2001. struct device_node *bus;
  2002. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2003. return 0;
  2004. bus = of_find_node_by_name(NULL, "ocp");
  2005. if (!bus)
  2006. return -ENODEV;
  2007. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2008. if (r)
  2009. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2010. else if (np && index)
  2011. pr_warn("omap_hwmod: %s using broken dt data from %pOFn\n",
  2012. oh->name, np);
  2013. r = _init_mpu_rt_base(oh, NULL, index, np);
  2014. if (r < 0) {
  2015. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2016. oh->name);
  2017. return 0;
  2018. }
  2019. r = _init_clocks(oh, np);
  2020. if (r < 0) {
  2021. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2022. return -EINVAL;
  2023. }
  2024. if (np) {
  2025. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2026. oh->flags |= HWMOD_INIT_NO_RESET;
  2027. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2028. oh->flags |= HWMOD_INIT_NO_IDLE;
  2029. if (of_find_property(np, "ti,no-idle", NULL))
  2030. oh->flags |= HWMOD_NO_IDLE;
  2031. }
  2032. oh->_state = _HWMOD_STATE_INITIALIZED;
  2033. return 0;
  2034. }
  2035. /**
  2036. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2037. * @oh: struct omap_hwmod *
  2038. *
  2039. * Set up the module's interface clocks. XXX This function is still mostly
  2040. * a stub; implementing this properly requires iclk autoidle usecounting in
  2041. * the clock code. No return value.
  2042. */
  2043. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2044. {
  2045. struct omap_hwmod_ocp_if *os;
  2046. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2047. return;
  2048. list_for_each_entry(os, &oh->slave_ports, node) {
  2049. if (!os->_clk)
  2050. continue;
  2051. if (os->flags & OCPIF_SWSUP_IDLE) {
  2052. /* XXX omap_iclk_deny_idle(c); */
  2053. } else {
  2054. /* XXX omap_iclk_allow_idle(c); */
  2055. clk_enable(os->_clk);
  2056. }
  2057. }
  2058. return;
  2059. }
  2060. /**
  2061. * _setup_reset - reset an IP block during the setup process
  2062. * @oh: struct omap_hwmod *
  2063. *
  2064. * Reset the IP block corresponding to the hwmod @oh during the setup
  2065. * process. The IP block is first enabled so it can be successfully
  2066. * reset. Returns 0 upon success or a negative error code upon
  2067. * failure.
  2068. */
  2069. static int __init _setup_reset(struct omap_hwmod *oh)
  2070. {
  2071. int r;
  2072. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2073. return -EINVAL;
  2074. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2075. return -EPERM;
  2076. if (oh->rst_lines_cnt == 0) {
  2077. r = _enable(oh);
  2078. if (r) {
  2079. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2080. oh->name, oh->_state);
  2081. return -EINVAL;
  2082. }
  2083. }
  2084. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2085. r = _reset(oh);
  2086. return r;
  2087. }
  2088. /**
  2089. * _setup_postsetup - transition to the appropriate state after _setup
  2090. * @oh: struct omap_hwmod *
  2091. *
  2092. * Place an IP block represented by @oh into a "post-setup" state --
  2093. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2094. * this function is called at the end of _setup().) The postsetup
  2095. * state for an IP block can be changed by calling
  2096. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2097. * before one of the omap_hwmod_setup*() functions are called for the
  2098. * IP block.
  2099. *
  2100. * The IP block stays in this state until a PM runtime-based driver is
  2101. * loaded for that IP block. A post-setup state of IDLE is
  2102. * appropriate for almost all IP blocks with runtime PM-enabled
  2103. * drivers, since those drivers are able to enable the IP block. A
  2104. * post-setup state of ENABLED is appropriate for kernels with PM
  2105. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2106. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2107. * included, since the WDTIMER starts running on reset and will reset
  2108. * the MPU if left active.
  2109. *
  2110. * This post-setup mechanism is deprecated. Once all of the OMAP
  2111. * drivers have been converted to use PM runtime, and all of the IP
  2112. * block data and interconnect data is available to the hwmod code, it
  2113. * should be possible to replace this mechanism with a "lazy reset"
  2114. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2115. * when the driver first probes, then all remaining IP blocks without
  2116. * drivers are either shut down or enabled after the drivers have
  2117. * loaded. However, this cannot take place until the above
  2118. * preconditions have been met, since otherwise the late reset code
  2119. * has no way of knowing which IP blocks are in use by drivers, and
  2120. * which ones are unused.
  2121. *
  2122. * No return value.
  2123. */
  2124. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2125. {
  2126. u8 postsetup_state;
  2127. if (oh->rst_lines_cnt > 0)
  2128. return;
  2129. postsetup_state = oh->_postsetup_state;
  2130. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2131. postsetup_state = _HWMOD_STATE_ENABLED;
  2132. /*
  2133. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2134. * it should be set by the core code as a runtime flag during startup
  2135. */
  2136. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2137. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2138. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2139. postsetup_state = _HWMOD_STATE_ENABLED;
  2140. }
  2141. if (postsetup_state == _HWMOD_STATE_IDLE)
  2142. _idle(oh);
  2143. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2144. _shutdown(oh);
  2145. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2146. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2147. oh->name, postsetup_state);
  2148. return;
  2149. }
  2150. /**
  2151. * _setup - prepare IP block hardware for use
  2152. * @oh: struct omap_hwmod *
  2153. * @n: (unused, pass NULL)
  2154. *
  2155. * Configure the IP block represented by @oh. This may include
  2156. * enabling the IP block, resetting it, and placing it into a
  2157. * post-setup state, depending on the type of IP block and applicable
  2158. * flags. IP blocks are reset to prevent any previous configuration
  2159. * by the bootloader or previous operating system from interfering
  2160. * with power management or other parts of the system. The reset can
  2161. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2162. * two phases for hwmod initialization. Code called here generally
  2163. * affects the IP block hardware, or system integration hardware
  2164. * associated with the IP block. Returns 0.
  2165. */
  2166. static int _setup(struct omap_hwmod *oh, void *data)
  2167. {
  2168. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2169. return 0;
  2170. if (oh->parent_hwmod) {
  2171. int r;
  2172. r = _enable(oh->parent_hwmod);
  2173. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2174. oh->name, oh->parent_hwmod->name);
  2175. }
  2176. _setup_iclk_autoidle(oh);
  2177. if (!_setup_reset(oh))
  2178. _setup_postsetup(oh);
  2179. if (oh->parent_hwmod) {
  2180. u8 postsetup_state;
  2181. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2182. if (postsetup_state == _HWMOD_STATE_IDLE)
  2183. _idle(oh->parent_hwmod);
  2184. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2185. _shutdown(oh->parent_hwmod);
  2186. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2187. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2188. oh->parent_hwmod->name, postsetup_state);
  2189. }
  2190. return 0;
  2191. }
  2192. /**
  2193. * _register - register a struct omap_hwmod
  2194. * @oh: struct omap_hwmod *
  2195. *
  2196. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2197. * already has been registered by the same name; -EINVAL if the
  2198. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2199. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2200. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2201. * success.
  2202. *
  2203. * XXX The data should be copied into bootmem, so the original data
  2204. * should be marked __initdata and freed after init. This would allow
  2205. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2206. * that the copy process would be relatively complex due to the large number
  2207. * of substructures.
  2208. */
  2209. static int __init _register(struct omap_hwmod *oh)
  2210. {
  2211. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2212. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2213. return -EINVAL;
  2214. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2215. if (_lookup(oh->name))
  2216. return -EEXIST;
  2217. list_add_tail(&oh->node, &omap_hwmod_list);
  2218. INIT_LIST_HEAD(&oh->slave_ports);
  2219. spin_lock_init(&oh->_lock);
  2220. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2221. oh->_state = _HWMOD_STATE_REGISTERED;
  2222. /*
  2223. * XXX Rather than doing a strcmp(), this should test a flag
  2224. * set in the hwmod data, inserted by the autogenerator code.
  2225. */
  2226. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2227. mpu_oh = oh;
  2228. return 0;
  2229. }
  2230. /**
  2231. * _add_link - add an interconnect between two IP blocks
  2232. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2233. *
  2234. * Add struct omap_hwmod_link records connecting the slave IP block
  2235. * specified in @oi->slave to @oi. This code is assumed to run before
  2236. * preemption or SMP has been enabled, thus avoiding the need for
  2237. * locking in this code. Changes to this assumption will require
  2238. * additional locking. Returns 0.
  2239. */
  2240. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2241. {
  2242. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2243. oi->slave->name);
  2244. list_add(&oi->node, &oi->slave->slave_ports);
  2245. oi->slave->slaves_cnt++;
  2246. return 0;
  2247. }
  2248. /**
  2249. * _register_link - register a struct omap_hwmod_ocp_if
  2250. * @oi: struct omap_hwmod_ocp_if *
  2251. *
  2252. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2253. * has already been registered; -EINVAL if @oi is NULL or if the
  2254. * record pointed to by @oi is missing required fields; or 0 upon
  2255. * success.
  2256. *
  2257. * XXX The data should be copied into bootmem, so the original data
  2258. * should be marked __initdata and freed after init. This would allow
  2259. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2260. */
  2261. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2262. {
  2263. if (!oi || !oi->master || !oi->slave || !oi->user)
  2264. return -EINVAL;
  2265. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2266. return -EEXIST;
  2267. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2268. oi->master->name, oi->slave->name);
  2269. /*
  2270. * Register the connected hwmods, if they haven't been
  2271. * registered already
  2272. */
  2273. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2274. _register(oi->master);
  2275. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2276. _register(oi->slave);
  2277. _add_link(oi);
  2278. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2279. return 0;
  2280. }
  2281. /* Static functions intended only for use in soc_ops field function pointers */
  2282. /**
  2283. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2284. * @oh: struct omap_hwmod *
  2285. *
  2286. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2287. * does not have an IDLEST bit or if the module successfully leaves
  2288. * slave idle; otherwise, pass along the return value of the
  2289. * appropriate *_cm*_wait_module_ready() function.
  2290. */
  2291. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2292. {
  2293. if (!oh)
  2294. return -EINVAL;
  2295. if (oh->flags & HWMOD_NO_IDLEST)
  2296. return 0;
  2297. if (!_find_mpu_rt_port(oh))
  2298. return 0;
  2299. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2300. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2301. oh->prcm.omap2.idlest_reg_id,
  2302. oh->prcm.omap2.idlest_idle_bit);
  2303. }
  2304. /**
  2305. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2306. * @oh: struct omap_hwmod *
  2307. *
  2308. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2309. * does not have an IDLEST bit or if the module successfully leaves
  2310. * slave idle; otherwise, pass along the return value of the
  2311. * appropriate *_cm*_wait_module_ready() function.
  2312. */
  2313. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2314. {
  2315. if (!oh)
  2316. return -EINVAL;
  2317. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2318. return 0;
  2319. if (!_find_mpu_rt_port(oh))
  2320. return 0;
  2321. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  2322. return 0;
  2323. if (!_omap4_has_clkctrl_clock(oh))
  2324. return 0;
  2325. /* XXX check module SIDLEMODE, hardreset status */
  2326. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2327. oh->clkdm->cm_inst,
  2328. oh->prcm.omap4.clkctrl_offs, 0);
  2329. }
  2330. /**
  2331. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2332. * @oh: struct omap_hwmod * to assert hardreset
  2333. * @ohri: hardreset line data
  2334. *
  2335. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2336. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2337. * use as an soc_ops function pointer. Passes along the return value
  2338. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2339. * for removal when the PRM code is moved into drivers/.
  2340. */
  2341. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2342. struct omap_hwmod_rst_info *ohri)
  2343. {
  2344. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2345. oh->prcm.omap2.module_offs, 0);
  2346. }
  2347. /**
  2348. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2349. * @oh: struct omap_hwmod * to deassert hardreset
  2350. * @ohri: hardreset line data
  2351. *
  2352. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2353. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2354. * use as an soc_ops function pointer. Passes along the return value
  2355. * from omap2_prm_deassert_hardreset(). XXX This function is
  2356. * scheduled for removal when the PRM code is moved into drivers/.
  2357. */
  2358. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2359. struct omap_hwmod_rst_info *ohri)
  2360. {
  2361. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2362. oh->prcm.omap2.module_offs, 0, 0);
  2363. }
  2364. /**
  2365. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2366. * @oh: struct omap_hwmod * to test hardreset
  2367. * @ohri: hardreset line data
  2368. *
  2369. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2370. * from the hwmod @oh and the hardreset line data @ohri. Only
  2371. * intended for use as an soc_ops function pointer. Passes along the
  2372. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2373. * function is scheduled for removal when the PRM code is moved into
  2374. * drivers/.
  2375. */
  2376. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2377. struct omap_hwmod_rst_info *ohri)
  2378. {
  2379. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2380. oh->prcm.omap2.module_offs, 0);
  2381. }
  2382. /**
  2383. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2384. * @oh: struct omap_hwmod * to assert hardreset
  2385. * @ohri: hardreset line data
  2386. *
  2387. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2388. * from the hwmod @oh and the hardreset line data @ohri. Only
  2389. * intended for use as an soc_ops function pointer. Passes along the
  2390. * return value from omap4_prminst_assert_hardreset(). XXX This
  2391. * function is scheduled for removal when the PRM code is moved into
  2392. * drivers/.
  2393. */
  2394. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2395. struct omap_hwmod_rst_info *ohri)
  2396. {
  2397. if (!oh->clkdm)
  2398. return -EINVAL;
  2399. return omap_prm_assert_hardreset(ohri->rst_shift,
  2400. oh->clkdm->pwrdm.ptr->prcm_partition,
  2401. oh->clkdm->pwrdm.ptr->prcm_offs,
  2402. oh->prcm.omap4.rstctrl_offs);
  2403. }
  2404. /**
  2405. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2406. * @oh: struct omap_hwmod * to deassert hardreset
  2407. * @ohri: hardreset line data
  2408. *
  2409. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2410. * from the hwmod @oh and the hardreset line data @ohri. Only
  2411. * intended for use as an soc_ops function pointer. Passes along the
  2412. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2413. * function is scheduled for removal when the PRM code is moved into
  2414. * drivers/.
  2415. */
  2416. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2417. struct omap_hwmod_rst_info *ohri)
  2418. {
  2419. if (!oh->clkdm)
  2420. return -EINVAL;
  2421. if (ohri->st_shift)
  2422. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2423. oh->name, ohri->name);
  2424. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2425. oh->clkdm->pwrdm.ptr->prcm_partition,
  2426. oh->clkdm->pwrdm.ptr->prcm_offs,
  2427. oh->prcm.omap4.rstctrl_offs,
  2428. oh->prcm.omap4.rstctrl_offs +
  2429. OMAP4_RST_CTRL_ST_OFFSET);
  2430. }
  2431. /**
  2432. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2433. * @oh: struct omap_hwmod * to test hardreset
  2434. * @ohri: hardreset line data
  2435. *
  2436. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2437. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2438. * Only intended for use as an soc_ops function pointer. Passes along
  2439. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2440. * This function is scheduled for removal when the PRM code is moved
  2441. * into drivers/.
  2442. */
  2443. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2444. struct omap_hwmod_rst_info *ohri)
  2445. {
  2446. if (!oh->clkdm)
  2447. return -EINVAL;
  2448. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2449. oh->clkdm->pwrdm.ptr->
  2450. prcm_partition,
  2451. oh->clkdm->pwrdm.ptr->prcm_offs,
  2452. oh->prcm.omap4.rstctrl_offs);
  2453. }
  2454. /**
  2455. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2456. * @oh: struct omap_hwmod * to disable control for
  2457. *
  2458. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2459. * will be using its main_clk to enable/disable the module. Returns
  2460. * 0 if successful.
  2461. */
  2462. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2463. {
  2464. if (!oh)
  2465. return -EINVAL;
  2466. oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
  2467. return 0;
  2468. }
  2469. /**
  2470. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2471. * @oh: struct omap_hwmod * to deassert hardreset
  2472. * @ohri: hardreset line data
  2473. *
  2474. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2475. * from the hwmod @oh and the hardreset line data @ohri. Only
  2476. * intended for use as an soc_ops function pointer. Passes along the
  2477. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2478. * function is scheduled for removal when the PRM code is moved into
  2479. * drivers/.
  2480. */
  2481. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2482. struct omap_hwmod_rst_info *ohri)
  2483. {
  2484. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2485. oh->clkdm->pwrdm.ptr->prcm_partition,
  2486. oh->clkdm->pwrdm.ptr->prcm_offs,
  2487. oh->prcm.omap4.rstctrl_offs,
  2488. oh->prcm.omap4.rstst_offs);
  2489. }
  2490. /* Public functions */
  2491. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2492. {
  2493. if (oh->flags & HWMOD_16BIT_REG)
  2494. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2495. else
  2496. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2497. }
  2498. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2499. {
  2500. if (oh->flags & HWMOD_16BIT_REG)
  2501. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2502. else
  2503. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2504. }
  2505. /**
  2506. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2507. * @oh: struct omap_hwmod *
  2508. *
  2509. * This is a public function exposed to drivers. Some drivers may need to do
  2510. * some settings before and after resetting the device. Those drivers after
  2511. * doing the necessary settings could use this function to start a reset by
  2512. * setting the SYSCONFIG.SOFTRESET bit.
  2513. */
  2514. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2515. {
  2516. u32 v;
  2517. int ret;
  2518. if (!oh || !(oh->_sysc_cache))
  2519. return -EINVAL;
  2520. v = oh->_sysc_cache;
  2521. ret = _set_softreset(oh, &v);
  2522. if (ret)
  2523. goto error;
  2524. _write_sysconfig(v, oh);
  2525. ret = _clear_softreset(oh, &v);
  2526. if (ret)
  2527. goto error;
  2528. _write_sysconfig(v, oh);
  2529. error:
  2530. return ret;
  2531. }
  2532. /**
  2533. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2534. * @name: name of the omap_hwmod to look up
  2535. *
  2536. * Given a @name of an omap_hwmod, return a pointer to the registered
  2537. * struct omap_hwmod *, or NULL upon error.
  2538. */
  2539. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2540. {
  2541. struct omap_hwmod *oh;
  2542. if (!name)
  2543. return NULL;
  2544. oh = _lookup(name);
  2545. return oh;
  2546. }
  2547. /**
  2548. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2549. * @fn: pointer to a callback function
  2550. * @data: void * data to pass to callback function
  2551. *
  2552. * Call @fn for each registered omap_hwmod, passing @data to each
  2553. * function. @fn must return 0 for success or any other value for
  2554. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2555. * will stop and the non-zero return value will be passed to the
  2556. * caller of omap_hwmod_for_each(). @fn is called with
  2557. * omap_hwmod_for_each() held.
  2558. */
  2559. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2560. void *data)
  2561. {
  2562. struct omap_hwmod *temp_oh;
  2563. int ret = 0;
  2564. if (!fn)
  2565. return -EINVAL;
  2566. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2567. ret = (*fn)(temp_oh, data);
  2568. if (ret)
  2569. break;
  2570. }
  2571. return ret;
  2572. }
  2573. /**
  2574. * omap_hwmod_register_links - register an array of hwmod links
  2575. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2576. *
  2577. * Intended to be called early in boot before the clock framework is
  2578. * initialized. If @ois is not null, will register all omap_hwmods
  2579. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2580. * omap_hwmod_init() hasn't been called before calling this function,
  2581. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2582. * success.
  2583. */
  2584. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2585. {
  2586. int r, i;
  2587. if (!inited)
  2588. return -EINVAL;
  2589. if (!ois)
  2590. return 0;
  2591. if (ois[0] == NULL) /* Empty list */
  2592. return 0;
  2593. i = 0;
  2594. do {
  2595. r = _register_link(ois[i]);
  2596. WARN(r && r != -EEXIST,
  2597. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2598. ois[i]->master->name, ois[i]->slave->name, r);
  2599. } while (ois[++i]);
  2600. return 0;
  2601. }
  2602. /**
  2603. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2604. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2605. *
  2606. * If the hwmod data corresponding to the MPU subsystem IP block
  2607. * hasn't been initialized and set up yet, do so now. This must be
  2608. * done first since sleep dependencies may be added from other hwmods
  2609. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2610. * return value.
  2611. */
  2612. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2613. {
  2614. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2615. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2616. __func__, MPU_INITIATOR_NAME);
  2617. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2618. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2619. }
  2620. /**
  2621. * omap_hwmod_setup_one - set up a single hwmod
  2622. * @oh_name: const char * name of the already-registered hwmod to set up
  2623. *
  2624. * Initialize and set up a single hwmod. Intended to be used for a
  2625. * small number of early devices, such as the timer IP blocks used for
  2626. * the scheduler clock. Must be called after omap2_clk_init().
  2627. * Resolves the struct clk names to struct clk pointers for each
  2628. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2629. * -EINVAL upon error or 0 upon success.
  2630. */
  2631. int __init omap_hwmod_setup_one(const char *oh_name)
  2632. {
  2633. struct omap_hwmod *oh;
  2634. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2635. oh = _lookup(oh_name);
  2636. if (!oh) {
  2637. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2638. return -EINVAL;
  2639. }
  2640. _ensure_mpu_hwmod_is_setup(oh);
  2641. _init(oh, NULL);
  2642. _setup(oh, NULL);
  2643. return 0;
  2644. }
  2645. static void omap_hwmod_check_one(struct device *dev,
  2646. const char *name, s8 v1, u8 v2)
  2647. {
  2648. if (v1 < 0)
  2649. return;
  2650. if (v1 != v2)
  2651. dev_warn(dev, "%s %d != %d\n", name, v1, v2);
  2652. }
  2653. /**
  2654. * omap_hwmod_check_sysc - check sysc against platform sysc
  2655. * @dev: struct device
  2656. * @data: module data
  2657. * @sysc_fields: new sysc configuration
  2658. */
  2659. static int omap_hwmod_check_sysc(struct device *dev,
  2660. const struct ti_sysc_module_data *data,
  2661. struct sysc_regbits *sysc_fields)
  2662. {
  2663. const struct sysc_regbits *regbits = data->cap->regbits;
  2664. omap_hwmod_check_one(dev, "dmadisable_shift",
  2665. regbits->dmadisable_shift,
  2666. sysc_fields->dmadisable_shift);
  2667. omap_hwmod_check_one(dev, "midle_shift",
  2668. regbits->midle_shift,
  2669. sysc_fields->midle_shift);
  2670. omap_hwmod_check_one(dev, "sidle_shift",
  2671. regbits->sidle_shift,
  2672. sysc_fields->sidle_shift);
  2673. omap_hwmod_check_one(dev, "clkact_shift",
  2674. regbits->clkact_shift,
  2675. sysc_fields->clkact_shift);
  2676. omap_hwmod_check_one(dev, "enwkup_shift",
  2677. regbits->enwkup_shift,
  2678. sysc_fields->enwkup_shift);
  2679. omap_hwmod_check_one(dev, "srst_shift",
  2680. regbits->srst_shift,
  2681. sysc_fields->srst_shift);
  2682. omap_hwmod_check_one(dev, "autoidle_shift",
  2683. regbits->autoidle_shift,
  2684. sysc_fields->autoidle_shift);
  2685. return 0;
  2686. }
  2687. /**
  2688. * omap_hwmod_init_regbits - init sysconfig specific register bits
  2689. * @dev: struct device
  2690. * @data: module data
  2691. * @sysc_fields: new sysc configuration
  2692. */
  2693. static int omap_hwmod_init_regbits(struct device *dev,
  2694. const struct ti_sysc_module_data *data,
  2695. struct sysc_regbits **sysc_fields)
  2696. {
  2697. *sysc_fields = NULL;
  2698. switch (data->cap->type) {
  2699. case TI_SYSC_OMAP2:
  2700. case TI_SYSC_OMAP2_TIMER:
  2701. *sysc_fields = &omap_hwmod_sysc_type1;
  2702. break;
  2703. case TI_SYSC_OMAP3_SHAM:
  2704. *sysc_fields = &omap3_sham_sysc_fields;
  2705. break;
  2706. case TI_SYSC_OMAP3_AES:
  2707. *sysc_fields = &omap3xxx_aes_sysc_fields;
  2708. break;
  2709. case TI_SYSC_OMAP4:
  2710. case TI_SYSC_OMAP4_TIMER:
  2711. *sysc_fields = &omap_hwmod_sysc_type2;
  2712. break;
  2713. case TI_SYSC_OMAP4_SIMPLE:
  2714. *sysc_fields = &omap_hwmod_sysc_type3;
  2715. break;
  2716. case TI_SYSC_OMAP34XX_SR:
  2717. *sysc_fields = &omap34xx_sr_sysc_fields;
  2718. break;
  2719. case TI_SYSC_OMAP36XX_SR:
  2720. *sysc_fields = &omap36xx_sr_sysc_fields;
  2721. break;
  2722. case TI_SYSC_OMAP4_SR:
  2723. *sysc_fields = &omap36xx_sr_sysc_fields;
  2724. break;
  2725. case TI_SYSC_OMAP4_MCASP:
  2726. *sysc_fields = &omap_hwmod_sysc_type_mcasp;
  2727. break;
  2728. case TI_SYSC_OMAP4_USB_HOST_FS:
  2729. *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
  2730. break;
  2731. default:
  2732. return -EINVAL;
  2733. }
  2734. return omap_hwmod_check_sysc(dev, data, *sysc_fields);
  2735. }
  2736. /**
  2737. * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
  2738. * @dev: struct device
  2739. * @data: module data
  2740. * @rev_offs: revision register offset
  2741. * @sysc_offs: sysc register offset
  2742. * @syss_offs: syss register offset
  2743. */
  2744. int omap_hwmod_init_reg_offs(struct device *dev,
  2745. const struct ti_sysc_module_data *data,
  2746. s32 *rev_offs, s32 *sysc_offs, s32 *syss_offs)
  2747. {
  2748. *rev_offs = -ENODEV;
  2749. *sysc_offs = 0;
  2750. *syss_offs = 0;
  2751. if (data->offsets[SYSC_REVISION] >= 0)
  2752. *rev_offs = data->offsets[SYSC_REVISION];
  2753. if (data->offsets[SYSC_SYSCONFIG] >= 0)
  2754. *sysc_offs = data->offsets[SYSC_SYSCONFIG];
  2755. if (data->offsets[SYSC_SYSSTATUS] >= 0)
  2756. *syss_offs = data->offsets[SYSC_SYSSTATUS];
  2757. return 0;
  2758. }
  2759. /**
  2760. * omap_hwmod_init_sysc_flags - initialize sysconfig features
  2761. * @dev: struct device
  2762. * @data: module data
  2763. * @sysc_flags: module configuration
  2764. */
  2765. int omap_hwmod_init_sysc_flags(struct device *dev,
  2766. const struct ti_sysc_module_data *data,
  2767. u32 *sysc_flags)
  2768. {
  2769. *sysc_flags = 0;
  2770. switch (data->cap->type) {
  2771. case TI_SYSC_OMAP2:
  2772. case TI_SYSC_OMAP2_TIMER:
  2773. /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
  2774. if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
  2775. *sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
  2776. if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
  2777. *sysc_flags |= SYSC_HAS_EMUFREE;
  2778. if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
  2779. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2780. if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
  2781. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2782. if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
  2783. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2784. break;
  2785. case TI_SYSC_OMAP4:
  2786. case TI_SYSC_OMAP4_TIMER:
  2787. /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
  2788. if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
  2789. *sysc_flags |= SYSC_HAS_DMADISABLE;
  2790. if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
  2791. *sysc_flags |= SYSC_HAS_EMUFREE;
  2792. if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
  2793. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2794. break;
  2795. case TI_SYSC_OMAP34XX_SR:
  2796. case TI_SYSC_OMAP36XX_SR:
  2797. /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
  2798. if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
  2799. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2800. break;
  2801. default:
  2802. if (data->cap->regbits->emufree_shift >= 0)
  2803. *sysc_flags |= SYSC_HAS_EMUFREE;
  2804. if (data->cap->regbits->enwkup_shift >= 0)
  2805. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2806. if (data->cap->regbits->srst_shift >= 0)
  2807. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2808. if (data->cap->regbits->autoidle_shift >= 0)
  2809. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2810. break;
  2811. }
  2812. if (data->cap->regbits->midle_shift >= 0 &&
  2813. data->cfg->midlemodes)
  2814. *sysc_flags |= SYSC_HAS_MIDLEMODE;
  2815. if (data->cap->regbits->sidle_shift >= 0 &&
  2816. data->cfg->sidlemodes)
  2817. *sysc_flags |= SYSC_HAS_SIDLEMODE;
  2818. if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
  2819. *sysc_flags |= SYSC_NO_CACHE;
  2820. if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
  2821. *sysc_flags |= SYSC_HAS_RESET_STATUS;
  2822. if (data->cfg->syss_mask & 1)
  2823. *sysc_flags |= SYSS_HAS_RESET_STATUS;
  2824. return 0;
  2825. }
  2826. /**
  2827. * omap_hwmod_init_idlemodes - initialize module idle modes
  2828. * @dev: struct device
  2829. * @data: module data
  2830. * @idlemodes: module supported idle modes
  2831. */
  2832. int omap_hwmod_init_idlemodes(struct device *dev,
  2833. const struct ti_sysc_module_data *data,
  2834. u32 *idlemodes)
  2835. {
  2836. *idlemodes = 0;
  2837. if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
  2838. *idlemodes |= MSTANDBY_FORCE;
  2839. if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
  2840. *idlemodes |= MSTANDBY_NO;
  2841. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
  2842. *idlemodes |= MSTANDBY_SMART;
  2843. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2844. *idlemodes |= MSTANDBY_SMART_WKUP;
  2845. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
  2846. *idlemodes |= SIDLE_FORCE;
  2847. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
  2848. *idlemodes |= SIDLE_NO;
  2849. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
  2850. *idlemodes |= SIDLE_SMART;
  2851. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2852. *idlemodes |= SIDLE_SMART_WKUP;
  2853. return 0;
  2854. }
  2855. /**
  2856. * omap_hwmod_check_module - check new module against platform data
  2857. * @dev: struct device
  2858. * @oh: module
  2859. * @data: new module data
  2860. * @sysc_fields: sysc register bits
  2861. * @rev_offs: revision register offset
  2862. * @sysc_offs: sysconfig register offset
  2863. * @syss_offs: sysstatus register offset
  2864. * @sysc_flags: sysc specific flags
  2865. * @idlemodes: sysc supported idlemodes
  2866. */
  2867. static int omap_hwmod_check_module(struct device *dev,
  2868. struct omap_hwmod *oh,
  2869. const struct ti_sysc_module_data *data,
  2870. struct sysc_regbits *sysc_fields,
  2871. s32 rev_offs, s32 sysc_offs,
  2872. s32 syss_offs, u32 sysc_flags,
  2873. u32 idlemodes)
  2874. {
  2875. if (!oh->class->sysc)
  2876. return -ENODEV;
  2877. if (sysc_fields != oh->class->sysc->sysc_fields)
  2878. dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields,
  2879. oh->class->sysc->sysc_fields);
  2880. if (rev_offs != oh->class->sysc->rev_offs)
  2881. dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
  2882. oh->class->sysc->rev_offs);
  2883. if (sysc_offs != oh->class->sysc->sysc_offs)
  2884. dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
  2885. oh->class->sysc->sysc_offs);
  2886. if (syss_offs != oh->class->sysc->syss_offs)
  2887. dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
  2888. oh->class->sysc->syss_offs);
  2889. if (sysc_flags != oh->class->sysc->sysc_flags)
  2890. dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
  2891. oh->class->sysc->sysc_flags);
  2892. if (idlemodes != oh->class->sysc->idlemodes)
  2893. dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
  2894. oh->class->sysc->idlemodes);
  2895. if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
  2896. dev_warn(dev, "srst_udelay %i != %i\n",
  2897. data->cfg->srst_udelay,
  2898. oh->class->sysc->srst_udelay);
  2899. return 0;
  2900. }
  2901. /**
  2902. * omap_hwmod_allocate_module - allocate new module
  2903. * @dev: struct device
  2904. * @oh: module
  2905. * @sysc_fields: sysc register bits
  2906. * @rev_offs: revision register offset
  2907. * @sysc_offs: sysconfig register offset
  2908. * @syss_offs: sysstatus register offset
  2909. * @sysc_flags: sysc specific flags
  2910. * @idlemodes: sysc supported idlemodes
  2911. *
  2912. * Note that the allocations here cannot use devm as ti-sysc can rebind.
  2913. */
  2914. int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
  2915. const struct ti_sysc_module_data *data,
  2916. struct sysc_regbits *sysc_fields,
  2917. s32 rev_offs, s32 sysc_offs, s32 syss_offs,
  2918. u32 sysc_flags, u32 idlemodes)
  2919. {
  2920. struct omap_hwmod_class_sysconfig *sysc;
  2921. struct omap_hwmod_class *class;
  2922. void __iomem *regs = NULL;
  2923. unsigned long flags;
  2924. sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
  2925. if (!sysc)
  2926. return -ENOMEM;
  2927. sysc->sysc_fields = sysc_fields;
  2928. sysc->rev_offs = rev_offs;
  2929. sysc->sysc_offs = sysc_offs;
  2930. sysc->syss_offs = syss_offs;
  2931. sysc->sysc_flags = sysc_flags;
  2932. sysc->idlemodes = idlemodes;
  2933. sysc->srst_udelay = data->cfg->srst_udelay;
  2934. if (!oh->_mpu_rt_va) {
  2935. regs = ioremap(data->module_pa,
  2936. data->module_size);
  2937. if (!regs)
  2938. return -ENOMEM;
  2939. }
  2940. /*
  2941. * We need new oh->class as the other devices in the same class
  2942. * may not yet have ioremapped their registers.
  2943. */
  2944. class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
  2945. if (!class)
  2946. return -ENOMEM;
  2947. class->sysc = sysc;
  2948. spin_lock_irqsave(&oh->_lock, flags);
  2949. if (regs)
  2950. oh->_mpu_rt_va = regs;
  2951. oh->class = class;
  2952. oh->_state = _HWMOD_STATE_INITIALIZED;
  2953. _setup(oh, NULL);
  2954. spin_unlock_irqrestore(&oh->_lock, flags);
  2955. return 0;
  2956. }
  2957. /**
  2958. * omap_hwmod_init_module - initialize new module
  2959. * @dev: struct device
  2960. * @data: module data
  2961. * @cookie: cookie for the caller to use for later calls
  2962. */
  2963. int omap_hwmod_init_module(struct device *dev,
  2964. const struct ti_sysc_module_data *data,
  2965. struct ti_sysc_cookie *cookie)
  2966. {
  2967. struct omap_hwmod *oh;
  2968. struct sysc_regbits *sysc_fields;
  2969. s32 rev_offs, sysc_offs, syss_offs;
  2970. u32 sysc_flags, idlemodes;
  2971. int error;
  2972. if (!dev || !data)
  2973. return -EINVAL;
  2974. oh = _lookup(data->name);
  2975. if (!oh)
  2976. return -ENODEV;
  2977. cookie->data = oh;
  2978. error = omap_hwmod_init_regbits(dev, data, &sysc_fields);
  2979. if (error)
  2980. return error;
  2981. error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
  2982. &sysc_offs, &syss_offs);
  2983. if (error)
  2984. return error;
  2985. error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
  2986. if (error)
  2987. return error;
  2988. error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
  2989. if (error)
  2990. return error;
  2991. if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
  2992. oh->flags |= HWMOD_INIT_NO_IDLE;
  2993. if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  2994. oh->flags |= HWMOD_INIT_NO_RESET;
  2995. error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
  2996. rev_offs, sysc_offs, syss_offs,
  2997. sysc_flags, idlemodes);
  2998. if (!error)
  2999. return error;
  3000. return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
  3001. rev_offs, sysc_offs, syss_offs,
  3002. sysc_flags, idlemodes);
  3003. }
  3004. /**
  3005. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  3006. *
  3007. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  3008. * early concole so that hwmod core doesn't reset and keep it in idle
  3009. * that specific uart.
  3010. */
  3011. #ifdef CONFIG_SERIAL_EARLYCON
  3012. static void __init omap_hwmod_setup_earlycon_flags(void)
  3013. {
  3014. struct device_node *np;
  3015. struct omap_hwmod *oh;
  3016. const char *uart;
  3017. np = of_find_node_by_path("/chosen");
  3018. if (np) {
  3019. uart = of_get_property(np, "stdout-path", NULL);
  3020. if (uart) {
  3021. np = of_find_node_by_path(uart);
  3022. if (np) {
  3023. uart = of_get_property(np, "ti,hwmods", NULL);
  3024. oh = omap_hwmod_lookup(uart);
  3025. if (!oh) {
  3026. uart = of_get_property(np->parent,
  3027. "ti,hwmods",
  3028. NULL);
  3029. oh = omap_hwmod_lookup(uart);
  3030. }
  3031. if (oh)
  3032. oh->flags |= DEBUG_OMAPUART_FLAGS;
  3033. }
  3034. }
  3035. }
  3036. }
  3037. #endif
  3038. /**
  3039. * omap_hwmod_setup_all - set up all registered IP blocks
  3040. *
  3041. * Initialize and set up all IP blocks registered with the hwmod code.
  3042. * Must be called after omap2_clk_init(). Resolves the struct clk
  3043. * names to struct clk pointers for each registered omap_hwmod. Also
  3044. * calls _setup() on each hwmod. Returns 0 upon success.
  3045. */
  3046. static int __init omap_hwmod_setup_all(void)
  3047. {
  3048. _ensure_mpu_hwmod_is_setup(NULL);
  3049. omap_hwmod_for_each(_init, NULL);
  3050. #ifdef CONFIG_SERIAL_EARLYCON
  3051. omap_hwmod_setup_earlycon_flags();
  3052. #endif
  3053. omap_hwmod_for_each(_setup, NULL);
  3054. return 0;
  3055. }
  3056. omap_postcore_initcall(omap_hwmod_setup_all);
  3057. /**
  3058. * omap_hwmod_enable - enable an omap_hwmod
  3059. * @oh: struct omap_hwmod *
  3060. *
  3061. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  3062. * Returns -EINVAL on error or passes along the return value from _enable().
  3063. */
  3064. int omap_hwmod_enable(struct omap_hwmod *oh)
  3065. {
  3066. int r;
  3067. unsigned long flags;
  3068. if (!oh)
  3069. return -EINVAL;
  3070. spin_lock_irqsave(&oh->_lock, flags);
  3071. r = _enable(oh);
  3072. spin_unlock_irqrestore(&oh->_lock, flags);
  3073. return r;
  3074. }
  3075. /**
  3076. * omap_hwmod_idle - idle an omap_hwmod
  3077. * @oh: struct omap_hwmod *
  3078. *
  3079. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  3080. * Returns -EINVAL on error or passes along the return value from _idle().
  3081. */
  3082. int omap_hwmod_idle(struct omap_hwmod *oh)
  3083. {
  3084. int r;
  3085. unsigned long flags;
  3086. if (!oh)
  3087. return -EINVAL;
  3088. spin_lock_irqsave(&oh->_lock, flags);
  3089. r = _idle(oh);
  3090. spin_unlock_irqrestore(&oh->_lock, flags);
  3091. return r;
  3092. }
  3093. /**
  3094. * omap_hwmod_shutdown - shutdown an omap_hwmod
  3095. * @oh: struct omap_hwmod *
  3096. *
  3097. * Shutdown an omap_hwmod @oh. Intended to be called by
  3098. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  3099. * the return value from _shutdown().
  3100. */
  3101. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  3102. {
  3103. int r;
  3104. unsigned long flags;
  3105. if (!oh)
  3106. return -EINVAL;
  3107. spin_lock_irqsave(&oh->_lock, flags);
  3108. r = _shutdown(oh);
  3109. spin_unlock_irqrestore(&oh->_lock, flags);
  3110. return r;
  3111. }
  3112. /*
  3113. * IP block data retrieval functions
  3114. */
  3115. /**
  3116. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3117. * @oh: struct omap_hwmod *
  3118. *
  3119. * Return the powerdomain pointer associated with the OMAP module
  3120. * @oh's main clock. If @oh does not have a main clk, return the
  3121. * powerdomain associated with the interface clock associated with the
  3122. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3123. * instead?) Returns NULL on error, or a struct powerdomain * on
  3124. * success.
  3125. */
  3126. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3127. {
  3128. struct clk *c;
  3129. struct omap_hwmod_ocp_if *oi;
  3130. struct clockdomain *clkdm;
  3131. struct clk_hw_omap *clk;
  3132. if (!oh)
  3133. return NULL;
  3134. if (oh->clkdm)
  3135. return oh->clkdm->pwrdm.ptr;
  3136. if (oh->_clk) {
  3137. c = oh->_clk;
  3138. } else {
  3139. oi = _find_mpu_rt_port(oh);
  3140. if (!oi)
  3141. return NULL;
  3142. c = oi->_clk;
  3143. }
  3144. clk = to_clk_hw_omap(__clk_get_hw(c));
  3145. clkdm = clk->clkdm;
  3146. if (!clkdm)
  3147. return NULL;
  3148. return clkdm->pwrdm.ptr;
  3149. }
  3150. /**
  3151. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3152. * @oh: struct omap_hwmod *
  3153. *
  3154. * Returns the virtual address corresponding to the beginning of the
  3155. * module's register target, in the address range that is intended to
  3156. * be used by the MPU. Returns the virtual address upon success or NULL
  3157. * upon error.
  3158. */
  3159. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3160. {
  3161. if (!oh)
  3162. return NULL;
  3163. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3164. return NULL;
  3165. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3166. return NULL;
  3167. return oh->_mpu_rt_va;
  3168. }
  3169. /*
  3170. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3171. * for context save/restore operations?
  3172. */
  3173. /**
  3174. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3175. * @oh: struct omap_hwmod *
  3176. *
  3177. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3178. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3179. * this IP block if it has dynamic mux entries. Eventually this
  3180. * should set PRCM wakeup registers to cause the PRCM to receive
  3181. * wakeup events from the module. Does not set any wakeup routing
  3182. * registers beyond this point - if the module is to wake up any other
  3183. * module or subsystem, that must be set separately. Called by
  3184. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3185. */
  3186. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3187. {
  3188. unsigned long flags;
  3189. u32 v;
  3190. spin_lock_irqsave(&oh->_lock, flags);
  3191. if (oh->class->sysc &&
  3192. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3193. v = oh->_sysc_cache;
  3194. _enable_wakeup(oh, &v);
  3195. _write_sysconfig(v, oh);
  3196. }
  3197. spin_unlock_irqrestore(&oh->_lock, flags);
  3198. return 0;
  3199. }
  3200. /**
  3201. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3202. * @oh: struct omap_hwmod *
  3203. *
  3204. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3205. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3206. * events for this IP block if it has dynamic mux entries. Eventually
  3207. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3208. * wakeup events from the module. Does not set any wakeup routing
  3209. * registers beyond this point - if the module is to wake up any other
  3210. * module or subsystem, that must be set separately. Called by
  3211. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3212. */
  3213. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3214. {
  3215. unsigned long flags;
  3216. u32 v;
  3217. spin_lock_irqsave(&oh->_lock, flags);
  3218. if (oh->class->sysc &&
  3219. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3220. v = oh->_sysc_cache;
  3221. _disable_wakeup(oh, &v);
  3222. _write_sysconfig(v, oh);
  3223. }
  3224. spin_unlock_irqrestore(&oh->_lock, flags);
  3225. return 0;
  3226. }
  3227. /**
  3228. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3229. * contained in the hwmod module.
  3230. * @oh: struct omap_hwmod *
  3231. * @name: name of the reset line to lookup and assert
  3232. *
  3233. * Some IP like dsp, ipu or iva contain processor that require
  3234. * an HW reset line to be assert / deassert in order to enable fully
  3235. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3236. * yet supported on this OMAP; otherwise, passes along the return value
  3237. * from _assert_hardreset().
  3238. */
  3239. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3240. {
  3241. int ret;
  3242. unsigned long flags;
  3243. if (!oh)
  3244. return -EINVAL;
  3245. spin_lock_irqsave(&oh->_lock, flags);
  3246. ret = _assert_hardreset(oh, name);
  3247. spin_unlock_irqrestore(&oh->_lock, flags);
  3248. return ret;
  3249. }
  3250. /**
  3251. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3252. * contained in the hwmod module.
  3253. * @oh: struct omap_hwmod *
  3254. * @name: name of the reset line to look up and deassert
  3255. *
  3256. * Some IP like dsp, ipu or iva contain processor that require
  3257. * an HW reset line to be assert / deassert in order to enable fully
  3258. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3259. * yet supported on this OMAP; otherwise, passes along the return value
  3260. * from _deassert_hardreset().
  3261. */
  3262. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3263. {
  3264. int ret;
  3265. unsigned long flags;
  3266. if (!oh)
  3267. return -EINVAL;
  3268. spin_lock_irqsave(&oh->_lock, flags);
  3269. ret = _deassert_hardreset(oh, name);
  3270. spin_unlock_irqrestore(&oh->_lock, flags);
  3271. return ret;
  3272. }
  3273. /**
  3274. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3275. * @classname: struct omap_hwmod_class name to search for
  3276. * @fn: callback function pointer to call for each hwmod in class @classname
  3277. * @user: arbitrary context data to pass to the callback function
  3278. *
  3279. * For each omap_hwmod of class @classname, call @fn.
  3280. * If the callback function returns something other than
  3281. * zero, the iterator is terminated, and the callback function's return
  3282. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3283. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3284. */
  3285. int omap_hwmod_for_each_by_class(const char *classname,
  3286. int (*fn)(struct omap_hwmod *oh,
  3287. void *user),
  3288. void *user)
  3289. {
  3290. struct omap_hwmod *temp_oh;
  3291. int ret = 0;
  3292. if (!classname || !fn)
  3293. return -EINVAL;
  3294. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3295. __func__, classname);
  3296. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3297. if (!strcmp(temp_oh->class->name, classname)) {
  3298. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3299. __func__, temp_oh->name);
  3300. ret = (*fn)(temp_oh, user);
  3301. if (ret)
  3302. break;
  3303. }
  3304. }
  3305. if (ret)
  3306. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3307. __func__, ret);
  3308. return ret;
  3309. }
  3310. /**
  3311. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3312. * @oh: struct omap_hwmod *
  3313. * @state: state that _setup() should leave the hwmod in
  3314. *
  3315. * Sets the hwmod state that @oh will enter at the end of _setup()
  3316. * (called by omap_hwmod_setup_*()). See also the documentation
  3317. * for _setup_postsetup(), above. Returns 0 upon success or
  3318. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3319. * in the wrong state.
  3320. */
  3321. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3322. {
  3323. int ret;
  3324. unsigned long flags;
  3325. if (!oh)
  3326. return -EINVAL;
  3327. if (state != _HWMOD_STATE_DISABLED &&
  3328. state != _HWMOD_STATE_ENABLED &&
  3329. state != _HWMOD_STATE_IDLE)
  3330. return -EINVAL;
  3331. spin_lock_irqsave(&oh->_lock, flags);
  3332. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3333. ret = -EINVAL;
  3334. goto ohsps_unlock;
  3335. }
  3336. oh->_postsetup_state = state;
  3337. ret = 0;
  3338. ohsps_unlock:
  3339. spin_unlock_irqrestore(&oh->_lock, flags);
  3340. return ret;
  3341. }
  3342. /**
  3343. * omap_hwmod_get_context_loss_count - get lost context count
  3344. * @oh: struct omap_hwmod *
  3345. *
  3346. * Returns the context loss count of associated @oh
  3347. * upon success, or zero if no context loss data is available.
  3348. *
  3349. * On OMAP4, this queries the per-hwmod context loss register,
  3350. * assuming one exists. If not, or on OMAP2/3, this queries the
  3351. * enclosing powerdomain context loss count.
  3352. */
  3353. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3354. {
  3355. struct powerdomain *pwrdm;
  3356. int ret = 0;
  3357. if (soc_ops.get_context_lost)
  3358. return soc_ops.get_context_lost(oh);
  3359. pwrdm = omap_hwmod_get_pwrdm(oh);
  3360. if (pwrdm)
  3361. ret = pwrdm_get_context_loss_count(pwrdm);
  3362. return ret;
  3363. }
  3364. /**
  3365. * omap_hwmod_init - initialize the hwmod code
  3366. *
  3367. * Sets up some function pointers needed by the hwmod code to operate on the
  3368. * currently-booted SoC. Intended to be called once during kernel init
  3369. * before any hwmods are registered. No return value.
  3370. */
  3371. void __init omap_hwmod_init(void)
  3372. {
  3373. if (cpu_is_omap24xx()) {
  3374. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3375. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3376. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3377. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3378. } else if (cpu_is_omap34xx()) {
  3379. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3380. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3381. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3382. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3383. soc_ops.init_clkdm = _init_clkdm;
  3384. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3385. soc_ops.enable_module = _omap4_enable_module;
  3386. soc_ops.disable_module = _omap4_disable_module;
  3387. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3388. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3389. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3390. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3391. soc_ops.init_clkdm = _init_clkdm;
  3392. soc_ops.update_context_lost = _omap4_update_context_lost;
  3393. soc_ops.get_context_lost = _omap4_get_context_lost;
  3394. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3395. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3396. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3397. soc_is_am43xx()) {
  3398. soc_ops.enable_module = _omap4_enable_module;
  3399. soc_ops.disable_module = _omap4_disable_module;
  3400. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3401. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3402. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3403. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3404. soc_ops.init_clkdm = _init_clkdm;
  3405. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3406. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3407. } else {
  3408. WARN(1, "omap_hwmod: unknown SoC type\n");
  3409. }
  3410. _init_clkctrl_providers();
  3411. inited = true;
  3412. }
  3413. /**
  3414. * omap_hwmod_get_main_clk - get pointer to main clock name
  3415. * @oh: struct omap_hwmod *
  3416. *
  3417. * Returns the main clock name assocated with @oh upon success,
  3418. * or NULL if @oh is NULL.
  3419. */
  3420. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3421. {
  3422. if (!oh)
  3423. return NULL;
  3424. return oh->main_clk;
  3425. }