mxc.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * Copyright 2004-2007, 2010-2015 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ASM_ARCH_MXC_H__
  20. #define __ASM_ARCH_MXC_H__
  21. #include <linux/types.h>
  22. #ifndef __ASM_ARCH_MXC_HARDWARE_H__
  23. #error "Do not include directly."
  24. #endif
  25. #define MXC_CPU_MX1 1
  26. #define MXC_CPU_MX21 21
  27. #define MXC_CPU_MX25 25
  28. #define MXC_CPU_MX27 27
  29. #define MXC_CPU_MX31 31
  30. #define MXC_CPU_MX35 35
  31. #define MXC_CPU_MX51 51
  32. #define MXC_CPU_MX53 53
  33. #define MXC_CPU_IMX6SL 0x60
  34. #define MXC_CPU_IMX6DL 0x61
  35. #define MXC_CPU_IMX6SX 0x62
  36. #define MXC_CPU_IMX6Q 0x63
  37. #define MXC_CPU_IMX6UL 0x64
  38. #define MXC_CPU_IMX6ULL 0x65
  39. /* virtual cpu id for i.mx6ulz */
  40. #define MXC_CPU_IMX6ULZ 0x6b
  41. #define MXC_CPU_IMX6SLL 0x67
  42. #define MXC_CPU_IMX7D 0x72
  43. #define IMX_DDR_TYPE_LPDDR2 1
  44. #ifndef __ASSEMBLY__
  45. extern unsigned int __mxc_cpu_type;
  46. #ifdef CONFIG_SOC_IMX6SL
  47. static inline bool cpu_is_imx6sl(void)
  48. {
  49. return __mxc_cpu_type == MXC_CPU_IMX6SL;
  50. }
  51. #else
  52. static inline bool cpu_is_imx6sl(void)
  53. {
  54. return false;
  55. }
  56. #endif
  57. static inline bool cpu_is_imx6dl(void)
  58. {
  59. return __mxc_cpu_type == MXC_CPU_IMX6DL;
  60. }
  61. static inline bool cpu_is_imx6sx(void)
  62. {
  63. return __mxc_cpu_type == MXC_CPU_IMX6SX;
  64. }
  65. static inline bool cpu_is_imx6ul(void)
  66. {
  67. return __mxc_cpu_type == MXC_CPU_IMX6UL;
  68. }
  69. static inline bool cpu_is_imx6ull(void)
  70. {
  71. return __mxc_cpu_type == MXC_CPU_IMX6ULL;
  72. }
  73. static inline bool cpu_is_imx6ulz(void)
  74. {
  75. return __mxc_cpu_type == MXC_CPU_IMX6ULZ;
  76. }
  77. static inline bool cpu_is_imx6sll(void)
  78. {
  79. return __mxc_cpu_type == MXC_CPU_IMX6SLL;
  80. }
  81. static inline bool cpu_is_imx6q(void)
  82. {
  83. return __mxc_cpu_type == MXC_CPU_IMX6Q;
  84. }
  85. static inline bool cpu_is_imx7d(void)
  86. {
  87. return __mxc_cpu_type == MXC_CPU_IMX7D;
  88. }
  89. struct cpu_op {
  90. u32 cpu_rate;
  91. };
  92. int tzic_enable_wake(void);
  93. extern struct cpu_op *(*get_cpu_op)(int *op);
  94. #endif
  95. #define imx_readl readl_relaxed
  96. #define imx_readw readw_relaxed
  97. #define imx_writel writel_relaxed
  98. #define imx_writew writew_relaxed
  99. #endif /* __ASM_ARCH_MXC_H__ */