mmdc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * Copyright 2017 NXP
  3. * Copyright 2011,2016 Freescale Semiconductor, Inc.
  4. * Copyright 2011 Linaro Ltd.
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/hrtimer.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/perf_event.h>
  23. #include <linux/slab.h>
  24. #include "common.h"
  25. #define MMDC_MAPSR 0x404
  26. #define BP_MMDC_MAPSR_PSD 0
  27. #define BP_MMDC_MAPSR_PSS 4
  28. #define MMDC_MDMISC 0x18
  29. #define BM_MMDC_MDMISC_DDR_TYPE 0x18
  30. #define BP_MMDC_MDMISC_DDR_TYPE 0x3
  31. #define TOTAL_CYCLES 0x0
  32. #define BUSY_CYCLES 0x1
  33. #define READ_ACCESSES 0x2
  34. #define WRITE_ACCESSES 0x3
  35. #define READ_BYTES 0x4
  36. #define WRITE_BYTES 0x5
  37. /* Enables, resets, freezes, overflow profiling*/
  38. #define DBG_DIS 0x0
  39. #define DBG_EN 0x1
  40. #define DBG_RST 0x2
  41. #define PRF_FRZ 0x4
  42. #define CYC_OVF 0x8
  43. #define PROFILE_SEL 0x10
  44. #define MMDC_MADPCR0 0x410
  45. #define MMDC_MADPCR1 0x414
  46. #define MMDC_MADPSR0 0x418
  47. #define MMDC_MADPSR1 0x41C
  48. #define MMDC_MADPSR2 0x420
  49. #define MMDC_MADPSR3 0x424
  50. #define MMDC_MADPSR4 0x428
  51. #define MMDC_MADPSR5 0x42C
  52. #define MMDC_NUM_COUNTERS 6
  53. #define MMDC_FLAG_PROFILE_SEL 0x1
  54. #define MMDC_PRF_AXI_ID_CLEAR 0x0
  55. #define to_mmdc_pmu(p) container_of(p, struct mmdc_pmu, pmu)
  56. static int ddr_type;
  57. struct fsl_mmdc_devtype_data {
  58. unsigned int flags;
  59. };
  60. static const struct fsl_mmdc_devtype_data imx6q_data = {
  61. };
  62. static const struct fsl_mmdc_devtype_data imx6qp_data = {
  63. .flags = MMDC_FLAG_PROFILE_SEL,
  64. };
  65. static const struct of_device_id imx_mmdc_dt_ids[] = {
  66. { .compatible = "fsl,imx6q-mmdc", .data = (void *)&imx6q_data},
  67. { .compatible = "fsl,imx6qp-mmdc", .data = (void *)&imx6qp_data},
  68. { /* sentinel */ }
  69. };
  70. #ifdef CONFIG_PERF_EVENTS
  71. static enum cpuhp_state cpuhp_mmdc_state;
  72. static DEFINE_IDA(mmdc_ida);
  73. PMU_EVENT_ATTR_STRING(total-cycles, mmdc_pmu_total_cycles, "event=0x00")
  74. PMU_EVENT_ATTR_STRING(busy-cycles, mmdc_pmu_busy_cycles, "event=0x01")
  75. PMU_EVENT_ATTR_STRING(read-accesses, mmdc_pmu_read_accesses, "event=0x02")
  76. PMU_EVENT_ATTR_STRING(write-accesses, mmdc_pmu_write_accesses, "event=0x03")
  77. PMU_EVENT_ATTR_STRING(read-bytes, mmdc_pmu_read_bytes, "event=0x04")
  78. PMU_EVENT_ATTR_STRING(read-bytes.unit, mmdc_pmu_read_bytes_unit, "MB");
  79. PMU_EVENT_ATTR_STRING(read-bytes.scale, mmdc_pmu_read_bytes_scale, "0.000001");
  80. PMU_EVENT_ATTR_STRING(write-bytes, mmdc_pmu_write_bytes, "event=0x05")
  81. PMU_EVENT_ATTR_STRING(write-bytes.unit, mmdc_pmu_write_bytes_unit, "MB");
  82. PMU_EVENT_ATTR_STRING(write-bytes.scale, mmdc_pmu_write_bytes_scale, "0.000001");
  83. struct mmdc_pmu {
  84. struct pmu pmu;
  85. void __iomem *mmdc_base;
  86. cpumask_t cpu;
  87. struct hrtimer hrtimer;
  88. unsigned int active_events;
  89. struct device *dev;
  90. struct perf_event *mmdc_events[MMDC_NUM_COUNTERS];
  91. struct hlist_node node;
  92. struct fsl_mmdc_devtype_data *devtype_data;
  93. };
  94. /*
  95. * Polling period is set to one second, overflow of total-cycles (the fastest
  96. * increasing counter) takes ten seconds so one second is safe
  97. */
  98. static unsigned int mmdc_pmu_poll_period_us = 1000000;
  99. module_param_named(pmu_pmu_poll_period_us, mmdc_pmu_poll_period_us, uint,
  100. S_IRUGO | S_IWUSR);
  101. static ktime_t mmdc_pmu_timer_period(void)
  102. {
  103. return ns_to_ktime((u64)mmdc_pmu_poll_period_us * 1000);
  104. }
  105. static ssize_t mmdc_pmu_cpumask_show(struct device *dev,
  106. struct device_attribute *attr, char *buf)
  107. {
  108. struct mmdc_pmu *pmu_mmdc = dev_get_drvdata(dev);
  109. return cpumap_print_to_pagebuf(true, buf, &pmu_mmdc->cpu);
  110. }
  111. static struct device_attribute mmdc_pmu_cpumask_attr =
  112. __ATTR(cpumask, S_IRUGO, mmdc_pmu_cpumask_show, NULL);
  113. static struct attribute *mmdc_pmu_cpumask_attrs[] = {
  114. &mmdc_pmu_cpumask_attr.attr,
  115. NULL,
  116. };
  117. static struct attribute_group mmdc_pmu_cpumask_attr_group = {
  118. .attrs = mmdc_pmu_cpumask_attrs,
  119. };
  120. static struct attribute *mmdc_pmu_events_attrs[] = {
  121. &mmdc_pmu_total_cycles.attr.attr,
  122. &mmdc_pmu_busy_cycles.attr.attr,
  123. &mmdc_pmu_read_accesses.attr.attr,
  124. &mmdc_pmu_write_accesses.attr.attr,
  125. &mmdc_pmu_read_bytes.attr.attr,
  126. &mmdc_pmu_read_bytes_unit.attr.attr,
  127. &mmdc_pmu_read_bytes_scale.attr.attr,
  128. &mmdc_pmu_write_bytes.attr.attr,
  129. &mmdc_pmu_write_bytes_unit.attr.attr,
  130. &mmdc_pmu_write_bytes_scale.attr.attr,
  131. NULL,
  132. };
  133. static struct attribute_group mmdc_pmu_events_attr_group = {
  134. .name = "events",
  135. .attrs = mmdc_pmu_events_attrs,
  136. };
  137. PMU_FORMAT_ATTR(event, "config:0-63");
  138. PMU_FORMAT_ATTR(axi_id, "config1:0-63");
  139. static struct attribute *mmdc_pmu_format_attrs[] = {
  140. &format_attr_event.attr,
  141. &format_attr_axi_id.attr,
  142. NULL,
  143. };
  144. static struct attribute_group mmdc_pmu_format_attr_group = {
  145. .name = "format",
  146. .attrs = mmdc_pmu_format_attrs,
  147. };
  148. static const struct attribute_group *attr_groups[] = {
  149. &mmdc_pmu_events_attr_group,
  150. &mmdc_pmu_format_attr_group,
  151. &mmdc_pmu_cpumask_attr_group,
  152. NULL,
  153. };
  154. static u32 mmdc_pmu_read_counter(struct mmdc_pmu *pmu_mmdc, int cfg)
  155. {
  156. void __iomem *mmdc_base, *reg;
  157. mmdc_base = pmu_mmdc->mmdc_base;
  158. switch (cfg) {
  159. case TOTAL_CYCLES:
  160. reg = mmdc_base + MMDC_MADPSR0;
  161. break;
  162. case BUSY_CYCLES:
  163. reg = mmdc_base + MMDC_MADPSR1;
  164. break;
  165. case READ_ACCESSES:
  166. reg = mmdc_base + MMDC_MADPSR2;
  167. break;
  168. case WRITE_ACCESSES:
  169. reg = mmdc_base + MMDC_MADPSR3;
  170. break;
  171. case READ_BYTES:
  172. reg = mmdc_base + MMDC_MADPSR4;
  173. break;
  174. case WRITE_BYTES:
  175. reg = mmdc_base + MMDC_MADPSR5;
  176. break;
  177. default:
  178. return WARN_ONCE(1,
  179. "invalid configuration %d for mmdc counter", cfg);
  180. }
  181. return readl(reg);
  182. }
  183. static int mmdc_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
  184. {
  185. struct mmdc_pmu *pmu_mmdc = hlist_entry_safe(node, struct mmdc_pmu, node);
  186. int target;
  187. if (!cpumask_test_and_clear_cpu(cpu, &pmu_mmdc->cpu))
  188. return 0;
  189. target = cpumask_any_but(cpu_online_mask, cpu);
  190. if (target >= nr_cpu_ids)
  191. return 0;
  192. perf_pmu_migrate_context(&pmu_mmdc->pmu, cpu, target);
  193. cpumask_set_cpu(target, &pmu_mmdc->cpu);
  194. return 0;
  195. }
  196. static bool mmdc_pmu_group_event_is_valid(struct perf_event *event,
  197. struct pmu *pmu,
  198. unsigned long *used_counters)
  199. {
  200. int cfg = event->attr.config;
  201. if (is_software_event(event))
  202. return true;
  203. if (event->pmu != pmu)
  204. return false;
  205. return !test_and_set_bit(cfg, used_counters);
  206. }
  207. /*
  208. * Each event has a single fixed-purpose counter, so we can only have a
  209. * single active event for each at any point in time. Here we just check
  210. * for duplicates, and rely on mmdc_pmu_event_init to verify that the HW
  211. * event numbers are valid.
  212. */
  213. static bool mmdc_pmu_group_is_valid(struct perf_event *event)
  214. {
  215. struct pmu *pmu = event->pmu;
  216. struct perf_event *leader = event->group_leader;
  217. struct perf_event *sibling;
  218. unsigned long counter_mask = 0;
  219. set_bit(leader->attr.config, &counter_mask);
  220. if (event != leader) {
  221. if (!mmdc_pmu_group_event_is_valid(event, pmu, &counter_mask))
  222. return false;
  223. }
  224. for_each_sibling_event(sibling, leader) {
  225. if (!mmdc_pmu_group_event_is_valid(sibling, pmu, &counter_mask))
  226. return false;
  227. }
  228. return true;
  229. }
  230. static int mmdc_pmu_event_init(struct perf_event *event)
  231. {
  232. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  233. int cfg = event->attr.config;
  234. if (event->attr.type != event->pmu->type)
  235. return -ENOENT;
  236. if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
  237. return -EOPNOTSUPP;
  238. if (event->cpu < 0) {
  239. dev_warn(pmu_mmdc->dev, "Can't provide per-task data!\n");
  240. return -EOPNOTSUPP;
  241. }
  242. if (event->attr.exclude_user ||
  243. event->attr.exclude_kernel ||
  244. event->attr.exclude_hv ||
  245. event->attr.exclude_idle ||
  246. event->attr.exclude_host ||
  247. event->attr.exclude_guest ||
  248. event->attr.sample_period)
  249. return -EINVAL;
  250. if (cfg < 0 || cfg >= MMDC_NUM_COUNTERS)
  251. return -EINVAL;
  252. if (!mmdc_pmu_group_is_valid(event))
  253. return -EINVAL;
  254. event->cpu = cpumask_first(&pmu_mmdc->cpu);
  255. return 0;
  256. }
  257. static void mmdc_pmu_event_update(struct perf_event *event)
  258. {
  259. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  260. struct hw_perf_event *hwc = &event->hw;
  261. u64 delta, prev_raw_count, new_raw_count;
  262. do {
  263. prev_raw_count = local64_read(&hwc->prev_count);
  264. new_raw_count = mmdc_pmu_read_counter(pmu_mmdc,
  265. event->attr.config);
  266. } while (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  267. new_raw_count) != prev_raw_count);
  268. delta = (new_raw_count - prev_raw_count) & 0xFFFFFFFF;
  269. local64_add(delta, &event->count);
  270. }
  271. static void mmdc_pmu_event_start(struct perf_event *event, int flags)
  272. {
  273. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  274. struct hw_perf_event *hwc = &event->hw;
  275. void __iomem *mmdc_base, *reg;
  276. u32 val;
  277. mmdc_base = pmu_mmdc->mmdc_base;
  278. reg = mmdc_base + MMDC_MADPCR0;
  279. /*
  280. * hrtimer is required because mmdc does not provide an interrupt so
  281. * polling is necessary
  282. */
  283. hrtimer_start(&pmu_mmdc->hrtimer, mmdc_pmu_timer_period(),
  284. HRTIMER_MODE_REL_PINNED);
  285. local64_set(&hwc->prev_count, 0);
  286. writel(DBG_RST, reg);
  287. /*
  288. * Write the AXI id parameter to MADPCR1.
  289. */
  290. val = event->attr.config1;
  291. reg = mmdc_base + MMDC_MADPCR1;
  292. writel(val, reg);
  293. reg = mmdc_base + MMDC_MADPCR0;
  294. val = DBG_EN;
  295. if (pmu_mmdc->devtype_data->flags & MMDC_FLAG_PROFILE_SEL)
  296. val |= PROFILE_SEL;
  297. writel(val, reg);
  298. }
  299. static int mmdc_pmu_event_add(struct perf_event *event, int flags)
  300. {
  301. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  302. struct hw_perf_event *hwc = &event->hw;
  303. int cfg = event->attr.config;
  304. if (flags & PERF_EF_START)
  305. mmdc_pmu_event_start(event, flags);
  306. if (pmu_mmdc->mmdc_events[cfg] != NULL)
  307. return -EAGAIN;
  308. pmu_mmdc->mmdc_events[cfg] = event;
  309. pmu_mmdc->active_events++;
  310. local64_set(&hwc->prev_count, mmdc_pmu_read_counter(pmu_mmdc, cfg));
  311. return 0;
  312. }
  313. static void mmdc_pmu_event_stop(struct perf_event *event, int flags)
  314. {
  315. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  316. void __iomem *mmdc_base, *reg;
  317. mmdc_base = pmu_mmdc->mmdc_base;
  318. reg = mmdc_base + MMDC_MADPCR0;
  319. writel(PRF_FRZ, reg);
  320. reg = mmdc_base + MMDC_MADPCR1;
  321. writel(MMDC_PRF_AXI_ID_CLEAR, reg);
  322. mmdc_pmu_event_update(event);
  323. }
  324. static void mmdc_pmu_event_del(struct perf_event *event, int flags)
  325. {
  326. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  327. int cfg = event->attr.config;
  328. pmu_mmdc->mmdc_events[cfg] = NULL;
  329. pmu_mmdc->active_events--;
  330. if (pmu_mmdc->active_events == 0)
  331. hrtimer_cancel(&pmu_mmdc->hrtimer);
  332. mmdc_pmu_event_stop(event, PERF_EF_UPDATE);
  333. }
  334. static void mmdc_pmu_overflow_handler(struct mmdc_pmu *pmu_mmdc)
  335. {
  336. int i;
  337. for (i = 0; i < MMDC_NUM_COUNTERS; i++) {
  338. struct perf_event *event = pmu_mmdc->mmdc_events[i];
  339. if (event)
  340. mmdc_pmu_event_update(event);
  341. }
  342. }
  343. static enum hrtimer_restart mmdc_pmu_timer_handler(struct hrtimer *hrtimer)
  344. {
  345. struct mmdc_pmu *pmu_mmdc = container_of(hrtimer, struct mmdc_pmu,
  346. hrtimer);
  347. mmdc_pmu_overflow_handler(pmu_mmdc);
  348. hrtimer_forward_now(hrtimer, mmdc_pmu_timer_period());
  349. return HRTIMER_RESTART;
  350. }
  351. static int mmdc_pmu_init(struct mmdc_pmu *pmu_mmdc,
  352. void __iomem *mmdc_base, struct device *dev)
  353. {
  354. int mmdc_num;
  355. *pmu_mmdc = (struct mmdc_pmu) {
  356. .pmu = (struct pmu) {
  357. .task_ctx_nr = perf_invalid_context,
  358. .attr_groups = attr_groups,
  359. .event_init = mmdc_pmu_event_init,
  360. .add = mmdc_pmu_event_add,
  361. .del = mmdc_pmu_event_del,
  362. .start = mmdc_pmu_event_start,
  363. .stop = mmdc_pmu_event_stop,
  364. .read = mmdc_pmu_event_update,
  365. },
  366. .mmdc_base = mmdc_base,
  367. .dev = dev,
  368. .active_events = 0,
  369. };
  370. mmdc_num = ida_simple_get(&mmdc_ida, 0, 0, GFP_KERNEL);
  371. return mmdc_num;
  372. }
  373. static int imx_mmdc_remove(struct platform_device *pdev)
  374. {
  375. struct mmdc_pmu *pmu_mmdc = platform_get_drvdata(pdev);
  376. cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  377. perf_pmu_unregister(&pmu_mmdc->pmu);
  378. kfree(pmu_mmdc);
  379. return 0;
  380. }
  381. static int imx_mmdc_perf_init(struct platform_device *pdev, void __iomem *mmdc_base)
  382. {
  383. struct mmdc_pmu *pmu_mmdc;
  384. char *name;
  385. int mmdc_num;
  386. int ret;
  387. const struct of_device_id *of_id =
  388. of_match_device(imx_mmdc_dt_ids, &pdev->dev);
  389. pmu_mmdc = kzalloc(sizeof(*pmu_mmdc), GFP_KERNEL);
  390. if (!pmu_mmdc) {
  391. pr_err("failed to allocate PMU device!\n");
  392. return -ENOMEM;
  393. }
  394. /* The first instance registers the hotplug state */
  395. if (!cpuhp_mmdc_state) {
  396. ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
  397. "perf/arm/mmdc:online", NULL,
  398. mmdc_pmu_offline_cpu);
  399. if (ret < 0) {
  400. pr_err("cpuhp_setup_state_multi failed\n");
  401. goto pmu_free;
  402. }
  403. cpuhp_mmdc_state = ret;
  404. }
  405. mmdc_num = mmdc_pmu_init(pmu_mmdc, mmdc_base, &pdev->dev);
  406. if (mmdc_num == 0)
  407. name = "mmdc";
  408. else
  409. name = devm_kasprintf(&pdev->dev,
  410. GFP_KERNEL, "mmdc%d", mmdc_num);
  411. pmu_mmdc->devtype_data = (struct fsl_mmdc_devtype_data *)of_id->data;
  412. hrtimer_init(&pmu_mmdc->hrtimer, CLOCK_MONOTONIC,
  413. HRTIMER_MODE_REL);
  414. pmu_mmdc->hrtimer.function = mmdc_pmu_timer_handler;
  415. cpumask_set_cpu(raw_smp_processor_id(), &pmu_mmdc->cpu);
  416. /* Register the pmu instance for cpu hotplug */
  417. cpuhp_state_add_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  418. ret = perf_pmu_register(&(pmu_mmdc->pmu), name, -1);
  419. if (ret)
  420. goto pmu_register_err;
  421. platform_set_drvdata(pdev, pmu_mmdc);
  422. return 0;
  423. pmu_register_err:
  424. pr_warn("MMDC Perf PMU failed (%d), disabled\n", ret);
  425. cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  426. hrtimer_cancel(&pmu_mmdc->hrtimer);
  427. pmu_free:
  428. kfree(pmu_mmdc);
  429. return ret;
  430. }
  431. #else
  432. #define imx_mmdc_remove NULL
  433. #define imx_mmdc_perf_init(pdev, mmdc_base) 0
  434. #endif
  435. static int imx_mmdc_probe(struct platform_device *pdev)
  436. {
  437. struct device_node *np = pdev->dev.of_node;
  438. void __iomem *mmdc_base, *reg;
  439. struct clk *mmdc_ipg_clk;
  440. u32 val;
  441. int err;
  442. /* the ipg clock is optional */
  443. mmdc_ipg_clk = devm_clk_get(&pdev->dev, NULL);
  444. if (IS_ERR(mmdc_ipg_clk))
  445. mmdc_ipg_clk = NULL;
  446. err = clk_prepare_enable(mmdc_ipg_clk);
  447. if (err) {
  448. dev_err(&pdev->dev, "Unable to enable mmdc ipg clock.\n");
  449. return err;
  450. }
  451. mmdc_base = of_iomap(np, 0);
  452. WARN_ON(!mmdc_base);
  453. reg = mmdc_base + MMDC_MDMISC;
  454. /* Get ddr type */
  455. val = readl_relaxed(reg);
  456. ddr_type = (val & BM_MMDC_MDMISC_DDR_TYPE) >>
  457. BP_MMDC_MDMISC_DDR_TYPE;
  458. reg = mmdc_base + MMDC_MAPSR;
  459. /* Enable automatic power saving */
  460. val = readl_relaxed(reg);
  461. val &= ~(1 << BP_MMDC_MAPSR_PSD);
  462. writel_relaxed(val, reg);
  463. return imx_mmdc_perf_init(pdev, mmdc_base);
  464. }
  465. int imx_mmdc_get_ddr_type(void)
  466. {
  467. return ddr_type;
  468. }
  469. static struct platform_driver imx_mmdc_driver = {
  470. .driver = {
  471. .name = "imx-mmdc",
  472. .of_match_table = imx_mmdc_dt_ids,
  473. },
  474. .probe = imx_mmdc_probe,
  475. .remove = imx_mmdc_remove,
  476. };
  477. static int __init imx_mmdc_init(void)
  478. {
  479. return platform_driver_register(&imx_mmdc_driver);
  480. }
  481. postcore_initcall(imx_mmdc_init);