amdgpu_device.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amd_pcie.h"
  44. #ifdef CONFIG_DRM_AMDGPU_SI
  45. #include "si.h"
  46. #endif
  47. #ifdef CONFIG_DRM_AMDGPU_CIK
  48. #include "cik.h"
  49. #endif
  50. #include "vi.h"
  51. #include "bif/bif_4_1_d.h"
  52. #include <linux/pci.h>
  53. #include <linux/firmware.h>
  54. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  55. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  56. static const char *amdgpu_asic_name[] = {
  57. "TAHITI",
  58. "PITCAIRN",
  59. "VERDE",
  60. "OLAND",
  61. "HAINAN",
  62. "BONAIRE",
  63. "KAVERI",
  64. "KABINI",
  65. "HAWAII",
  66. "MULLINS",
  67. "TOPAZ",
  68. "TONGA",
  69. "FIJI",
  70. "CARRIZO",
  71. "STONEY",
  72. "POLARIS10",
  73. "POLARIS11",
  74. "POLARIS12",
  75. "LAST",
  76. };
  77. bool amdgpu_device_is_px(struct drm_device *dev)
  78. {
  79. struct amdgpu_device *adev = dev->dev_private;
  80. if (adev->flags & AMD_IS_PX)
  81. return true;
  82. return false;
  83. }
  84. /*
  85. * MMIO register access helper functions.
  86. */
  87. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  88. bool always_indirect)
  89. {
  90. uint32_t ret;
  91. if (amdgpu_sriov_runtime(adev)) {
  92. BUG_ON(in_interrupt());
  93. return amdgpu_virt_kiq_rreg(adev, reg);
  94. }
  95. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  96. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  97. else {
  98. unsigned long flags;
  99. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  100. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  101. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  102. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  103. }
  104. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  105. return ret;
  106. }
  107. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  108. bool always_indirect)
  109. {
  110. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  111. if (amdgpu_sriov_runtime(adev)) {
  112. BUG_ON(in_interrupt());
  113. return amdgpu_virt_kiq_wreg(adev, reg, v);
  114. }
  115. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  116. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  117. else {
  118. unsigned long flags;
  119. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  120. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  121. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  122. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  123. }
  124. }
  125. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  126. {
  127. if ((reg * 4) < adev->rio_mem_size)
  128. return ioread32(adev->rio_mem + (reg * 4));
  129. else {
  130. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  131. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  132. }
  133. }
  134. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  135. {
  136. if ((reg * 4) < adev->rio_mem_size)
  137. iowrite32(v, adev->rio_mem + (reg * 4));
  138. else {
  139. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  140. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  141. }
  142. }
  143. /**
  144. * amdgpu_mm_rdoorbell - read a doorbell dword
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @index: doorbell index
  148. *
  149. * Returns the value in the doorbell aperture at the
  150. * requested doorbell index (CIK).
  151. */
  152. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  153. {
  154. if (index < adev->doorbell.num_doorbells) {
  155. return readl(adev->doorbell.ptr + index);
  156. } else {
  157. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  158. return 0;
  159. }
  160. }
  161. /**
  162. * amdgpu_mm_wdoorbell - write a doorbell dword
  163. *
  164. * @adev: amdgpu_device pointer
  165. * @index: doorbell index
  166. * @v: value to write
  167. *
  168. * Writes @v to the doorbell aperture at the
  169. * requested doorbell index (CIK).
  170. */
  171. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  172. {
  173. if (index < adev->doorbell.num_doorbells) {
  174. writel(v, adev->doorbell.ptr + index);
  175. } else {
  176. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  177. }
  178. }
  179. /**
  180. * amdgpu_invalid_rreg - dummy reg read function
  181. *
  182. * @adev: amdgpu device pointer
  183. * @reg: offset of register
  184. *
  185. * Dummy register read function. Used for register blocks
  186. * that certain asics don't have (all asics).
  187. * Returns the value in the register.
  188. */
  189. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  190. {
  191. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  192. BUG();
  193. return 0;
  194. }
  195. /**
  196. * amdgpu_invalid_wreg - dummy reg write function
  197. *
  198. * @adev: amdgpu device pointer
  199. * @reg: offset of register
  200. * @v: value to write to the register
  201. *
  202. * Dummy register read function. Used for register blocks
  203. * that certain asics don't have (all asics).
  204. */
  205. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  206. {
  207. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  208. reg, v);
  209. BUG();
  210. }
  211. /**
  212. * amdgpu_block_invalid_rreg - dummy reg read function
  213. *
  214. * @adev: amdgpu device pointer
  215. * @block: offset of instance
  216. * @reg: offset of register
  217. *
  218. * Dummy register read function. Used for register blocks
  219. * that certain asics don't have (all asics).
  220. * Returns the value in the register.
  221. */
  222. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  223. uint32_t block, uint32_t reg)
  224. {
  225. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  226. reg, block);
  227. BUG();
  228. return 0;
  229. }
  230. /**
  231. * amdgpu_block_invalid_wreg - dummy reg write function
  232. *
  233. * @adev: amdgpu device pointer
  234. * @block: offset of instance
  235. * @reg: offset of register
  236. * @v: value to write to the register
  237. *
  238. * Dummy register read function. Used for register blocks
  239. * that certain asics don't have (all asics).
  240. */
  241. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  242. uint32_t block,
  243. uint32_t reg, uint32_t v)
  244. {
  245. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  246. reg, block, v);
  247. BUG();
  248. }
  249. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  250. {
  251. int r;
  252. if (adev->vram_scratch.robj == NULL) {
  253. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  254. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  255. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  256. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  257. NULL, NULL, &adev->vram_scratch.robj);
  258. if (r) {
  259. return r;
  260. }
  261. }
  262. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  263. if (unlikely(r != 0))
  264. return r;
  265. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  266. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  267. if (r) {
  268. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  269. return r;
  270. }
  271. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  272. (void **)&adev->vram_scratch.ptr);
  273. if (r)
  274. amdgpu_bo_unpin(adev->vram_scratch.robj);
  275. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  276. return r;
  277. }
  278. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  279. {
  280. int r;
  281. if (adev->vram_scratch.robj == NULL) {
  282. return;
  283. }
  284. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  285. if (likely(r == 0)) {
  286. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  287. amdgpu_bo_unpin(adev->vram_scratch.robj);
  288. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  289. }
  290. amdgpu_bo_unref(&adev->vram_scratch.robj);
  291. }
  292. /**
  293. * amdgpu_program_register_sequence - program an array of registers.
  294. *
  295. * @adev: amdgpu_device pointer
  296. * @registers: pointer to the register array
  297. * @array_size: size of the register array
  298. *
  299. * Programs an array or registers with and and or masks.
  300. * This is a helper for setting golden registers.
  301. */
  302. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  303. const u32 *registers,
  304. const u32 array_size)
  305. {
  306. u32 tmp, reg, and_mask, or_mask;
  307. int i;
  308. if (array_size % 3)
  309. return;
  310. for (i = 0; i < array_size; i +=3) {
  311. reg = registers[i + 0];
  312. and_mask = registers[i + 1];
  313. or_mask = registers[i + 2];
  314. if (and_mask == 0xffffffff) {
  315. tmp = or_mask;
  316. } else {
  317. tmp = RREG32(reg);
  318. tmp &= ~and_mask;
  319. tmp |= or_mask;
  320. }
  321. WREG32(reg, tmp);
  322. }
  323. }
  324. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  325. {
  326. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  327. }
  328. /*
  329. * GPU doorbell aperture helpers function.
  330. */
  331. /**
  332. * amdgpu_doorbell_init - Init doorbell driver information.
  333. *
  334. * @adev: amdgpu_device pointer
  335. *
  336. * Init doorbell driver information (CIK)
  337. * Returns 0 on success, error on failure.
  338. */
  339. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  340. {
  341. /* doorbell bar mapping */
  342. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  343. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  344. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  345. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  346. if (adev->doorbell.num_doorbells == 0)
  347. return -EINVAL;
  348. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  349. if (adev->doorbell.ptr == NULL) {
  350. return -ENOMEM;
  351. }
  352. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  353. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  354. return 0;
  355. }
  356. /**
  357. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  358. *
  359. * @adev: amdgpu_device pointer
  360. *
  361. * Tear down doorbell driver information (CIK)
  362. */
  363. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  364. {
  365. iounmap(adev->doorbell.ptr);
  366. adev->doorbell.ptr = NULL;
  367. }
  368. /**
  369. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  370. * setup amdkfd
  371. *
  372. * @adev: amdgpu_device pointer
  373. * @aperture_base: output returning doorbell aperture base physical address
  374. * @aperture_size: output returning doorbell aperture size in bytes
  375. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  376. *
  377. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  378. * takes doorbells required for its own rings and reports the setup to amdkfd.
  379. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  380. */
  381. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  382. phys_addr_t *aperture_base,
  383. size_t *aperture_size,
  384. size_t *start_offset)
  385. {
  386. /*
  387. * The first num_doorbells are used by amdgpu.
  388. * amdkfd takes whatever's left in the aperture.
  389. */
  390. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  391. *aperture_base = adev->doorbell.base;
  392. *aperture_size = adev->doorbell.size;
  393. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  394. } else {
  395. *aperture_base = 0;
  396. *aperture_size = 0;
  397. *start_offset = 0;
  398. }
  399. }
  400. /*
  401. * amdgpu_wb_*()
  402. * Writeback is the the method by which the the GPU updates special pages
  403. * in memory with the status of certain GPU events (fences, ring pointers,
  404. * etc.).
  405. */
  406. /**
  407. * amdgpu_wb_fini - Disable Writeback and free memory
  408. *
  409. * @adev: amdgpu_device pointer
  410. *
  411. * Disables Writeback and frees the Writeback memory (all asics).
  412. * Used at driver shutdown.
  413. */
  414. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  415. {
  416. if (adev->wb.wb_obj) {
  417. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  418. &adev->wb.gpu_addr,
  419. (void **)&adev->wb.wb);
  420. adev->wb.wb_obj = NULL;
  421. }
  422. }
  423. /**
  424. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Disables Writeback and frees the Writeback memory (all asics).
  429. * Used at driver startup.
  430. * Returns 0 on success or an -error on failure.
  431. */
  432. static int amdgpu_wb_init(struct amdgpu_device *adev)
  433. {
  434. int r;
  435. if (adev->wb.wb_obj == NULL) {
  436. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  437. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  438. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  439. (void **)&adev->wb.wb);
  440. if (r) {
  441. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  442. return r;
  443. }
  444. adev->wb.num_wb = AMDGPU_MAX_WB;
  445. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  446. /* clear wb memory */
  447. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  448. }
  449. return 0;
  450. }
  451. /**
  452. * amdgpu_wb_get - Allocate a wb entry
  453. *
  454. * @adev: amdgpu_device pointer
  455. * @wb: wb index
  456. *
  457. * Allocate a wb slot for use by the driver (all asics).
  458. * Returns 0 on success or -EINVAL on failure.
  459. */
  460. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  461. {
  462. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  463. if (offset < adev->wb.num_wb) {
  464. __set_bit(offset, adev->wb.used);
  465. *wb = offset;
  466. return 0;
  467. } else {
  468. return -EINVAL;
  469. }
  470. }
  471. /**
  472. * amdgpu_wb_free - Free a wb entry
  473. *
  474. * @adev: amdgpu_device pointer
  475. * @wb: wb index
  476. *
  477. * Free a wb slot allocated for use by the driver (all asics)
  478. */
  479. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  480. {
  481. if (wb < adev->wb.num_wb)
  482. __clear_bit(wb, adev->wb.used);
  483. }
  484. /**
  485. * amdgpu_vram_location - try to find VRAM location
  486. * @adev: amdgpu device structure holding all necessary informations
  487. * @mc: memory controller structure holding memory informations
  488. * @base: base address at which to put VRAM
  489. *
  490. * Function will place try to place VRAM at base address provided
  491. * as parameter (which is so far either PCI aperture address or
  492. * for IGP TOM base address).
  493. *
  494. * If there is not enough space to fit the unvisible VRAM in the 32bits
  495. * address space then we limit the VRAM size to the aperture.
  496. *
  497. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  498. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  499. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  500. * not IGP.
  501. *
  502. * Note: we use mc_vram_size as on some board we need to program the mc to
  503. * cover the whole aperture even if VRAM size is inferior to aperture size
  504. * Novell bug 204882 + along with lots of ubuntu ones
  505. *
  506. * Note: when limiting vram it's safe to overwritte real_vram_size because
  507. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  508. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  509. * ones)
  510. *
  511. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  512. * explicitly check for that thought.
  513. *
  514. * FIXME: when reducing VRAM size align new size on power of 2.
  515. */
  516. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  517. {
  518. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  519. mc->vram_start = base;
  520. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  521. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  522. mc->real_vram_size = mc->aper_size;
  523. mc->mc_vram_size = mc->aper_size;
  524. }
  525. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  526. if (limit && limit < mc->real_vram_size)
  527. mc->real_vram_size = limit;
  528. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  529. mc->mc_vram_size >> 20, mc->vram_start,
  530. mc->vram_end, mc->real_vram_size >> 20);
  531. }
  532. /**
  533. * amdgpu_gtt_location - try to find GTT location
  534. * @adev: amdgpu device structure holding all necessary informations
  535. * @mc: memory controller structure holding memory informations
  536. *
  537. * Function will place try to place GTT before or after VRAM.
  538. *
  539. * If GTT size is bigger than space left then we ajust GTT size.
  540. * Thus function will never fails.
  541. *
  542. * FIXME: when reducing GTT size align new size on power of 2.
  543. */
  544. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  545. {
  546. u64 size_af, size_bf;
  547. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  548. size_bf = mc->vram_start & ~mc->gtt_base_align;
  549. if (size_bf > size_af) {
  550. if (mc->gtt_size > size_bf) {
  551. dev_warn(adev->dev, "limiting GTT\n");
  552. mc->gtt_size = size_bf;
  553. }
  554. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  555. } else {
  556. if (mc->gtt_size > size_af) {
  557. dev_warn(adev->dev, "limiting GTT\n");
  558. mc->gtt_size = size_af;
  559. }
  560. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  561. }
  562. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  563. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  564. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  565. }
  566. /*
  567. * GPU helpers function.
  568. */
  569. /**
  570. * amdgpu_need_post - check if the hw need post or not
  571. *
  572. * @adev: amdgpu_device pointer
  573. *
  574. * Check if the asic has been initialized (all asics) at driver startup
  575. * or post is needed if hw reset is performed.
  576. * Returns true if need or false if not.
  577. */
  578. bool amdgpu_need_post(struct amdgpu_device *adev)
  579. {
  580. uint32_t reg;
  581. if (adev->has_hw_reset) {
  582. adev->has_hw_reset = false;
  583. return true;
  584. }
  585. /* then check MEM_SIZE, in case the crtcs are off */
  586. reg = RREG32(mmCONFIG_MEMSIZE);
  587. if (reg)
  588. return false;
  589. return true;
  590. }
  591. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  592. {
  593. if (amdgpu_sriov_vf(adev))
  594. return false;
  595. if (amdgpu_passthrough(adev)) {
  596. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  597. * some old smc fw still need driver do vPost otherwise gpu hang, while
  598. * those smc fw version above 22.15 doesn't have this flaw, so we force
  599. * vpost executed for smc version below 22.15
  600. */
  601. if (adev->asic_type == CHIP_FIJI) {
  602. int err;
  603. uint32_t fw_ver;
  604. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  605. /* force vPost if error occured */
  606. if (err)
  607. return true;
  608. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  609. if (fw_ver < 0x00160e00)
  610. return true;
  611. }
  612. }
  613. return amdgpu_need_post(adev);
  614. }
  615. /**
  616. * amdgpu_dummy_page_init - init dummy page used by the driver
  617. *
  618. * @adev: amdgpu_device pointer
  619. *
  620. * Allocate the dummy page used by the driver (all asics).
  621. * This dummy page is used by the driver as a filler for gart entries
  622. * when pages are taken out of the GART
  623. * Returns 0 on sucess, -ENOMEM on failure.
  624. */
  625. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  626. {
  627. if (adev->dummy_page.page)
  628. return 0;
  629. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  630. if (adev->dummy_page.page == NULL)
  631. return -ENOMEM;
  632. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  633. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  634. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  635. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  636. __free_page(adev->dummy_page.page);
  637. adev->dummy_page.page = NULL;
  638. return -ENOMEM;
  639. }
  640. return 0;
  641. }
  642. /**
  643. * amdgpu_dummy_page_fini - free dummy page used by the driver
  644. *
  645. * @adev: amdgpu_device pointer
  646. *
  647. * Frees the dummy page used by the driver (all asics).
  648. */
  649. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  650. {
  651. if (adev->dummy_page.page == NULL)
  652. return;
  653. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  654. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  655. __free_page(adev->dummy_page.page);
  656. adev->dummy_page.page = NULL;
  657. }
  658. /* ATOM accessor methods */
  659. /*
  660. * ATOM is an interpreted byte code stored in tables in the vbios. The
  661. * driver registers callbacks to access registers and the interpreter
  662. * in the driver parses the tables and executes then to program specific
  663. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  664. * atombios.h, and atom.c
  665. */
  666. /**
  667. * cail_pll_read - read PLL register
  668. *
  669. * @info: atom card_info pointer
  670. * @reg: PLL register offset
  671. *
  672. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  673. * Returns the value of the PLL register.
  674. */
  675. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  676. {
  677. return 0;
  678. }
  679. /**
  680. * cail_pll_write - write PLL register
  681. *
  682. * @info: atom card_info pointer
  683. * @reg: PLL register offset
  684. * @val: value to write to the pll register
  685. *
  686. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  687. */
  688. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  689. {
  690. }
  691. /**
  692. * cail_mc_read - read MC (Memory Controller) register
  693. *
  694. * @info: atom card_info pointer
  695. * @reg: MC register offset
  696. *
  697. * Provides an MC register accessor for the atom interpreter (r4xx+).
  698. * Returns the value of the MC register.
  699. */
  700. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  701. {
  702. return 0;
  703. }
  704. /**
  705. * cail_mc_write - write MC (Memory Controller) register
  706. *
  707. * @info: atom card_info pointer
  708. * @reg: MC register offset
  709. * @val: value to write to the pll register
  710. *
  711. * Provides a MC register accessor for the atom interpreter (r4xx+).
  712. */
  713. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  714. {
  715. }
  716. /**
  717. * cail_reg_write - write MMIO register
  718. *
  719. * @info: atom card_info pointer
  720. * @reg: MMIO register offset
  721. * @val: value to write to the pll register
  722. *
  723. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  724. */
  725. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  726. {
  727. struct amdgpu_device *adev = info->dev->dev_private;
  728. WREG32(reg, val);
  729. }
  730. /**
  731. * cail_reg_read - read MMIO register
  732. *
  733. * @info: atom card_info pointer
  734. * @reg: MMIO register offset
  735. *
  736. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  737. * Returns the value of the MMIO register.
  738. */
  739. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  740. {
  741. struct amdgpu_device *adev = info->dev->dev_private;
  742. uint32_t r;
  743. r = RREG32(reg);
  744. return r;
  745. }
  746. /**
  747. * cail_ioreg_write - write IO register
  748. *
  749. * @info: atom card_info pointer
  750. * @reg: IO register offset
  751. * @val: value to write to the pll register
  752. *
  753. * Provides a IO register accessor for the atom interpreter (r4xx+).
  754. */
  755. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  756. {
  757. struct amdgpu_device *adev = info->dev->dev_private;
  758. WREG32_IO(reg, val);
  759. }
  760. /**
  761. * cail_ioreg_read - read IO register
  762. *
  763. * @info: atom card_info pointer
  764. * @reg: IO register offset
  765. *
  766. * Provides an IO register accessor for the atom interpreter (r4xx+).
  767. * Returns the value of the IO register.
  768. */
  769. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  770. {
  771. struct amdgpu_device *adev = info->dev->dev_private;
  772. uint32_t r;
  773. r = RREG32_IO(reg);
  774. return r;
  775. }
  776. /**
  777. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  778. *
  779. * @adev: amdgpu_device pointer
  780. *
  781. * Frees the driver info and register access callbacks for the ATOM
  782. * interpreter (r4xx+).
  783. * Called at driver shutdown.
  784. */
  785. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  786. {
  787. if (adev->mode_info.atom_context) {
  788. kfree(adev->mode_info.atom_context->scratch);
  789. kfree(adev->mode_info.atom_context->iio);
  790. }
  791. kfree(adev->mode_info.atom_context);
  792. adev->mode_info.atom_context = NULL;
  793. kfree(adev->mode_info.atom_card_info);
  794. adev->mode_info.atom_card_info = NULL;
  795. }
  796. /**
  797. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  798. *
  799. * @adev: amdgpu_device pointer
  800. *
  801. * Initializes the driver info and register access callbacks for the
  802. * ATOM interpreter (r4xx+).
  803. * Returns 0 on sucess, -ENOMEM on failure.
  804. * Called at driver startup.
  805. */
  806. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  807. {
  808. struct card_info *atom_card_info =
  809. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  810. if (!atom_card_info)
  811. return -ENOMEM;
  812. adev->mode_info.atom_card_info = atom_card_info;
  813. atom_card_info->dev = adev->ddev;
  814. atom_card_info->reg_read = cail_reg_read;
  815. atom_card_info->reg_write = cail_reg_write;
  816. /* needed for iio ops */
  817. if (adev->rio_mem) {
  818. atom_card_info->ioreg_read = cail_ioreg_read;
  819. atom_card_info->ioreg_write = cail_ioreg_write;
  820. } else {
  821. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  822. atom_card_info->ioreg_read = cail_reg_read;
  823. atom_card_info->ioreg_write = cail_reg_write;
  824. }
  825. atom_card_info->mc_read = cail_mc_read;
  826. atom_card_info->mc_write = cail_mc_write;
  827. atom_card_info->pll_read = cail_pll_read;
  828. atom_card_info->pll_write = cail_pll_write;
  829. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  830. if (!adev->mode_info.atom_context) {
  831. amdgpu_atombios_fini(adev);
  832. return -ENOMEM;
  833. }
  834. mutex_init(&adev->mode_info.atom_context->mutex);
  835. amdgpu_atombios_scratch_regs_init(adev);
  836. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  837. return 0;
  838. }
  839. /* if we get transitioned to only one device, take VGA back */
  840. /**
  841. * amdgpu_vga_set_decode - enable/disable vga decode
  842. *
  843. * @cookie: amdgpu_device pointer
  844. * @state: enable/disable vga decode
  845. *
  846. * Enable/disable vga decode (all asics).
  847. * Returns VGA resource flags.
  848. */
  849. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  850. {
  851. struct amdgpu_device *adev = cookie;
  852. amdgpu_asic_set_vga_state(adev, state);
  853. if (state)
  854. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  855. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  856. else
  857. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  858. }
  859. /**
  860. * amdgpu_check_pot_argument - check that argument is a power of two
  861. *
  862. * @arg: value to check
  863. *
  864. * Validates that a certain argument is a power of two (all asics).
  865. * Returns true if argument is valid.
  866. */
  867. static bool amdgpu_check_pot_argument(int arg)
  868. {
  869. return (arg & (arg - 1)) == 0;
  870. }
  871. /**
  872. * amdgpu_check_arguments - validate module params
  873. *
  874. * @adev: amdgpu_device pointer
  875. *
  876. * Validates certain module parameters and updates
  877. * the associated values used by the driver (all asics).
  878. */
  879. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  880. {
  881. if (amdgpu_sched_jobs < 4) {
  882. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  883. amdgpu_sched_jobs);
  884. amdgpu_sched_jobs = 4;
  885. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  886. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  887. amdgpu_sched_jobs);
  888. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  889. }
  890. if (amdgpu_gart_size != -1) {
  891. /* gtt size must be greater or equal to 32M */
  892. if (amdgpu_gart_size < 32) {
  893. dev_warn(adev->dev, "gart size (%d) too small\n",
  894. amdgpu_gart_size);
  895. amdgpu_gart_size = -1;
  896. }
  897. }
  898. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  899. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  900. amdgpu_vm_size);
  901. amdgpu_vm_size = 8;
  902. }
  903. if (amdgpu_vm_size < 1) {
  904. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  905. amdgpu_vm_size);
  906. amdgpu_vm_size = 8;
  907. }
  908. /*
  909. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  910. */
  911. if (amdgpu_vm_size > 1024) {
  912. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  913. amdgpu_vm_size);
  914. amdgpu_vm_size = 8;
  915. }
  916. /* defines number of bits in page table versus page directory,
  917. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  918. * page table and the remaining bits are in the page directory */
  919. if (amdgpu_vm_block_size == -1) {
  920. /* Total bits covered by PD + PTs */
  921. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  922. /* Make sure the PD is 4K in size up to 8GB address space.
  923. Above that split equal between PD and PTs */
  924. if (amdgpu_vm_size <= 8)
  925. amdgpu_vm_block_size = bits - 9;
  926. else
  927. amdgpu_vm_block_size = (bits + 3) / 2;
  928. } else if (amdgpu_vm_block_size < 9) {
  929. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  930. amdgpu_vm_block_size);
  931. amdgpu_vm_block_size = 9;
  932. }
  933. if (amdgpu_vm_block_size > 24 ||
  934. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  935. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  936. amdgpu_vm_block_size);
  937. amdgpu_vm_block_size = 9;
  938. }
  939. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  940. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  941. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  942. amdgpu_vram_page_split);
  943. amdgpu_vram_page_split = 1024;
  944. }
  945. }
  946. /**
  947. * amdgpu_switcheroo_set_state - set switcheroo state
  948. *
  949. * @pdev: pci dev pointer
  950. * @state: vga_switcheroo state
  951. *
  952. * Callback for the switcheroo driver. Suspends or resumes the
  953. * the asics before or after it is powered up using ACPI methods.
  954. */
  955. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  956. {
  957. struct drm_device *dev = pci_get_drvdata(pdev);
  958. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  959. return;
  960. if (state == VGA_SWITCHEROO_ON) {
  961. unsigned d3_delay = dev->pdev->d3_delay;
  962. printk(KERN_INFO "amdgpu: switched on\n");
  963. /* don't suspend or resume card normally */
  964. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  965. amdgpu_device_resume(dev, true, true);
  966. dev->pdev->d3_delay = d3_delay;
  967. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  968. drm_kms_helper_poll_enable(dev);
  969. } else {
  970. printk(KERN_INFO "amdgpu: switched off\n");
  971. drm_kms_helper_poll_disable(dev);
  972. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  973. amdgpu_device_suspend(dev, true, true);
  974. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  975. }
  976. }
  977. /**
  978. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  979. *
  980. * @pdev: pci dev pointer
  981. *
  982. * Callback for the switcheroo driver. Check of the switcheroo
  983. * state can be changed.
  984. * Returns true if the state can be changed, false if not.
  985. */
  986. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  987. {
  988. struct drm_device *dev = pci_get_drvdata(pdev);
  989. /*
  990. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  991. * locking inversion with the driver load path. And the access here is
  992. * completely racy anyway. So don't bother with locking for now.
  993. */
  994. return dev->open_count == 0;
  995. }
  996. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  997. .set_gpu_state = amdgpu_switcheroo_set_state,
  998. .reprobe = NULL,
  999. .can_switch = amdgpu_switcheroo_can_switch,
  1000. };
  1001. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1002. enum amd_ip_block_type block_type,
  1003. enum amd_clockgating_state state)
  1004. {
  1005. int i, r = 0;
  1006. for (i = 0; i < adev->num_ip_blocks; i++) {
  1007. if (!adev->ip_blocks[i].status.valid)
  1008. continue;
  1009. if (adev->ip_blocks[i].version->type == block_type) {
  1010. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1011. state);
  1012. if (r)
  1013. return r;
  1014. break;
  1015. }
  1016. }
  1017. return r;
  1018. }
  1019. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1020. enum amd_ip_block_type block_type,
  1021. enum amd_powergating_state state)
  1022. {
  1023. int i, r = 0;
  1024. for (i = 0; i < adev->num_ip_blocks; i++) {
  1025. if (!adev->ip_blocks[i].status.valid)
  1026. continue;
  1027. if (adev->ip_blocks[i].version->type == block_type) {
  1028. r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
  1029. state);
  1030. if (r)
  1031. return r;
  1032. break;
  1033. }
  1034. }
  1035. return r;
  1036. }
  1037. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1038. {
  1039. int i;
  1040. for (i = 0; i < adev->num_ip_blocks; i++) {
  1041. if (!adev->ip_blocks[i].status.valid)
  1042. continue;
  1043. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1044. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1045. }
  1046. }
  1047. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1048. enum amd_ip_block_type block_type)
  1049. {
  1050. int i, r;
  1051. for (i = 0; i < adev->num_ip_blocks; i++) {
  1052. if (!adev->ip_blocks[i].status.valid)
  1053. continue;
  1054. if (adev->ip_blocks[i].version->type == block_type) {
  1055. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1056. if (r)
  1057. return r;
  1058. break;
  1059. }
  1060. }
  1061. return 0;
  1062. }
  1063. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1064. enum amd_ip_block_type block_type)
  1065. {
  1066. int i;
  1067. for (i = 0; i < adev->num_ip_blocks; i++) {
  1068. if (!adev->ip_blocks[i].status.valid)
  1069. continue;
  1070. if (adev->ip_blocks[i].version->type == block_type)
  1071. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1072. }
  1073. return true;
  1074. }
  1075. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1076. enum amd_ip_block_type type)
  1077. {
  1078. int i;
  1079. for (i = 0; i < adev->num_ip_blocks; i++)
  1080. if (adev->ip_blocks[i].version->type == type)
  1081. return &adev->ip_blocks[i];
  1082. return NULL;
  1083. }
  1084. /**
  1085. * amdgpu_ip_block_version_cmp
  1086. *
  1087. * @adev: amdgpu_device pointer
  1088. * @type: enum amd_ip_block_type
  1089. * @major: major version
  1090. * @minor: minor version
  1091. *
  1092. * return 0 if equal or greater
  1093. * return 1 if smaller or the ip_block doesn't exist
  1094. */
  1095. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1096. enum amd_ip_block_type type,
  1097. u32 major, u32 minor)
  1098. {
  1099. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1100. if (ip_block && ((ip_block->version->major > major) ||
  1101. ((ip_block->version->major == major) &&
  1102. (ip_block->version->minor >= minor))))
  1103. return 0;
  1104. return 1;
  1105. }
  1106. /**
  1107. * amdgpu_ip_block_add
  1108. *
  1109. * @adev: amdgpu_device pointer
  1110. * @ip_block_version: pointer to the IP to add
  1111. *
  1112. * Adds the IP block driver information to the collection of IPs
  1113. * on the asic.
  1114. */
  1115. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1116. const struct amdgpu_ip_block_version *ip_block_version)
  1117. {
  1118. if (!ip_block_version)
  1119. return -EINVAL;
  1120. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1121. return 0;
  1122. }
  1123. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1124. {
  1125. adev->enable_virtual_display = false;
  1126. if (amdgpu_virtual_display) {
  1127. struct drm_device *ddev = adev->ddev;
  1128. const char *pci_address_name = pci_name(ddev->pdev);
  1129. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1130. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1131. pciaddstr_tmp = pciaddstr;
  1132. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1133. pciaddname = strsep(&pciaddname_tmp, ",");
  1134. if (!strcmp("all", pciaddname)
  1135. || !strcmp(pci_address_name, pciaddname)) {
  1136. long num_crtc;
  1137. int res = -1;
  1138. adev->enable_virtual_display = true;
  1139. if (pciaddname_tmp)
  1140. res = kstrtol(pciaddname_tmp, 10,
  1141. &num_crtc);
  1142. if (!res) {
  1143. if (num_crtc < 1)
  1144. num_crtc = 1;
  1145. if (num_crtc > 6)
  1146. num_crtc = 6;
  1147. adev->mode_info.num_crtc = num_crtc;
  1148. } else {
  1149. adev->mode_info.num_crtc = 1;
  1150. }
  1151. break;
  1152. }
  1153. }
  1154. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1155. amdgpu_virtual_display, pci_address_name,
  1156. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1157. kfree(pciaddstr);
  1158. }
  1159. }
  1160. static int amdgpu_early_init(struct amdgpu_device *adev)
  1161. {
  1162. int i, r;
  1163. amdgpu_device_enable_virtual_display(adev);
  1164. switch (adev->asic_type) {
  1165. case CHIP_TOPAZ:
  1166. case CHIP_TONGA:
  1167. case CHIP_FIJI:
  1168. case CHIP_POLARIS11:
  1169. case CHIP_POLARIS10:
  1170. case CHIP_POLARIS12:
  1171. case CHIP_CARRIZO:
  1172. case CHIP_STONEY:
  1173. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1174. adev->family = AMDGPU_FAMILY_CZ;
  1175. else
  1176. adev->family = AMDGPU_FAMILY_VI;
  1177. r = vi_set_ip_blocks(adev);
  1178. if (r)
  1179. return r;
  1180. break;
  1181. #ifdef CONFIG_DRM_AMDGPU_SI
  1182. case CHIP_VERDE:
  1183. case CHIP_TAHITI:
  1184. case CHIP_PITCAIRN:
  1185. case CHIP_OLAND:
  1186. case CHIP_HAINAN:
  1187. adev->family = AMDGPU_FAMILY_SI;
  1188. r = si_set_ip_blocks(adev);
  1189. if (r)
  1190. return r;
  1191. break;
  1192. #endif
  1193. #ifdef CONFIG_DRM_AMDGPU_CIK
  1194. case CHIP_BONAIRE:
  1195. case CHIP_HAWAII:
  1196. case CHIP_KAVERI:
  1197. case CHIP_KABINI:
  1198. case CHIP_MULLINS:
  1199. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1200. adev->family = AMDGPU_FAMILY_CI;
  1201. else
  1202. adev->family = AMDGPU_FAMILY_KV;
  1203. r = cik_set_ip_blocks(adev);
  1204. if (r)
  1205. return r;
  1206. break;
  1207. #endif
  1208. default:
  1209. /* FIXME: not supported yet */
  1210. return -EINVAL;
  1211. }
  1212. if (amdgpu_sriov_vf(adev)) {
  1213. r = amdgpu_virt_request_full_gpu(adev, true);
  1214. if (r)
  1215. return r;
  1216. }
  1217. for (i = 0; i < adev->num_ip_blocks; i++) {
  1218. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1219. DRM_ERROR("disabled ip block: %d\n", i);
  1220. adev->ip_blocks[i].status.valid = false;
  1221. } else {
  1222. if (adev->ip_blocks[i].version->funcs->early_init) {
  1223. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1224. if (r == -ENOENT) {
  1225. adev->ip_blocks[i].status.valid = false;
  1226. } else if (r) {
  1227. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1228. adev->ip_blocks[i].version->funcs->name, r);
  1229. return r;
  1230. } else {
  1231. adev->ip_blocks[i].status.valid = true;
  1232. }
  1233. } else {
  1234. adev->ip_blocks[i].status.valid = true;
  1235. }
  1236. }
  1237. }
  1238. adev->cg_flags &= amdgpu_cg_mask;
  1239. adev->pg_flags &= amdgpu_pg_mask;
  1240. return 0;
  1241. }
  1242. static int amdgpu_init(struct amdgpu_device *adev)
  1243. {
  1244. int i, r;
  1245. for (i = 0; i < adev->num_ip_blocks; i++) {
  1246. if (!adev->ip_blocks[i].status.valid)
  1247. continue;
  1248. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1249. if (r) {
  1250. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1251. adev->ip_blocks[i].version->funcs->name, r);
  1252. return r;
  1253. }
  1254. adev->ip_blocks[i].status.sw = true;
  1255. /* need to do gmc hw init early so we can allocate gpu mem */
  1256. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1257. r = amdgpu_vram_scratch_init(adev);
  1258. if (r) {
  1259. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1260. return r;
  1261. }
  1262. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1263. if (r) {
  1264. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1265. return r;
  1266. }
  1267. r = amdgpu_wb_init(adev);
  1268. if (r) {
  1269. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1270. return r;
  1271. }
  1272. adev->ip_blocks[i].status.hw = true;
  1273. /* right after GMC hw init, we create CSA */
  1274. if (amdgpu_sriov_vf(adev)) {
  1275. r = amdgpu_allocate_static_csa(adev);
  1276. if (r) {
  1277. DRM_ERROR("allocate CSA failed %d\n", r);
  1278. return r;
  1279. }
  1280. }
  1281. }
  1282. }
  1283. for (i = 0; i < adev->num_ip_blocks; i++) {
  1284. if (!adev->ip_blocks[i].status.sw)
  1285. continue;
  1286. /* gmc hw init is done early */
  1287. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1288. continue;
  1289. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1290. if (r) {
  1291. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1292. adev->ip_blocks[i].version->funcs->name, r);
  1293. return r;
  1294. }
  1295. adev->ip_blocks[i].status.hw = true;
  1296. }
  1297. return 0;
  1298. }
  1299. static int amdgpu_late_init(struct amdgpu_device *adev)
  1300. {
  1301. int i = 0, r;
  1302. for (i = 0; i < adev->num_ip_blocks; i++) {
  1303. if (!adev->ip_blocks[i].status.valid)
  1304. continue;
  1305. if (adev->ip_blocks[i].version->funcs->late_init) {
  1306. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1307. if (r) {
  1308. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1309. adev->ip_blocks[i].version->funcs->name, r);
  1310. return r;
  1311. }
  1312. adev->ip_blocks[i].status.late_initialized = true;
  1313. }
  1314. /* skip CG for VCE/UVD, it's handled specially */
  1315. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1316. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1317. /* enable clockgating to save power */
  1318. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1319. AMD_CG_STATE_GATE);
  1320. if (r) {
  1321. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1322. adev->ip_blocks[i].version->funcs->name, r);
  1323. return r;
  1324. }
  1325. }
  1326. }
  1327. return 0;
  1328. }
  1329. static int amdgpu_fini(struct amdgpu_device *adev)
  1330. {
  1331. int i, r;
  1332. /* need to disable SMC first */
  1333. for (i = 0; i < adev->num_ip_blocks; i++) {
  1334. if (!adev->ip_blocks[i].status.hw)
  1335. continue;
  1336. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1337. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1338. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1339. AMD_CG_STATE_UNGATE);
  1340. if (r) {
  1341. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1342. adev->ip_blocks[i].version->funcs->name, r);
  1343. return r;
  1344. }
  1345. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1346. /* XXX handle errors */
  1347. if (r) {
  1348. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1349. adev->ip_blocks[i].version->funcs->name, r);
  1350. }
  1351. adev->ip_blocks[i].status.hw = false;
  1352. break;
  1353. }
  1354. }
  1355. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1356. if (!adev->ip_blocks[i].status.hw)
  1357. continue;
  1358. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1359. amdgpu_wb_fini(adev);
  1360. amdgpu_vram_scratch_fini(adev);
  1361. }
  1362. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1363. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1364. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1365. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1366. AMD_CG_STATE_UNGATE);
  1367. if (r) {
  1368. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1369. adev->ip_blocks[i].version->funcs->name, r);
  1370. return r;
  1371. }
  1372. }
  1373. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1374. /* XXX handle errors */
  1375. if (r) {
  1376. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1377. adev->ip_blocks[i].version->funcs->name, r);
  1378. }
  1379. adev->ip_blocks[i].status.hw = false;
  1380. }
  1381. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1382. if (!adev->ip_blocks[i].status.sw)
  1383. continue;
  1384. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1385. /* XXX handle errors */
  1386. if (r) {
  1387. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1388. adev->ip_blocks[i].version->funcs->name, r);
  1389. }
  1390. adev->ip_blocks[i].status.sw = false;
  1391. adev->ip_blocks[i].status.valid = false;
  1392. }
  1393. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1394. if (!adev->ip_blocks[i].status.late_initialized)
  1395. continue;
  1396. if (adev->ip_blocks[i].version->funcs->late_fini)
  1397. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1398. adev->ip_blocks[i].status.late_initialized = false;
  1399. }
  1400. if (amdgpu_sriov_vf(adev)) {
  1401. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1402. amdgpu_virt_release_full_gpu(adev, false);
  1403. }
  1404. return 0;
  1405. }
  1406. int amdgpu_suspend(struct amdgpu_device *adev)
  1407. {
  1408. int i, r;
  1409. if (amdgpu_sriov_vf(adev))
  1410. amdgpu_virt_request_full_gpu(adev, false);
  1411. /* ungate SMC block first */
  1412. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1413. AMD_CG_STATE_UNGATE);
  1414. if (r) {
  1415. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1416. }
  1417. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1418. if (!adev->ip_blocks[i].status.valid)
  1419. continue;
  1420. /* ungate blocks so that suspend can properly shut them down */
  1421. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1422. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1423. AMD_CG_STATE_UNGATE);
  1424. if (r) {
  1425. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1426. adev->ip_blocks[i].version->funcs->name, r);
  1427. }
  1428. }
  1429. /* XXX handle errors */
  1430. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1431. /* XXX handle errors */
  1432. if (r) {
  1433. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1434. adev->ip_blocks[i].version->funcs->name, r);
  1435. }
  1436. }
  1437. if (amdgpu_sriov_vf(adev))
  1438. amdgpu_virt_release_full_gpu(adev, false);
  1439. return 0;
  1440. }
  1441. static int amdgpu_resume(struct amdgpu_device *adev)
  1442. {
  1443. int i, r;
  1444. for (i = 0; i < adev->num_ip_blocks; i++) {
  1445. if (!adev->ip_blocks[i].status.valid)
  1446. continue;
  1447. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1448. if (r) {
  1449. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1450. adev->ip_blocks[i].version->funcs->name, r);
  1451. return r;
  1452. }
  1453. }
  1454. return 0;
  1455. }
  1456. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1457. {
  1458. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1459. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1460. }
  1461. /**
  1462. * amdgpu_device_init - initialize the driver
  1463. *
  1464. * @adev: amdgpu_device pointer
  1465. * @pdev: drm dev pointer
  1466. * @pdev: pci dev pointer
  1467. * @flags: driver flags
  1468. *
  1469. * Initializes the driver info and hw (all asics).
  1470. * Returns 0 for success or an error on failure.
  1471. * Called at driver startup.
  1472. */
  1473. int amdgpu_device_init(struct amdgpu_device *adev,
  1474. struct drm_device *ddev,
  1475. struct pci_dev *pdev,
  1476. uint32_t flags)
  1477. {
  1478. int r, i;
  1479. bool runtime = false;
  1480. u32 max_MBps;
  1481. adev->shutdown = false;
  1482. adev->dev = &pdev->dev;
  1483. adev->ddev = ddev;
  1484. adev->pdev = pdev;
  1485. adev->flags = flags;
  1486. adev->asic_type = flags & AMD_ASIC_MASK;
  1487. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1488. adev->mc.gtt_size = 512 * 1024 * 1024;
  1489. adev->accel_working = false;
  1490. adev->num_rings = 0;
  1491. adev->mman.buffer_funcs = NULL;
  1492. adev->mman.buffer_funcs_ring = NULL;
  1493. adev->vm_manager.vm_pte_funcs = NULL;
  1494. adev->vm_manager.vm_pte_num_rings = 0;
  1495. adev->gart.gart_funcs = NULL;
  1496. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1497. adev->smc_rreg = &amdgpu_invalid_rreg;
  1498. adev->smc_wreg = &amdgpu_invalid_wreg;
  1499. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1500. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1501. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1502. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1503. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1504. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1505. adev->didt_rreg = &amdgpu_invalid_rreg;
  1506. adev->didt_wreg = &amdgpu_invalid_wreg;
  1507. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1508. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1509. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1510. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1511. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1512. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1513. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1514. /* mutex initialization are all done here so we
  1515. * can recall function without having locking issues */
  1516. mutex_init(&adev->vm_manager.lock);
  1517. atomic_set(&adev->irq.ih.lock, 0);
  1518. mutex_init(&adev->pm.mutex);
  1519. mutex_init(&adev->gfx.gpu_clock_mutex);
  1520. mutex_init(&adev->srbm_mutex);
  1521. mutex_init(&adev->grbm_idx_mutex);
  1522. mutex_init(&adev->mn_lock);
  1523. hash_init(adev->mn_hash);
  1524. amdgpu_check_arguments(adev);
  1525. /* Registers mapping */
  1526. /* TODO: block userspace mapping of io register */
  1527. spin_lock_init(&adev->mmio_idx_lock);
  1528. spin_lock_init(&adev->smc_idx_lock);
  1529. spin_lock_init(&adev->pcie_idx_lock);
  1530. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1531. spin_lock_init(&adev->didt_idx_lock);
  1532. spin_lock_init(&adev->gc_cac_idx_lock);
  1533. spin_lock_init(&adev->audio_endpt_idx_lock);
  1534. spin_lock_init(&adev->mm_stats.lock);
  1535. INIT_LIST_HEAD(&adev->shadow_list);
  1536. mutex_init(&adev->shadow_list_lock);
  1537. INIT_LIST_HEAD(&adev->gtt_list);
  1538. spin_lock_init(&adev->gtt_list_lock);
  1539. if (adev->asic_type >= CHIP_BONAIRE) {
  1540. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1541. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1542. } else {
  1543. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1544. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1545. }
  1546. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1547. if (adev->rmmio == NULL) {
  1548. return -ENOMEM;
  1549. }
  1550. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1551. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1552. if (adev->asic_type >= CHIP_BONAIRE)
  1553. /* doorbell bar mapping */
  1554. amdgpu_doorbell_init(adev);
  1555. /* io port mapping */
  1556. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1557. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1558. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1559. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1560. break;
  1561. }
  1562. }
  1563. if (adev->rio_mem == NULL)
  1564. DRM_INFO("PCI I/O BAR is not found.\n");
  1565. /* early init functions */
  1566. r = amdgpu_early_init(adev);
  1567. if (r)
  1568. return r;
  1569. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1570. /* this will fail for cards that aren't VGA class devices, just
  1571. * ignore it */
  1572. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1573. if (amdgpu_runtime_pm == 1)
  1574. runtime = true;
  1575. if (amdgpu_device_is_px(ddev))
  1576. runtime = true;
  1577. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1578. if (runtime)
  1579. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1580. /* Read BIOS */
  1581. if (!amdgpu_get_bios(adev)) {
  1582. r = -EINVAL;
  1583. goto failed;
  1584. }
  1585. r = amdgpu_atombios_init(adev);
  1586. if (r) {
  1587. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1588. goto failed;
  1589. }
  1590. /* detect if we are with an SRIOV vbios */
  1591. amdgpu_device_detect_sriov_bios(adev);
  1592. /* Post card if necessary */
  1593. if (amdgpu_vpost_needed(adev)) {
  1594. if (!adev->bios) {
  1595. dev_err(adev->dev, "no vBIOS found\n");
  1596. r = -EINVAL;
  1597. goto failed;
  1598. }
  1599. DRM_INFO("GPU posting now...\n");
  1600. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1601. if (r) {
  1602. dev_err(adev->dev, "gpu post error!\n");
  1603. goto failed;
  1604. }
  1605. } else {
  1606. DRM_INFO("GPU post is not needed\n");
  1607. }
  1608. /* Initialize clocks */
  1609. r = amdgpu_atombios_get_clock_info(adev);
  1610. if (r) {
  1611. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1612. goto failed;
  1613. }
  1614. /* init i2c buses */
  1615. amdgpu_atombios_i2c_init(adev);
  1616. /* Fence driver */
  1617. r = amdgpu_fence_driver_init(adev);
  1618. if (r) {
  1619. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1620. goto failed;
  1621. }
  1622. /* init the mode config */
  1623. drm_mode_config_init(adev->ddev);
  1624. r = amdgpu_init(adev);
  1625. if (r) {
  1626. dev_err(adev->dev, "amdgpu_init failed\n");
  1627. amdgpu_fini(adev);
  1628. goto failed;
  1629. }
  1630. adev->accel_working = true;
  1631. /* Initialize the buffer migration limit. */
  1632. if (amdgpu_moverate >= 0)
  1633. max_MBps = amdgpu_moverate;
  1634. else
  1635. max_MBps = 8; /* Allow 8 MB/s. */
  1636. /* Get a log2 for easy divisions. */
  1637. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1638. amdgpu_fbdev_init(adev);
  1639. r = amdgpu_ib_pool_init(adev);
  1640. if (r) {
  1641. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1642. goto failed;
  1643. }
  1644. r = amdgpu_ib_ring_tests(adev);
  1645. if (r)
  1646. DRM_ERROR("ib ring test failed (%d).\n", r);
  1647. r = amdgpu_gem_debugfs_init(adev);
  1648. if (r) {
  1649. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1650. }
  1651. r = amdgpu_debugfs_regs_init(adev);
  1652. if (r) {
  1653. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1654. }
  1655. r = amdgpu_debugfs_firmware_init(adev);
  1656. if (r) {
  1657. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1658. return r;
  1659. }
  1660. if ((amdgpu_testing & 1)) {
  1661. if (adev->accel_working)
  1662. amdgpu_test_moves(adev);
  1663. else
  1664. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1665. }
  1666. if ((amdgpu_testing & 2)) {
  1667. if (adev->accel_working)
  1668. amdgpu_test_syncing(adev);
  1669. else
  1670. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1671. }
  1672. if (amdgpu_benchmarking) {
  1673. if (adev->accel_working)
  1674. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1675. else
  1676. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1677. }
  1678. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1679. * explicit gating rather than handling it automatically.
  1680. */
  1681. r = amdgpu_late_init(adev);
  1682. if (r) {
  1683. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1684. goto failed;
  1685. }
  1686. return 0;
  1687. failed:
  1688. if (runtime)
  1689. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1690. return r;
  1691. }
  1692. /**
  1693. * amdgpu_device_fini - tear down the driver
  1694. *
  1695. * @adev: amdgpu_device pointer
  1696. *
  1697. * Tear down the driver info (all asics).
  1698. * Called at driver shutdown.
  1699. */
  1700. void amdgpu_device_fini(struct amdgpu_device *adev)
  1701. {
  1702. int r;
  1703. DRM_INFO("amdgpu: finishing device.\n");
  1704. adev->shutdown = true;
  1705. drm_crtc_force_disable_all(adev->ddev);
  1706. /* evict vram memory */
  1707. amdgpu_bo_evict_vram(adev);
  1708. amdgpu_ib_pool_fini(adev);
  1709. amdgpu_fence_driver_fini(adev);
  1710. amdgpu_fbdev_fini(adev);
  1711. r = amdgpu_fini(adev);
  1712. adev->accel_working = false;
  1713. /* free i2c buses */
  1714. amdgpu_i2c_fini(adev);
  1715. amdgpu_atombios_fini(adev);
  1716. kfree(adev->bios);
  1717. adev->bios = NULL;
  1718. vga_switcheroo_unregister_client(adev->pdev);
  1719. if (adev->flags & AMD_IS_PX)
  1720. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1721. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1722. if (adev->rio_mem)
  1723. pci_iounmap(adev->pdev, adev->rio_mem);
  1724. adev->rio_mem = NULL;
  1725. iounmap(adev->rmmio);
  1726. adev->rmmio = NULL;
  1727. if (adev->asic_type >= CHIP_BONAIRE)
  1728. amdgpu_doorbell_fini(adev);
  1729. amdgpu_debugfs_regs_cleanup(adev);
  1730. }
  1731. /*
  1732. * Suspend & resume.
  1733. */
  1734. /**
  1735. * amdgpu_device_suspend - initiate device suspend
  1736. *
  1737. * @pdev: drm dev pointer
  1738. * @state: suspend state
  1739. *
  1740. * Puts the hw in the suspend state (all asics).
  1741. * Returns 0 for success or an error on failure.
  1742. * Called at driver suspend.
  1743. */
  1744. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1745. {
  1746. struct amdgpu_device *adev;
  1747. struct drm_crtc *crtc;
  1748. struct drm_connector *connector;
  1749. int r;
  1750. if (dev == NULL || dev->dev_private == NULL) {
  1751. return -ENODEV;
  1752. }
  1753. adev = dev->dev_private;
  1754. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1755. return 0;
  1756. drm_kms_helper_poll_disable(dev);
  1757. /* turn off display hw */
  1758. drm_modeset_lock_all(dev);
  1759. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1760. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1761. }
  1762. drm_modeset_unlock_all(dev);
  1763. /* unpin the front buffers and cursors */
  1764. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1765. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1766. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1767. struct amdgpu_bo *robj;
  1768. if (amdgpu_crtc->cursor_bo) {
  1769. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1770. r = amdgpu_bo_reserve(aobj, false);
  1771. if (r == 0) {
  1772. amdgpu_bo_unpin(aobj);
  1773. amdgpu_bo_unreserve(aobj);
  1774. }
  1775. }
  1776. if (rfb == NULL || rfb->obj == NULL) {
  1777. continue;
  1778. }
  1779. robj = gem_to_amdgpu_bo(rfb->obj);
  1780. /* don't unpin kernel fb objects */
  1781. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1782. r = amdgpu_bo_reserve(robj, false);
  1783. if (r == 0) {
  1784. amdgpu_bo_unpin(robj);
  1785. amdgpu_bo_unreserve(robj);
  1786. }
  1787. }
  1788. }
  1789. /* evict vram memory */
  1790. amdgpu_bo_evict_vram(adev);
  1791. amdgpu_fence_driver_suspend(adev);
  1792. r = amdgpu_suspend(adev);
  1793. /* evict remaining vram memory
  1794. * This second call to evict vram is to evict the gart page table
  1795. * using the CPU.
  1796. */
  1797. amdgpu_bo_evict_vram(adev);
  1798. amdgpu_atombios_scratch_regs_save(adev);
  1799. pci_save_state(dev->pdev);
  1800. if (suspend) {
  1801. /* Shut down the device */
  1802. pci_disable_device(dev->pdev);
  1803. pci_set_power_state(dev->pdev, PCI_D3hot);
  1804. } else {
  1805. r = amdgpu_asic_reset(adev);
  1806. if (r)
  1807. DRM_ERROR("amdgpu asic reset failed\n");
  1808. }
  1809. if (fbcon) {
  1810. console_lock();
  1811. amdgpu_fbdev_set_suspend(adev, 1);
  1812. console_unlock();
  1813. }
  1814. return 0;
  1815. }
  1816. /**
  1817. * amdgpu_device_resume - initiate device resume
  1818. *
  1819. * @pdev: drm dev pointer
  1820. *
  1821. * Bring the hw back to operating state (all asics).
  1822. * Returns 0 for success or an error on failure.
  1823. * Called at driver resume.
  1824. */
  1825. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1826. {
  1827. struct drm_connector *connector;
  1828. struct amdgpu_device *adev = dev->dev_private;
  1829. struct drm_crtc *crtc;
  1830. int r;
  1831. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1832. return 0;
  1833. if (fbcon)
  1834. console_lock();
  1835. if (resume) {
  1836. pci_set_power_state(dev->pdev, PCI_D0);
  1837. pci_restore_state(dev->pdev);
  1838. r = pci_enable_device(dev->pdev);
  1839. if (r) {
  1840. if (fbcon)
  1841. console_unlock();
  1842. return r;
  1843. }
  1844. }
  1845. amdgpu_atombios_scratch_regs_restore(adev);
  1846. /* post card */
  1847. if (amdgpu_need_post(adev)) {
  1848. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1849. if (r)
  1850. DRM_ERROR("amdgpu asic init failed\n");
  1851. }
  1852. r = amdgpu_resume(adev);
  1853. if (r)
  1854. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1855. amdgpu_fence_driver_resume(adev);
  1856. if (resume) {
  1857. r = amdgpu_ib_ring_tests(adev);
  1858. if (r)
  1859. DRM_ERROR("ib ring test failed (%d).\n", r);
  1860. }
  1861. r = amdgpu_late_init(adev);
  1862. if (r) {
  1863. if (fbcon)
  1864. console_unlock();
  1865. return r;
  1866. }
  1867. /* pin cursors */
  1868. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1869. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1870. if (amdgpu_crtc->cursor_bo) {
  1871. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1872. r = amdgpu_bo_reserve(aobj, false);
  1873. if (r == 0) {
  1874. r = amdgpu_bo_pin(aobj,
  1875. AMDGPU_GEM_DOMAIN_VRAM,
  1876. &amdgpu_crtc->cursor_addr);
  1877. if (r != 0)
  1878. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1879. amdgpu_bo_unreserve(aobj);
  1880. }
  1881. }
  1882. }
  1883. /* blat the mode back in */
  1884. if (fbcon) {
  1885. drm_helper_resume_force_mode(dev);
  1886. /* turn on display hw */
  1887. drm_modeset_lock_all(dev);
  1888. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1889. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1890. }
  1891. drm_modeset_unlock_all(dev);
  1892. }
  1893. drm_kms_helper_poll_enable(dev);
  1894. /*
  1895. * Most of the connector probing functions try to acquire runtime pm
  1896. * refs to ensure that the GPU is powered on when connector polling is
  1897. * performed. Since we're calling this from a runtime PM callback,
  1898. * trying to acquire rpm refs will cause us to deadlock.
  1899. *
  1900. * Since we're guaranteed to be holding the rpm lock, it's safe to
  1901. * temporarily disable the rpm helpers so this doesn't deadlock us.
  1902. */
  1903. #ifdef CONFIG_PM
  1904. dev->dev->power.disable_depth++;
  1905. #endif
  1906. drm_helper_hpd_irq_event(dev);
  1907. #ifdef CONFIG_PM
  1908. dev->dev->power.disable_depth--;
  1909. #endif
  1910. if (fbcon) {
  1911. amdgpu_fbdev_set_suspend(adev, 0);
  1912. console_unlock();
  1913. }
  1914. return 0;
  1915. }
  1916. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  1917. {
  1918. int i;
  1919. bool asic_hang = false;
  1920. for (i = 0; i < adev->num_ip_blocks; i++) {
  1921. if (!adev->ip_blocks[i].status.valid)
  1922. continue;
  1923. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  1924. adev->ip_blocks[i].status.hang =
  1925. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  1926. if (adev->ip_blocks[i].status.hang) {
  1927. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  1928. asic_hang = true;
  1929. }
  1930. }
  1931. return asic_hang;
  1932. }
  1933. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  1934. {
  1935. int i, r = 0;
  1936. for (i = 0; i < adev->num_ip_blocks; i++) {
  1937. if (!adev->ip_blocks[i].status.valid)
  1938. continue;
  1939. if (adev->ip_blocks[i].status.hang &&
  1940. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  1941. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  1942. if (r)
  1943. return r;
  1944. }
  1945. }
  1946. return 0;
  1947. }
  1948. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  1949. {
  1950. int i;
  1951. for (i = 0; i < adev->num_ip_blocks; i++) {
  1952. if (!adev->ip_blocks[i].status.valid)
  1953. continue;
  1954. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  1955. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  1956. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  1957. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  1958. if (adev->ip_blocks[i].status.hang) {
  1959. DRM_INFO("Some block need full reset!\n");
  1960. return true;
  1961. }
  1962. }
  1963. }
  1964. return false;
  1965. }
  1966. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  1967. {
  1968. int i, r = 0;
  1969. for (i = 0; i < adev->num_ip_blocks; i++) {
  1970. if (!adev->ip_blocks[i].status.valid)
  1971. continue;
  1972. if (adev->ip_blocks[i].status.hang &&
  1973. adev->ip_blocks[i].version->funcs->soft_reset) {
  1974. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  1975. if (r)
  1976. return r;
  1977. }
  1978. }
  1979. return 0;
  1980. }
  1981. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  1982. {
  1983. int i, r = 0;
  1984. for (i = 0; i < adev->num_ip_blocks; i++) {
  1985. if (!adev->ip_blocks[i].status.valid)
  1986. continue;
  1987. if (adev->ip_blocks[i].status.hang &&
  1988. adev->ip_blocks[i].version->funcs->post_soft_reset)
  1989. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  1990. if (r)
  1991. return r;
  1992. }
  1993. return 0;
  1994. }
  1995. bool amdgpu_need_backup(struct amdgpu_device *adev)
  1996. {
  1997. if (adev->flags & AMD_IS_APU)
  1998. return false;
  1999. return amdgpu_lockup_timeout > 0 ? true : false;
  2000. }
  2001. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2002. struct amdgpu_ring *ring,
  2003. struct amdgpu_bo *bo,
  2004. struct dma_fence **fence)
  2005. {
  2006. uint32_t domain;
  2007. int r;
  2008. if (!bo->shadow)
  2009. return 0;
  2010. r = amdgpu_bo_reserve(bo, false);
  2011. if (r)
  2012. return r;
  2013. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2014. /* if bo has been evicted, then no need to recover */
  2015. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2016. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2017. NULL, fence, true);
  2018. if (r) {
  2019. DRM_ERROR("recover page table failed!\n");
  2020. goto err;
  2021. }
  2022. }
  2023. err:
  2024. amdgpu_bo_unreserve(bo);
  2025. return r;
  2026. }
  2027. /**
  2028. * amdgpu_gpu_reset - reset the asic
  2029. *
  2030. * @adev: amdgpu device pointer
  2031. *
  2032. * Attempt the reset the GPU if it has hung (all asics).
  2033. * Returns 0 for success or an error on failure.
  2034. */
  2035. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2036. {
  2037. int i, r;
  2038. int resched;
  2039. bool need_full_reset;
  2040. if (amdgpu_sriov_vf(adev))
  2041. return 0;
  2042. if (!amdgpu_check_soft_reset(adev)) {
  2043. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2044. return 0;
  2045. }
  2046. atomic_inc(&adev->gpu_reset_counter);
  2047. /* block TTM */
  2048. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2049. /* block scheduler */
  2050. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2051. struct amdgpu_ring *ring = adev->rings[i];
  2052. if (!ring)
  2053. continue;
  2054. kthread_park(ring->sched.thread);
  2055. amd_sched_hw_job_reset(&ring->sched);
  2056. }
  2057. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2058. amdgpu_fence_driver_force_completion(adev);
  2059. need_full_reset = amdgpu_need_full_reset(adev);
  2060. if (!need_full_reset) {
  2061. amdgpu_pre_soft_reset(adev);
  2062. r = amdgpu_soft_reset(adev);
  2063. amdgpu_post_soft_reset(adev);
  2064. if (r || amdgpu_check_soft_reset(adev)) {
  2065. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2066. need_full_reset = true;
  2067. }
  2068. }
  2069. if (need_full_reset) {
  2070. r = amdgpu_suspend(adev);
  2071. retry:
  2072. /* Disable fb access */
  2073. if (adev->mode_info.num_crtc) {
  2074. struct amdgpu_mode_mc_save save;
  2075. amdgpu_display_stop_mc_access(adev, &save);
  2076. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2077. }
  2078. amdgpu_atombios_scratch_regs_save(adev);
  2079. r = amdgpu_asic_reset(adev);
  2080. amdgpu_atombios_scratch_regs_restore(adev);
  2081. /* post card */
  2082. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2083. if (!r) {
  2084. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2085. r = amdgpu_resume(adev);
  2086. }
  2087. }
  2088. if (!r) {
  2089. amdgpu_irq_gpu_reset_resume_helper(adev);
  2090. if (need_full_reset && amdgpu_need_backup(adev)) {
  2091. r = amdgpu_ttm_recover_gart(adev);
  2092. if (r)
  2093. DRM_ERROR("gart recovery failed!!!\n");
  2094. }
  2095. r = amdgpu_ib_ring_tests(adev);
  2096. if (r) {
  2097. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2098. r = amdgpu_suspend(adev);
  2099. need_full_reset = true;
  2100. goto retry;
  2101. }
  2102. /**
  2103. * recovery vm page tables, since we cannot depend on VRAM is
  2104. * consistent after gpu full reset.
  2105. */
  2106. if (need_full_reset && amdgpu_need_backup(adev)) {
  2107. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2108. struct amdgpu_bo *bo, *tmp;
  2109. struct dma_fence *fence = NULL, *next = NULL;
  2110. DRM_INFO("recover vram bo from shadow\n");
  2111. mutex_lock(&adev->shadow_list_lock);
  2112. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2113. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2114. if (fence) {
  2115. r = dma_fence_wait(fence, false);
  2116. if (r) {
  2117. WARN(r, "recovery from shadow isn't comleted\n");
  2118. break;
  2119. }
  2120. }
  2121. dma_fence_put(fence);
  2122. fence = next;
  2123. }
  2124. mutex_unlock(&adev->shadow_list_lock);
  2125. if (fence) {
  2126. r = dma_fence_wait(fence, false);
  2127. if (r)
  2128. WARN(r, "recovery from shadow isn't comleted\n");
  2129. }
  2130. dma_fence_put(fence);
  2131. }
  2132. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2133. struct amdgpu_ring *ring = adev->rings[i];
  2134. if (!ring)
  2135. continue;
  2136. amd_sched_job_recovery(&ring->sched);
  2137. kthread_unpark(ring->sched.thread);
  2138. }
  2139. } else {
  2140. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2141. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2142. if (adev->rings[i]) {
  2143. kthread_unpark(adev->rings[i]->sched.thread);
  2144. }
  2145. }
  2146. }
  2147. drm_helper_resume_force_mode(adev->ddev);
  2148. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2149. if (r) {
  2150. /* bad news, how to tell it to userspace ? */
  2151. dev_info(adev->dev, "GPU reset failed\n");
  2152. }
  2153. return r;
  2154. }
  2155. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2156. {
  2157. u32 mask;
  2158. int ret;
  2159. if (amdgpu_pcie_gen_cap)
  2160. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2161. if (amdgpu_pcie_lane_cap)
  2162. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2163. /* covers APUs as well */
  2164. if (pci_is_root_bus(adev->pdev->bus)) {
  2165. if (adev->pm.pcie_gen_mask == 0)
  2166. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2167. if (adev->pm.pcie_mlw_mask == 0)
  2168. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2169. return;
  2170. }
  2171. if (adev->pm.pcie_gen_mask == 0) {
  2172. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2173. if (!ret) {
  2174. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2175. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2176. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2177. if (mask & DRM_PCIE_SPEED_25)
  2178. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2179. if (mask & DRM_PCIE_SPEED_50)
  2180. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2181. if (mask & DRM_PCIE_SPEED_80)
  2182. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2183. } else {
  2184. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2185. }
  2186. }
  2187. if (adev->pm.pcie_mlw_mask == 0) {
  2188. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2189. if (!ret) {
  2190. switch (mask) {
  2191. case 32:
  2192. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2193. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2194. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2195. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2196. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2197. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2198. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2199. break;
  2200. case 16:
  2201. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2202. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2203. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2204. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2205. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2206. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2207. break;
  2208. case 12:
  2209. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2210. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2211. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2212. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2213. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2214. break;
  2215. case 8:
  2216. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2217. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2218. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2219. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2220. break;
  2221. case 4:
  2222. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2223. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2224. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2225. break;
  2226. case 2:
  2227. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2228. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2229. break;
  2230. case 1:
  2231. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2232. break;
  2233. default:
  2234. break;
  2235. }
  2236. } else {
  2237. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2238. }
  2239. }
  2240. }
  2241. /*
  2242. * Debugfs
  2243. */
  2244. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2245. const struct drm_info_list *files,
  2246. unsigned nfiles)
  2247. {
  2248. unsigned i;
  2249. for (i = 0; i < adev->debugfs_count; i++) {
  2250. if (adev->debugfs[i].files == files) {
  2251. /* Already registered */
  2252. return 0;
  2253. }
  2254. }
  2255. i = adev->debugfs_count + 1;
  2256. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2257. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2258. DRM_ERROR("Report so we increase "
  2259. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2260. return -EINVAL;
  2261. }
  2262. adev->debugfs[adev->debugfs_count].files = files;
  2263. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2264. adev->debugfs_count = i;
  2265. #if defined(CONFIG_DEBUG_FS)
  2266. drm_debugfs_create_files(files, nfiles,
  2267. adev->ddev->primary->debugfs_root,
  2268. adev->ddev->primary);
  2269. #endif
  2270. return 0;
  2271. }
  2272. #if defined(CONFIG_DEBUG_FS)
  2273. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2274. size_t size, loff_t *pos)
  2275. {
  2276. struct amdgpu_device *adev = file_inode(f)->i_private;
  2277. ssize_t result = 0;
  2278. int r;
  2279. bool pm_pg_lock, use_bank;
  2280. unsigned instance_bank, sh_bank, se_bank;
  2281. if (size & 0x3 || *pos & 0x3)
  2282. return -EINVAL;
  2283. /* are we reading registers for which a PG lock is necessary? */
  2284. pm_pg_lock = (*pos >> 23) & 1;
  2285. if (*pos & (1ULL << 62)) {
  2286. se_bank = (*pos >> 24) & 0x3FF;
  2287. sh_bank = (*pos >> 34) & 0x3FF;
  2288. instance_bank = (*pos >> 44) & 0x3FF;
  2289. if (se_bank == 0x3FF)
  2290. se_bank = 0xFFFFFFFF;
  2291. if (sh_bank == 0x3FF)
  2292. sh_bank = 0xFFFFFFFF;
  2293. if (instance_bank == 0x3FF)
  2294. instance_bank = 0xFFFFFFFF;
  2295. use_bank = 1;
  2296. } else {
  2297. use_bank = 0;
  2298. }
  2299. *pos &= (1UL << 22) - 1;
  2300. if (use_bank) {
  2301. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2302. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2303. return -EINVAL;
  2304. mutex_lock(&adev->grbm_idx_mutex);
  2305. amdgpu_gfx_select_se_sh(adev, se_bank,
  2306. sh_bank, instance_bank);
  2307. }
  2308. if (pm_pg_lock)
  2309. mutex_lock(&adev->pm.mutex);
  2310. while (size) {
  2311. uint32_t value;
  2312. if (*pos > adev->rmmio_size)
  2313. goto end;
  2314. value = RREG32(*pos >> 2);
  2315. r = put_user(value, (uint32_t *)buf);
  2316. if (r) {
  2317. result = r;
  2318. goto end;
  2319. }
  2320. result += 4;
  2321. buf += 4;
  2322. *pos += 4;
  2323. size -= 4;
  2324. }
  2325. end:
  2326. if (use_bank) {
  2327. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2328. mutex_unlock(&adev->grbm_idx_mutex);
  2329. }
  2330. if (pm_pg_lock)
  2331. mutex_unlock(&adev->pm.mutex);
  2332. return result;
  2333. }
  2334. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2335. size_t size, loff_t *pos)
  2336. {
  2337. struct amdgpu_device *adev = file_inode(f)->i_private;
  2338. ssize_t result = 0;
  2339. int r;
  2340. bool pm_pg_lock, use_bank;
  2341. unsigned instance_bank, sh_bank, se_bank;
  2342. if (size & 0x3 || *pos & 0x3)
  2343. return -EINVAL;
  2344. /* are we reading registers for which a PG lock is necessary? */
  2345. pm_pg_lock = (*pos >> 23) & 1;
  2346. if (*pos & (1ULL << 62)) {
  2347. se_bank = (*pos >> 24) & 0x3FF;
  2348. sh_bank = (*pos >> 34) & 0x3FF;
  2349. instance_bank = (*pos >> 44) & 0x3FF;
  2350. if (se_bank == 0x3FF)
  2351. se_bank = 0xFFFFFFFF;
  2352. if (sh_bank == 0x3FF)
  2353. sh_bank = 0xFFFFFFFF;
  2354. if (instance_bank == 0x3FF)
  2355. instance_bank = 0xFFFFFFFF;
  2356. use_bank = 1;
  2357. } else {
  2358. use_bank = 0;
  2359. }
  2360. *pos &= (1UL << 22) - 1;
  2361. if (use_bank) {
  2362. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2363. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2364. return -EINVAL;
  2365. mutex_lock(&adev->grbm_idx_mutex);
  2366. amdgpu_gfx_select_se_sh(adev, se_bank,
  2367. sh_bank, instance_bank);
  2368. }
  2369. if (pm_pg_lock)
  2370. mutex_lock(&adev->pm.mutex);
  2371. while (size) {
  2372. uint32_t value;
  2373. if (*pos > adev->rmmio_size)
  2374. return result;
  2375. r = get_user(value, (uint32_t *)buf);
  2376. if (r)
  2377. return r;
  2378. WREG32(*pos >> 2, value);
  2379. result += 4;
  2380. buf += 4;
  2381. *pos += 4;
  2382. size -= 4;
  2383. }
  2384. if (use_bank) {
  2385. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2386. mutex_unlock(&adev->grbm_idx_mutex);
  2387. }
  2388. if (pm_pg_lock)
  2389. mutex_unlock(&adev->pm.mutex);
  2390. return result;
  2391. }
  2392. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2393. size_t size, loff_t *pos)
  2394. {
  2395. struct amdgpu_device *adev = file_inode(f)->i_private;
  2396. ssize_t result = 0;
  2397. int r;
  2398. if (size & 0x3 || *pos & 0x3)
  2399. return -EINVAL;
  2400. while (size) {
  2401. uint32_t value;
  2402. value = RREG32_PCIE(*pos >> 2);
  2403. r = put_user(value, (uint32_t *)buf);
  2404. if (r)
  2405. return r;
  2406. result += 4;
  2407. buf += 4;
  2408. *pos += 4;
  2409. size -= 4;
  2410. }
  2411. return result;
  2412. }
  2413. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2414. size_t size, loff_t *pos)
  2415. {
  2416. struct amdgpu_device *adev = file_inode(f)->i_private;
  2417. ssize_t result = 0;
  2418. int r;
  2419. if (size & 0x3 || *pos & 0x3)
  2420. return -EINVAL;
  2421. while (size) {
  2422. uint32_t value;
  2423. r = get_user(value, (uint32_t *)buf);
  2424. if (r)
  2425. return r;
  2426. WREG32_PCIE(*pos >> 2, value);
  2427. result += 4;
  2428. buf += 4;
  2429. *pos += 4;
  2430. size -= 4;
  2431. }
  2432. return result;
  2433. }
  2434. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2435. size_t size, loff_t *pos)
  2436. {
  2437. struct amdgpu_device *adev = file_inode(f)->i_private;
  2438. ssize_t result = 0;
  2439. int r;
  2440. if (size & 0x3 || *pos & 0x3)
  2441. return -EINVAL;
  2442. while (size) {
  2443. uint32_t value;
  2444. value = RREG32_DIDT(*pos >> 2);
  2445. r = put_user(value, (uint32_t *)buf);
  2446. if (r)
  2447. return r;
  2448. result += 4;
  2449. buf += 4;
  2450. *pos += 4;
  2451. size -= 4;
  2452. }
  2453. return result;
  2454. }
  2455. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2456. size_t size, loff_t *pos)
  2457. {
  2458. struct amdgpu_device *adev = file_inode(f)->i_private;
  2459. ssize_t result = 0;
  2460. int r;
  2461. if (size & 0x3 || *pos & 0x3)
  2462. return -EINVAL;
  2463. while (size) {
  2464. uint32_t value;
  2465. r = get_user(value, (uint32_t *)buf);
  2466. if (r)
  2467. return r;
  2468. WREG32_DIDT(*pos >> 2, value);
  2469. result += 4;
  2470. buf += 4;
  2471. *pos += 4;
  2472. size -= 4;
  2473. }
  2474. return result;
  2475. }
  2476. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2477. size_t size, loff_t *pos)
  2478. {
  2479. struct amdgpu_device *adev = file_inode(f)->i_private;
  2480. ssize_t result = 0;
  2481. int r;
  2482. if (size & 0x3 || *pos & 0x3)
  2483. return -EINVAL;
  2484. while (size) {
  2485. uint32_t value;
  2486. value = RREG32_SMC(*pos);
  2487. r = put_user(value, (uint32_t *)buf);
  2488. if (r)
  2489. return r;
  2490. result += 4;
  2491. buf += 4;
  2492. *pos += 4;
  2493. size -= 4;
  2494. }
  2495. return result;
  2496. }
  2497. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2498. size_t size, loff_t *pos)
  2499. {
  2500. struct amdgpu_device *adev = file_inode(f)->i_private;
  2501. ssize_t result = 0;
  2502. int r;
  2503. if (size & 0x3 || *pos & 0x3)
  2504. return -EINVAL;
  2505. while (size) {
  2506. uint32_t value;
  2507. r = get_user(value, (uint32_t *)buf);
  2508. if (r)
  2509. return r;
  2510. WREG32_SMC(*pos, value);
  2511. result += 4;
  2512. buf += 4;
  2513. *pos += 4;
  2514. size -= 4;
  2515. }
  2516. return result;
  2517. }
  2518. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2519. size_t size, loff_t *pos)
  2520. {
  2521. struct amdgpu_device *adev = file_inode(f)->i_private;
  2522. ssize_t result = 0;
  2523. int r;
  2524. uint32_t *config, no_regs = 0;
  2525. if (size & 0x3 || *pos & 0x3)
  2526. return -EINVAL;
  2527. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2528. if (!config)
  2529. return -ENOMEM;
  2530. /* version, increment each time something is added */
  2531. config[no_regs++] = 3;
  2532. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2533. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2534. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2535. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2536. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2537. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2538. config[no_regs++] = adev->gfx.config.max_gprs;
  2539. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2540. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2541. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2542. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2543. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2544. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2545. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2546. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2547. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2548. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2549. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2550. config[no_regs++] = adev->gfx.config.num_gpus;
  2551. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2552. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2553. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2554. config[no_regs++] = adev->gfx.config.num_rbs;
  2555. /* rev==1 */
  2556. config[no_regs++] = adev->rev_id;
  2557. config[no_regs++] = adev->pg_flags;
  2558. config[no_regs++] = adev->cg_flags;
  2559. /* rev==2 */
  2560. config[no_regs++] = adev->family;
  2561. config[no_regs++] = adev->external_rev_id;
  2562. /* rev==3 */
  2563. config[no_regs++] = adev->pdev->device;
  2564. config[no_regs++] = adev->pdev->revision;
  2565. config[no_regs++] = adev->pdev->subsystem_device;
  2566. config[no_regs++] = adev->pdev->subsystem_vendor;
  2567. while (size && (*pos < no_regs * 4)) {
  2568. uint32_t value;
  2569. value = config[*pos >> 2];
  2570. r = put_user(value, (uint32_t *)buf);
  2571. if (r) {
  2572. kfree(config);
  2573. return r;
  2574. }
  2575. result += 4;
  2576. buf += 4;
  2577. *pos += 4;
  2578. size -= 4;
  2579. }
  2580. kfree(config);
  2581. return result;
  2582. }
  2583. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  2584. size_t size, loff_t *pos)
  2585. {
  2586. struct amdgpu_device *adev = file_inode(f)->i_private;
  2587. int idx, r;
  2588. int32_t value;
  2589. if (size != 4 || *pos & 0x3)
  2590. return -EINVAL;
  2591. /* convert offset to sensor number */
  2592. idx = *pos >> 2;
  2593. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  2594. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &value);
  2595. else
  2596. return -EINVAL;
  2597. if (!r)
  2598. r = put_user(value, (int32_t *)buf);
  2599. return !r ? 4 : r;
  2600. }
  2601. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  2602. size_t size, loff_t *pos)
  2603. {
  2604. struct amdgpu_device *adev = f->f_inode->i_private;
  2605. int r, x;
  2606. ssize_t result=0;
  2607. uint32_t offset, se, sh, cu, wave, simd, data[32];
  2608. if (size & 3 || *pos & 3)
  2609. return -EINVAL;
  2610. /* decode offset */
  2611. offset = (*pos & 0x7F);
  2612. se = ((*pos >> 7) & 0xFF);
  2613. sh = ((*pos >> 15) & 0xFF);
  2614. cu = ((*pos >> 23) & 0xFF);
  2615. wave = ((*pos >> 31) & 0xFF);
  2616. simd = ((*pos >> 37) & 0xFF);
  2617. /* switch to the specific se/sh/cu */
  2618. mutex_lock(&adev->grbm_idx_mutex);
  2619. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2620. x = 0;
  2621. if (adev->gfx.funcs->read_wave_data)
  2622. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  2623. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2624. mutex_unlock(&adev->grbm_idx_mutex);
  2625. if (!x)
  2626. return -EINVAL;
  2627. while (size && (offset < x * 4)) {
  2628. uint32_t value;
  2629. value = data[offset >> 2];
  2630. r = put_user(value, (uint32_t *)buf);
  2631. if (r)
  2632. return r;
  2633. result += 4;
  2634. buf += 4;
  2635. offset += 4;
  2636. size -= 4;
  2637. }
  2638. return result;
  2639. }
  2640. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  2641. size_t size, loff_t *pos)
  2642. {
  2643. struct amdgpu_device *adev = f->f_inode->i_private;
  2644. int r;
  2645. ssize_t result = 0;
  2646. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  2647. if (size & 3 || *pos & 3)
  2648. return -EINVAL;
  2649. /* decode offset */
  2650. offset = (*pos & 0xFFF); /* in dwords */
  2651. se = ((*pos >> 12) & 0xFF);
  2652. sh = ((*pos >> 20) & 0xFF);
  2653. cu = ((*pos >> 28) & 0xFF);
  2654. wave = ((*pos >> 36) & 0xFF);
  2655. simd = ((*pos >> 44) & 0xFF);
  2656. thread = ((*pos >> 52) & 0xFF);
  2657. bank = ((*pos >> 60) & 1);
  2658. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  2659. if (!data)
  2660. return -ENOMEM;
  2661. /* switch to the specific se/sh/cu */
  2662. mutex_lock(&adev->grbm_idx_mutex);
  2663. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2664. if (bank == 0) {
  2665. if (adev->gfx.funcs->read_wave_vgprs)
  2666. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  2667. } else {
  2668. if (adev->gfx.funcs->read_wave_sgprs)
  2669. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  2670. }
  2671. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2672. mutex_unlock(&adev->grbm_idx_mutex);
  2673. while (size) {
  2674. uint32_t value;
  2675. value = data[offset++];
  2676. r = put_user(value, (uint32_t *)buf);
  2677. if (r) {
  2678. result = r;
  2679. goto err;
  2680. }
  2681. result += 4;
  2682. buf += 4;
  2683. size -= 4;
  2684. }
  2685. err:
  2686. kfree(data);
  2687. return result;
  2688. }
  2689. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2690. .owner = THIS_MODULE,
  2691. .read = amdgpu_debugfs_regs_read,
  2692. .write = amdgpu_debugfs_regs_write,
  2693. .llseek = default_llseek
  2694. };
  2695. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2696. .owner = THIS_MODULE,
  2697. .read = amdgpu_debugfs_regs_didt_read,
  2698. .write = amdgpu_debugfs_regs_didt_write,
  2699. .llseek = default_llseek
  2700. };
  2701. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2702. .owner = THIS_MODULE,
  2703. .read = amdgpu_debugfs_regs_pcie_read,
  2704. .write = amdgpu_debugfs_regs_pcie_write,
  2705. .llseek = default_llseek
  2706. };
  2707. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2708. .owner = THIS_MODULE,
  2709. .read = amdgpu_debugfs_regs_smc_read,
  2710. .write = amdgpu_debugfs_regs_smc_write,
  2711. .llseek = default_llseek
  2712. };
  2713. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  2714. .owner = THIS_MODULE,
  2715. .read = amdgpu_debugfs_gca_config_read,
  2716. .llseek = default_llseek
  2717. };
  2718. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  2719. .owner = THIS_MODULE,
  2720. .read = amdgpu_debugfs_sensor_read,
  2721. .llseek = default_llseek
  2722. };
  2723. static const struct file_operations amdgpu_debugfs_wave_fops = {
  2724. .owner = THIS_MODULE,
  2725. .read = amdgpu_debugfs_wave_read,
  2726. .llseek = default_llseek
  2727. };
  2728. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  2729. .owner = THIS_MODULE,
  2730. .read = amdgpu_debugfs_gpr_read,
  2731. .llseek = default_llseek
  2732. };
  2733. static const struct file_operations *debugfs_regs[] = {
  2734. &amdgpu_debugfs_regs_fops,
  2735. &amdgpu_debugfs_regs_didt_fops,
  2736. &amdgpu_debugfs_regs_pcie_fops,
  2737. &amdgpu_debugfs_regs_smc_fops,
  2738. &amdgpu_debugfs_gca_config_fops,
  2739. &amdgpu_debugfs_sensors_fops,
  2740. &amdgpu_debugfs_wave_fops,
  2741. &amdgpu_debugfs_gpr_fops,
  2742. };
  2743. static const char *debugfs_regs_names[] = {
  2744. "amdgpu_regs",
  2745. "amdgpu_regs_didt",
  2746. "amdgpu_regs_pcie",
  2747. "amdgpu_regs_smc",
  2748. "amdgpu_gca_config",
  2749. "amdgpu_sensors",
  2750. "amdgpu_wave",
  2751. "amdgpu_gpr",
  2752. };
  2753. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2754. {
  2755. struct drm_minor *minor = adev->ddev->primary;
  2756. struct dentry *ent, *root = minor->debugfs_root;
  2757. unsigned i, j;
  2758. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2759. ent = debugfs_create_file(debugfs_regs_names[i],
  2760. S_IFREG | S_IRUGO, root,
  2761. adev, debugfs_regs[i]);
  2762. if (IS_ERR(ent)) {
  2763. for (j = 0; j < i; j++) {
  2764. debugfs_remove(adev->debugfs_regs[i]);
  2765. adev->debugfs_regs[i] = NULL;
  2766. }
  2767. return PTR_ERR(ent);
  2768. }
  2769. if (!i)
  2770. i_size_write(ent->d_inode, adev->rmmio_size);
  2771. adev->debugfs_regs[i] = ent;
  2772. }
  2773. return 0;
  2774. }
  2775. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2776. {
  2777. unsigned i;
  2778. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2779. if (adev->debugfs_regs[i]) {
  2780. debugfs_remove(adev->debugfs_regs[i]);
  2781. adev->debugfs_regs[i] = NULL;
  2782. }
  2783. }
  2784. }
  2785. int amdgpu_debugfs_init(struct drm_minor *minor)
  2786. {
  2787. return 0;
  2788. }
  2789. #else
  2790. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2791. {
  2792. return 0;
  2793. }
  2794. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2795. #endif