spi.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /*
  2. * Copyright (C) 2005 David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef __LINUX_SPI_H
  15. #define __LINUX_SPI_H
  16. #include <linux/device.h>
  17. #include <linux/mod_devicetable.h>
  18. #include <linux/slab.h>
  19. #include <linux/kthread.h>
  20. #include <linux/completion.h>
  21. #include <linux/scatterlist.h>
  22. struct dma_chan;
  23. struct spi_master;
  24. struct spi_transfer;
  25. /*
  26. * INTERFACES between SPI master-side drivers and SPI infrastructure.
  27. * (There's no SPI slave support for Linux yet...)
  28. */
  29. extern struct bus_type spi_bus_type;
  30. /**
  31. * struct spi_statistics - statistics for spi transfers
  32. * @lock: lock protecting this structure
  33. *
  34. * @messages: number of spi-messages handled
  35. * @transfers: number of spi_transfers handled
  36. * @errors: number of errors during spi_transfer
  37. * @timedout: number of timeouts during spi_transfer
  38. *
  39. * @spi_sync: number of times spi_sync is used
  40. * @spi_sync_immediate:
  41. * number of times spi_sync is executed immediately
  42. * in calling context without queuing and scheduling
  43. * @spi_async: number of times spi_async is used
  44. *
  45. * @bytes: number of bytes transferred to/from device
  46. * @bytes_tx: number of bytes sent to device
  47. * @bytes_rx: number of bytes received from device
  48. *
  49. * @transfer_bytes_histo:
  50. * transfer bytes histogramm
  51. */
  52. struct spi_statistics {
  53. spinlock_t lock; /* lock for the whole structure */
  54. unsigned long messages;
  55. unsigned long transfers;
  56. unsigned long errors;
  57. unsigned long timedout;
  58. unsigned long spi_sync;
  59. unsigned long spi_sync_immediate;
  60. unsigned long spi_async;
  61. unsigned long long bytes;
  62. unsigned long long bytes_rx;
  63. unsigned long long bytes_tx;
  64. #define SPI_STATISTICS_HISTO_SIZE 17
  65. unsigned long transfer_bytes_histo[SPI_STATISTICS_HISTO_SIZE];
  66. };
  67. void spi_statistics_add_transfer_stats(struct spi_statistics *stats,
  68. struct spi_transfer *xfer,
  69. struct spi_master *master);
  70. #define SPI_STATISTICS_ADD_TO_FIELD(stats, field, count) \
  71. do { \
  72. unsigned long flags; \
  73. spin_lock_irqsave(&(stats)->lock, flags); \
  74. (stats)->field += count; \
  75. spin_unlock_irqrestore(&(stats)->lock, flags); \
  76. } while (0)
  77. #define SPI_STATISTICS_INCREMENT_FIELD(stats, field) \
  78. SPI_STATISTICS_ADD_TO_FIELD(stats, field, 1)
  79. /**
  80. * struct spi_device - Master side proxy for an SPI slave device
  81. * @dev: Driver model representation of the device.
  82. * @master: SPI controller used with the device.
  83. * @max_speed_hz: Maximum clock rate to be used with this chip
  84. * (on this board); may be changed by the device's driver.
  85. * The spi_transfer.speed_hz can override this for each transfer.
  86. * @chip_select: Chipselect, distinguishing chips handled by @master.
  87. * @mode: The spi mode defines how data is clocked out and in.
  88. * This may be changed by the device's driver.
  89. * The "active low" default for chipselect mode can be overridden
  90. * (by specifying SPI_CS_HIGH) as can the "MSB first" default for
  91. * each word in a transfer (by specifying SPI_LSB_FIRST).
  92. * @bits_per_word: Data transfers involve one or more words; word sizes
  93. * like eight or 12 bits are common. In-memory wordsizes are
  94. * powers of two bytes (e.g. 20 bit samples use 32 bits).
  95. * This may be changed by the device's driver, or left at the
  96. * default (0) indicating protocol words are eight bit bytes.
  97. * The spi_transfer.bits_per_word can override this for each transfer.
  98. * @irq: Negative, or the number passed to request_irq() to receive
  99. * interrupts from this device.
  100. * @controller_state: Controller's runtime state
  101. * @controller_data: Board-specific definitions for controller, such as
  102. * FIFO initialization parameters; from board_info.controller_data
  103. * @modalias: Name of the driver to use with this device, or an alias
  104. * for that name. This appears in the sysfs "modalias" attribute
  105. * for driver coldplugging, and in uevents used for hotplugging
  106. * @cs_gpio: gpio number of the chipselect line (optional, -ENOENT when
  107. * when not using a GPIO line)
  108. *
  109. * @statistics: statistics for the spi_device
  110. *
  111. * A @spi_device is used to interchange data between an SPI slave
  112. * (usually a discrete chip) and CPU memory.
  113. *
  114. * In @dev, the platform_data is used to hold information about this
  115. * device that's meaningful to the device's protocol driver, but not
  116. * to its controller. One example might be an identifier for a chip
  117. * variant with slightly different functionality; another might be
  118. * information about how this particular board wires the chip's pins.
  119. */
  120. struct spi_device {
  121. struct device dev;
  122. struct spi_master *master;
  123. u32 max_speed_hz;
  124. u8 chip_select;
  125. u8 bits_per_word;
  126. u16 mode;
  127. #define SPI_CPHA 0x01 /* clock phase */
  128. #define SPI_CPOL 0x02 /* clock polarity */
  129. #define SPI_MODE_0 (0|0) /* (original MicroWire) */
  130. #define SPI_MODE_1 (0|SPI_CPHA)
  131. #define SPI_MODE_2 (SPI_CPOL|0)
  132. #define SPI_MODE_3 (SPI_CPOL|SPI_CPHA)
  133. #define SPI_CS_HIGH 0x04 /* chipselect active high? */
  134. #define SPI_LSB_FIRST 0x08 /* per-word bits-on-wire */
  135. #define SPI_3WIRE 0x10 /* SI/SO signals shared */
  136. #define SPI_LOOP 0x20 /* loopback mode */
  137. #define SPI_NO_CS 0x40 /* 1 dev/bus, no chipselect */
  138. #define SPI_READY 0x80 /* slave pulls low to pause */
  139. #define SPI_TX_DUAL 0x100 /* transmit with 2 wires */
  140. #define SPI_TX_QUAD 0x200 /* transmit with 4 wires */
  141. #define SPI_RX_DUAL 0x400 /* receive with 2 wires */
  142. #define SPI_RX_QUAD 0x800 /* receive with 4 wires */
  143. int irq;
  144. void *controller_state;
  145. void *controller_data;
  146. char modalias[SPI_NAME_SIZE];
  147. int cs_gpio; /* chip select gpio */
  148. /* the statistics */
  149. struct spi_statistics statistics;
  150. /*
  151. * likely need more hooks for more protocol options affecting how
  152. * the controller talks to each chip, like:
  153. * - memory packing (12 bit samples into low bits, others zeroed)
  154. * - priority
  155. * - drop chipselect after each word
  156. * - chipselect delays
  157. * - ...
  158. */
  159. };
  160. static inline struct spi_device *to_spi_device(struct device *dev)
  161. {
  162. return dev ? container_of(dev, struct spi_device, dev) : NULL;
  163. }
  164. /* most drivers won't need to care about device refcounting */
  165. static inline struct spi_device *spi_dev_get(struct spi_device *spi)
  166. {
  167. return (spi && get_device(&spi->dev)) ? spi : NULL;
  168. }
  169. static inline void spi_dev_put(struct spi_device *spi)
  170. {
  171. if (spi)
  172. put_device(&spi->dev);
  173. }
  174. /* ctldata is for the bus_master driver's runtime state */
  175. static inline void *spi_get_ctldata(struct spi_device *spi)
  176. {
  177. return spi->controller_state;
  178. }
  179. static inline void spi_set_ctldata(struct spi_device *spi, void *state)
  180. {
  181. spi->controller_state = state;
  182. }
  183. /* device driver data */
  184. static inline void spi_set_drvdata(struct spi_device *spi, void *data)
  185. {
  186. dev_set_drvdata(&spi->dev, data);
  187. }
  188. static inline void *spi_get_drvdata(struct spi_device *spi)
  189. {
  190. return dev_get_drvdata(&spi->dev);
  191. }
  192. struct spi_message;
  193. struct spi_transfer;
  194. /**
  195. * struct spi_driver - Host side "protocol" driver
  196. * @id_table: List of SPI devices supported by this driver
  197. * @probe: Binds this driver to the spi device. Drivers can verify
  198. * that the device is actually present, and may need to configure
  199. * characteristics (such as bits_per_word) which weren't needed for
  200. * the initial configuration done during system setup.
  201. * @remove: Unbinds this driver from the spi device
  202. * @shutdown: Standard shutdown callback used during system state
  203. * transitions such as powerdown/halt and kexec
  204. * @driver: SPI device drivers should initialize the name and owner
  205. * field of this structure.
  206. *
  207. * This represents the kind of device driver that uses SPI messages to
  208. * interact with the hardware at the other end of a SPI link. It's called
  209. * a "protocol" driver because it works through messages rather than talking
  210. * directly to SPI hardware (which is what the underlying SPI controller
  211. * driver does to pass those messages). These protocols are defined in the
  212. * specification for the device(s) supported by the driver.
  213. *
  214. * As a rule, those device protocols represent the lowest level interface
  215. * supported by a driver, and it will support upper level interfaces too.
  216. * Examples of such upper levels include frameworks like MTD, networking,
  217. * MMC, RTC, filesystem character device nodes, and hardware monitoring.
  218. */
  219. struct spi_driver {
  220. const struct spi_device_id *id_table;
  221. int (*probe)(struct spi_device *spi);
  222. int (*remove)(struct spi_device *spi);
  223. void (*shutdown)(struct spi_device *spi);
  224. struct device_driver driver;
  225. };
  226. static inline struct spi_driver *to_spi_driver(struct device_driver *drv)
  227. {
  228. return drv ? container_of(drv, struct spi_driver, driver) : NULL;
  229. }
  230. extern int __spi_register_driver(struct module *owner, struct spi_driver *sdrv);
  231. /**
  232. * spi_unregister_driver - reverse effect of spi_register_driver
  233. * @sdrv: the driver to unregister
  234. * Context: can sleep
  235. */
  236. static inline void spi_unregister_driver(struct spi_driver *sdrv)
  237. {
  238. if (sdrv)
  239. driver_unregister(&sdrv->driver);
  240. }
  241. /* use a define to avoid include chaining to get THIS_MODULE */
  242. #define spi_register_driver(driver) \
  243. __spi_register_driver(THIS_MODULE, driver)
  244. /**
  245. * module_spi_driver() - Helper macro for registering a SPI driver
  246. * @__spi_driver: spi_driver struct
  247. *
  248. * Helper macro for SPI drivers which do not do anything special in module
  249. * init/exit. This eliminates a lot of boilerplate. Each module may only
  250. * use this macro once, and calling it replaces module_init() and module_exit()
  251. */
  252. #define module_spi_driver(__spi_driver) \
  253. module_driver(__spi_driver, spi_register_driver, \
  254. spi_unregister_driver)
  255. /**
  256. * struct spi_master - interface to SPI master controller
  257. * @dev: device interface to this driver
  258. * @list: link with the global spi_master list
  259. * @bus_num: board-specific (and often SOC-specific) identifier for a
  260. * given SPI controller.
  261. * @num_chipselect: chipselects are used to distinguish individual
  262. * SPI slaves, and are numbered from zero to num_chipselects.
  263. * each slave has a chipselect signal, but it's common that not
  264. * every chipselect is connected to a slave.
  265. * @dma_alignment: SPI controller constraint on DMA buffers alignment.
  266. * @mode_bits: flags understood by this controller driver
  267. * @bits_per_word_mask: A mask indicating which values of bits_per_word are
  268. * supported by the driver. Bit n indicates that a bits_per_word n+1 is
  269. * supported. If set, the SPI core will reject any transfer with an
  270. * unsupported bits_per_word. If not set, this value is simply ignored,
  271. * and it's up to the individual driver to perform any validation.
  272. * @min_speed_hz: Lowest supported transfer speed
  273. * @max_speed_hz: Highest supported transfer speed
  274. * @flags: other constraints relevant to this driver
  275. * @bus_lock_spinlock: spinlock for SPI bus locking
  276. * @bus_lock_mutex: mutex for SPI bus locking
  277. * @bus_lock_flag: indicates that the SPI bus is locked for exclusive use
  278. * @setup: updates the device mode and clocking records used by a
  279. * device's SPI controller; protocol code may call this. This
  280. * must fail if an unrecognized or unsupported mode is requested.
  281. * It's always safe to call this unless transfers are pending on
  282. * the device whose settings are being modified.
  283. * @transfer: adds a message to the controller's transfer queue.
  284. * @cleanup: frees controller-specific state
  285. * @can_dma: determine whether this master supports DMA
  286. * @queued: whether this master is providing an internal message queue
  287. * @kworker: thread struct for message pump
  288. * @kworker_task: pointer to task for message pump kworker thread
  289. * @pump_messages: work struct for scheduling work to the message pump
  290. * @queue_lock: spinlock to syncronise access to message queue
  291. * @queue: message queue
  292. * @idling: the device is entering idle state
  293. * @cur_msg: the currently in-flight message
  294. * @cur_msg_prepared: spi_prepare_message was called for the currently
  295. * in-flight message
  296. * @cur_msg_mapped: message has been mapped for DMA
  297. * @xfer_completion: used by core transfer_one_message()
  298. * @busy: message pump is busy
  299. * @running: message pump is running
  300. * @rt: whether this queue is set to run as a realtime task
  301. * @auto_runtime_pm: the core should ensure a runtime PM reference is held
  302. * while the hardware is prepared, using the parent
  303. * device for the spidev
  304. * @max_dma_len: Maximum length of a DMA transfer for the device.
  305. * @prepare_transfer_hardware: a message will soon arrive from the queue
  306. * so the subsystem requests the driver to prepare the transfer hardware
  307. * by issuing this call
  308. * @transfer_one_message: the subsystem calls the driver to transfer a single
  309. * message while queuing transfers that arrive in the meantime. When the
  310. * driver is finished with this message, it must call
  311. * spi_finalize_current_message() so the subsystem can issue the next
  312. * message
  313. * @unprepare_transfer_hardware: there are currently no more messages on the
  314. * queue so the subsystem notifies the driver that it may relax the
  315. * hardware by issuing this call
  316. * @set_cs: set the logic level of the chip select line. May be called
  317. * from interrupt context.
  318. * @prepare_message: set up the controller to transfer a single message,
  319. * for example doing DMA mapping. Called from threaded
  320. * context.
  321. * @transfer_one: transfer a single spi_transfer.
  322. * - return 0 if the transfer is finished,
  323. * - return 1 if the transfer is still in progress. When
  324. * the driver is finished with this transfer it must
  325. * call spi_finalize_current_transfer() so the subsystem
  326. * can issue the next transfer. Note: transfer_one and
  327. * transfer_one_message are mutually exclusive; when both
  328. * are set, the generic subsystem does not call your
  329. * transfer_one callback.
  330. * @handle_err: the subsystem calls the driver to handle an error that occurs
  331. * in the generic implementation of transfer_one_message().
  332. * @unprepare_message: undo any work done by prepare_message().
  333. * @cs_gpios: Array of GPIOs to use as chip select lines; one per CS
  334. * number. Any individual value may be -ENOENT for CS lines that
  335. * are not GPIOs (driven by the SPI controller itself).
  336. * @statistics: statistics for the spi_master
  337. * @dma_tx: DMA transmit channel
  338. * @dma_rx: DMA receive channel
  339. * @dummy_rx: dummy receive buffer for full-duplex devices
  340. * @dummy_tx: dummy transmit buffer for full-duplex devices
  341. *
  342. * Each SPI master controller can communicate with one or more @spi_device
  343. * children. These make a small bus, sharing MOSI, MISO and SCK signals
  344. * but not chip select signals. Each device may be configured to use a
  345. * different clock rate, since those shared signals are ignored unless
  346. * the chip is selected.
  347. *
  348. * The driver for an SPI controller manages access to those devices through
  349. * a queue of spi_message transactions, copying data between CPU memory and
  350. * an SPI slave device. For each such message it queues, it calls the
  351. * message's completion function when the transaction completes.
  352. */
  353. struct spi_master {
  354. struct device dev;
  355. struct list_head list;
  356. /* other than negative (== assign one dynamically), bus_num is fully
  357. * board-specific. usually that simplifies to being SOC-specific.
  358. * example: one SOC has three SPI controllers, numbered 0..2,
  359. * and one board's schematics might show it using SPI-2. software
  360. * would normally use bus_num=2 for that controller.
  361. */
  362. s16 bus_num;
  363. /* chipselects will be integral to many controllers; some others
  364. * might use board-specific GPIOs.
  365. */
  366. u16 num_chipselect;
  367. /* some SPI controllers pose alignment requirements on DMAable
  368. * buffers; let protocol drivers know about these requirements.
  369. */
  370. u16 dma_alignment;
  371. /* spi_device.mode flags understood by this controller driver */
  372. u16 mode_bits;
  373. /* bitmask of supported bits_per_word for transfers */
  374. u32 bits_per_word_mask;
  375. #define SPI_BPW_MASK(bits) BIT((bits) - 1)
  376. #define SPI_BIT_MASK(bits) (((bits) == 32) ? ~0U : (BIT(bits) - 1))
  377. #define SPI_BPW_RANGE_MASK(min, max) (SPI_BIT_MASK(max) - SPI_BIT_MASK(min - 1))
  378. /* limits on transfer speed */
  379. u32 min_speed_hz;
  380. u32 max_speed_hz;
  381. /* other constraints relevant to this driver */
  382. u16 flags;
  383. #define SPI_MASTER_HALF_DUPLEX BIT(0) /* can't do full duplex */
  384. #define SPI_MASTER_NO_RX BIT(1) /* can't do buffer read */
  385. #define SPI_MASTER_NO_TX BIT(2) /* can't do buffer write */
  386. #define SPI_MASTER_MUST_RX BIT(3) /* requires rx */
  387. #define SPI_MASTER_MUST_TX BIT(4) /* requires tx */
  388. /*
  389. * on some hardware transfer size may be constrained
  390. * the limit may depend on device transfer settings
  391. */
  392. size_t (*max_transfer_size)(struct spi_device *spi);
  393. /* lock and mutex for SPI bus locking */
  394. spinlock_t bus_lock_spinlock;
  395. struct mutex bus_lock_mutex;
  396. /* flag indicating that the SPI bus is locked for exclusive use */
  397. bool bus_lock_flag;
  398. /* Setup mode and clock, etc (spi driver may call many times).
  399. *
  400. * IMPORTANT: this may be called when transfers to another
  401. * device are active. DO NOT UPDATE SHARED REGISTERS in ways
  402. * which could break those transfers.
  403. */
  404. int (*setup)(struct spi_device *spi);
  405. /* bidirectional bulk transfers
  406. *
  407. * + The transfer() method may not sleep; its main role is
  408. * just to add the message to the queue.
  409. * + For now there's no remove-from-queue operation, or
  410. * any other request management
  411. * + To a given spi_device, message queueing is pure fifo
  412. *
  413. * + The master's main job is to process its message queue,
  414. * selecting a chip then transferring data
  415. * + If there are multiple spi_device children, the i/o queue
  416. * arbitration algorithm is unspecified (round robin, fifo,
  417. * priority, reservations, preemption, etc)
  418. *
  419. * + Chipselect stays active during the entire message
  420. * (unless modified by spi_transfer.cs_change != 0).
  421. * + The message transfers use clock and SPI mode parameters
  422. * previously established by setup() for this device
  423. */
  424. int (*transfer)(struct spi_device *spi,
  425. struct spi_message *mesg);
  426. /* called on release() to free memory provided by spi_master */
  427. void (*cleanup)(struct spi_device *spi);
  428. /*
  429. * Used to enable core support for DMA handling, if can_dma()
  430. * exists and returns true then the transfer will be mapped
  431. * prior to transfer_one() being called. The driver should
  432. * not modify or store xfer and dma_tx and dma_rx must be set
  433. * while the device is prepared.
  434. */
  435. bool (*can_dma)(struct spi_master *master,
  436. struct spi_device *spi,
  437. struct spi_transfer *xfer);
  438. /*
  439. * These hooks are for drivers that want to use the generic
  440. * master transfer queueing mechanism. If these are used, the
  441. * transfer() function above must NOT be specified by the driver.
  442. * Over time we expect SPI drivers to be phased over to this API.
  443. */
  444. bool queued;
  445. struct kthread_worker kworker;
  446. struct task_struct *kworker_task;
  447. struct kthread_work pump_messages;
  448. spinlock_t queue_lock;
  449. struct list_head queue;
  450. struct spi_message *cur_msg;
  451. bool idling;
  452. bool busy;
  453. bool running;
  454. bool rt;
  455. bool auto_runtime_pm;
  456. bool cur_msg_prepared;
  457. bool cur_msg_mapped;
  458. struct completion xfer_completion;
  459. size_t max_dma_len;
  460. int (*prepare_transfer_hardware)(struct spi_master *master);
  461. int (*transfer_one_message)(struct spi_master *master,
  462. struct spi_message *mesg);
  463. int (*unprepare_transfer_hardware)(struct spi_master *master);
  464. int (*prepare_message)(struct spi_master *master,
  465. struct spi_message *message);
  466. int (*unprepare_message)(struct spi_master *master,
  467. struct spi_message *message);
  468. /*
  469. * These hooks are for drivers that use a generic implementation
  470. * of transfer_one_message() provied by the core.
  471. */
  472. void (*set_cs)(struct spi_device *spi, bool enable);
  473. int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
  474. struct spi_transfer *transfer);
  475. void (*handle_err)(struct spi_master *master,
  476. struct spi_message *message);
  477. /* gpio chip select */
  478. int *cs_gpios;
  479. /* statistics */
  480. struct spi_statistics statistics;
  481. /* DMA channels for use with core dmaengine helpers */
  482. struct dma_chan *dma_tx;
  483. struct dma_chan *dma_rx;
  484. /* dummy data for full duplex devices */
  485. void *dummy_rx;
  486. void *dummy_tx;
  487. };
  488. static inline void *spi_master_get_devdata(struct spi_master *master)
  489. {
  490. return dev_get_drvdata(&master->dev);
  491. }
  492. static inline void spi_master_set_devdata(struct spi_master *master, void *data)
  493. {
  494. dev_set_drvdata(&master->dev, data);
  495. }
  496. static inline struct spi_master *spi_master_get(struct spi_master *master)
  497. {
  498. if (!master || !get_device(&master->dev))
  499. return NULL;
  500. return master;
  501. }
  502. static inline void spi_master_put(struct spi_master *master)
  503. {
  504. if (master)
  505. put_device(&master->dev);
  506. }
  507. /* PM calls that need to be issued by the driver */
  508. extern int spi_master_suspend(struct spi_master *master);
  509. extern int spi_master_resume(struct spi_master *master);
  510. /* Calls the driver make to interact with the message queue */
  511. extern struct spi_message *spi_get_next_queued_message(struct spi_master *master);
  512. extern void spi_finalize_current_message(struct spi_master *master);
  513. extern void spi_finalize_current_transfer(struct spi_master *master);
  514. /* the spi driver core manages memory for the spi_master classdev */
  515. extern struct spi_master *
  516. spi_alloc_master(struct device *host, unsigned size);
  517. extern int spi_register_master(struct spi_master *master);
  518. extern int devm_spi_register_master(struct device *dev,
  519. struct spi_master *master);
  520. extern void spi_unregister_master(struct spi_master *master);
  521. extern struct spi_master *spi_busnum_to_master(u16 busnum);
  522. /*---------------------------------------------------------------------------*/
  523. /*
  524. * I/O INTERFACE between SPI controller and protocol drivers
  525. *
  526. * Protocol drivers use a queue of spi_messages, each transferring data
  527. * between the controller and memory buffers.
  528. *
  529. * The spi_messages themselves consist of a series of read+write transfer
  530. * segments. Those segments always read the same number of bits as they
  531. * write; but one or the other is easily ignored by passing a null buffer
  532. * pointer. (This is unlike most types of I/O API, because SPI hardware
  533. * is full duplex.)
  534. *
  535. * NOTE: Allocation of spi_transfer and spi_message memory is entirely
  536. * up to the protocol driver, which guarantees the integrity of both (as
  537. * well as the data buffers) for as long as the message is queued.
  538. */
  539. /**
  540. * struct spi_transfer - a read/write buffer pair
  541. * @tx_buf: data to be written (dma-safe memory), or NULL
  542. * @rx_buf: data to be read (dma-safe memory), or NULL
  543. * @tx_dma: DMA address of tx_buf, if @spi_message.is_dma_mapped
  544. * @rx_dma: DMA address of rx_buf, if @spi_message.is_dma_mapped
  545. * @tx_nbits: number of bits used for writing. If 0 the default
  546. * (SPI_NBITS_SINGLE) is used.
  547. * @rx_nbits: number of bits used for reading. If 0 the default
  548. * (SPI_NBITS_SINGLE) is used.
  549. * @len: size of rx and tx buffers (in bytes)
  550. * @speed_hz: Select a speed other than the device default for this
  551. * transfer. If 0 the default (from @spi_device) is used.
  552. * @bits_per_word: select a bits_per_word other than the device default
  553. * for this transfer. If 0 the default (from @spi_device) is used.
  554. * @cs_change: affects chipselect after this transfer completes
  555. * @delay_usecs: microseconds to delay after this transfer before
  556. * (optionally) changing the chipselect status, then starting
  557. * the next transfer or completing this @spi_message.
  558. * @transfer_list: transfers are sequenced through @spi_message.transfers
  559. * @tx_sg: Scatterlist for transmit, currently not for client use
  560. * @rx_sg: Scatterlist for receive, currently not for client use
  561. *
  562. * SPI transfers always write the same number of bytes as they read.
  563. * Protocol drivers should always provide @rx_buf and/or @tx_buf.
  564. * In some cases, they may also want to provide DMA addresses for
  565. * the data being transferred; that may reduce overhead, when the
  566. * underlying driver uses dma.
  567. *
  568. * If the transmit buffer is null, zeroes will be shifted out
  569. * while filling @rx_buf. If the receive buffer is null, the data
  570. * shifted in will be discarded. Only "len" bytes shift out (or in).
  571. * It's an error to try to shift out a partial word. (For example, by
  572. * shifting out three bytes with word size of sixteen or twenty bits;
  573. * the former uses two bytes per word, the latter uses four bytes.)
  574. *
  575. * In-memory data values are always in native CPU byte order, translated
  576. * from the wire byte order (big-endian except with SPI_LSB_FIRST). So
  577. * for example when bits_per_word is sixteen, buffers are 2N bytes long
  578. * (@len = 2N) and hold N sixteen bit words in CPU byte order.
  579. *
  580. * When the word size of the SPI transfer is not a power-of-two multiple
  581. * of eight bits, those in-memory words include extra bits. In-memory
  582. * words are always seen by protocol drivers as right-justified, so the
  583. * undefined (rx) or unused (tx) bits are always the most significant bits.
  584. *
  585. * All SPI transfers start with the relevant chipselect active. Normally
  586. * it stays selected until after the last transfer in a message. Drivers
  587. * can affect the chipselect signal using cs_change.
  588. *
  589. * (i) If the transfer isn't the last one in the message, this flag is
  590. * used to make the chipselect briefly go inactive in the middle of the
  591. * message. Toggling chipselect in this way may be needed to terminate
  592. * a chip command, letting a single spi_message perform all of group of
  593. * chip transactions together.
  594. *
  595. * (ii) When the transfer is the last one in the message, the chip may
  596. * stay selected until the next transfer. On multi-device SPI busses
  597. * with nothing blocking messages going to other devices, this is just
  598. * a performance hint; starting a message to another device deselects
  599. * this one. But in other cases, this can be used to ensure correctness.
  600. * Some devices need protocol transactions to be built from a series of
  601. * spi_message submissions, where the content of one message is determined
  602. * by the results of previous messages and where the whole transaction
  603. * ends when the chipselect goes intactive.
  604. *
  605. * When SPI can transfer in 1x,2x or 4x. It can get this transfer information
  606. * from device through @tx_nbits and @rx_nbits. In Bi-direction, these
  607. * two should both be set. User can set transfer mode with SPI_NBITS_SINGLE(1x)
  608. * SPI_NBITS_DUAL(2x) and SPI_NBITS_QUAD(4x) to support these three transfer.
  609. *
  610. * The code that submits an spi_message (and its spi_transfers)
  611. * to the lower layers is responsible for managing its memory.
  612. * Zero-initialize every field you don't set up explicitly, to
  613. * insulate against future API updates. After you submit a message
  614. * and its transfers, ignore them until its completion callback.
  615. */
  616. struct spi_transfer {
  617. /* it's ok if tx_buf == rx_buf (right?)
  618. * for MicroWire, one buffer must be null
  619. * buffers must work with dma_*map_single() calls, unless
  620. * spi_message.is_dma_mapped reports a pre-existing mapping
  621. */
  622. const void *tx_buf;
  623. void *rx_buf;
  624. unsigned len;
  625. dma_addr_t tx_dma;
  626. dma_addr_t rx_dma;
  627. struct sg_table tx_sg;
  628. struct sg_table rx_sg;
  629. unsigned cs_change:1;
  630. unsigned tx_nbits:3;
  631. unsigned rx_nbits:3;
  632. #define SPI_NBITS_SINGLE 0x01 /* 1bit transfer */
  633. #define SPI_NBITS_DUAL 0x02 /* 2bits transfer */
  634. #define SPI_NBITS_QUAD 0x04 /* 4bits transfer */
  635. u8 bits_per_word;
  636. u16 delay_usecs;
  637. u32 speed_hz;
  638. struct list_head transfer_list;
  639. };
  640. /**
  641. * struct spi_message - one multi-segment SPI transaction
  642. * @transfers: list of transfer segments in this transaction
  643. * @spi: SPI device to which the transaction is queued
  644. * @is_dma_mapped: if true, the caller provided both dma and cpu virtual
  645. * addresses for each transfer buffer
  646. * @complete: called to report transaction completions
  647. * @context: the argument to complete() when it's called
  648. * @frame_length: the total number of bytes in the message
  649. * @actual_length: the total number of bytes that were transferred in all
  650. * successful segments
  651. * @status: zero for success, else negative errno
  652. * @queue: for use by whichever driver currently owns the message
  653. * @state: for use by whichever driver currently owns the message
  654. *
  655. * A @spi_message is used to execute an atomic sequence of data transfers,
  656. * each represented by a struct spi_transfer. The sequence is "atomic"
  657. * in the sense that no other spi_message may use that SPI bus until that
  658. * sequence completes. On some systems, many such sequences can execute as
  659. * as single programmed DMA transfer. On all systems, these messages are
  660. * queued, and might complete after transactions to other devices. Messages
  661. * sent to a given spi_device are always executed in FIFO order.
  662. *
  663. * The code that submits an spi_message (and its spi_transfers)
  664. * to the lower layers is responsible for managing its memory.
  665. * Zero-initialize every field you don't set up explicitly, to
  666. * insulate against future API updates. After you submit a message
  667. * and its transfers, ignore them until its completion callback.
  668. */
  669. struct spi_message {
  670. struct list_head transfers;
  671. struct spi_device *spi;
  672. unsigned is_dma_mapped:1;
  673. /* REVISIT: we might want a flag affecting the behavior of the
  674. * last transfer ... allowing things like "read 16 bit length L"
  675. * immediately followed by "read L bytes". Basically imposing
  676. * a specific message scheduling algorithm.
  677. *
  678. * Some controller drivers (message-at-a-time queue processing)
  679. * could provide that as their default scheduling algorithm. But
  680. * others (with multi-message pipelines) could need a flag to
  681. * tell them about such special cases.
  682. */
  683. /* completion is reported through a callback */
  684. void (*complete)(void *context);
  685. void *context;
  686. unsigned frame_length;
  687. unsigned actual_length;
  688. int status;
  689. /* for optional use by whatever driver currently owns the
  690. * spi_message ... between calls to spi_async and then later
  691. * complete(), that's the spi_master controller driver.
  692. */
  693. struct list_head queue;
  694. void *state;
  695. };
  696. static inline void spi_message_init(struct spi_message *m)
  697. {
  698. memset(m, 0, sizeof *m);
  699. INIT_LIST_HEAD(&m->transfers);
  700. }
  701. static inline void
  702. spi_message_add_tail(struct spi_transfer *t, struct spi_message *m)
  703. {
  704. list_add_tail(&t->transfer_list, &m->transfers);
  705. }
  706. static inline void
  707. spi_transfer_del(struct spi_transfer *t)
  708. {
  709. list_del(&t->transfer_list);
  710. }
  711. /**
  712. * spi_message_init_with_transfers - Initialize spi_message and append transfers
  713. * @m: spi_message to be initialized
  714. * @xfers: An array of spi transfers
  715. * @num_xfers: Number of items in the xfer array
  716. *
  717. * This function initializes the given spi_message and adds each spi_transfer in
  718. * the given array to the message.
  719. */
  720. static inline void
  721. spi_message_init_with_transfers(struct spi_message *m,
  722. struct spi_transfer *xfers, unsigned int num_xfers)
  723. {
  724. unsigned int i;
  725. spi_message_init(m);
  726. for (i = 0; i < num_xfers; ++i)
  727. spi_message_add_tail(&xfers[i], m);
  728. }
  729. /* It's fine to embed message and transaction structures in other data
  730. * structures so long as you don't free them while they're in use.
  731. */
  732. static inline struct spi_message *spi_message_alloc(unsigned ntrans, gfp_t flags)
  733. {
  734. struct spi_message *m;
  735. m = kzalloc(sizeof(struct spi_message)
  736. + ntrans * sizeof(struct spi_transfer),
  737. flags);
  738. if (m) {
  739. unsigned i;
  740. struct spi_transfer *t = (struct spi_transfer *)(m + 1);
  741. INIT_LIST_HEAD(&m->transfers);
  742. for (i = 0; i < ntrans; i++, t++)
  743. spi_message_add_tail(t, m);
  744. }
  745. return m;
  746. }
  747. static inline void spi_message_free(struct spi_message *m)
  748. {
  749. kfree(m);
  750. }
  751. extern int spi_setup(struct spi_device *spi);
  752. extern int spi_async(struct spi_device *spi, struct spi_message *message);
  753. extern int spi_async_locked(struct spi_device *spi,
  754. struct spi_message *message);
  755. static inline size_t
  756. spi_max_transfer_size(struct spi_device *spi)
  757. {
  758. struct spi_master *master = spi->master;
  759. if (!master->max_transfer_size)
  760. return SIZE_MAX;
  761. return master->max_transfer_size(spi);
  762. }
  763. /*---------------------------------------------------------------------------*/
  764. /* All these synchronous SPI transfer routines are utilities layered
  765. * over the core async transfer primitive. Here, "synchronous" means
  766. * they will sleep uninterruptibly until the async transfer completes.
  767. */
  768. extern int spi_sync(struct spi_device *spi, struct spi_message *message);
  769. extern int spi_sync_locked(struct spi_device *spi, struct spi_message *message);
  770. extern int spi_bus_lock(struct spi_master *master);
  771. extern int spi_bus_unlock(struct spi_master *master);
  772. /**
  773. * spi_write - SPI synchronous write
  774. * @spi: device to which data will be written
  775. * @buf: data buffer
  776. * @len: data buffer size
  777. * Context: can sleep
  778. *
  779. * This function writes the buffer @buf.
  780. * Callable only from contexts that can sleep.
  781. *
  782. * Return: zero on success, else a negative error code.
  783. */
  784. static inline int
  785. spi_write(struct spi_device *spi, const void *buf, size_t len)
  786. {
  787. struct spi_transfer t = {
  788. .tx_buf = buf,
  789. .len = len,
  790. };
  791. struct spi_message m;
  792. spi_message_init(&m);
  793. spi_message_add_tail(&t, &m);
  794. return spi_sync(spi, &m);
  795. }
  796. /**
  797. * spi_read - SPI synchronous read
  798. * @spi: device from which data will be read
  799. * @buf: data buffer
  800. * @len: data buffer size
  801. * Context: can sleep
  802. *
  803. * This function reads the buffer @buf.
  804. * Callable only from contexts that can sleep.
  805. *
  806. * Return: zero on success, else a negative error code.
  807. */
  808. static inline int
  809. spi_read(struct spi_device *spi, void *buf, size_t len)
  810. {
  811. struct spi_transfer t = {
  812. .rx_buf = buf,
  813. .len = len,
  814. };
  815. struct spi_message m;
  816. spi_message_init(&m);
  817. spi_message_add_tail(&t, &m);
  818. return spi_sync(spi, &m);
  819. }
  820. /**
  821. * spi_sync_transfer - synchronous SPI data transfer
  822. * @spi: device with which data will be exchanged
  823. * @xfers: An array of spi_transfers
  824. * @num_xfers: Number of items in the xfer array
  825. * Context: can sleep
  826. *
  827. * Does a synchronous SPI data transfer of the given spi_transfer array.
  828. *
  829. * For more specific semantics see spi_sync().
  830. *
  831. * Return: Return: zero on success, else a negative error code.
  832. */
  833. static inline int
  834. spi_sync_transfer(struct spi_device *spi, struct spi_transfer *xfers,
  835. unsigned int num_xfers)
  836. {
  837. struct spi_message msg;
  838. spi_message_init_with_transfers(&msg, xfers, num_xfers);
  839. return spi_sync(spi, &msg);
  840. }
  841. /* this copies txbuf and rxbuf data; for small transfers only! */
  842. extern int spi_write_then_read(struct spi_device *spi,
  843. const void *txbuf, unsigned n_tx,
  844. void *rxbuf, unsigned n_rx);
  845. /**
  846. * spi_w8r8 - SPI synchronous 8 bit write followed by 8 bit read
  847. * @spi: device with which data will be exchanged
  848. * @cmd: command to be written before data is read back
  849. * Context: can sleep
  850. *
  851. * Callable only from contexts that can sleep.
  852. *
  853. * Return: the (unsigned) eight bit number returned by the
  854. * device, or else a negative error code.
  855. */
  856. static inline ssize_t spi_w8r8(struct spi_device *spi, u8 cmd)
  857. {
  858. ssize_t status;
  859. u8 result;
  860. status = spi_write_then_read(spi, &cmd, 1, &result, 1);
  861. /* return negative errno or unsigned value */
  862. return (status < 0) ? status : result;
  863. }
  864. /**
  865. * spi_w8r16 - SPI synchronous 8 bit write followed by 16 bit read
  866. * @spi: device with which data will be exchanged
  867. * @cmd: command to be written before data is read back
  868. * Context: can sleep
  869. *
  870. * The number is returned in wire-order, which is at least sometimes
  871. * big-endian.
  872. *
  873. * Callable only from contexts that can sleep.
  874. *
  875. * Return: the (unsigned) sixteen bit number returned by the
  876. * device, or else a negative error code.
  877. */
  878. static inline ssize_t spi_w8r16(struct spi_device *spi, u8 cmd)
  879. {
  880. ssize_t status;
  881. u16 result;
  882. status = spi_write_then_read(spi, &cmd, 1, &result, 2);
  883. /* return negative errno or unsigned value */
  884. return (status < 0) ? status : result;
  885. }
  886. /**
  887. * spi_w8r16be - SPI synchronous 8 bit write followed by 16 bit big-endian read
  888. * @spi: device with which data will be exchanged
  889. * @cmd: command to be written before data is read back
  890. * Context: can sleep
  891. *
  892. * This function is similar to spi_w8r16, with the exception that it will
  893. * convert the read 16 bit data word from big-endian to native endianness.
  894. *
  895. * Callable only from contexts that can sleep.
  896. *
  897. * Return: the (unsigned) sixteen bit number returned by the device in cpu
  898. * endianness, or else a negative error code.
  899. */
  900. static inline ssize_t spi_w8r16be(struct spi_device *spi, u8 cmd)
  901. {
  902. ssize_t status;
  903. __be16 result;
  904. status = spi_write_then_read(spi, &cmd, 1, &result, 2);
  905. if (status < 0)
  906. return status;
  907. return be16_to_cpu(result);
  908. }
  909. /*---------------------------------------------------------------------------*/
  910. /*
  911. * INTERFACE between board init code and SPI infrastructure.
  912. *
  913. * No SPI driver ever sees these SPI device table segments, but
  914. * it's how the SPI core (or adapters that get hotplugged) grows
  915. * the driver model tree.
  916. *
  917. * As a rule, SPI devices can't be probed. Instead, board init code
  918. * provides a table listing the devices which are present, with enough
  919. * information to bind and set up the device's driver. There's basic
  920. * support for nonstatic configurations too; enough to handle adding
  921. * parport adapters, or microcontrollers acting as USB-to-SPI bridges.
  922. */
  923. /**
  924. * struct spi_board_info - board-specific template for a SPI device
  925. * @modalias: Initializes spi_device.modalias; identifies the driver.
  926. * @platform_data: Initializes spi_device.platform_data; the particular
  927. * data stored there is driver-specific.
  928. * @controller_data: Initializes spi_device.controller_data; some
  929. * controllers need hints about hardware setup, e.g. for DMA.
  930. * @irq: Initializes spi_device.irq; depends on how the board is wired.
  931. * @max_speed_hz: Initializes spi_device.max_speed_hz; based on limits
  932. * from the chip datasheet and board-specific signal quality issues.
  933. * @bus_num: Identifies which spi_master parents the spi_device; unused
  934. * by spi_new_device(), and otherwise depends on board wiring.
  935. * @chip_select: Initializes spi_device.chip_select; depends on how
  936. * the board is wired.
  937. * @mode: Initializes spi_device.mode; based on the chip datasheet, board
  938. * wiring (some devices support both 3WIRE and standard modes), and
  939. * possibly presence of an inverter in the chipselect path.
  940. *
  941. * When adding new SPI devices to the device tree, these structures serve
  942. * as a partial device template. They hold information which can't always
  943. * be determined by drivers. Information that probe() can establish (such
  944. * as the default transfer wordsize) is not included here.
  945. *
  946. * These structures are used in two places. Their primary role is to
  947. * be stored in tables of board-specific device descriptors, which are
  948. * declared early in board initialization and then used (much later) to
  949. * populate a controller's device tree after the that controller's driver
  950. * initializes. A secondary (and atypical) role is as a parameter to
  951. * spi_new_device() call, which happens after those controller drivers
  952. * are active in some dynamic board configuration models.
  953. */
  954. struct spi_board_info {
  955. /* the device name and module name are coupled, like platform_bus;
  956. * "modalias" is normally the driver name.
  957. *
  958. * platform_data goes to spi_device.dev.platform_data,
  959. * controller_data goes to spi_device.controller_data,
  960. * irq is copied too
  961. */
  962. char modalias[SPI_NAME_SIZE];
  963. const void *platform_data;
  964. void *controller_data;
  965. int irq;
  966. /* slower signaling on noisy or low voltage boards */
  967. u32 max_speed_hz;
  968. /* bus_num is board specific and matches the bus_num of some
  969. * spi_master that will probably be registered later.
  970. *
  971. * chip_select reflects how this chip is wired to that master;
  972. * it's less than num_chipselect.
  973. */
  974. u16 bus_num;
  975. u16 chip_select;
  976. /* mode becomes spi_device.mode, and is essential for chips
  977. * where the default of SPI_CS_HIGH = 0 is wrong.
  978. */
  979. u16 mode;
  980. /* ... may need additional spi_device chip config data here.
  981. * avoid stuff protocol drivers can set; but include stuff
  982. * needed to behave without being bound to a driver:
  983. * - quirks like clock rate mattering when not selected
  984. */
  985. };
  986. #ifdef CONFIG_SPI
  987. extern int
  988. spi_register_board_info(struct spi_board_info const *info, unsigned n);
  989. #else
  990. /* board init code may ignore whether SPI is configured or not */
  991. static inline int
  992. spi_register_board_info(struct spi_board_info const *info, unsigned n)
  993. { return 0; }
  994. #endif
  995. /* If you're hotplugging an adapter with devices (parport, usb, etc)
  996. * use spi_new_device() to describe each device. You can also call
  997. * spi_unregister_device() to start making that device vanish, but
  998. * normally that would be handled by spi_unregister_master().
  999. *
  1000. * You can also use spi_alloc_device() and spi_add_device() to use a two
  1001. * stage registration sequence for each spi_device. This gives the caller
  1002. * some more control over the spi_device structure before it is registered,
  1003. * but requires that caller to initialize fields that would otherwise
  1004. * be defined using the board info.
  1005. */
  1006. extern struct spi_device *
  1007. spi_alloc_device(struct spi_master *master);
  1008. extern int
  1009. spi_add_device(struct spi_device *spi);
  1010. extern struct spi_device *
  1011. spi_new_device(struct spi_master *, struct spi_board_info *);
  1012. static inline void
  1013. spi_unregister_device(struct spi_device *spi)
  1014. {
  1015. if (spi)
  1016. device_unregister(&spi->dev);
  1017. }
  1018. extern const struct spi_device_id *
  1019. spi_get_device_id(const struct spi_device *sdev);
  1020. static inline bool
  1021. spi_transfer_is_last(struct spi_master *master, struct spi_transfer *xfer)
  1022. {
  1023. return list_is_last(&xfer->transfer_list, &master->cur_msg->transfers);
  1024. }
  1025. #endif /* __LINUX_SPI_H */