rt5514.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341
  1. /*
  2. * rt5514.c -- RT5514 ALSA SoC audio codec driver
  3. *
  4. * Copyright 2015 Realtek Semiconductor Corp.
  5. * Author: Oder Chiou <oder_chiou@realtek.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/acpi.h>
  12. #include <linux/fs.h>
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/regmap.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/firmware.h>
  22. #include <linux/gpio.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "rl6231.h"
  31. #include "rt5514.h"
  32. #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
  33. #include "rt5514-spi.h"
  34. #endif
  35. static const struct reg_sequence rt5514_i2c_patch[] = {
  36. {0x1800101c, 0x00000000},
  37. {0x18001100, 0x0000031f},
  38. {0x18001104, 0x00000007},
  39. {0x18001108, 0x00000000},
  40. {0x1800110c, 0x00000000},
  41. {0x18001110, 0x00000000},
  42. {0x18001114, 0x00000001},
  43. {0x18001118, 0x00000000},
  44. {0x18002f08, 0x00000006},
  45. {0x18002f00, 0x00055149},
  46. {0x18002f00, 0x0005514b},
  47. {0x18002f00, 0x00055149},
  48. {0xfafafafa, 0x00000001},
  49. {0x18002f10, 0x00000001},
  50. {0x18002f10, 0x00000000},
  51. {0x18002f10, 0x00000001},
  52. {0xfafafafa, 0x00000001},
  53. {0x18002000, 0x000010ec},
  54. {0xfafafafa, 0x00000000},
  55. };
  56. static const struct reg_sequence rt5514_patch[] = {
  57. {RT5514_DIG_IO_CTRL, 0x00000040},
  58. {RT5514_CLK_CTRL1, 0x38020041},
  59. {RT5514_SRC_CTRL, 0x44000eee},
  60. {RT5514_ANA_CTRL_LDO10, 0x00028604},
  61. {RT5514_ANA_CTRL_ADCFED, 0x00000800},
  62. {RT5514_ASRC_IN_CTRL1, 0x00000003},
  63. {RT5514_DOWNFILTER0_CTRL3, 0x10000342},
  64. {RT5514_DOWNFILTER1_CTRL3, 0x10000342},
  65. };
  66. static const struct reg_default rt5514_reg[] = {
  67. {RT5514_RESET, 0x00000000},
  68. {RT5514_PWR_ANA1, 0x00808880},
  69. {RT5514_PWR_ANA2, 0x00220000},
  70. {RT5514_I2S_CTRL1, 0x00000330},
  71. {RT5514_I2S_CTRL2, 0x20000000},
  72. {RT5514_VAD_CTRL6, 0xc00007d2},
  73. {RT5514_EXT_VAD_CTRL, 0x80000080},
  74. {RT5514_DIG_IO_CTRL, 0x00000040},
  75. {RT5514_PAD_CTRL1, 0x00804000},
  76. {RT5514_DMIC_DATA_CTRL, 0x00000005},
  77. {RT5514_DIG_SOURCE_CTRL, 0x00000002},
  78. {RT5514_SRC_CTRL, 0x44000eee},
  79. {RT5514_DOWNFILTER2_CTRL1, 0x0000882f},
  80. {RT5514_PLL_SOURCE_CTRL, 0x00000004},
  81. {RT5514_CLK_CTRL1, 0x38020041},
  82. {RT5514_CLK_CTRL2, 0x00000000},
  83. {RT5514_PLL3_CALIB_CTRL1, 0x00400200},
  84. {RT5514_PLL3_CALIB_CTRL5, 0x40220012},
  85. {RT5514_DELAY_BUF_CTRL1, 0x7fff006a},
  86. {RT5514_DELAY_BUF_CTRL3, 0x00000000},
  87. {RT5514_ASRC_IN_CTRL1, 0x00000003},
  88. {RT5514_DOWNFILTER0_CTRL1, 0x00020c2f},
  89. {RT5514_DOWNFILTER0_CTRL2, 0x00020c2f},
  90. {RT5514_DOWNFILTER0_CTRL3, 0x10000342},
  91. {RT5514_DOWNFILTER1_CTRL1, 0x00020c2f},
  92. {RT5514_DOWNFILTER1_CTRL2, 0x00020c2f},
  93. {RT5514_DOWNFILTER1_CTRL3, 0x10000342},
  94. {RT5514_ANA_CTRL_LDO10, 0x00028604},
  95. {RT5514_ANA_CTRL_LDO18_16, 0x02000345},
  96. {RT5514_ANA_CTRL_ADC12, 0x0000a2a8},
  97. {RT5514_ANA_CTRL_ADC21, 0x00001180},
  98. {RT5514_ANA_CTRL_ADC22, 0x0000aaa8},
  99. {RT5514_ANA_CTRL_ADC23, 0x00151427},
  100. {RT5514_ANA_CTRL_MICBST, 0x00002000},
  101. {RT5514_ANA_CTRL_ADCFED, 0x00000800},
  102. {RT5514_ANA_CTRL_INBUF, 0x00000143},
  103. {RT5514_ANA_CTRL_VREF, 0x00008d50},
  104. {RT5514_ANA_CTRL_PLL3, 0x0000000e},
  105. {RT5514_ANA_CTRL_PLL1_1, 0x00000000},
  106. {RT5514_ANA_CTRL_PLL1_2, 0x00030220},
  107. {RT5514_DMIC_LP_CTRL, 0x00000000},
  108. {RT5514_MISC_CTRL_DSP, 0x00000000},
  109. {RT5514_DSP_CTRL1, 0x00055149},
  110. {RT5514_DSP_CTRL3, 0x00000006},
  111. {RT5514_DSP_CTRL4, 0x00000001},
  112. {RT5514_VENDOR_ID1, 0x00000001},
  113. {RT5514_VENDOR_ID2, 0x10ec5514},
  114. };
  115. static void rt5514_enable_dsp_prepare(struct rt5514_priv *rt5514)
  116. {
  117. /* Reset */
  118. regmap_write(rt5514->i2c_regmap, 0x18002000, 0x000010ec);
  119. /* LDO_I_limit */
  120. regmap_write(rt5514->i2c_regmap, 0x18002200, 0x00028604);
  121. /* I2C bypass enable */
  122. regmap_write(rt5514->i2c_regmap, 0xfafafafa, 0x00000001);
  123. /* mini-core reset */
  124. regmap_write(rt5514->i2c_regmap, 0x18002f00, 0x0005514b);
  125. regmap_write(rt5514->i2c_regmap, 0x18002f00, 0x00055149);
  126. /* I2C bypass disable */
  127. regmap_write(rt5514->i2c_regmap, 0xfafafafa, 0x00000000);
  128. /* PIN config */
  129. regmap_write(rt5514->i2c_regmap, 0x18002070, 0x00000040);
  130. /* PLL3(QN)=RCOSC*(10+2) */
  131. regmap_write(rt5514->i2c_regmap, 0x18002240, 0x0000000a);
  132. /* PLL3 source=RCOSC, fsi=rt_clk */
  133. regmap_write(rt5514->i2c_regmap, 0x18002100, 0x0000000b);
  134. /* Power on RCOSC, pll3 */
  135. regmap_write(rt5514->i2c_regmap, 0x18002004, 0x00808b81);
  136. /* DSP clk source = pll3, ENABLE DSP clk */
  137. regmap_write(rt5514->i2c_regmap, 0x18002f08, 0x00000005);
  138. /* Enable DSP clk auto switch */
  139. regmap_write(rt5514->i2c_regmap, 0x18001114, 0x00000001);
  140. /* Reduce DSP power */
  141. regmap_write(rt5514->i2c_regmap, 0x18001118, 0x00000001);
  142. }
  143. static bool rt5514_volatile_register(struct device *dev, unsigned int reg)
  144. {
  145. switch (reg) {
  146. case RT5514_VENDOR_ID1:
  147. case RT5514_VENDOR_ID2:
  148. return true;
  149. default:
  150. return false;
  151. }
  152. }
  153. static bool rt5514_readable_register(struct device *dev, unsigned int reg)
  154. {
  155. switch (reg) {
  156. case RT5514_RESET:
  157. case RT5514_PWR_ANA1:
  158. case RT5514_PWR_ANA2:
  159. case RT5514_I2S_CTRL1:
  160. case RT5514_I2S_CTRL2:
  161. case RT5514_VAD_CTRL6:
  162. case RT5514_EXT_VAD_CTRL:
  163. case RT5514_DIG_IO_CTRL:
  164. case RT5514_PAD_CTRL1:
  165. case RT5514_DMIC_DATA_CTRL:
  166. case RT5514_DIG_SOURCE_CTRL:
  167. case RT5514_SRC_CTRL:
  168. case RT5514_DOWNFILTER2_CTRL1:
  169. case RT5514_PLL_SOURCE_CTRL:
  170. case RT5514_CLK_CTRL1:
  171. case RT5514_CLK_CTRL2:
  172. case RT5514_PLL3_CALIB_CTRL1:
  173. case RT5514_PLL3_CALIB_CTRL5:
  174. case RT5514_DELAY_BUF_CTRL1:
  175. case RT5514_DELAY_BUF_CTRL3:
  176. case RT5514_ASRC_IN_CTRL1:
  177. case RT5514_DOWNFILTER0_CTRL1:
  178. case RT5514_DOWNFILTER0_CTRL2:
  179. case RT5514_DOWNFILTER0_CTRL3:
  180. case RT5514_DOWNFILTER1_CTRL1:
  181. case RT5514_DOWNFILTER1_CTRL2:
  182. case RT5514_DOWNFILTER1_CTRL3:
  183. case RT5514_ANA_CTRL_LDO10:
  184. case RT5514_ANA_CTRL_LDO18_16:
  185. case RT5514_ANA_CTRL_ADC12:
  186. case RT5514_ANA_CTRL_ADC21:
  187. case RT5514_ANA_CTRL_ADC22:
  188. case RT5514_ANA_CTRL_ADC23:
  189. case RT5514_ANA_CTRL_MICBST:
  190. case RT5514_ANA_CTRL_ADCFED:
  191. case RT5514_ANA_CTRL_INBUF:
  192. case RT5514_ANA_CTRL_VREF:
  193. case RT5514_ANA_CTRL_PLL3:
  194. case RT5514_ANA_CTRL_PLL1_1:
  195. case RT5514_ANA_CTRL_PLL1_2:
  196. case RT5514_DMIC_LP_CTRL:
  197. case RT5514_MISC_CTRL_DSP:
  198. case RT5514_DSP_CTRL1:
  199. case RT5514_DSP_CTRL3:
  200. case RT5514_DSP_CTRL4:
  201. case RT5514_VENDOR_ID1:
  202. case RT5514_VENDOR_ID2:
  203. return true;
  204. default:
  205. return false;
  206. }
  207. }
  208. static bool rt5514_i2c_readable_register(struct device *dev,
  209. unsigned int reg)
  210. {
  211. switch (reg) {
  212. case RT5514_DSP_MAPPING | RT5514_RESET:
  213. case RT5514_DSP_MAPPING | RT5514_PWR_ANA1:
  214. case RT5514_DSP_MAPPING | RT5514_PWR_ANA2:
  215. case RT5514_DSP_MAPPING | RT5514_I2S_CTRL1:
  216. case RT5514_DSP_MAPPING | RT5514_I2S_CTRL2:
  217. case RT5514_DSP_MAPPING | RT5514_VAD_CTRL6:
  218. case RT5514_DSP_MAPPING | RT5514_EXT_VAD_CTRL:
  219. case RT5514_DSP_MAPPING | RT5514_DIG_IO_CTRL:
  220. case RT5514_DSP_MAPPING | RT5514_PAD_CTRL1:
  221. case RT5514_DSP_MAPPING | RT5514_DMIC_DATA_CTRL:
  222. case RT5514_DSP_MAPPING | RT5514_DIG_SOURCE_CTRL:
  223. case RT5514_DSP_MAPPING | RT5514_SRC_CTRL:
  224. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER2_CTRL1:
  225. case RT5514_DSP_MAPPING | RT5514_PLL_SOURCE_CTRL:
  226. case RT5514_DSP_MAPPING | RT5514_CLK_CTRL1:
  227. case RT5514_DSP_MAPPING | RT5514_CLK_CTRL2:
  228. case RT5514_DSP_MAPPING | RT5514_PLL3_CALIB_CTRL1:
  229. case RT5514_DSP_MAPPING | RT5514_PLL3_CALIB_CTRL5:
  230. case RT5514_DSP_MAPPING | RT5514_DELAY_BUF_CTRL1:
  231. case RT5514_DSP_MAPPING | RT5514_DELAY_BUF_CTRL3:
  232. case RT5514_DSP_MAPPING | RT5514_ASRC_IN_CTRL1:
  233. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER0_CTRL1:
  234. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER0_CTRL2:
  235. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER0_CTRL3:
  236. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER1_CTRL1:
  237. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER1_CTRL2:
  238. case RT5514_DSP_MAPPING | RT5514_DOWNFILTER1_CTRL3:
  239. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_LDO10:
  240. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_LDO18_16:
  241. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC12:
  242. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC21:
  243. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC22:
  244. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC23:
  245. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_MICBST:
  246. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADCFED:
  247. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_INBUF:
  248. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_VREF:
  249. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_PLL3:
  250. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_PLL1_1:
  251. case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_PLL1_2:
  252. case RT5514_DSP_MAPPING | RT5514_DMIC_LP_CTRL:
  253. case RT5514_DSP_MAPPING | RT5514_MISC_CTRL_DSP:
  254. case RT5514_DSP_MAPPING | RT5514_DSP_CTRL1:
  255. case RT5514_DSP_MAPPING | RT5514_DSP_CTRL3:
  256. case RT5514_DSP_MAPPING | RT5514_DSP_CTRL4:
  257. case RT5514_DSP_MAPPING | RT5514_VENDOR_ID1:
  258. case RT5514_DSP_MAPPING | RT5514_VENDOR_ID2:
  259. return true;
  260. default:
  261. return false;
  262. }
  263. }
  264. /* {-3, 0, +3, +4.5, +7.5, +9.5, +12, +14, +17} dB */
  265. static const DECLARE_TLV_DB_RANGE(bst_tlv,
  266. 0, 2, TLV_DB_SCALE_ITEM(-300, 300, 0),
  267. 3, 3, TLV_DB_SCALE_ITEM(450, 0, 0),
  268. 4, 4, TLV_DB_SCALE_ITEM(750, 0, 0),
  269. 5, 5, TLV_DB_SCALE_ITEM(950, 0, 0),
  270. 6, 6, TLV_DB_SCALE_ITEM(1200, 0, 0),
  271. 7, 7, TLV_DB_SCALE_ITEM(1400, 0, 0),
  272. 8, 8, TLV_DB_SCALE_ITEM(1700, 0, 0)
  273. );
  274. static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
  275. static int rt5514_dsp_voice_wake_up_get(struct snd_kcontrol *kcontrol,
  276. struct snd_ctl_elem_value *ucontrol)
  277. {
  278. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  279. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  280. ucontrol->value.integer.value[0] = rt5514->dsp_enabled;
  281. return 0;
  282. }
  283. static int rt5514_calibration(struct rt5514_priv *rt5514, bool on)
  284. {
  285. if (on) {
  286. regmap_write(rt5514->regmap, RT5514_ANA_CTRL_PLL3, 0x0000000a);
  287. regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL, 0xf,
  288. 0xa);
  289. regmap_update_bits(rt5514->regmap, RT5514_PWR_ANA1, 0x301,
  290. 0x301);
  291. regmap_write(rt5514->regmap, RT5514_PLL3_CALIB_CTRL4,
  292. 0x80000000 | rt5514->pll3_cal_value);
  293. regmap_write(rt5514->regmap, RT5514_PLL3_CALIB_CTRL1,
  294. 0x8bb80800);
  295. regmap_update_bits(rt5514->regmap, RT5514_PLL3_CALIB_CTRL5,
  296. 0xc0000000, 0x80000000);
  297. regmap_update_bits(rt5514->regmap, RT5514_PLL3_CALIB_CTRL5,
  298. 0xc0000000, 0xc0000000);
  299. } else {
  300. regmap_update_bits(rt5514->regmap, RT5514_PLL3_CALIB_CTRL5,
  301. 0xc0000000, 0x40000000);
  302. regmap_update_bits(rt5514->regmap, RT5514_PWR_ANA1, 0x301, 0);
  303. regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL, 0xf,
  304. 0x4);
  305. }
  306. return 0;
  307. }
  308. static int rt5514_dsp_voice_wake_up_put(struct snd_kcontrol *kcontrol,
  309. struct snd_ctl_elem_value *ucontrol)
  310. {
  311. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  312. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  313. const struct firmware *fw = NULL;
  314. u8 buf[8];
  315. if (ucontrol->value.integer.value[0] == rt5514->dsp_enabled)
  316. return 0;
  317. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
  318. rt5514->dsp_enabled = ucontrol->value.integer.value[0];
  319. if (rt5514->dsp_enabled) {
  320. if (rt5514->pdata.dsp_calib_clk_name &&
  321. !IS_ERR(rt5514->dsp_calib_clk)) {
  322. if (clk_set_rate(rt5514->dsp_calib_clk,
  323. rt5514->pdata.dsp_calib_clk_rate))
  324. dev_err(component->dev,
  325. "Can't set rate for mclk");
  326. if (clk_prepare_enable(rt5514->dsp_calib_clk))
  327. dev_err(component->dev,
  328. "Can't enable dsp_calib_clk");
  329. rt5514_calibration(rt5514, true);
  330. msleep(20);
  331. #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
  332. rt5514_spi_burst_read(RT5514_PLL3_CALIB_CTRL6 |
  333. RT5514_DSP_MAPPING, buf, sizeof(buf));
  334. #else
  335. dev_err(component->dev, "There is no SPI driver for"
  336. " loading the firmware\n");
  337. memset(buf, 0, sizeof(buf));
  338. #endif
  339. rt5514->pll3_cal_value = buf[0] | buf[1] << 8 |
  340. buf[2] << 16 | buf[3] << 24;
  341. rt5514_calibration(rt5514, false);
  342. clk_disable_unprepare(rt5514->dsp_calib_clk);
  343. }
  344. rt5514_enable_dsp_prepare(rt5514);
  345. request_firmware(&fw, RT5514_FIRMWARE1, component->dev);
  346. if (fw) {
  347. #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
  348. rt5514_spi_burst_write(0x4ff60000, fw->data,
  349. ((fw->size/8)+1)*8);
  350. #else
  351. dev_err(component->dev, "There is no SPI driver for"
  352. " loading the firmware\n");
  353. #endif
  354. release_firmware(fw);
  355. fw = NULL;
  356. }
  357. request_firmware(&fw, RT5514_FIRMWARE2, component->dev);
  358. if (fw) {
  359. #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
  360. rt5514_spi_burst_write(0x4ffc0000, fw->data,
  361. ((fw->size/8)+1)*8);
  362. #else
  363. dev_err(component->dev, "There is no SPI driver for"
  364. " loading the firmware\n");
  365. #endif
  366. release_firmware(fw);
  367. fw = NULL;
  368. }
  369. /* DSP run */
  370. regmap_write(rt5514->i2c_regmap, 0x18002f00,
  371. 0x00055148);
  372. if (rt5514->pdata.dsp_calib_clk_name &&
  373. !IS_ERR(rt5514->dsp_calib_clk)) {
  374. msleep(20);
  375. regmap_write(rt5514->i2c_regmap, 0x1800211c,
  376. rt5514->pll3_cal_value);
  377. regmap_write(rt5514->i2c_regmap, 0x18002124,
  378. 0x00220012);
  379. regmap_write(rt5514->i2c_regmap, 0x18002124,
  380. 0x80220042);
  381. regmap_write(rt5514->i2c_regmap, 0x18002124,
  382. 0xe0220042);
  383. }
  384. } else {
  385. regmap_multi_reg_write(rt5514->i2c_regmap,
  386. rt5514_i2c_patch, ARRAY_SIZE(rt5514_i2c_patch));
  387. regcache_mark_dirty(rt5514->regmap);
  388. regcache_sync(rt5514->regmap);
  389. }
  390. }
  391. return 0;
  392. }
  393. static const struct snd_kcontrol_new rt5514_snd_controls[] = {
  394. SOC_DOUBLE_TLV("MIC Boost Volume", RT5514_ANA_CTRL_MICBST,
  395. RT5514_SEL_BSTL_SFT, RT5514_SEL_BSTR_SFT, 8, 0, bst_tlv),
  396. SOC_DOUBLE_R_TLV("ADC1 Capture Volume", RT5514_DOWNFILTER0_CTRL1,
  397. RT5514_DOWNFILTER0_CTRL2, RT5514_AD_GAIN_SFT, 63, 0,
  398. adc_vol_tlv),
  399. SOC_DOUBLE_R_TLV("ADC2 Capture Volume", RT5514_DOWNFILTER1_CTRL1,
  400. RT5514_DOWNFILTER1_CTRL2, RT5514_AD_GAIN_SFT, 63, 0,
  401. adc_vol_tlv),
  402. SOC_SINGLE_EXT("DSP Voice Wake Up", SND_SOC_NOPM, 0, 1, 0,
  403. rt5514_dsp_voice_wake_up_get, rt5514_dsp_voice_wake_up_put),
  404. };
  405. /* ADC Mixer*/
  406. static const struct snd_kcontrol_new rt5514_sto1_adc_l_mix[] = {
  407. SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER0_CTRL1,
  408. RT5514_AD_DMIC_MIX_BIT, 1, 1),
  409. SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER0_CTRL1,
  410. RT5514_AD_AD_MIX_BIT, 1, 1),
  411. };
  412. static const struct snd_kcontrol_new rt5514_sto1_adc_r_mix[] = {
  413. SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER0_CTRL2,
  414. RT5514_AD_DMIC_MIX_BIT, 1, 1),
  415. SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER0_CTRL2,
  416. RT5514_AD_AD_MIX_BIT, 1, 1),
  417. };
  418. static const struct snd_kcontrol_new rt5514_sto2_adc_l_mix[] = {
  419. SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER1_CTRL1,
  420. RT5514_AD_DMIC_MIX_BIT, 1, 1),
  421. SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER1_CTRL1,
  422. RT5514_AD_AD_MIX_BIT, 1, 1),
  423. };
  424. static const struct snd_kcontrol_new rt5514_sto2_adc_r_mix[] = {
  425. SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER1_CTRL2,
  426. RT5514_AD_DMIC_MIX_BIT, 1, 1),
  427. SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER1_CTRL2,
  428. RT5514_AD_AD_MIX_BIT, 1, 1),
  429. };
  430. /* DMIC Source */
  431. static const char * const rt5514_dmic_src[] = {
  432. "DMIC1", "DMIC2"
  433. };
  434. static SOC_ENUM_SINGLE_DECL(
  435. rt5514_stereo1_dmic_enum, RT5514_DIG_SOURCE_CTRL,
  436. RT5514_AD0_DMIC_INPUT_SEL_SFT, rt5514_dmic_src);
  437. static const struct snd_kcontrol_new rt5514_sto1_dmic_mux =
  438. SOC_DAPM_ENUM("Stereo1 DMIC Source", rt5514_stereo1_dmic_enum);
  439. static SOC_ENUM_SINGLE_DECL(
  440. rt5514_stereo2_dmic_enum, RT5514_DIG_SOURCE_CTRL,
  441. RT5514_AD1_DMIC_INPUT_SEL_SFT, rt5514_dmic_src);
  442. static const struct snd_kcontrol_new rt5514_sto2_dmic_mux =
  443. SOC_DAPM_ENUM("Stereo2 DMIC Source", rt5514_stereo2_dmic_enum);
  444. /**
  445. * rt5514_calc_dmic_clk - Calculate the frequency divider parameter of dmic.
  446. *
  447. * @rate: base clock rate.
  448. *
  449. * Choose divider parameter that gives the highest possible DMIC frequency in
  450. * 1MHz - 3MHz range.
  451. */
  452. static int rt5514_calc_dmic_clk(struct snd_soc_component *component, int rate)
  453. {
  454. int div[] = {2, 3, 4, 8, 12, 16, 24, 32};
  455. int i;
  456. if (rate < 1000000 * div[0]) {
  457. pr_warn("Base clock rate %d is too low\n", rate);
  458. return -EINVAL;
  459. }
  460. for (i = 0; i < ARRAY_SIZE(div); i++) {
  461. /* find divider that gives DMIC frequency below 3.072MHz */
  462. if (3072000 * div[i] >= rate)
  463. return i;
  464. }
  465. dev_warn(component->dev, "Base clock rate %d is too high\n", rate);
  466. return -EINVAL;
  467. }
  468. static int rt5514_set_dmic_clk(struct snd_soc_dapm_widget *w,
  469. struct snd_kcontrol *kcontrol, int event)
  470. {
  471. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  472. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  473. int idx;
  474. idx = rt5514_calc_dmic_clk(component, rt5514->sysclk);
  475. if (idx < 0)
  476. dev_err(component->dev, "Failed to set DMIC clock\n");
  477. else
  478. regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL1,
  479. RT5514_CLK_DMIC_OUT_SEL_MASK,
  480. idx << RT5514_CLK_DMIC_OUT_SEL_SFT);
  481. if (rt5514->pdata.dmic_init_delay)
  482. msleep(rt5514->pdata.dmic_init_delay);
  483. return idx;
  484. }
  485. static int rt5514_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
  486. struct snd_soc_dapm_widget *sink)
  487. {
  488. struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
  489. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  490. if (rt5514->sysclk_src == RT5514_SCLK_S_PLL1)
  491. return 1;
  492. else
  493. return 0;
  494. }
  495. static int rt5514_i2s_use_asrc(struct snd_soc_dapm_widget *source,
  496. struct snd_soc_dapm_widget *sink)
  497. {
  498. struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
  499. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  500. return (rt5514->sysclk > rt5514->lrck * 384);
  501. }
  502. static const struct snd_soc_dapm_widget rt5514_dapm_widgets[] = {
  503. /* Input Lines */
  504. SND_SOC_DAPM_INPUT("DMIC1L"),
  505. SND_SOC_DAPM_INPUT("DMIC1R"),
  506. SND_SOC_DAPM_INPUT("DMIC2L"),
  507. SND_SOC_DAPM_INPUT("DMIC2R"),
  508. SND_SOC_DAPM_INPUT("AMICL"),
  509. SND_SOC_DAPM_INPUT("AMICR"),
  510. SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  511. SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  512. SND_SOC_DAPM_SUPPLY_S("DMIC CLK", 1, SND_SOC_NOPM, 0, 0,
  513. rt5514_set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
  514. SND_SOC_DAPM_SUPPLY("ADC CLK", RT5514_CLK_CTRL1,
  515. RT5514_CLK_AD_ANA1_EN_BIT, 0, NULL, 0),
  516. SND_SOC_DAPM_SUPPLY("LDO18 IN", RT5514_PWR_ANA1,
  517. RT5514_POW_LDO18_IN_BIT, 0, NULL, 0),
  518. SND_SOC_DAPM_SUPPLY("LDO18 ADC", RT5514_PWR_ANA1,
  519. RT5514_POW_LDO18_ADC_BIT, 0, NULL, 0),
  520. SND_SOC_DAPM_SUPPLY("LDO21", RT5514_PWR_ANA1, RT5514_POW_LDO21_BIT, 0,
  521. NULL, 0),
  522. SND_SOC_DAPM_SUPPLY("BG LDO18 IN", RT5514_PWR_ANA1,
  523. RT5514_POW_BG_LDO18_IN_BIT, 0, NULL, 0),
  524. SND_SOC_DAPM_SUPPLY("BG LDO21", RT5514_PWR_ANA1,
  525. RT5514_POW_BG_LDO21_BIT, 0, NULL, 0),
  526. SND_SOC_DAPM_SUPPLY("BG MBIAS", RT5514_PWR_ANA2,
  527. RT5514_POW_BG_MBIAS_BIT, 0, NULL, 0),
  528. SND_SOC_DAPM_SUPPLY("MBIAS", RT5514_PWR_ANA2, RT5514_POW_MBIAS_BIT, 0,
  529. NULL, 0),
  530. SND_SOC_DAPM_SUPPLY("VREF2", RT5514_PWR_ANA2, RT5514_POW_VREF2_BIT, 0,
  531. NULL, 0),
  532. SND_SOC_DAPM_SUPPLY("VREF1", RT5514_PWR_ANA2, RT5514_POW_VREF1_BIT, 0,
  533. NULL, 0),
  534. SND_SOC_DAPM_SUPPLY("ADC Power", SND_SOC_NOPM, 0, 0, NULL, 0),
  535. SND_SOC_DAPM_SUPPLY("LDO16L", RT5514_PWR_ANA2, RT5514_POWL_LDO16_BIT, 0,
  536. NULL, 0),
  537. SND_SOC_DAPM_SUPPLY("ADC1L", RT5514_PWR_ANA2, RT5514_POW_ADC1_L_BIT, 0,
  538. NULL, 0),
  539. SND_SOC_DAPM_SUPPLY("BSTL2", RT5514_PWR_ANA2, RT5514_POW2_BSTL_BIT, 0,
  540. NULL, 0),
  541. SND_SOC_DAPM_SUPPLY("BSTL", RT5514_PWR_ANA2, RT5514_POW_BSTL_BIT, 0,
  542. NULL, 0),
  543. SND_SOC_DAPM_SUPPLY("ADCFEDL", RT5514_PWR_ANA2, RT5514_POW_ADCFEDL_BIT,
  544. 0, NULL, 0),
  545. SND_SOC_DAPM_SUPPLY("ADCL Power", SND_SOC_NOPM, 0, 0, NULL, 0),
  546. SND_SOC_DAPM_SUPPLY("LDO16R", RT5514_PWR_ANA2, RT5514_POWR_LDO16_BIT, 0,
  547. NULL, 0),
  548. SND_SOC_DAPM_SUPPLY("ADC1R", RT5514_PWR_ANA2, RT5514_POW_ADC1_R_BIT, 0,
  549. NULL, 0),
  550. SND_SOC_DAPM_SUPPLY("BSTR2", RT5514_PWR_ANA2, RT5514_POW2_BSTR_BIT, 0,
  551. NULL, 0),
  552. SND_SOC_DAPM_SUPPLY("BSTR", RT5514_PWR_ANA2, RT5514_POW_BSTR_BIT, 0,
  553. NULL, 0),
  554. SND_SOC_DAPM_SUPPLY("ADCFEDR", RT5514_PWR_ANA2, RT5514_POW_ADCFEDR_BIT,
  555. 0, NULL, 0),
  556. SND_SOC_DAPM_SUPPLY("ADCR Power", SND_SOC_NOPM, 0, 0, NULL, 0),
  557. SND_SOC_DAPM_SUPPLY("PLL1 LDO ENABLE", RT5514_ANA_CTRL_PLL1_2,
  558. RT5514_EN_LDO_PLL1_BIT, 0, NULL, 0),
  559. SND_SOC_DAPM_SUPPLY("PLL1 LDO", RT5514_PWR_ANA2,
  560. RT5514_POW_PLL1_LDO_BIT, 0, NULL, 0),
  561. SND_SOC_DAPM_SUPPLY("PLL1", RT5514_PWR_ANA2, RT5514_POW_PLL1_BIT, 0,
  562. NULL, 0),
  563. SND_SOC_DAPM_SUPPLY_S("ASRC AD1", 1, RT5514_CLK_CTRL2,
  564. RT5514_CLK_AD0_ASRC_EN_BIT, 0, NULL, 0),
  565. SND_SOC_DAPM_SUPPLY_S("ASRC AD2", 1, RT5514_CLK_CTRL2,
  566. RT5514_CLK_AD1_ASRC_EN_BIT, 0, NULL, 0),
  567. /* ADC Mux */
  568. SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
  569. &rt5514_sto1_dmic_mux),
  570. SND_SOC_DAPM_MUX("Stereo2 DMIC Mux", SND_SOC_NOPM, 0, 0,
  571. &rt5514_sto2_dmic_mux),
  572. /* ADC Mixer */
  573. SND_SOC_DAPM_SUPPLY("adc stereo1 filter", RT5514_CLK_CTRL1,
  574. RT5514_CLK_AD0_EN_BIT, 0, NULL, 0),
  575. SND_SOC_DAPM_SUPPLY("adc stereo2 filter", RT5514_CLK_CTRL1,
  576. RT5514_CLK_AD1_EN_BIT, 0, NULL, 0),
  577. SND_SOC_DAPM_MIXER("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
  578. rt5514_sto1_adc_l_mix, ARRAY_SIZE(rt5514_sto1_adc_l_mix)),
  579. SND_SOC_DAPM_MIXER("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
  580. rt5514_sto1_adc_r_mix, ARRAY_SIZE(rt5514_sto1_adc_r_mix)),
  581. SND_SOC_DAPM_MIXER("Sto2 ADC MIXL", SND_SOC_NOPM, 0, 0,
  582. rt5514_sto2_adc_l_mix, ARRAY_SIZE(rt5514_sto2_adc_l_mix)),
  583. SND_SOC_DAPM_MIXER("Sto2 ADC MIXR", SND_SOC_NOPM, 0, 0,
  584. rt5514_sto2_adc_r_mix, ARRAY_SIZE(rt5514_sto2_adc_r_mix)),
  585. SND_SOC_DAPM_ADC("Stereo1 ADC MIXL", NULL, RT5514_DOWNFILTER0_CTRL1,
  586. RT5514_AD_AD_MUTE_BIT, 1),
  587. SND_SOC_DAPM_ADC("Stereo1 ADC MIXR", NULL, RT5514_DOWNFILTER0_CTRL2,
  588. RT5514_AD_AD_MUTE_BIT, 1),
  589. SND_SOC_DAPM_ADC("Stereo2 ADC MIXL", NULL, RT5514_DOWNFILTER1_CTRL1,
  590. RT5514_AD_AD_MUTE_BIT, 1),
  591. SND_SOC_DAPM_ADC("Stereo2 ADC MIXR", NULL, RT5514_DOWNFILTER1_CTRL2,
  592. RT5514_AD_AD_MUTE_BIT, 1),
  593. /* ADC PGA */
  594. SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  595. SND_SOC_DAPM_PGA("Stereo2 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  596. /* Audio Interface */
  597. SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  598. };
  599. static const struct snd_soc_dapm_route rt5514_dapm_routes[] = {
  600. { "DMIC1", NULL, "DMIC1L" },
  601. { "DMIC1", NULL, "DMIC1R" },
  602. { "DMIC2", NULL, "DMIC2L" },
  603. { "DMIC2", NULL, "DMIC2R" },
  604. { "DMIC1L", NULL, "DMIC CLK" },
  605. { "DMIC1R", NULL, "DMIC CLK" },
  606. { "DMIC2L", NULL, "DMIC CLK" },
  607. { "DMIC2R", NULL, "DMIC CLK" },
  608. { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
  609. { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
  610. { "Sto1 ADC MIXL", "DMIC Switch", "Stereo1 DMIC Mux" },
  611. { "Sto1 ADC MIXL", "ADC Switch", "AMICL" },
  612. { "Sto1 ADC MIXR", "DMIC Switch", "Stereo1 DMIC Mux" },
  613. { "Sto1 ADC MIXR", "ADC Switch", "AMICR" },
  614. { "ADC Power", NULL, "LDO18 IN" },
  615. { "ADC Power", NULL, "LDO18 ADC" },
  616. { "ADC Power", NULL, "LDO21" },
  617. { "ADC Power", NULL, "BG LDO18 IN" },
  618. { "ADC Power", NULL, "BG LDO21" },
  619. { "ADC Power", NULL, "BG MBIAS" },
  620. { "ADC Power", NULL, "MBIAS" },
  621. { "ADC Power", NULL, "VREF2" },
  622. { "ADC Power", NULL, "VREF1" },
  623. { "ADCL Power", NULL, "LDO16L" },
  624. { "ADCL Power", NULL, "ADC1L" },
  625. { "ADCL Power", NULL, "BSTL2" },
  626. { "ADCL Power", NULL, "BSTL" },
  627. { "ADCL Power", NULL, "ADCFEDL" },
  628. { "ADCR Power", NULL, "LDO16R" },
  629. { "ADCR Power", NULL, "ADC1R" },
  630. { "ADCR Power", NULL, "BSTR2" },
  631. { "ADCR Power", NULL, "BSTR" },
  632. { "ADCR Power", NULL, "ADCFEDR" },
  633. { "AMICL", NULL, "ADC CLK" },
  634. { "AMICL", NULL, "ADC Power" },
  635. { "AMICL", NULL, "ADCL Power" },
  636. { "AMICR", NULL, "ADC CLK" },
  637. { "AMICR", NULL, "ADC Power" },
  638. { "AMICR", NULL, "ADCR Power" },
  639. { "PLL1 LDO", NULL, "PLL1 LDO ENABLE" },
  640. { "PLL1", NULL, "PLL1 LDO" },
  641. { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
  642. { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
  643. { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL" },
  644. { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR" },
  645. { "Stereo1 ADC MIX", NULL, "adc stereo1 filter" },
  646. { "adc stereo1 filter", NULL, "PLL1", rt5514_is_sys_clk_from_pll },
  647. { "adc stereo1 filter", NULL, "ASRC AD1", rt5514_i2s_use_asrc },
  648. { "Stereo2 DMIC Mux", "DMIC1", "DMIC1" },
  649. { "Stereo2 DMIC Mux", "DMIC2", "DMIC2" },
  650. { "Sto2 ADC MIXL", "DMIC Switch", "Stereo2 DMIC Mux" },
  651. { "Sto2 ADC MIXL", "ADC Switch", "AMICL" },
  652. { "Sto2 ADC MIXR", "DMIC Switch", "Stereo2 DMIC Mux" },
  653. { "Sto2 ADC MIXR", "ADC Switch", "AMICR" },
  654. { "Stereo2 ADC MIXL", NULL, "Sto2 ADC MIXL" },
  655. { "Stereo2 ADC MIXR", NULL, "Sto2 ADC MIXR" },
  656. { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXL" },
  657. { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXR" },
  658. { "Stereo2 ADC MIX", NULL, "adc stereo2 filter" },
  659. { "adc stereo2 filter", NULL, "PLL1", rt5514_is_sys_clk_from_pll },
  660. { "adc stereo2 filter", NULL, "ASRC AD2", rt5514_i2s_use_asrc },
  661. { "AIF1TX", NULL, "Stereo1 ADC MIX"},
  662. { "AIF1TX", NULL, "Stereo2 ADC MIX"},
  663. };
  664. static int rt5514_hw_params(struct snd_pcm_substream *substream,
  665. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  666. {
  667. struct snd_soc_component *component = dai->component;
  668. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  669. int pre_div, bclk_ms, frame_size;
  670. unsigned int val_len = 0;
  671. rt5514->lrck = params_rate(params);
  672. pre_div = rl6231_get_clk_info(rt5514->sysclk, rt5514->lrck);
  673. if (pre_div < 0) {
  674. dev_err(component->dev, "Unsupported clock setting\n");
  675. return -EINVAL;
  676. }
  677. frame_size = snd_soc_params_to_frame_size(params);
  678. if (frame_size < 0) {
  679. dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
  680. return -EINVAL;
  681. }
  682. bclk_ms = frame_size > 32;
  683. rt5514->bclk = rt5514->lrck * (32 << bclk_ms);
  684. dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
  685. rt5514->bclk, rt5514->lrck);
  686. dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
  687. bclk_ms, pre_div, dai->id);
  688. switch (params_format(params)) {
  689. case SNDRV_PCM_FORMAT_S16_LE:
  690. break;
  691. case SNDRV_PCM_FORMAT_S20_3LE:
  692. val_len = RT5514_I2S_DL_20;
  693. break;
  694. case SNDRV_PCM_FORMAT_S24_LE:
  695. val_len = RT5514_I2S_DL_24;
  696. break;
  697. case SNDRV_PCM_FORMAT_S8:
  698. val_len = RT5514_I2S_DL_8;
  699. break;
  700. default:
  701. return -EINVAL;
  702. }
  703. regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL1, RT5514_I2S_DL_MASK,
  704. val_len);
  705. regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL1,
  706. RT5514_CLK_AD_ANA1_SEL_MASK,
  707. (pre_div + 1) << RT5514_CLK_AD_ANA1_SEL_SFT);
  708. regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL2,
  709. RT5514_CLK_SYS_DIV_OUT_MASK | RT5514_SEL_ADC_OSR_MASK,
  710. pre_div << RT5514_CLK_SYS_DIV_OUT_SFT |
  711. pre_div << RT5514_SEL_ADC_OSR_SFT);
  712. return 0;
  713. }
  714. static int rt5514_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  715. {
  716. struct snd_soc_component *component = dai->component;
  717. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  718. unsigned int reg_val = 0;
  719. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  720. case SND_SOC_DAIFMT_NB_NF:
  721. break;
  722. case SND_SOC_DAIFMT_NB_IF:
  723. reg_val |= RT5514_I2S_LR_INV;
  724. break;
  725. case SND_SOC_DAIFMT_IB_NF:
  726. reg_val |= RT5514_I2S_BP_INV;
  727. break;
  728. case SND_SOC_DAIFMT_IB_IF:
  729. reg_val |= RT5514_I2S_BP_INV | RT5514_I2S_LR_INV;
  730. break;
  731. default:
  732. return -EINVAL;
  733. }
  734. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  735. case SND_SOC_DAIFMT_I2S:
  736. break;
  737. case SND_SOC_DAIFMT_LEFT_J:
  738. reg_val |= RT5514_I2S_DF_LEFT;
  739. break;
  740. case SND_SOC_DAIFMT_DSP_A:
  741. reg_val |= RT5514_I2S_DF_PCM_A;
  742. break;
  743. case SND_SOC_DAIFMT_DSP_B:
  744. reg_val |= RT5514_I2S_DF_PCM_B;
  745. break;
  746. default:
  747. return -EINVAL;
  748. }
  749. regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL1,
  750. RT5514_I2S_DF_MASK | RT5514_I2S_BP_MASK | RT5514_I2S_LR_MASK,
  751. reg_val);
  752. return 0;
  753. }
  754. static int rt5514_set_dai_sysclk(struct snd_soc_dai *dai,
  755. int clk_id, unsigned int freq, int dir)
  756. {
  757. struct snd_soc_component *component = dai->component;
  758. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  759. unsigned int reg_val = 0;
  760. if (freq == rt5514->sysclk && clk_id == rt5514->sysclk_src)
  761. return 0;
  762. switch (clk_id) {
  763. case RT5514_SCLK_S_MCLK:
  764. reg_val |= RT5514_CLK_SYS_PRE_SEL_MCLK;
  765. break;
  766. case RT5514_SCLK_S_PLL1:
  767. reg_val |= RT5514_CLK_SYS_PRE_SEL_PLL;
  768. break;
  769. default:
  770. dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
  771. return -EINVAL;
  772. }
  773. regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL2,
  774. RT5514_CLK_SYS_PRE_SEL_MASK, reg_val);
  775. rt5514->sysclk = freq;
  776. rt5514->sysclk_src = clk_id;
  777. dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
  778. return 0;
  779. }
  780. static int rt5514_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
  781. unsigned int freq_in, unsigned int freq_out)
  782. {
  783. struct snd_soc_component *component = dai->component;
  784. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  785. struct rl6231_pll_code pll_code;
  786. int ret;
  787. if (!freq_in || !freq_out) {
  788. dev_dbg(component->dev, "PLL disabled\n");
  789. rt5514->pll_in = 0;
  790. rt5514->pll_out = 0;
  791. regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL2,
  792. RT5514_CLK_SYS_PRE_SEL_MASK,
  793. RT5514_CLK_SYS_PRE_SEL_MCLK);
  794. return 0;
  795. }
  796. if (source == rt5514->pll_src && freq_in == rt5514->pll_in &&
  797. freq_out == rt5514->pll_out)
  798. return 0;
  799. switch (source) {
  800. case RT5514_PLL1_S_MCLK:
  801. regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL,
  802. RT5514_PLL_1_SEL_MASK, RT5514_PLL_1_SEL_MCLK);
  803. break;
  804. case RT5514_PLL1_S_BCLK:
  805. regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL,
  806. RT5514_PLL_1_SEL_MASK, RT5514_PLL_1_SEL_SCLK);
  807. break;
  808. default:
  809. dev_err(component->dev, "Unknown PLL source %d\n", source);
  810. return -EINVAL;
  811. }
  812. ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
  813. if (ret < 0) {
  814. dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
  815. return ret;
  816. }
  817. dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
  818. pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
  819. pll_code.n_code, pll_code.k_code);
  820. regmap_write(rt5514->regmap, RT5514_ANA_CTRL_PLL1_1,
  821. pll_code.k_code << RT5514_PLL_K_SFT |
  822. pll_code.n_code << RT5514_PLL_N_SFT |
  823. (pll_code.m_bp ? 0 : pll_code.m_code) << RT5514_PLL_M_SFT);
  824. regmap_update_bits(rt5514->regmap, RT5514_ANA_CTRL_PLL1_2,
  825. RT5514_PLL_M_BP, pll_code.m_bp << RT5514_PLL_M_BP_SFT);
  826. rt5514->pll_in = freq_in;
  827. rt5514->pll_out = freq_out;
  828. rt5514->pll_src = source;
  829. return 0;
  830. }
  831. static int rt5514_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  832. unsigned int rx_mask, int slots, int slot_width)
  833. {
  834. struct snd_soc_component *component = dai->component;
  835. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  836. unsigned int val = 0, val2 = 0;
  837. if (rx_mask || tx_mask)
  838. val |= RT5514_TDM_MODE;
  839. switch (tx_mask) {
  840. case 0x3:
  841. val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH2 |
  842. RT5514_TDM_DOCKING_START_SLOT0;
  843. break;
  844. case 0x30:
  845. val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH2 |
  846. RT5514_TDM_DOCKING_START_SLOT4;
  847. break;
  848. case 0xf:
  849. val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH4 |
  850. RT5514_TDM_DOCKING_START_SLOT0;
  851. break;
  852. case 0xf0:
  853. val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH4 |
  854. RT5514_TDM_DOCKING_START_SLOT4;
  855. break;
  856. default:
  857. break;
  858. }
  859. switch (slots) {
  860. case 4:
  861. val |= RT5514_TDMSLOT_SEL_RX_4CH | RT5514_TDMSLOT_SEL_TX_4CH;
  862. break;
  863. case 6:
  864. val |= RT5514_TDMSLOT_SEL_RX_6CH | RT5514_TDMSLOT_SEL_TX_6CH;
  865. break;
  866. case 8:
  867. val |= RT5514_TDMSLOT_SEL_RX_8CH | RT5514_TDMSLOT_SEL_TX_8CH;
  868. break;
  869. case 2:
  870. default:
  871. break;
  872. }
  873. switch (slot_width) {
  874. case 20:
  875. val |= RT5514_CH_LEN_RX_20 | RT5514_CH_LEN_TX_20;
  876. break;
  877. case 24:
  878. val |= RT5514_CH_LEN_RX_24 | RT5514_CH_LEN_TX_24;
  879. break;
  880. case 25:
  881. val |= RT5514_TDM_MODE2;
  882. break;
  883. case 32:
  884. val |= RT5514_CH_LEN_RX_32 | RT5514_CH_LEN_TX_32;
  885. break;
  886. case 16:
  887. default:
  888. break;
  889. }
  890. regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL1, RT5514_TDM_MODE |
  891. RT5514_TDMSLOT_SEL_RX_MASK | RT5514_TDMSLOT_SEL_TX_MASK |
  892. RT5514_CH_LEN_RX_MASK | RT5514_CH_LEN_TX_MASK |
  893. RT5514_TDM_MODE2, val);
  894. regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL2,
  895. RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH_MASK |
  896. RT5514_TDM_DOCKING_START_MASK, val2);
  897. return 0;
  898. }
  899. static int rt5514_set_bias_level(struct snd_soc_component *component,
  900. enum snd_soc_bias_level level)
  901. {
  902. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  903. int ret;
  904. switch (level) {
  905. case SND_SOC_BIAS_PREPARE:
  906. if (IS_ERR(rt5514->mclk))
  907. break;
  908. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON) {
  909. clk_disable_unprepare(rt5514->mclk);
  910. } else {
  911. ret = clk_prepare_enable(rt5514->mclk);
  912. if (ret)
  913. return ret;
  914. }
  915. break;
  916. case SND_SOC_BIAS_STANDBY:
  917. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
  918. /*
  919. * If the DSP is enabled in start of recording, the DSP
  920. * should be disabled, and sync back to normal recording
  921. * settings to make sure recording properly.
  922. */
  923. if (rt5514->dsp_enabled) {
  924. rt5514->dsp_enabled = 0;
  925. regmap_multi_reg_write(rt5514->i2c_regmap,
  926. rt5514_i2c_patch,
  927. ARRAY_SIZE(rt5514_i2c_patch));
  928. regcache_mark_dirty(rt5514->regmap);
  929. regcache_sync(rt5514->regmap);
  930. }
  931. }
  932. break;
  933. default:
  934. break;
  935. }
  936. return 0;
  937. }
  938. static int rt5514_probe(struct snd_soc_component *component)
  939. {
  940. struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
  941. struct platform_device *pdev = container_of(component->dev,
  942. struct platform_device, dev);
  943. rt5514->mclk = devm_clk_get(component->dev, "mclk");
  944. if (PTR_ERR(rt5514->mclk) == -EPROBE_DEFER)
  945. return -EPROBE_DEFER;
  946. if (rt5514->pdata.dsp_calib_clk_name) {
  947. rt5514->dsp_calib_clk = devm_clk_get(&pdev->dev,
  948. rt5514->pdata.dsp_calib_clk_name);
  949. if (PTR_ERR(rt5514->dsp_calib_clk) == -EPROBE_DEFER)
  950. return -EPROBE_DEFER;
  951. }
  952. rt5514->component = component;
  953. rt5514->pll3_cal_value = 0x0078b000;
  954. return 0;
  955. }
  956. static int rt5514_i2c_read(void *context, unsigned int reg, unsigned int *val)
  957. {
  958. struct i2c_client *client = context;
  959. struct rt5514_priv *rt5514 = i2c_get_clientdata(client);
  960. regmap_read(rt5514->i2c_regmap, reg | RT5514_DSP_MAPPING, val);
  961. return 0;
  962. }
  963. static int rt5514_i2c_write(void *context, unsigned int reg, unsigned int val)
  964. {
  965. struct i2c_client *client = context;
  966. struct rt5514_priv *rt5514 = i2c_get_clientdata(client);
  967. regmap_write(rt5514->i2c_regmap, reg | RT5514_DSP_MAPPING, val);
  968. return 0;
  969. }
  970. #define RT5514_STEREO_RATES SNDRV_PCM_RATE_8000_192000
  971. #define RT5514_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  972. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
  973. static const struct snd_soc_dai_ops rt5514_aif_dai_ops = {
  974. .hw_params = rt5514_hw_params,
  975. .set_fmt = rt5514_set_dai_fmt,
  976. .set_sysclk = rt5514_set_dai_sysclk,
  977. .set_pll = rt5514_set_dai_pll,
  978. .set_tdm_slot = rt5514_set_tdm_slot,
  979. };
  980. static struct snd_soc_dai_driver rt5514_dai[] = {
  981. {
  982. .name = "rt5514-aif1",
  983. .id = 0,
  984. .capture = {
  985. .stream_name = "AIF1 Capture",
  986. .channels_min = 1,
  987. .channels_max = 4,
  988. .rates = RT5514_STEREO_RATES,
  989. .formats = RT5514_FORMATS,
  990. },
  991. .ops = &rt5514_aif_dai_ops,
  992. }
  993. };
  994. static const struct snd_soc_component_driver soc_component_dev_rt5514 = {
  995. .probe = rt5514_probe,
  996. .set_bias_level = rt5514_set_bias_level,
  997. .controls = rt5514_snd_controls,
  998. .num_controls = ARRAY_SIZE(rt5514_snd_controls),
  999. .dapm_widgets = rt5514_dapm_widgets,
  1000. .num_dapm_widgets = ARRAY_SIZE(rt5514_dapm_widgets),
  1001. .dapm_routes = rt5514_dapm_routes,
  1002. .num_dapm_routes = ARRAY_SIZE(rt5514_dapm_routes),
  1003. .use_pmdown_time = 1,
  1004. .endianness = 1,
  1005. .non_legacy_dai_naming = 1,
  1006. };
  1007. static const struct regmap_config rt5514_i2c_regmap = {
  1008. .name = "i2c",
  1009. .reg_bits = 32,
  1010. .val_bits = 32,
  1011. .readable_reg = rt5514_i2c_readable_register,
  1012. .cache_type = REGCACHE_NONE,
  1013. };
  1014. static const struct regmap_config rt5514_regmap = {
  1015. .reg_bits = 16,
  1016. .val_bits = 32,
  1017. .max_register = RT5514_VENDOR_ID2,
  1018. .volatile_reg = rt5514_volatile_register,
  1019. .readable_reg = rt5514_readable_register,
  1020. .reg_read = rt5514_i2c_read,
  1021. .reg_write = rt5514_i2c_write,
  1022. .cache_type = REGCACHE_RBTREE,
  1023. .reg_defaults = rt5514_reg,
  1024. .num_reg_defaults = ARRAY_SIZE(rt5514_reg),
  1025. .use_single_rw = true,
  1026. };
  1027. static const struct i2c_device_id rt5514_i2c_id[] = {
  1028. { "rt5514", 0 },
  1029. { }
  1030. };
  1031. MODULE_DEVICE_TABLE(i2c, rt5514_i2c_id);
  1032. #if defined(CONFIG_OF)
  1033. static const struct of_device_id rt5514_of_match[] = {
  1034. { .compatible = "realtek,rt5514", },
  1035. {},
  1036. };
  1037. MODULE_DEVICE_TABLE(of, rt5514_of_match);
  1038. #endif
  1039. #ifdef CONFIG_ACPI
  1040. static const struct acpi_device_id rt5514_acpi_match[] = {
  1041. { "10EC5514", 0},
  1042. {},
  1043. };
  1044. MODULE_DEVICE_TABLE(acpi, rt5514_acpi_match);
  1045. #endif
  1046. static int rt5514_parse_dp(struct rt5514_priv *rt5514, struct device *dev)
  1047. {
  1048. device_property_read_u32(dev, "realtek,dmic-init-delay-ms",
  1049. &rt5514->pdata.dmic_init_delay);
  1050. device_property_read_string(dev, "realtek,dsp-calib-clk-name",
  1051. &rt5514->pdata.dsp_calib_clk_name);
  1052. device_property_read_u32(dev, "realtek,dsp-calib-clk-rate",
  1053. &rt5514->pdata.dsp_calib_clk_rate);
  1054. return 0;
  1055. }
  1056. static __maybe_unused int rt5514_i2c_resume(struct device *dev)
  1057. {
  1058. struct rt5514_priv *rt5514 = dev_get_drvdata(dev);
  1059. unsigned int val;
  1060. /*
  1061. * Add a bogus read to avoid rt5514's confusion after s2r in case it
  1062. * saw glitches on the i2c lines and thought the other side sent a
  1063. * start bit.
  1064. */
  1065. regmap_read(rt5514->regmap, RT5514_VENDOR_ID2, &val);
  1066. return 0;
  1067. }
  1068. static int rt5514_i2c_probe(struct i2c_client *i2c,
  1069. const struct i2c_device_id *id)
  1070. {
  1071. struct rt5514_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1072. struct rt5514_priv *rt5514;
  1073. int ret;
  1074. unsigned int val = ~0;
  1075. rt5514 = devm_kzalloc(&i2c->dev, sizeof(struct rt5514_priv),
  1076. GFP_KERNEL);
  1077. if (rt5514 == NULL)
  1078. return -ENOMEM;
  1079. i2c_set_clientdata(i2c, rt5514);
  1080. if (pdata)
  1081. rt5514->pdata = *pdata;
  1082. else
  1083. rt5514_parse_dp(rt5514, &i2c->dev);
  1084. rt5514->i2c_regmap = devm_regmap_init_i2c(i2c, &rt5514_i2c_regmap);
  1085. if (IS_ERR(rt5514->i2c_regmap)) {
  1086. ret = PTR_ERR(rt5514->i2c_regmap);
  1087. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1088. ret);
  1089. return ret;
  1090. }
  1091. rt5514->regmap = devm_regmap_init(&i2c->dev, NULL, i2c, &rt5514_regmap);
  1092. if (IS_ERR(rt5514->regmap)) {
  1093. ret = PTR_ERR(rt5514->regmap);
  1094. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1095. ret);
  1096. return ret;
  1097. }
  1098. /*
  1099. * The rt5514 can get confused if the i2c lines glitch together, as
  1100. * can happen at bootup as regulators are turned off and on. If it's
  1101. * in this glitched state the first i2c read will fail, so we'll give
  1102. * it one change to retry.
  1103. */
  1104. ret = regmap_read(rt5514->regmap, RT5514_VENDOR_ID2, &val);
  1105. if (ret || val != RT5514_DEVICE_ID)
  1106. ret = regmap_read(rt5514->regmap, RT5514_VENDOR_ID2, &val);
  1107. if (ret || val != RT5514_DEVICE_ID) {
  1108. dev_err(&i2c->dev,
  1109. "Device with ID register %x is not rt5514\n", val);
  1110. return -ENODEV;
  1111. }
  1112. ret = regmap_multi_reg_write(rt5514->i2c_regmap, rt5514_i2c_patch,
  1113. ARRAY_SIZE(rt5514_i2c_patch));
  1114. if (ret != 0)
  1115. dev_warn(&i2c->dev, "Failed to apply i2c_regmap patch: %d\n",
  1116. ret);
  1117. ret = regmap_register_patch(rt5514->regmap, rt5514_patch,
  1118. ARRAY_SIZE(rt5514_patch));
  1119. if (ret != 0)
  1120. dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
  1121. return devm_snd_soc_register_component(&i2c->dev,
  1122. &soc_component_dev_rt5514,
  1123. rt5514_dai, ARRAY_SIZE(rt5514_dai));
  1124. }
  1125. static const struct dev_pm_ops rt5514_i2_pm_ops = {
  1126. SET_SYSTEM_SLEEP_PM_OPS(NULL, rt5514_i2c_resume)
  1127. };
  1128. static struct i2c_driver rt5514_i2c_driver = {
  1129. .driver = {
  1130. .name = "rt5514",
  1131. .acpi_match_table = ACPI_PTR(rt5514_acpi_match),
  1132. .of_match_table = of_match_ptr(rt5514_of_match),
  1133. .pm = &rt5514_i2_pm_ops,
  1134. },
  1135. .probe = rt5514_i2c_probe,
  1136. .id_table = rt5514_i2c_id,
  1137. };
  1138. module_i2c_driver(rt5514_i2c_driver);
  1139. MODULE_DESCRIPTION("ASoC RT5514 driver");
  1140. MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
  1141. MODULE_LICENSE("GPL v2");