bcmsysport.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  56. priv->irq##which##_mask &= ~(mask); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_settings(struct net_device *dev,
  90. struct ethtool_cmd *cmd)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. if (!netif_running(dev))
  94. return -EINVAL;
  95. return phy_ethtool_sset(priv->phydev, cmd);
  96. }
  97. static int bcm_sysport_get_settings(struct net_device *dev,
  98. struct ethtool_cmd *cmd)
  99. {
  100. struct bcm_sysport_priv *priv = netdev_priv(dev);
  101. if (!netif_running(dev))
  102. return -EINVAL;
  103. return phy_ethtool_gset(priv->phydev, cmd);
  104. }
  105. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  106. netdev_features_t wanted)
  107. {
  108. struct bcm_sysport_priv *priv = netdev_priv(dev);
  109. u32 reg;
  110. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  111. reg = rxchk_readl(priv, RXCHK_CONTROL);
  112. if (priv->rx_chk_en)
  113. reg |= RXCHK_EN;
  114. else
  115. reg &= ~RXCHK_EN;
  116. /* If UniMAC forwards CRC, we need to skip over it to get
  117. * a valid CHK bit to be set in the per-packet status word
  118. */
  119. if (priv->rx_chk_en && priv->crc_fwd)
  120. reg |= RXCHK_SKIP_FCS;
  121. else
  122. reg &= ~RXCHK_SKIP_FCS;
  123. /* If Broadcom tags are enabled (e.g: using a switch), make
  124. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  125. * tag after the Ethernet MAC Source Address.
  126. */
  127. if (netdev_uses_dsa(dev))
  128. reg |= RXCHK_BRCM_TAG_EN;
  129. else
  130. reg &= ~RXCHK_BRCM_TAG_EN;
  131. rxchk_writel(priv, reg, RXCHK_CONTROL);
  132. return 0;
  133. }
  134. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  135. netdev_features_t wanted)
  136. {
  137. struct bcm_sysport_priv *priv = netdev_priv(dev);
  138. u32 reg;
  139. /* Hardware transmit checksum requires us to enable the Transmit status
  140. * block prepended to the packet contents
  141. */
  142. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  143. reg = tdma_readl(priv, TDMA_CONTROL);
  144. if (priv->tsb_en)
  145. reg |= TSB_EN;
  146. else
  147. reg &= ~TSB_EN;
  148. tdma_writel(priv, reg, TDMA_CONTROL);
  149. return 0;
  150. }
  151. static int bcm_sysport_set_features(struct net_device *dev,
  152. netdev_features_t features)
  153. {
  154. netdev_features_t changed = features ^ dev->features;
  155. netdev_features_t wanted = dev->wanted_features;
  156. int ret = 0;
  157. if (changed & NETIF_F_RXCSUM)
  158. ret = bcm_sysport_set_rx_csum(dev, wanted);
  159. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  160. ret = bcm_sysport_set_tx_csum(dev, wanted);
  161. return ret;
  162. }
  163. /* Hardware counters must be kept in sync because the order/offset
  164. * is important here (order in structure declaration = order in hardware)
  165. */
  166. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  167. /* general stats */
  168. STAT_NETDEV(rx_packets),
  169. STAT_NETDEV(tx_packets),
  170. STAT_NETDEV(rx_bytes),
  171. STAT_NETDEV(tx_bytes),
  172. STAT_NETDEV(rx_errors),
  173. STAT_NETDEV(tx_errors),
  174. STAT_NETDEV(rx_dropped),
  175. STAT_NETDEV(tx_dropped),
  176. STAT_NETDEV(multicast),
  177. /* UniMAC RSV counters */
  178. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  179. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  180. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  181. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  182. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  183. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  184. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  185. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  186. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  187. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  188. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  189. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  190. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  191. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  192. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  193. STAT_MIB_RX("rx_control", mib.rx.cf),
  194. STAT_MIB_RX("rx_pause", mib.rx.pf),
  195. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  196. STAT_MIB_RX("rx_align", mib.rx.aln),
  197. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  198. STAT_MIB_RX("rx_code", mib.rx.cde),
  199. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  200. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  201. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  202. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  203. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  204. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  205. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  206. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  207. /* UniMAC TSV counters */
  208. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  209. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  210. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  211. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  212. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  213. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  214. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  215. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  216. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  217. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  218. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  219. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  220. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  221. STAT_MIB_TX("tx_pause", mib.tx.pf),
  222. STAT_MIB_TX("tx_control", mib.tx.cf),
  223. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  224. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  225. STAT_MIB_TX("tx_defer", mib.tx.drf),
  226. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  227. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  228. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  229. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  230. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  231. STAT_MIB_TX("tx_frags", mib.tx.frg),
  232. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  233. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  234. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  235. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  236. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  237. /* UniMAC RUNT counters */
  238. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  239. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  240. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  241. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  242. /* RXCHK misc statistics */
  243. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  244. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  245. RXCHK_OTHER_DISC_CNTR),
  246. /* RBUF misc statistics */
  247. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  248. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  249. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  250. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  251. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  252. };
  253. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  254. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  255. struct ethtool_drvinfo *info)
  256. {
  257. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  258. strlcpy(info->version, "0.1", sizeof(info->version));
  259. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  260. }
  261. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  262. {
  263. struct bcm_sysport_priv *priv = netdev_priv(dev);
  264. return priv->msg_enable;
  265. }
  266. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  267. {
  268. struct bcm_sysport_priv *priv = netdev_priv(dev);
  269. priv->msg_enable = enable;
  270. }
  271. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  272. {
  273. switch (string_set) {
  274. case ETH_SS_STATS:
  275. return BCM_SYSPORT_STATS_LEN;
  276. default:
  277. return -EOPNOTSUPP;
  278. }
  279. }
  280. static void bcm_sysport_get_strings(struct net_device *dev,
  281. u32 stringset, u8 *data)
  282. {
  283. int i;
  284. switch (stringset) {
  285. case ETH_SS_STATS:
  286. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  287. memcpy(data + i * ETH_GSTRING_LEN,
  288. bcm_sysport_gstrings_stats[i].stat_string,
  289. ETH_GSTRING_LEN);
  290. }
  291. break;
  292. default:
  293. break;
  294. }
  295. }
  296. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  297. {
  298. int i, j = 0;
  299. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  300. const struct bcm_sysport_stats *s;
  301. u8 offset = 0;
  302. u32 val = 0;
  303. char *p;
  304. s = &bcm_sysport_gstrings_stats[i];
  305. switch (s->type) {
  306. case BCM_SYSPORT_STAT_NETDEV:
  307. case BCM_SYSPORT_STAT_SOFT:
  308. continue;
  309. case BCM_SYSPORT_STAT_MIB_RX:
  310. case BCM_SYSPORT_STAT_MIB_TX:
  311. case BCM_SYSPORT_STAT_RUNT:
  312. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  313. offset = UMAC_MIB_STAT_OFFSET;
  314. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  315. break;
  316. case BCM_SYSPORT_STAT_RXCHK:
  317. val = rxchk_readl(priv, s->reg_offset);
  318. if (val == ~0)
  319. rxchk_writel(priv, 0, s->reg_offset);
  320. break;
  321. case BCM_SYSPORT_STAT_RBUF:
  322. val = rbuf_readl(priv, s->reg_offset);
  323. if (val == ~0)
  324. rbuf_writel(priv, 0, s->reg_offset);
  325. break;
  326. }
  327. j += s->stat_sizeof;
  328. p = (char *)priv + s->stat_offset;
  329. *(u32 *)p = val;
  330. }
  331. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  332. }
  333. static void bcm_sysport_get_stats(struct net_device *dev,
  334. struct ethtool_stats *stats, u64 *data)
  335. {
  336. struct bcm_sysport_priv *priv = netdev_priv(dev);
  337. int i;
  338. if (netif_running(dev))
  339. bcm_sysport_update_mib_counters(priv);
  340. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  341. const struct bcm_sysport_stats *s;
  342. char *p;
  343. s = &bcm_sysport_gstrings_stats[i];
  344. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  345. p = (char *)&dev->stats;
  346. else
  347. p = (char *)priv;
  348. p += s->stat_offset;
  349. data[i] = *(unsigned long *)p;
  350. }
  351. }
  352. static void bcm_sysport_get_wol(struct net_device *dev,
  353. struct ethtool_wolinfo *wol)
  354. {
  355. struct bcm_sysport_priv *priv = netdev_priv(dev);
  356. u32 reg;
  357. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  358. wol->wolopts = priv->wolopts;
  359. if (!(priv->wolopts & WAKE_MAGICSECURE))
  360. return;
  361. /* Return the programmed SecureOn password */
  362. reg = umac_readl(priv, UMAC_PSW_MS);
  363. put_unaligned_be16(reg, &wol->sopass[0]);
  364. reg = umac_readl(priv, UMAC_PSW_LS);
  365. put_unaligned_be32(reg, &wol->sopass[2]);
  366. }
  367. static int bcm_sysport_set_wol(struct net_device *dev,
  368. struct ethtool_wolinfo *wol)
  369. {
  370. struct bcm_sysport_priv *priv = netdev_priv(dev);
  371. struct device *kdev = &priv->pdev->dev;
  372. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  373. if (!device_can_wakeup(kdev))
  374. return -ENOTSUPP;
  375. if (wol->wolopts & ~supported)
  376. return -EINVAL;
  377. /* Program the SecureOn password */
  378. if (wol->wolopts & WAKE_MAGICSECURE) {
  379. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  380. UMAC_PSW_MS);
  381. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  382. UMAC_PSW_LS);
  383. }
  384. /* Flag the device and relevant IRQ as wakeup capable */
  385. if (wol->wolopts) {
  386. device_set_wakeup_enable(kdev, 1);
  387. if (priv->wol_irq_disabled)
  388. enable_irq_wake(priv->wol_irq);
  389. priv->wol_irq_disabled = 0;
  390. } else {
  391. device_set_wakeup_enable(kdev, 0);
  392. /* Avoid unbalanced disable_irq_wake calls */
  393. if (!priv->wol_irq_disabled)
  394. disable_irq_wake(priv->wol_irq);
  395. priv->wol_irq_disabled = 1;
  396. }
  397. priv->wolopts = wol->wolopts;
  398. return 0;
  399. }
  400. static int bcm_sysport_get_coalesce(struct net_device *dev,
  401. struct ethtool_coalesce *ec)
  402. {
  403. struct bcm_sysport_priv *priv = netdev_priv(dev);
  404. u32 reg;
  405. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
  406. ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
  407. ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
  408. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  409. ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
  410. ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
  411. return 0;
  412. }
  413. static int bcm_sysport_set_coalesce(struct net_device *dev,
  414. struct ethtool_coalesce *ec)
  415. {
  416. struct bcm_sysport_priv *priv = netdev_priv(dev);
  417. unsigned int i;
  418. u32 reg;
  419. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  420. * divided by 1024, which yield roughly 8.192 us, our maximum value has
  421. * to fit in the RING_TIMEOUT_MASK (16 bits).
  422. */
  423. if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
  424. ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
  425. ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
  426. ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
  427. return -EINVAL;
  428. if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
  429. (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
  430. return -EINVAL;
  431. for (i = 0; i < dev->num_tx_queues; i++) {
  432. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
  433. reg &= ~(RING_INTR_THRESH_MASK |
  434. RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
  435. reg |= ec->tx_max_coalesced_frames;
  436. reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
  437. RING_TIMEOUT_SHIFT;
  438. tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
  439. }
  440. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  441. reg &= ~(RDMA_INTR_THRESH_MASK |
  442. RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
  443. reg |= ec->rx_max_coalesced_frames;
  444. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
  445. RDMA_TIMEOUT_SHIFT;
  446. rdma_writel(priv, reg, RDMA_MBDONE_INTR);
  447. return 0;
  448. }
  449. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  450. {
  451. dev_kfree_skb_any(cb->skb);
  452. cb->skb = NULL;
  453. dma_unmap_addr_set(cb, dma_addr, 0);
  454. }
  455. static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  456. struct bcm_sysport_cb *cb)
  457. {
  458. struct device *kdev = &priv->pdev->dev;
  459. struct net_device *ndev = priv->netdev;
  460. struct sk_buff *skb, *rx_skb;
  461. dma_addr_t mapping;
  462. /* Allocate a new SKB for a new packet */
  463. skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  464. if (!skb) {
  465. priv->mib.alloc_rx_buff_failed++;
  466. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  467. return NULL;
  468. }
  469. mapping = dma_map_single(kdev, skb->data,
  470. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  471. if (dma_mapping_error(kdev, mapping)) {
  472. priv->mib.rx_dma_failed++;
  473. dev_kfree_skb_any(skb);
  474. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  475. return NULL;
  476. }
  477. /* Grab the current SKB on the ring */
  478. rx_skb = cb->skb;
  479. if (likely(rx_skb))
  480. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  481. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  482. /* Put the new SKB on the ring */
  483. cb->skb = skb;
  484. dma_unmap_addr_set(cb, dma_addr, mapping);
  485. dma_desc_set_addr(priv, cb->bd_addr, mapping);
  486. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  487. /* Return the current SKB to the caller */
  488. return rx_skb;
  489. }
  490. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  491. {
  492. struct bcm_sysport_cb *cb;
  493. struct sk_buff *skb;
  494. unsigned int i;
  495. for (i = 0; i < priv->num_rx_bds; i++) {
  496. cb = &priv->rx_cbs[i];
  497. skb = bcm_sysport_rx_refill(priv, cb);
  498. if (skb)
  499. dev_kfree_skb(skb);
  500. if (!cb->skb)
  501. return -ENOMEM;
  502. }
  503. return 0;
  504. }
  505. /* Poll the hardware for up to budget packets to process */
  506. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  507. unsigned int budget)
  508. {
  509. struct net_device *ndev = priv->netdev;
  510. unsigned int processed = 0, to_process;
  511. struct bcm_sysport_cb *cb;
  512. struct sk_buff *skb;
  513. unsigned int p_index;
  514. u16 len, status;
  515. struct bcm_rsb *rsb;
  516. /* Determine how much we should process since last call */
  517. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  518. p_index &= RDMA_PROD_INDEX_MASK;
  519. if (p_index < priv->rx_c_index)
  520. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  521. priv->rx_c_index + p_index;
  522. else
  523. to_process = p_index - priv->rx_c_index;
  524. netif_dbg(priv, rx_status, ndev,
  525. "p_index=%d rx_c_index=%d to_process=%d\n",
  526. p_index, priv->rx_c_index, to_process);
  527. while ((processed < to_process) && (processed < budget)) {
  528. cb = &priv->rx_cbs[priv->rx_read_ptr];
  529. skb = bcm_sysport_rx_refill(priv, cb);
  530. /* We do not have a backing SKB, so we do not a corresponding
  531. * DMA mapping for this incoming packet since
  532. * bcm_sysport_rx_refill always either has both skb and mapping
  533. * or none.
  534. */
  535. if (unlikely(!skb)) {
  536. netif_err(priv, rx_err, ndev, "out of memory!\n");
  537. ndev->stats.rx_dropped++;
  538. ndev->stats.rx_errors++;
  539. goto next;
  540. }
  541. /* Extract the Receive Status Block prepended */
  542. rsb = (struct bcm_rsb *)skb->data;
  543. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  544. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  545. DESC_STATUS_MASK;
  546. netif_dbg(priv, rx_status, ndev,
  547. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  548. p_index, priv->rx_c_index, priv->rx_read_ptr,
  549. len, status);
  550. if (unlikely(len > RX_BUF_LENGTH)) {
  551. netif_err(priv, rx_status, ndev, "oversized packet\n");
  552. ndev->stats.rx_length_errors++;
  553. ndev->stats.rx_errors++;
  554. dev_kfree_skb_any(skb);
  555. goto next;
  556. }
  557. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  558. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  559. ndev->stats.rx_dropped++;
  560. ndev->stats.rx_errors++;
  561. dev_kfree_skb_any(skb);
  562. goto next;
  563. }
  564. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  565. netif_err(priv, rx_err, ndev, "error packet\n");
  566. if (status & RX_STATUS_OVFLOW)
  567. ndev->stats.rx_over_errors++;
  568. ndev->stats.rx_dropped++;
  569. ndev->stats.rx_errors++;
  570. dev_kfree_skb_any(skb);
  571. goto next;
  572. }
  573. skb_put(skb, len);
  574. /* Hardware validated our checksum */
  575. if (likely(status & DESC_L4_CSUM))
  576. skb->ip_summed = CHECKSUM_UNNECESSARY;
  577. /* Hardware pre-pends packets with 2bytes before Ethernet
  578. * header plus we have the Receive Status Block, strip off all
  579. * of this from the SKB.
  580. */
  581. skb_pull(skb, sizeof(*rsb) + 2);
  582. len -= (sizeof(*rsb) + 2);
  583. /* UniMAC may forward CRC */
  584. if (priv->crc_fwd) {
  585. skb_trim(skb, len - ETH_FCS_LEN);
  586. len -= ETH_FCS_LEN;
  587. }
  588. skb->protocol = eth_type_trans(skb, ndev);
  589. ndev->stats.rx_packets++;
  590. ndev->stats.rx_bytes += len;
  591. napi_gro_receive(&priv->napi, skb);
  592. next:
  593. processed++;
  594. priv->rx_read_ptr++;
  595. if (priv->rx_read_ptr == priv->num_rx_bds)
  596. priv->rx_read_ptr = 0;
  597. }
  598. return processed;
  599. }
  600. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  601. struct bcm_sysport_cb *cb,
  602. unsigned int *bytes_compl,
  603. unsigned int *pkts_compl)
  604. {
  605. struct device *kdev = &priv->pdev->dev;
  606. struct net_device *ndev = priv->netdev;
  607. if (cb->skb) {
  608. ndev->stats.tx_bytes += cb->skb->len;
  609. *bytes_compl += cb->skb->len;
  610. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  611. dma_unmap_len(cb, dma_len),
  612. DMA_TO_DEVICE);
  613. ndev->stats.tx_packets++;
  614. (*pkts_compl)++;
  615. bcm_sysport_free_cb(cb);
  616. /* SKB fragment */
  617. } else if (dma_unmap_addr(cb, dma_addr)) {
  618. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  619. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  620. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  621. dma_unmap_addr_set(cb, dma_addr, 0);
  622. }
  623. }
  624. /* Reclaim queued SKBs for transmission completion, lockless version */
  625. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  626. struct bcm_sysport_tx_ring *ring)
  627. {
  628. struct net_device *ndev = priv->netdev;
  629. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  630. unsigned int pkts_compl = 0, bytes_compl = 0;
  631. struct bcm_sysport_cb *cb;
  632. struct netdev_queue *txq;
  633. u32 hw_ind;
  634. txq = netdev_get_tx_queue(ndev, ring->index);
  635. /* Compute how many descriptors have been processed since last call */
  636. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  637. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  638. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  639. last_c_index = ring->c_index;
  640. num_tx_cbs = ring->size;
  641. c_index &= (num_tx_cbs - 1);
  642. if (c_index >= last_c_index)
  643. last_tx_cn = c_index - last_c_index;
  644. else
  645. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  646. netif_dbg(priv, tx_done, ndev,
  647. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  648. ring->index, c_index, last_tx_cn, last_c_index);
  649. while (last_tx_cn-- > 0) {
  650. cb = ring->cbs + last_c_index;
  651. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  652. ring->desc_count++;
  653. last_c_index++;
  654. last_c_index &= (num_tx_cbs - 1);
  655. }
  656. ring->c_index = c_index;
  657. if (netif_tx_queue_stopped(txq) && pkts_compl)
  658. netif_tx_wake_queue(txq);
  659. netif_dbg(priv, tx_done, ndev,
  660. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  661. ring->index, ring->c_index, pkts_compl, bytes_compl);
  662. return pkts_compl;
  663. }
  664. /* Locked version of the per-ring TX reclaim routine */
  665. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  666. struct bcm_sysport_tx_ring *ring)
  667. {
  668. unsigned int released;
  669. unsigned long flags;
  670. spin_lock_irqsave(&ring->lock, flags);
  671. released = __bcm_sysport_tx_reclaim(priv, ring);
  672. spin_unlock_irqrestore(&ring->lock, flags);
  673. return released;
  674. }
  675. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  676. {
  677. struct bcm_sysport_tx_ring *ring =
  678. container_of(napi, struct bcm_sysport_tx_ring, napi);
  679. unsigned int work_done = 0;
  680. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  681. if (work_done == 0) {
  682. napi_complete(napi);
  683. /* re-enable TX interrupt */
  684. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  685. return 0;
  686. }
  687. return budget;
  688. }
  689. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  690. {
  691. unsigned int q;
  692. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  693. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  694. }
  695. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  696. {
  697. struct bcm_sysport_priv *priv =
  698. container_of(napi, struct bcm_sysport_priv, napi);
  699. unsigned int work_done = 0;
  700. work_done = bcm_sysport_desc_rx(priv, budget);
  701. priv->rx_c_index += work_done;
  702. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  703. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  704. if (work_done < budget) {
  705. napi_complete_done(napi, work_done);
  706. /* re-enable RX interrupts */
  707. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  708. }
  709. return work_done;
  710. }
  711. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  712. {
  713. u32 reg;
  714. /* Stop monitoring MPD interrupt */
  715. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  716. /* Clear the MagicPacket detection logic */
  717. reg = umac_readl(priv, UMAC_MPD_CTRL);
  718. reg &= ~MPD_EN;
  719. umac_writel(priv, reg, UMAC_MPD_CTRL);
  720. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  721. }
  722. /* RX and misc interrupt routine */
  723. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  724. {
  725. struct net_device *dev = dev_id;
  726. struct bcm_sysport_priv *priv = netdev_priv(dev);
  727. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  728. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  729. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  730. if (unlikely(priv->irq0_stat == 0)) {
  731. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  732. return IRQ_NONE;
  733. }
  734. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  735. if (likely(napi_schedule_prep(&priv->napi))) {
  736. /* disable RX interrupts */
  737. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  738. __napi_schedule_irqoff(&priv->napi);
  739. }
  740. }
  741. /* TX ring is full, perform a full reclaim since we do not know
  742. * which one would trigger this interrupt
  743. */
  744. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  745. bcm_sysport_tx_reclaim_all(priv);
  746. if (priv->irq0_stat & INTRL2_0_MPD) {
  747. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  748. bcm_sysport_resume_from_wol(priv);
  749. }
  750. return IRQ_HANDLED;
  751. }
  752. /* TX interrupt service routine */
  753. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  754. {
  755. struct net_device *dev = dev_id;
  756. struct bcm_sysport_priv *priv = netdev_priv(dev);
  757. struct bcm_sysport_tx_ring *txr;
  758. unsigned int ring;
  759. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  760. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  761. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  762. if (unlikely(priv->irq1_stat == 0)) {
  763. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  764. return IRQ_NONE;
  765. }
  766. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  767. if (!(priv->irq1_stat & BIT(ring)))
  768. continue;
  769. txr = &priv->tx_rings[ring];
  770. if (likely(napi_schedule_prep(&txr->napi))) {
  771. intrl2_1_mask_set(priv, BIT(ring));
  772. __napi_schedule_irqoff(&txr->napi);
  773. }
  774. }
  775. return IRQ_HANDLED;
  776. }
  777. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  778. {
  779. struct bcm_sysport_priv *priv = dev_id;
  780. pm_wakeup_event(&priv->pdev->dev, 0);
  781. return IRQ_HANDLED;
  782. }
  783. #ifdef CONFIG_NET_POLL_CONTROLLER
  784. static void bcm_sysport_poll_controller(struct net_device *dev)
  785. {
  786. struct bcm_sysport_priv *priv = netdev_priv(dev);
  787. disable_irq(priv->irq0);
  788. bcm_sysport_rx_isr(priv->irq0, priv);
  789. enable_irq(priv->irq0);
  790. disable_irq(priv->irq1);
  791. bcm_sysport_tx_isr(priv->irq1, priv);
  792. enable_irq(priv->irq1);
  793. }
  794. #endif
  795. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  796. struct net_device *dev)
  797. {
  798. struct sk_buff *nskb;
  799. struct bcm_tsb *tsb;
  800. u32 csum_info;
  801. u8 ip_proto;
  802. u16 csum_start;
  803. u16 ip_ver;
  804. /* Re-allocate SKB if needed */
  805. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  806. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  807. dev_kfree_skb(skb);
  808. if (!nskb) {
  809. dev->stats.tx_errors++;
  810. dev->stats.tx_dropped++;
  811. return NULL;
  812. }
  813. skb = nskb;
  814. }
  815. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  816. /* Zero-out TSB by default */
  817. memset(tsb, 0, sizeof(*tsb));
  818. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  819. ip_ver = htons(skb->protocol);
  820. switch (ip_ver) {
  821. case ETH_P_IP:
  822. ip_proto = ip_hdr(skb)->protocol;
  823. break;
  824. case ETH_P_IPV6:
  825. ip_proto = ipv6_hdr(skb)->nexthdr;
  826. break;
  827. default:
  828. return skb;
  829. }
  830. /* Get the checksum offset and the L4 (transport) offset */
  831. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  832. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  833. csum_info |= (csum_start << L4_PTR_SHIFT);
  834. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  835. csum_info |= L4_LENGTH_VALID;
  836. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  837. csum_info |= L4_UDP;
  838. } else {
  839. csum_info = 0;
  840. }
  841. tsb->l4_ptr_dest_map = csum_info;
  842. }
  843. return skb;
  844. }
  845. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  846. struct net_device *dev)
  847. {
  848. struct bcm_sysport_priv *priv = netdev_priv(dev);
  849. struct device *kdev = &priv->pdev->dev;
  850. struct bcm_sysport_tx_ring *ring;
  851. struct bcm_sysport_cb *cb;
  852. struct netdev_queue *txq;
  853. struct dma_desc *desc;
  854. unsigned int skb_len;
  855. unsigned long flags;
  856. dma_addr_t mapping;
  857. u32 len_status;
  858. u16 queue;
  859. int ret;
  860. queue = skb_get_queue_mapping(skb);
  861. txq = netdev_get_tx_queue(dev, queue);
  862. ring = &priv->tx_rings[queue];
  863. /* lock against tx reclaim in BH context and TX ring full interrupt */
  864. spin_lock_irqsave(&ring->lock, flags);
  865. if (unlikely(ring->desc_count == 0)) {
  866. netif_tx_stop_queue(txq);
  867. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  868. ret = NETDEV_TX_BUSY;
  869. goto out;
  870. }
  871. /* Insert TSB and checksum infos */
  872. if (priv->tsb_en) {
  873. skb = bcm_sysport_insert_tsb(skb, dev);
  874. if (!skb) {
  875. ret = NETDEV_TX_OK;
  876. goto out;
  877. }
  878. }
  879. /* The Ethernet switch we are interfaced with needs packets to be at
  880. * least 64 bytes (including FCS) otherwise they will be discarded when
  881. * they enter the switch port logic. When Broadcom tags are enabled, we
  882. * need to make sure that packets are at least 68 bytes
  883. * (including FCS and tag) because the length verification is done after
  884. * the Broadcom tag is stripped off the ingress packet.
  885. */
  886. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  887. ret = NETDEV_TX_OK;
  888. goto out;
  889. }
  890. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  891. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  892. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  893. if (dma_mapping_error(kdev, mapping)) {
  894. priv->mib.tx_dma_failed++;
  895. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  896. skb->data, skb_len);
  897. ret = NETDEV_TX_OK;
  898. goto out;
  899. }
  900. /* Remember the SKB for future freeing */
  901. cb = &ring->cbs[ring->curr_desc];
  902. cb->skb = skb;
  903. dma_unmap_addr_set(cb, dma_addr, mapping);
  904. dma_unmap_len_set(cb, dma_len, skb_len);
  905. /* Fetch a descriptor entry from our pool */
  906. desc = ring->desc_cpu;
  907. desc->addr_lo = lower_32_bits(mapping);
  908. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  909. len_status |= (skb_len << DESC_LEN_SHIFT);
  910. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  911. DESC_STATUS_SHIFT;
  912. if (skb->ip_summed == CHECKSUM_PARTIAL)
  913. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  914. ring->curr_desc++;
  915. if (ring->curr_desc == ring->size)
  916. ring->curr_desc = 0;
  917. ring->desc_count--;
  918. /* Ensure write completion of the descriptor status/length
  919. * in DRAM before the System Port WRITE_PORT register latches
  920. * the value
  921. */
  922. wmb();
  923. desc->addr_status_len = len_status;
  924. wmb();
  925. /* Write this descriptor address to the RING write port */
  926. tdma_port_write_desc_addr(priv, desc, ring->index);
  927. /* Check ring space and update SW control flow */
  928. if (ring->desc_count == 0)
  929. netif_tx_stop_queue(txq);
  930. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  931. ring->index, ring->desc_count, ring->curr_desc);
  932. ret = NETDEV_TX_OK;
  933. out:
  934. spin_unlock_irqrestore(&ring->lock, flags);
  935. return ret;
  936. }
  937. static void bcm_sysport_tx_timeout(struct net_device *dev)
  938. {
  939. netdev_warn(dev, "transmit timeout!\n");
  940. netif_trans_update(dev);
  941. dev->stats.tx_errors++;
  942. netif_tx_wake_all_queues(dev);
  943. }
  944. /* phylib adjust link callback */
  945. static void bcm_sysport_adj_link(struct net_device *dev)
  946. {
  947. struct bcm_sysport_priv *priv = netdev_priv(dev);
  948. struct phy_device *phydev = priv->phydev;
  949. unsigned int changed = 0;
  950. u32 cmd_bits = 0, reg;
  951. if (priv->old_link != phydev->link) {
  952. changed = 1;
  953. priv->old_link = phydev->link;
  954. }
  955. if (priv->old_duplex != phydev->duplex) {
  956. changed = 1;
  957. priv->old_duplex = phydev->duplex;
  958. }
  959. switch (phydev->speed) {
  960. case SPEED_2500:
  961. cmd_bits = CMD_SPEED_2500;
  962. break;
  963. case SPEED_1000:
  964. cmd_bits = CMD_SPEED_1000;
  965. break;
  966. case SPEED_100:
  967. cmd_bits = CMD_SPEED_100;
  968. break;
  969. case SPEED_10:
  970. cmd_bits = CMD_SPEED_10;
  971. break;
  972. default:
  973. break;
  974. }
  975. cmd_bits <<= CMD_SPEED_SHIFT;
  976. if (phydev->duplex == DUPLEX_HALF)
  977. cmd_bits |= CMD_HD_EN;
  978. if (priv->old_pause != phydev->pause) {
  979. changed = 1;
  980. priv->old_pause = phydev->pause;
  981. }
  982. if (!phydev->pause)
  983. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  984. if (!changed)
  985. return;
  986. if (phydev->link) {
  987. reg = umac_readl(priv, UMAC_CMD);
  988. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  989. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  990. CMD_TX_PAUSE_IGNORE);
  991. reg |= cmd_bits;
  992. umac_writel(priv, reg, UMAC_CMD);
  993. }
  994. phy_print_status(priv->phydev);
  995. }
  996. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  997. unsigned int index)
  998. {
  999. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1000. struct device *kdev = &priv->pdev->dev;
  1001. size_t size;
  1002. void *p;
  1003. u32 reg;
  1004. /* Simple descriptors partitioning for now */
  1005. size = 256;
  1006. /* We just need one DMA descriptor which is DMA-able, since writing to
  1007. * the port will allocate a new descriptor in its internal linked-list
  1008. */
  1009. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  1010. GFP_KERNEL);
  1011. if (!p) {
  1012. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  1013. return -ENOMEM;
  1014. }
  1015. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  1016. if (!ring->cbs) {
  1017. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1018. return -ENOMEM;
  1019. }
  1020. /* Initialize SW view of the ring */
  1021. spin_lock_init(&ring->lock);
  1022. ring->priv = priv;
  1023. netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  1024. ring->index = index;
  1025. ring->size = size;
  1026. ring->alloc_size = ring->size;
  1027. ring->desc_cpu = p;
  1028. ring->desc_count = ring->size;
  1029. ring->curr_desc = 0;
  1030. /* Initialize HW ring */
  1031. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  1032. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  1033. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  1034. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  1035. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  1036. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  1037. /* Program the number of descriptors as MAX_THRESHOLD and half of
  1038. * its size for the hysteresis trigger
  1039. */
  1040. tdma_writel(priv, ring->size |
  1041. 1 << RING_HYST_THRESH_SHIFT,
  1042. TDMA_DESC_RING_MAX_HYST(index));
  1043. /* Enable the ring queue in the arbiter */
  1044. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  1045. reg |= (1 << index);
  1046. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  1047. napi_enable(&ring->napi);
  1048. netif_dbg(priv, hw, priv->netdev,
  1049. "TDMA cfg, size=%d, desc_cpu=%p\n",
  1050. ring->size, ring->desc_cpu);
  1051. return 0;
  1052. }
  1053. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  1054. unsigned int index)
  1055. {
  1056. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1057. struct device *kdev = &priv->pdev->dev;
  1058. u32 reg;
  1059. /* Caller should stop the TDMA engine */
  1060. reg = tdma_readl(priv, TDMA_STATUS);
  1061. if (!(reg & TDMA_DISABLED))
  1062. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  1063. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  1064. * fail, so by checking this pointer we know whether the TX ring was
  1065. * fully initialized or not.
  1066. */
  1067. if (!ring->cbs)
  1068. return;
  1069. napi_disable(&ring->napi);
  1070. netif_napi_del(&ring->napi);
  1071. bcm_sysport_tx_reclaim(priv, ring);
  1072. kfree(ring->cbs);
  1073. ring->cbs = NULL;
  1074. if (ring->desc_dma) {
  1075. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1076. ring->desc_cpu, ring->desc_dma);
  1077. ring->desc_dma = 0;
  1078. }
  1079. ring->size = 0;
  1080. ring->alloc_size = 0;
  1081. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1082. }
  1083. /* RDMA helper */
  1084. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1085. unsigned int enable)
  1086. {
  1087. unsigned int timeout = 1000;
  1088. u32 reg;
  1089. reg = rdma_readl(priv, RDMA_CONTROL);
  1090. if (enable)
  1091. reg |= RDMA_EN;
  1092. else
  1093. reg &= ~RDMA_EN;
  1094. rdma_writel(priv, reg, RDMA_CONTROL);
  1095. /* Poll for RMDA disabling completion */
  1096. do {
  1097. reg = rdma_readl(priv, RDMA_STATUS);
  1098. if (!!(reg & RDMA_DISABLED) == !enable)
  1099. return 0;
  1100. usleep_range(1000, 2000);
  1101. } while (timeout-- > 0);
  1102. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1103. return -ETIMEDOUT;
  1104. }
  1105. /* TDMA helper */
  1106. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1107. unsigned int enable)
  1108. {
  1109. unsigned int timeout = 1000;
  1110. u32 reg;
  1111. reg = tdma_readl(priv, TDMA_CONTROL);
  1112. if (enable)
  1113. reg |= TDMA_EN;
  1114. else
  1115. reg &= ~TDMA_EN;
  1116. tdma_writel(priv, reg, TDMA_CONTROL);
  1117. /* Poll for TMDA disabling completion */
  1118. do {
  1119. reg = tdma_readl(priv, TDMA_STATUS);
  1120. if (!!(reg & TDMA_DISABLED) == !enable)
  1121. return 0;
  1122. usleep_range(1000, 2000);
  1123. } while (timeout-- > 0);
  1124. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1125. return -ETIMEDOUT;
  1126. }
  1127. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1128. {
  1129. struct bcm_sysport_cb *cb;
  1130. u32 reg;
  1131. int ret;
  1132. int i;
  1133. /* Initialize SW view of the RX ring */
  1134. priv->num_rx_bds = NUM_RX_DESC;
  1135. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1136. priv->rx_c_index = 0;
  1137. priv->rx_read_ptr = 0;
  1138. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1139. GFP_KERNEL);
  1140. if (!priv->rx_cbs) {
  1141. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1142. return -ENOMEM;
  1143. }
  1144. for (i = 0; i < priv->num_rx_bds; i++) {
  1145. cb = priv->rx_cbs + i;
  1146. cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
  1147. }
  1148. ret = bcm_sysport_alloc_rx_bufs(priv);
  1149. if (ret) {
  1150. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1151. return ret;
  1152. }
  1153. /* Initialize HW, ensure RDMA is disabled */
  1154. reg = rdma_readl(priv, RDMA_STATUS);
  1155. if (!(reg & RDMA_DISABLED))
  1156. rdma_enable_set(priv, 0);
  1157. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1158. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1159. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1160. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1161. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1162. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1163. /* Operate the queue in ring mode */
  1164. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1165. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1166. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1167. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1168. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1169. netif_dbg(priv, hw, priv->netdev,
  1170. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1171. priv->num_rx_bds, priv->rx_bds);
  1172. return 0;
  1173. }
  1174. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1175. {
  1176. struct bcm_sysport_cb *cb;
  1177. unsigned int i;
  1178. u32 reg;
  1179. /* Caller should ensure RDMA is disabled */
  1180. reg = rdma_readl(priv, RDMA_STATUS);
  1181. if (!(reg & RDMA_DISABLED))
  1182. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1183. for (i = 0; i < priv->num_rx_bds; i++) {
  1184. cb = &priv->rx_cbs[i];
  1185. if (dma_unmap_addr(cb, dma_addr))
  1186. dma_unmap_single(&priv->pdev->dev,
  1187. dma_unmap_addr(cb, dma_addr),
  1188. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1189. bcm_sysport_free_cb(cb);
  1190. }
  1191. kfree(priv->rx_cbs);
  1192. priv->rx_cbs = NULL;
  1193. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1194. }
  1195. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1196. {
  1197. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1198. u32 reg;
  1199. reg = umac_readl(priv, UMAC_CMD);
  1200. if (dev->flags & IFF_PROMISC)
  1201. reg |= CMD_PROMISC;
  1202. else
  1203. reg &= ~CMD_PROMISC;
  1204. umac_writel(priv, reg, UMAC_CMD);
  1205. /* No support for ALLMULTI */
  1206. if (dev->flags & IFF_ALLMULTI)
  1207. return;
  1208. }
  1209. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1210. u32 mask, unsigned int enable)
  1211. {
  1212. u32 reg;
  1213. reg = umac_readl(priv, UMAC_CMD);
  1214. if (enable)
  1215. reg |= mask;
  1216. else
  1217. reg &= ~mask;
  1218. umac_writel(priv, reg, UMAC_CMD);
  1219. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1220. * to be processed (1 msec).
  1221. */
  1222. if (enable == 0)
  1223. usleep_range(1000, 2000);
  1224. }
  1225. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1226. {
  1227. u32 reg;
  1228. reg = umac_readl(priv, UMAC_CMD);
  1229. reg |= CMD_SW_RESET;
  1230. umac_writel(priv, reg, UMAC_CMD);
  1231. udelay(10);
  1232. reg = umac_readl(priv, UMAC_CMD);
  1233. reg &= ~CMD_SW_RESET;
  1234. umac_writel(priv, reg, UMAC_CMD);
  1235. }
  1236. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1237. unsigned char *addr)
  1238. {
  1239. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1240. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1241. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1242. }
  1243. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1244. {
  1245. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1246. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1247. mdelay(1);
  1248. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1249. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1250. }
  1251. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1252. {
  1253. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1254. struct sockaddr *addr = p;
  1255. if (!is_valid_ether_addr(addr->sa_data))
  1256. return -EINVAL;
  1257. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1258. /* interface is disabled, changes to MAC will be reflected on next
  1259. * open call
  1260. */
  1261. if (!netif_running(dev))
  1262. return 0;
  1263. umac_set_hw_addr(priv, dev->dev_addr);
  1264. return 0;
  1265. }
  1266. static void bcm_sysport_netif_start(struct net_device *dev)
  1267. {
  1268. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1269. /* Enable NAPI */
  1270. napi_enable(&priv->napi);
  1271. /* Enable RX interrupt and TX ring full interrupt */
  1272. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1273. phy_start(priv->phydev);
  1274. /* Enable TX interrupts for the 32 TXQs */
  1275. intrl2_1_mask_clear(priv, 0xffffffff);
  1276. /* Last call before we start the real business */
  1277. netif_tx_start_all_queues(dev);
  1278. }
  1279. static void rbuf_init(struct bcm_sysport_priv *priv)
  1280. {
  1281. u32 reg;
  1282. reg = rbuf_readl(priv, RBUF_CONTROL);
  1283. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1284. rbuf_writel(priv, reg, RBUF_CONTROL);
  1285. }
  1286. static int bcm_sysport_open(struct net_device *dev)
  1287. {
  1288. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1289. unsigned int i;
  1290. int ret;
  1291. /* Reset UniMAC */
  1292. umac_reset(priv);
  1293. /* Flush TX and RX FIFOs at TOPCTRL level */
  1294. topctrl_flush(priv);
  1295. /* Disable the UniMAC RX/TX */
  1296. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1297. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1298. rbuf_init(priv);
  1299. /* Set maximum frame length */
  1300. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1301. /* Set MAC address */
  1302. umac_set_hw_addr(priv, dev->dev_addr);
  1303. /* Read CRC forward */
  1304. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1305. priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1306. 0, priv->phy_interface);
  1307. if (!priv->phydev) {
  1308. netdev_err(dev, "could not attach to PHY\n");
  1309. return -ENODEV;
  1310. }
  1311. /* Reset house keeping link status */
  1312. priv->old_duplex = -1;
  1313. priv->old_link = -1;
  1314. priv->old_pause = -1;
  1315. /* mask all interrupts and request them */
  1316. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1317. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1318. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1319. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1320. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1321. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1322. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1323. if (ret) {
  1324. netdev_err(dev, "failed to request RX interrupt\n");
  1325. goto out_phy_disconnect;
  1326. }
  1327. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1328. if (ret) {
  1329. netdev_err(dev, "failed to request TX interrupt\n");
  1330. goto out_free_irq0;
  1331. }
  1332. /* Initialize both hardware and software ring */
  1333. for (i = 0; i < dev->num_tx_queues; i++) {
  1334. ret = bcm_sysport_init_tx_ring(priv, i);
  1335. if (ret) {
  1336. netdev_err(dev, "failed to initialize TX ring %d\n",
  1337. i);
  1338. goto out_free_tx_ring;
  1339. }
  1340. }
  1341. /* Initialize linked-list */
  1342. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1343. /* Initialize RX ring */
  1344. ret = bcm_sysport_init_rx_ring(priv);
  1345. if (ret) {
  1346. netdev_err(dev, "failed to initialize RX ring\n");
  1347. goto out_free_rx_ring;
  1348. }
  1349. /* Turn on RDMA */
  1350. ret = rdma_enable_set(priv, 1);
  1351. if (ret)
  1352. goto out_free_rx_ring;
  1353. /* Turn on TDMA */
  1354. ret = tdma_enable_set(priv, 1);
  1355. if (ret)
  1356. goto out_clear_rx_int;
  1357. /* Turn on UniMAC TX/RX */
  1358. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1359. bcm_sysport_netif_start(dev);
  1360. return 0;
  1361. out_clear_rx_int:
  1362. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1363. out_free_rx_ring:
  1364. bcm_sysport_fini_rx_ring(priv);
  1365. out_free_tx_ring:
  1366. for (i = 0; i < dev->num_tx_queues; i++)
  1367. bcm_sysport_fini_tx_ring(priv, i);
  1368. free_irq(priv->irq1, dev);
  1369. out_free_irq0:
  1370. free_irq(priv->irq0, dev);
  1371. out_phy_disconnect:
  1372. phy_disconnect(priv->phydev);
  1373. return ret;
  1374. }
  1375. static void bcm_sysport_netif_stop(struct net_device *dev)
  1376. {
  1377. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1378. /* stop all software from updating hardware */
  1379. netif_tx_stop_all_queues(dev);
  1380. napi_disable(&priv->napi);
  1381. phy_stop(priv->phydev);
  1382. /* mask all interrupts */
  1383. intrl2_0_mask_set(priv, 0xffffffff);
  1384. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1385. intrl2_1_mask_set(priv, 0xffffffff);
  1386. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1387. }
  1388. static int bcm_sysport_stop(struct net_device *dev)
  1389. {
  1390. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1391. unsigned int i;
  1392. int ret;
  1393. bcm_sysport_netif_stop(dev);
  1394. /* Disable UniMAC RX */
  1395. umac_enable_set(priv, CMD_RX_EN, 0);
  1396. ret = tdma_enable_set(priv, 0);
  1397. if (ret) {
  1398. netdev_err(dev, "timeout disabling RDMA\n");
  1399. return ret;
  1400. }
  1401. /* Wait for a maximum packet size to be drained */
  1402. usleep_range(2000, 3000);
  1403. ret = rdma_enable_set(priv, 0);
  1404. if (ret) {
  1405. netdev_err(dev, "timeout disabling TDMA\n");
  1406. return ret;
  1407. }
  1408. /* Disable UniMAC TX */
  1409. umac_enable_set(priv, CMD_TX_EN, 0);
  1410. /* Free RX/TX rings SW structures */
  1411. for (i = 0; i < dev->num_tx_queues; i++)
  1412. bcm_sysport_fini_tx_ring(priv, i);
  1413. bcm_sysport_fini_rx_ring(priv);
  1414. free_irq(priv->irq0, dev);
  1415. free_irq(priv->irq1, dev);
  1416. /* Disconnect from PHY */
  1417. phy_disconnect(priv->phydev);
  1418. return 0;
  1419. }
  1420. static struct ethtool_ops bcm_sysport_ethtool_ops = {
  1421. .get_settings = bcm_sysport_get_settings,
  1422. .set_settings = bcm_sysport_set_settings,
  1423. .get_drvinfo = bcm_sysport_get_drvinfo,
  1424. .get_msglevel = bcm_sysport_get_msglvl,
  1425. .set_msglevel = bcm_sysport_set_msglvl,
  1426. .get_link = ethtool_op_get_link,
  1427. .get_strings = bcm_sysport_get_strings,
  1428. .get_ethtool_stats = bcm_sysport_get_stats,
  1429. .get_sset_count = bcm_sysport_get_sset_count,
  1430. .get_wol = bcm_sysport_get_wol,
  1431. .set_wol = bcm_sysport_set_wol,
  1432. .get_coalesce = bcm_sysport_get_coalesce,
  1433. .set_coalesce = bcm_sysport_set_coalesce,
  1434. };
  1435. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1436. .ndo_start_xmit = bcm_sysport_xmit,
  1437. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1438. .ndo_open = bcm_sysport_open,
  1439. .ndo_stop = bcm_sysport_stop,
  1440. .ndo_set_features = bcm_sysport_set_features,
  1441. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1442. .ndo_set_mac_address = bcm_sysport_change_mac,
  1443. #ifdef CONFIG_NET_POLL_CONTROLLER
  1444. .ndo_poll_controller = bcm_sysport_poll_controller,
  1445. #endif
  1446. };
  1447. #define REV_FMT "v%2x.%02x"
  1448. static int bcm_sysport_probe(struct platform_device *pdev)
  1449. {
  1450. struct bcm_sysport_priv *priv;
  1451. struct device_node *dn;
  1452. struct net_device *dev;
  1453. const void *macaddr;
  1454. struct resource *r;
  1455. u32 txq, rxq;
  1456. int ret;
  1457. dn = pdev->dev.of_node;
  1458. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1459. /* Read the Transmit/Receive Queue properties */
  1460. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1461. txq = TDMA_NUM_RINGS;
  1462. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1463. rxq = 1;
  1464. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1465. if (!dev)
  1466. return -ENOMEM;
  1467. /* Initialize private members */
  1468. priv = netdev_priv(dev);
  1469. priv->irq0 = platform_get_irq(pdev, 0);
  1470. priv->irq1 = platform_get_irq(pdev, 1);
  1471. priv->wol_irq = platform_get_irq(pdev, 2);
  1472. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1473. dev_err(&pdev->dev, "invalid interrupts\n");
  1474. ret = -EINVAL;
  1475. goto err;
  1476. }
  1477. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1478. if (IS_ERR(priv->base)) {
  1479. ret = PTR_ERR(priv->base);
  1480. goto err;
  1481. }
  1482. priv->netdev = dev;
  1483. priv->pdev = pdev;
  1484. priv->phy_interface = of_get_phy_mode(dn);
  1485. /* Default to GMII interface mode */
  1486. if (priv->phy_interface < 0)
  1487. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1488. /* In the case of a fixed PHY, the DT node associated
  1489. * to the PHY is the Ethernet MAC DT node.
  1490. */
  1491. if (of_phy_is_fixed_link(dn)) {
  1492. ret = of_phy_register_fixed_link(dn);
  1493. if (ret) {
  1494. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1495. goto err;
  1496. }
  1497. priv->phy_dn = dn;
  1498. }
  1499. /* Initialize netdevice members */
  1500. macaddr = of_get_mac_address(dn);
  1501. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1502. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1503. eth_hw_addr_random(dev);
  1504. } else {
  1505. ether_addr_copy(dev->dev_addr, macaddr);
  1506. }
  1507. SET_NETDEV_DEV(dev, &pdev->dev);
  1508. dev_set_drvdata(&pdev->dev, dev);
  1509. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1510. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1511. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1512. /* HW supported features, none enabled by default */
  1513. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1514. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1515. /* Request the WOL interrupt and advertise suspend if available */
  1516. priv->wol_irq_disabled = 1;
  1517. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1518. bcm_sysport_wol_isr, 0, dev->name, priv);
  1519. if (!ret)
  1520. device_set_wakeup_capable(&pdev->dev, 1);
  1521. /* Set the needed headroom once and for all */
  1522. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1523. dev->needed_headroom += sizeof(struct bcm_tsb);
  1524. /* libphy will adjust the link state accordingly */
  1525. netif_carrier_off(dev);
  1526. ret = register_netdev(dev);
  1527. if (ret) {
  1528. dev_err(&pdev->dev, "failed to register net_device\n");
  1529. goto err;
  1530. }
  1531. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1532. dev_info(&pdev->dev,
  1533. "Broadcom SYSTEMPORT" REV_FMT
  1534. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1535. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1536. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1537. return 0;
  1538. err:
  1539. free_netdev(dev);
  1540. return ret;
  1541. }
  1542. static int bcm_sysport_remove(struct platform_device *pdev)
  1543. {
  1544. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1545. /* Not much to do, ndo_close has been called
  1546. * and we use managed allocations
  1547. */
  1548. unregister_netdev(dev);
  1549. free_netdev(dev);
  1550. dev_set_drvdata(&pdev->dev, NULL);
  1551. return 0;
  1552. }
  1553. #ifdef CONFIG_PM_SLEEP
  1554. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1555. {
  1556. struct net_device *ndev = priv->netdev;
  1557. unsigned int timeout = 1000;
  1558. u32 reg;
  1559. /* Password has already been programmed */
  1560. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1561. reg |= MPD_EN;
  1562. reg &= ~PSW_EN;
  1563. if (priv->wolopts & WAKE_MAGICSECURE)
  1564. reg |= PSW_EN;
  1565. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1566. /* Make sure RBUF entered WoL mode as result */
  1567. do {
  1568. reg = rbuf_readl(priv, RBUF_STATUS);
  1569. if (reg & RBUF_WOL_MODE)
  1570. break;
  1571. udelay(10);
  1572. } while (timeout-- > 0);
  1573. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1574. if (!timeout) {
  1575. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1576. reg &= ~MPD_EN;
  1577. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1578. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1579. return -ETIMEDOUT;
  1580. }
  1581. /* UniMAC receive needs to be turned on */
  1582. umac_enable_set(priv, CMD_RX_EN, 1);
  1583. /* Enable the interrupt wake-up source */
  1584. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1585. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1586. return 0;
  1587. }
  1588. static int bcm_sysport_suspend(struct device *d)
  1589. {
  1590. struct net_device *dev = dev_get_drvdata(d);
  1591. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1592. unsigned int i;
  1593. int ret = 0;
  1594. u32 reg;
  1595. if (!netif_running(dev))
  1596. return 0;
  1597. bcm_sysport_netif_stop(dev);
  1598. phy_suspend(priv->phydev);
  1599. netif_device_detach(dev);
  1600. /* Disable UniMAC RX */
  1601. umac_enable_set(priv, CMD_RX_EN, 0);
  1602. ret = rdma_enable_set(priv, 0);
  1603. if (ret) {
  1604. netdev_err(dev, "RDMA timeout!\n");
  1605. return ret;
  1606. }
  1607. /* Disable RXCHK if enabled */
  1608. if (priv->rx_chk_en) {
  1609. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1610. reg &= ~RXCHK_EN;
  1611. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1612. }
  1613. /* Flush RX pipe */
  1614. if (!priv->wolopts)
  1615. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1616. ret = tdma_enable_set(priv, 0);
  1617. if (ret) {
  1618. netdev_err(dev, "TDMA timeout!\n");
  1619. return ret;
  1620. }
  1621. /* Wait for a packet boundary */
  1622. usleep_range(2000, 3000);
  1623. umac_enable_set(priv, CMD_TX_EN, 0);
  1624. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1625. /* Free RX/TX rings SW structures */
  1626. for (i = 0; i < dev->num_tx_queues; i++)
  1627. bcm_sysport_fini_tx_ring(priv, i);
  1628. bcm_sysport_fini_rx_ring(priv);
  1629. /* Get prepared for Wake-on-LAN */
  1630. if (device_may_wakeup(d) && priv->wolopts)
  1631. ret = bcm_sysport_suspend_to_wol(priv);
  1632. return ret;
  1633. }
  1634. static int bcm_sysport_resume(struct device *d)
  1635. {
  1636. struct net_device *dev = dev_get_drvdata(d);
  1637. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1638. unsigned int i;
  1639. u32 reg;
  1640. int ret;
  1641. if (!netif_running(dev))
  1642. return 0;
  1643. umac_reset(priv);
  1644. /* We may have been suspended and never received a WOL event that
  1645. * would turn off MPD detection, take care of that now
  1646. */
  1647. bcm_sysport_resume_from_wol(priv);
  1648. /* Initialize both hardware and software ring */
  1649. for (i = 0; i < dev->num_tx_queues; i++) {
  1650. ret = bcm_sysport_init_tx_ring(priv, i);
  1651. if (ret) {
  1652. netdev_err(dev, "failed to initialize TX ring %d\n",
  1653. i);
  1654. goto out_free_tx_rings;
  1655. }
  1656. }
  1657. /* Initialize linked-list */
  1658. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1659. /* Initialize RX ring */
  1660. ret = bcm_sysport_init_rx_ring(priv);
  1661. if (ret) {
  1662. netdev_err(dev, "failed to initialize RX ring\n");
  1663. goto out_free_rx_ring;
  1664. }
  1665. netif_device_attach(dev);
  1666. /* RX pipe enable */
  1667. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1668. ret = rdma_enable_set(priv, 1);
  1669. if (ret) {
  1670. netdev_err(dev, "failed to enable RDMA\n");
  1671. goto out_free_rx_ring;
  1672. }
  1673. /* Enable rxhck */
  1674. if (priv->rx_chk_en) {
  1675. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1676. reg |= RXCHK_EN;
  1677. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1678. }
  1679. rbuf_init(priv);
  1680. /* Set maximum frame length */
  1681. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1682. /* Set MAC address */
  1683. umac_set_hw_addr(priv, dev->dev_addr);
  1684. umac_enable_set(priv, CMD_RX_EN, 1);
  1685. /* TX pipe enable */
  1686. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1687. umac_enable_set(priv, CMD_TX_EN, 1);
  1688. ret = tdma_enable_set(priv, 1);
  1689. if (ret) {
  1690. netdev_err(dev, "TDMA timeout!\n");
  1691. goto out_free_rx_ring;
  1692. }
  1693. phy_resume(priv->phydev);
  1694. bcm_sysport_netif_start(dev);
  1695. return 0;
  1696. out_free_rx_ring:
  1697. bcm_sysport_fini_rx_ring(priv);
  1698. out_free_tx_rings:
  1699. for (i = 0; i < dev->num_tx_queues; i++)
  1700. bcm_sysport_fini_tx_ring(priv, i);
  1701. return ret;
  1702. }
  1703. #endif
  1704. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1705. bcm_sysport_suspend, bcm_sysport_resume);
  1706. static const struct of_device_id bcm_sysport_of_match[] = {
  1707. { .compatible = "brcm,systemport-v1.00" },
  1708. { .compatible = "brcm,systemport" },
  1709. { /* sentinel */ }
  1710. };
  1711. MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
  1712. static struct platform_driver bcm_sysport_driver = {
  1713. .probe = bcm_sysport_probe,
  1714. .remove = bcm_sysport_remove,
  1715. .driver = {
  1716. .name = "brcm-systemport",
  1717. .of_match_table = bcm_sysport_of_match,
  1718. .pm = &bcm_sysport_pm_ops,
  1719. },
  1720. };
  1721. module_platform_driver(bcm_sysport_driver);
  1722. MODULE_AUTHOR("Broadcom Corporation");
  1723. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1724. MODULE_ALIAS("platform:brcm-systemport");
  1725. MODULE_LICENSE("GPL");