sdma_v3_0.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_3_0_d.h"
  32. #include "oss/oss_3_0_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "tonga_sdma_pkt_open.h"
  41. static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
  47. MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
  48. MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
  49. MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
  50. MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
  51. MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
  52. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  53. {
  54. SDMA0_REGISTER_OFFSET,
  55. SDMA1_REGISTER_OFFSET
  56. };
  57. static const u32 golden_settings_tonga_a11[] =
  58. {
  59. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  60. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  61. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  62. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  63. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  64. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  65. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  66. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  67. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  68. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  69. };
  70. static const u32 tonga_mgcg_cgcg_init[] =
  71. {
  72. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  73. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  74. };
  75. static const u32 golden_settings_fiji_a10[] =
  76. {
  77. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  78. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  79. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  80. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  81. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  82. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  83. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  84. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  85. };
  86. static const u32 fiji_mgcg_cgcg_init[] =
  87. {
  88. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  89. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  90. };
  91. static const u32 cz_golden_settings_a11[] =
  92. {
  93. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  94. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  95. mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
  96. mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
  97. mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  98. mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  99. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  100. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  101. mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
  102. mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
  103. mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  104. mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  105. };
  106. static const u32 cz_mgcg_cgcg_init[] =
  107. {
  108. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  109. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  110. };
  111. static const u32 stoney_golden_settings_a11[] =
  112. {
  113. mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
  114. mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
  115. mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  116. mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  117. };
  118. static const u32 stoney_mgcg_cgcg_init[] =
  119. {
  120. mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
  121. };
  122. /*
  123. * sDMA - System DMA
  124. * Starting with CIK, the GPU has new asynchronous
  125. * DMA engines. These engines are used for compute
  126. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  127. * and each one supports 1 ring buffer used for gfx
  128. * and 2 queues used for compute.
  129. *
  130. * The programming model is very similar to the CP
  131. * (ring buffer, IBs, etc.), but sDMA has it's own
  132. * packet format that is different from the PM4 format
  133. * used by the CP. sDMA supports copying data, writing
  134. * embedded data, solid fills, and a number of other
  135. * things. It also has support for tiling/detiling of
  136. * buffers.
  137. */
  138. static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
  139. {
  140. switch (adev->asic_type) {
  141. case CHIP_FIJI:
  142. amdgpu_program_register_sequence(adev,
  143. fiji_mgcg_cgcg_init,
  144. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  145. amdgpu_program_register_sequence(adev,
  146. golden_settings_fiji_a10,
  147. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  148. break;
  149. case CHIP_TONGA:
  150. amdgpu_program_register_sequence(adev,
  151. tonga_mgcg_cgcg_init,
  152. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  153. amdgpu_program_register_sequence(adev,
  154. golden_settings_tonga_a11,
  155. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  156. break;
  157. case CHIP_CARRIZO:
  158. amdgpu_program_register_sequence(adev,
  159. cz_mgcg_cgcg_init,
  160. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  161. amdgpu_program_register_sequence(adev,
  162. cz_golden_settings_a11,
  163. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  164. break;
  165. case CHIP_STONEY:
  166. amdgpu_program_register_sequence(adev,
  167. stoney_mgcg_cgcg_init,
  168. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  169. amdgpu_program_register_sequence(adev,
  170. stoney_golden_settings_a11,
  171. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  172. break;
  173. default:
  174. break;
  175. }
  176. }
  177. /**
  178. * sdma_v3_0_init_microcode - load ucode images from disk
  179. *
  180. * @adev: amdgpu_device pointer
  181. *
  182. * Use the firmware interface to load the ucode images into
  183. * the driver (not loaded into hw).
  184. * Returns 0 on success, error on failure.
  185. */
  186. static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
  187. {
  188. const char *chip_name;
  189. char fw_name[30];
  190. int err = 0, i;
  191. struct amdgpu_firmware_info *info = NULL;
  192. const struct common_firmware_header *header = NULL;
  193. const struct sdma_firmware_header_v1_0 *hdr;
  194. DRM_DEBUG("\n");
  195. switch (adev->asic_type) {
  196. case CHIP_TONGA:
  197. chip_name = "tonga";
  198. break;
  199. case CHIP_FIJI:
  200. chip_name = "fiji";
  201. break;
  202. case CHIP_CARRIZO:
  203. chip_name = "carrizo";
  204. break;
  205. case CHIP_STONEY:
  206. chip_name = "stoney";
  207. break;
  208. default: BUG();
  209. }
  210. for (i = 0; i < adev->sdma.num_instances; i++) {
  211. if (i == 0)
  212. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  213. else
  214. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  215. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  216. if (err)
  217. goto out;
  218. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  219. if (err)
  220. goto out;
  221. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  222. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  223. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  224. if (adev->sdma.instance[i].feature_version >= 20)
  225. adev->sdma.instance[i].burst_nop = true;
  226. if (adev->firmware.smu_load) {
  227. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  228. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  229. info->fw = adev->sdma.instance[i].fw;
  230. header = (const struct common_firmware_header *)info->fw->data;
  231. adev->firmware.fw_size +=
  232. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  233. }
  234. }
  235. out:
  236. if (err) {
  237. printk(KERN_ERR
  238. "sdma_v3_0: Failed to load firmware \"%s\"\n",
  239. fw_name);
  240. for (i = 0; i < adev->sdma.num_instances; i++) {
  241. release_firmware(adev->sdma.instance[i].fw);
  242. adev->sdma.instance[i].fw = NULL;
  243. }
  244. }
  245. return err;
  246. }
  247. /**
  248. * sdma_v3_0_ring_get_rptr - get the current read pointer
  249. *
  250. * @ring: amdgpu ring pointer
  251. *
  252. * Get the current rptr from the hardware (VI+).
  253. */
  254. static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
  255. {
  256. u32 rptr;
  257. /* XXX check if swapping is necessary on BE */
  258. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  259. return rptr;
  260. }
  261. /**
  262. * sdma_v3_0_ring_get_wptr - get the current write pointer
  263. *
  264. * @ring: amdgpu ring pointer
  265. *
  266. * Get the current wptr from the hardware (VI+).
  267. */
  268. static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
  269. {
  270. struct amdgpu_device *adev = ring->adev;
  271. u32 wptr;
  272. if (ring->use_doorbell) {
  273. /* XXX check if swapping is necessary on BE */
  274. wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
  275. } else {
  276. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  277. wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  278. }
  279. return wptr;
  280. }
  281. /**
  282. * sdma_v3_0_ring_set_wptr - commit the write pointer
  283. *
  284. * @ring: amdgpu ring pointer
  285. *
  286. * Write the wptr back to the hardware (VI+).
  287. */
  288. static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
  289. {
  290. struct amdgpu_device *adev = ring->adev;
  291. if (ring->use_doorbell) {
  292. /* XXX check if swapping is necessary on BE */
  293. adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
  294. WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
  295. } else {
  296. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  297. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  298. }
  299. }
  300. static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  301. {
  302. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  303. int i;
  304. for (i = 0; i < count; i++)
  305. if (sdma && sdma->burst_nop && (i == 0))
  306. amdgpu_ring_write(ring, ring->nop |
  307. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  308. else
  309. amdgpu_ring_write(ring, ring->nop);
  310. }
  311. /**
  312. * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
  313. *
  314. * @ring: amdgpu ring pointer
  315. * @ib: IB object to schedule
  316. *
  317. * Schedule an IB in the DMA ring (VI).
  318. */
  319. static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
  320. struct amdgpu_ib *ib)
  321. {
  322. u32 vmid = ib->vm_id & 0xf;
  323. u32 next_rptr = ring->wptr + 5;
  324. while ((next_rptr & 7) != 2)
  325. next_rptr++;
  326. next_rptr += 6;
  327. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  328. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  329. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  330. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  331. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  332. amdgpu_ring_write(ring, next_rptr);
  333. /* IB packet must end on a 8 DW boundary */
  334. sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
  335. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  336. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  337. /* base must be 32 byte aligned */
  338. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  339. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  340. amdgpu_ring_write(ring, ib->length_dw);
  341. amdgpu_ring_write(ring, 0);
  342. amdgpu_ring_write(ring, 0);
  343. }
  344. /**
  345. * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  346. *
  347. * @ring: amdgpu ring pointer
  348. *
  349. * Emit an hdp flush packet on the requested DMA ring.
  350. */
  351. static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  352. {
  353. u32 ref_and_mask = 0;
  354. if (ring == &ring->adev->sdma.instance[0].ring)
  355. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  356. else
  357. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  358. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  359. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  360. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  361. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  362. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  363. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  364. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  365. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  366. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  367. }
  368. static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  369. {
  370. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  371. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  372. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  373. amdgpu_ring_write(ring, 1);
  374. }
  375. /**
  376. * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
  377. *
  378. * @ring: amdgpu ring pointer
  379. * @fence: amdgpu fence object
  380. *
  381. * Add a DMA fence packet to the ring to write
  382. * the fence seq number and DMA trap packet to generate
  383. * an interrupt if needed (VI).
  384. */
  385. static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  386. unsigned flags)
  387. {
  388. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  389. /* write the fence */
  390. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  391. amdgpu_ring_write(ring, lower_32_bits(addr));
  392. amdgpu_ring_write(ring, upper_32_bits(addr));
  393. amdgpu_ring_write(ring, lower_32_bits(seq));
  394. /* optionally write high bits as well */
  395. if (write64bit) {
  396. addr += 4;
  397. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  398. amdgpu_ring_write(ring, lower_32_bits(addr));
  399. amdgpu_ring_write(ring, upper_32_bits(addr));
  400. amdgpu_ring_write(ring, upper_32_bits(seq));
  401. }
  402. /* generate an interrupt */
  403. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  404. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  405. }
  406. /**
  407. * sdma_v3_0_gfx_stop - stop the gfx async dma engines
  408. *
  409. * @adev: amdgpu_device pointer
  410. *
  411. * Stop the gfx async dma ring buffers (VI).
  412. */
  413. static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
  414. {
  415. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  416. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  417. u32 rb_cntl, ib_cntl;
  418. int i;
  419. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  420. (adev->mman.buffer_funcs_ring == sdma1))
  421. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  422. for (i = 0; i < adev->sdma.num_instances; i++) {
  423. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  424. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  425. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  426. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  427. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  428. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  429. }
  430. sdma0->ready = false;
  431. sdma1->ready = false;
  432. }
  433. /**
  434. * sdma_v3_0_rlc_stop - stop the compute async dma engines
  435. *
  436. * @adev: amdgpu_device pointer
  437. *
  438. * Stop the compute async dma queues (VI).
  439. */
  440. static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
  441. {
  442. /* XXX todo */
  443. }
  444. /**
  445. * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
  446. *
  447. * @adev: amdgpu_device pointer
  448. * @enable: enable/disable the DMA MEs context switch.
  449. *
  450. * Halt or unhalt the async dma engines context switch (VI).
  451. */
  452. static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  453. {
  454. u32 f32_cntl;
  455. int i;
  456. for (i = 0; i < adev->sdma.num_instances; i++) {
  457. f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
  458. if (enable)
  459. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  460. AUTO_CTXSW_ENABLE, 1);
  461. else
  462. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  463. AUTO_CTXSW_ENABLE, 0);
  464. WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
  465. }
  466. }
  467. /**
  468. * sdma_v3_0_enable - stop the async dma engines
  469. *
  470. * @adev: amdgpu_device pointer
  471. * @enable: enable/disable the DMA MEs.
  472. *
  473. * Halt or unhalt the async dma engines (VI).
  474. */
  475. static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
  476. {
  477. u32 f32_cntl;
  478. int i;
  479. if (enable == false) {
  480. sdma_v3_0_gfx_stop(adev);
  481. sdma_v3_0_rlc_stop(adev);
  482. }
  483. for (i = 0; i < adev->sdma.num_instances; i++) {
  484. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  485. if (enable)
  486. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  487. else
  488. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  489. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  490. }
  491. }
  492. /**
  493. * sdma_v3_0_gfx_resume - setup and start the async dma engines
  494. *
  495. * @adev: amdgpu_device pointer
  496. *
  497. * Set up the gfx DMA ring buffers and enable them (VI).
  498. * Returns 0 for success, error for failure.
  499. */
  500. static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
  501. {
  502. struct amdgpu_ring *ring;
  503. u32 rb_cntl, ib_cntl;
  504. u32 rb_bufsz;
  505. u32 wb_offset;
  506. u32 doorbell;
  507. int i, j, r;
  508. for (i = 0; i < adev->sdma.num_instances; i++) {
  509. ring = &adev->sdma.instance[i].ring;
  510. wb_offset = (ring->rptr_offs * 4);
  511. mutex_lock(&adev->srbm_mutex);
  512. for (j = 0; j < 16; j++) {
  513. vi_srbm_select(adev, 0, 0, 0, j);
  514. /* SDMA GFX */
  515. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  516. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  517. }
  518. vi_srbm_select(adev, 0, 0, 0, 0);
  519. mutex_unlock(&adev->srbm_mutex);
  520. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  521. adev->gfx.config.gb_addr_config & 0x70);
  522. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  523. /* Set ring buffer size in dwords */
  524. rb_bufsz = order_base_2(ring->ring_size / 4);
  525. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  526. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  527. #ifdef __BIG_ENDIAN
  528. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  529. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  530. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  531. #endif
  532. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  533. /* Initialize the ring buffer's read and write pointers */
  534. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  535. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  536. /* set the wb address whether it's enabled or not */
  537. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  538. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  539. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  540. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  541. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  542. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  543. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  544. ring->wptr = 0;
  545. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  546. doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
  547. if (ring->use_doorbell) {
  548. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
  549. OFFSET, ring->doorbell_index);
  550. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
  551. } else {
  552. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
  553. }
  554. WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
  555. /* enable DMA RB */
  556. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  557. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  558. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  559. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  560. #ifdef __BIG_ENDIAN
  561. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  562. #endif
  563. /* enable DMA IBs */
  564. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  565. ring->ready = true;
  566. r = amdgpu_ring_test_ring(ring);
  567. if (r) {
  568. ring->ready = false;
  569. return r;
  570. }
  571. if (adev->mman.buffer_funcs_ring == ring)
  572. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  573. }
  574. return 0;
  575. }
  576. /**
  577. * sdma_v3_0_rlc_resume - setup and start the async dma engines
  578. *
  579. * @adev: amdgpu_device pointer
  580. *
  581. * Set up the compute DMA queues and enable them (VI).
  582. * Returns 0 for success, error for failure.
  583. */
  584. static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
  585. {
  586. /* XXX todo */
  587. return 0;
  588. }
  589. /**
  590. * sdma_v3_0_load_microcode - load the sDMA ME ucode
  591. *
  592. * @adev: amdgpu_device pointer
  593. *
  594. * Loads the sDMA0/1 ucode.
  595. * Returns 0 for success, -EINVAL if the ucode is not available.
  596. */
  597. static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
  598. {
  599. const struct sdma_firmware_header_v1_0 *hdr;
  600. const __le32 *fw_data;
  601. u32 fw_size;
  602. int i, j;
  603. /* halt the MEs */
  604. sdma_v3_0_enable(adev, false);
  605. for (i = 0; i < adev->sdma.num_instances; i++) {
  606. if (!adev->sdma.instance[i].fw)
  607. return -EINVAL;
  608. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  609. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  610. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  611. fw_data = (const __le32 *)
  612. (adev->sdma.instance[i].fw->data +
  613. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  614. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  615. for (j = 0; j < fw_size; j++)
  616. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  617. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  618. }
  619. return 0;
  620. }
  621. /**
  622. * sdma_v3_0_start - setup and start the async dma engines
  623. *
  624. * @adev: amdgpu_device pointer
  625. *
  626. * Set up the DMA engines and enable them (VI).
  627. * Returns 0 for success, error for failure.
  628. */
  629. static int sdma_v3_0_start(struct amdgpu_device *adev)
  630. {
  631. int r, i;
  632. if (!adev->pp_enabled) {
  633. if (!adev->firmware.smu_load) {
  634. r = sdma_v3_0_load_microcode(adev);
  635. if (r)
  636. return r;
  637. } else {
  638. for (i = 0; i < adev->sdma.num_instances; i++) {
  639. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  640. (i == 0) ?
  641. AMDGPU_UCODE_ID_SDMA0 :
  642. AMDGPU_UCODE_ID_SDMA1);
  643. if (r)
  644. return -EINVAL;
  645. }
  646. }
  647. }
  648. /* unhalt the MEs */
  649. sdma_v3_0_enable(adev, true);
  650. /* enable sdma ring preemption */
  651. sdma_v3_0_ctx_switch_enable(adev, true);
  652. /* start the gfx rings and rlc compute queues */
  653. r = sdma_v3_0_gfx_resume(adev);
  654. if (r)
  655. return r;
  656. r = sdma_v3_0_rlc_resume(adev);
  657. if (r)
  658. return r;
  659. return 0;
  660. }
  661. /**
  662. * sdma_v3_0_ring_test_ring - simple async dma engine test
  663. *
  664. * @ring: amdgpu_ring structure holding ring information
  665. *
  666. * Test the DMA engine by writing using it to write an
  667. * value to memory. (VI).
  668. * Returns 0 for success, error for failure.
  669. */
  670. static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
  671. {
  672. struct amdgpu_device *adev = ring->adev;
  673. unsigned i;
  674. unsigned index;
  675. int r;
  676. u32 tmp;
  677. u64 gpu_addr;
  678. r = amdgpu_wb_get(adev, &index);
  679. if (r) {
  680. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  681. return r;
  682. }
  683. gpu_addr = adev->wb.gpu_addr + (index * 4);
  684. tmp = 0xCAFEDEAD;
  685. adev->wb.wb[index] = cpu_to_le32(tmp);
  686. r = amdgpu_ring_alloc(ring, 5);
  687. if (r) {
  688. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  689. amdgpu_wb_free(adev, index);
  690. return r;
  691. }
  692. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  693. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  694. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  695. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  696. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  697. amdgpu_ring_write(ring, 0xDEADBEEF);
  698. amdgpu_ring_commit(ring);
  699. for (i = 0; i < adev->usec_timeout; i++) {
  700. tmp = le32_to_cpu(adev->wb.wb[index]);
  701. if (tmp == 0xDEADBEEF)
  702. break;
  703. DRM_UDELAY(1);
  704. }
  705. if (i < adev->usec_timeout) {
  706. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  707. } else {
  708. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  709. ring->idx, tmp);
  710. r = -EINVAL;
  711. }
  712. amdgpu_wb_free(adev, index);
  713. return r;
  714. }
  715. /**
  716. * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
  717. *
  718. * @ring: amdgpu_ring structure holding ring information
  719. *
  720. * Test a simple IB in the DMA ring (VI).
  721. * Returns 0 on success, error on failure.
  722. */
  723. static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
  724. {
  725. struct amdgpu_device *adev = ring->adev;
  726. struct amdgpu_ib ib;
  727. struct fence *f = NULL;
  728. unsigned i;
  729. unsigned index;
  730. int r;
  731. u32 tmp = 0;
  732. u64 gpu_addr;
  733. r = amdgpu_wb_get(adev, &index);
  734. if (r) {
  735. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  736. return r;
  737. }
  738. gpu_addr = adev->wb.gpu_addr + (index * 4);
  739. tmp = 0xCAFEDEAD;
  740. adev->wb.wb[index] = cpu_to_le32(tmp);
  741. memset(&ib, 0, sizeof(ib));
  742. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  743. if (r) {
  744. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  745. goto err0;
  746. }
  747. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  748. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  749. ib.ptr[1] = lower_32_bits(gpu_addr);
  750. ib.ptr[2] = upper_32_bits(gpu_addr);
  751. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  752. ib.ptr[4] = 0xDEADBEEF;
  753. ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  754. ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  755. ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  756. ib.length_dw = 8;
  757. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  758. if (r)
  759. goto err1;
  760. r = fence_wait(f, false);
  761. if (r) {
  762. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  763. goto err1;
  764. }
  765. for (i = 0; i < adev->usec_timeout; i++) {
  766. tmp = le32_to_cpu(adev->wb.wb[index]);
  767. if (tmp == 0xDEADBEEF)
  768. break;
  769. DRM_UDELAY(1);
  770. }
  771. if (i < adev->usec_timeout) {
  772. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  773. ring->idx, i);
  774. goto err1;
  775. } else {
  776. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  777. r = -EINVAL;
  778. }
  779. err1:
  780. fence_put(f);
  781. amdgpu_ib_free(adev, &ib);
  782. err0:
  783. amdgpu_wb_free(adev, index);
  784. return r;
  785. }
  786. /**
  787. * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
  788. *
  789. * @ib: indirect buffer to fill with commands
  790. * @pe: addr of the page entry
  791. * @src: src addr to copy from
  792. * @count: number of page entries to update
  793. *
  794. * Update PTEs by copying them from the GART using sDMA (CIK).
  795. */
  796. static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
  797. uint64_t pe, uint64_t src,
  798. unsigned count)
  799. {
  800. while (count) {
  801. unsigned bytes = count * 8;
  802. if (bytes > 0x1FFFF8)
  803. bytes = 0x1FFFF8;
  804. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  805. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  806. ib->ptr[ib->length_dw++] = bytes;
  807. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  808. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  809. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  810. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  811. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  812. pe += bytes;
  813. src += bytes;
  814. count -= bytes / 8;
  815. }
  816. }
  817. /**
  818. * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
  819. *
  820. * @ib: indirect buffer to fill with commands
  821. * @pe: addr of the page entry
  822. * @addr: dst addr to write into pe
  823. * @count: number of page entries to update
  824. * @incr: increase next addr by incr bytes
  825. * @flags: access flags
  826. *
  827. * Update PTEs by writing them manually using sDMA (CIK).
  828. */
  829. static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
  830. const dma_addr_t *pages_addr, uint64_t pe,
  831. uint64_t addr, unsigned count,
  832. uint32_t incr, uint32_t flags)
  833. {
  834. uint64_t value;
  835. unsigned ndw;
  836. while (count) {
  837. ndw = count * 2;
  838. if (ndw > 0xFFFFE)
  839. ndw = 0xFFFFE;
  840. /* for non-physically contiguous pages (system) */
  841. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  842. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  843. ib->ptr[ib->length_dw++] = pe;
  844. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  845. ib->ptr[ib->length_dw++] = ndw;
  846. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  847. value = amdgpu_vm_map_gart(pages_addr, addr);
  848. addr += incr;
  849. value |= flags;
  850. ib->ptr[ib->length_dw++] = value;
  851. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  852. }
  853. }
  854. }
  855. /**
  856. * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
  857. *
  858. * @ib: indirect buffer to fill with commands
  859. * @pe: addr of the page entry
  860. * @addr: dst addr to write into pe
  861. * @count: number of page entries to update
  862. * @incr: increase next addr by incr bytes
  863. * @flags: access flags
  864. *
  865. * Update the page tables using sDMA (CIK).
  866. */
  867. static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
  868. uint64_t pe,
  869. uint64_t addr, unsigned count,
  870. uint32_t incr, uint32_t flags)
  871. {
  872. uint64_t value;
  873. unsigned ndw;
  874. while (count) {
  875. ndw = count;
  876. if (ndw > 0x7FFFF)
  877. ndw = 0x7FFFF;
  878. if (flags & AMDGPU_PTE_VALID)
  879. value = addr;
  880. else
  881. value = 0;
  882. /* for physically contiguous pages (vram) */
  883. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  884. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  885. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  886. ib->ptr[ib->length_dw++] = flags; /* mask */
  887. ib->ptr[ib->length_dw++] = 0;
  888. ib->ptr[ib->length_dw++] = value; /* value */
  889. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  890. ib->ptr[ib->length_dw++] = incr; /* increment size */
  891. ib->ptr[ib->length_dw++] = 0;
  892. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  893. pe += ndw * 8;
  894. addr += ndw * incr;
  895. count -= ndw;
  896. }
  897. }
  898. /**
  899. * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
  900. *
  901. * @ib: indirect buffer to fill with padding
  902. *
  903. */
  904. static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  905. {
  906. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  907. u32 pad_count;
  908. int i;
  909. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  910. for (i = 0; i < pad_count; i++)
  911. if (sdma && sdma->burst_nop && (i == 0))
  912. ib->ptr[ib->length_dw++] =
  913. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  914. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  915. else
  916. ib->ptr[ib->length_dw++] =
  917. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  918. }
  919. /**
  920. * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
  921. *
  922. * @ring: amdgpu_ring pointer
  923. *
  924. * Make sure all previous operations are completed (CIK).
  925. */
  926. static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  927. {
  928. uint32_t seq = ring->fence_drv.sync_seq;
  929. uint64_t addr = ring->fence_drv.gpu_addr;
  930. /* wait for idle */
  931. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  932. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  933. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  934. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  935. amdgpu_ring_write(ring, addr & 0xfffffffc);
  936. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  937. amdgpu_ring_write(ring, seq); /* reference */
  938. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  939. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  940. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  941. }
  942. /**
  943. * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
  944. *
  945. * @ring: amdgpu_ring pointer
  946. * @vm: amdgpu_vm pointer
  947. *
  948. * Update the page table base and flush the VM TLB
  949. * using sDMA (VI).
  950. */
  951. static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  952. unsigned vm_id, uint64_t pd_addr)
  953. {
  954. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  955. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  956. if (vm_id < 8) {
  957. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  958. } else {
  959. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  960. }
  961. amdgpu_ring_write(ring, pd_addr >> 12);
  962. /* flush TLB */
  963. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  964. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  965. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  966. amdgpu_ring_write(ring, 1 << vm_id);
  967. /* wait for flush */
  968. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  969. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  970. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  971. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  972. amdgpu_ring_write(ring, 0);
  973. amdgpu_ring_write(ring, 0); /* reference */
  974. amdgpu_ring_write(ring, 0); /* mask */
  975. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  976. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  977. }
  978. static int sdma_v3_0_early_init(void *handle)
  979. {
  980. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  981. switch (adev->asic_type) {
  982. case CHIP_STONEY:
  983. adev->sdma.num_instances = 1;
  984. break;
  985. default:
  986. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  987. break;
  988. }
  989. sdma_v3_0_set_ring_funcs(adev);
  990. sdma_v3_0_set_buffer_funcs(adev);
  991. sdma_v3_0_set_vm_pte_funcs(adev);
  992. sdma_v3_0_set_irq_funcs(adev);
  993. return 0;
  994. }
  995. static int sdma_v3_0_sw_init(void *handle)
  996. {
  997. struct amdgpu_ring *ring;
  998. int r, i;
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. /* SDMA trap event */
  1001. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  1002. if (r)
  1003. return r;
  1004. /* SDMA Privileged inst */
  1005. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  1006. if (r)
  1007. return r;
  1008. /* SDMA Privileged inst */
  1009. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  1010. if (r)
  1011. return r;
  1012. r = sdma_v3_0_init_microcode(adev);
  1013. if (r) {
  1014. DRM_ERROR("Failed to load sdma firmware!\n");
  1015. return r;
  1016. }
  1017. for (i = 0; i < adev->sdma.num_instances; i++) {
  1018. ring = &adev->sdma.instance[i].ring;
  1019. ring->ring_obj = NULL;
  1020. ring->use_doorbell = true;
  1021. ring->doorbell_index = (i == 0) ?
  1022. AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
  1023. sprintf(ring->name, "sdma%d", i);
  1024. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  1025. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  1026. &adev->sdma.trap_irq,
  1027. (i == 0) ?
  1028. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  1029. AMDGPU_RING_TYPE_SDMA);
  1030. if (r)
  1031. return r;
  1032. }
  1033. return r;
  1034. }
  1035. static int sdma_v3_0_sw_fini(void *handle)
  1036. {
  1037. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1038. int i;
  1039. for (i = 0; i < adev->sdma.num_instances; i++)
  1040. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  1041. return 0;
  1042. }
  1043. static int sdma_v3_0_hw_init(void *handle)
  1044. {
  1045. int r;
  1046. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1047. sdma_v3_0_init_golden_registers(adev);
  1048. r = sdma_v3_0_start(adev);
  1049. if (r)
  1050. return r;
  1051. return r;
  1052. }
  1053. static int sdma_v3_0_hw_fini(void *handle)
  1054. {
  1055. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1056. sdma_v3_0_ctx_switch_enable(adev, false);
  1057. sdma_v3_0_enable(adev, false);
  1058. return 0;
  1059. }
  1060. static int sdma_v3_0_suspend(void *handle)
  1061. {
  1062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1063. return sdma_v3_0_hw_fini(adev);
  1064. }
  1065. static int sdma_v3_0_resume(void *handle)
  1066. {
  1067. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1068. return sdma_v3_0_hw_init(adev);
  1069. }
  1070. static bool sdma_v3_0_is_idle(void *handle)
  1071. {
  1072. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1073. u32 tmp = RREG32(mmSRBM_STATUS2);
  1074. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  1075. SRBM_STATUS2__SDMA1_BUSY_MASK))
  1076. return false;
  1077. return true;
  1078. }
  1079. static int sdma_v3_0_wait_for_idle(void *handle)
  1080. {
  1081. unsigned i;
  1082. u32 tmp;
  1083. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1084. for (i = 0; i < adev->usec_timeout; i++) {
  1085. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  1086. SRBM_STATUS2__SDMA1_BUSY_MASK);
  1087. if (!tmp)
  1088. return 0;
  1089. udelay(1);
  1090. }
  1091. return -ETIMEDOUT;
  1092. }
  1093. static void sdma_v3_0_print_status(void *handle)
  1094. {
  1095. int i, j;
  1096. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1097. dev_info(adev->dev, "VI SDMA registers\n");
  1098. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  1099. RREG32(mmSRBM_STATUS2));
  1100. for (i = 0; i < adev->sdma.num_instances; i++) {
  1101. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  1102. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  1103. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  1104. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  1105. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  1106. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  1107. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  1108. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  1109. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  1110. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  1111. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  1112. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  1113. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  1114. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  1115. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  1116. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  1117. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  1118. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  1119. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  1120. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  1121. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  1122. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  1123. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  1124. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  1125. dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
  1126. i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
  1127. dev_info(adev->dev, " SDMA%d_TILING_CONFIG=0x%08X\n",
  1128. i, RREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i]));
  1129. mutex_lock(&adev->srbm_mutex);
  1130. for (j = 0; j < 16; j++) {
  1131. vi_srbm_select(adev, 0, 0, 0, j);
  1132. dev_info(adev->dev, " VM %d:\n", j);
  1133. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  1134. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  1135. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  1136. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  1137. }
  1138. vi_srbm_select(adev, 0, 0, 0, 0);
  1139. mutex_unlock(&adev->srbm_mutex);
  1140. }
  1141. }
  1142. static int sdma_v3_0_soft_reset(void *handle)
  1143. {
  1144. u32 srbm_soft_reset = 0;
  1145. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1146. u32 tmp = RREG32(mmSRBM_STATUS2);
  1147. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  1148. /* sdma0 */
  1149. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  1150. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1151. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  1152. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  1153. }
  1154. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  1155. /* sdma1 */
  1156. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  1157. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1158. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  1159. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  1160. }
  1161. if (srbm_soft_reset) {
  1162. sdma_v3_0_print_status((void *)adev);
  1163. tmp = RREG32(mmSRBM_SOFT_RESET);
  1164. tmp |= srbm_soft_reset;
  1165. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1166. WREG32(mmSRBM_SOFT_RESET, tmp);
  1167. tmp = RREG32(mmSRBM_SOFT_RESET);
  1168. udelay(50);
  1169. tmp &= ~srbm_soft_reset;
  1170. WREG32(mmSRBM_SOFT_RESET, tmp);
  1171. tmp = RREG32(mmSRBM_SOFT_RESET);
  1172. /* Wait a little for things to settle down */
  1173. udelay(50);
  1174. sdma_v3_0_print_status((void *)adev);
  1175. }
  1176. return 0;
  1177. }
  1178. static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
  1179. struct amdgpu_irq_src *source,
  1180. unsigned type,
  1181. enum amdgpu_interrupt_state state)
  1182. {
  1183. u32 sdma_cntl;
  1184. switch (type) {
  1185. case AMDGPU_SDMA_IRQ_TRAP0:
  1186. switch (state) {
  1187. case AMDGPU_IRQ_STATE_DISABLE:
  1188. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1189. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1190. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1191. break;
  1192. case AMDGPU_IRQ_STATE_ENABLE:
  1193. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1194. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1195. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1196. break;
  1197. default:
  1198. break;
  1199. }
  1200. break;
  1201. case AMDGPU_SDMA_IRQ_TRAP1:
  1202. switch (state) {
  1203. case AMDGPU_IRQ_STATE_DISABLE:
  1204. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1205. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1206. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1207. break;
  1208. case AMDGPU_IRQ_STATE_ENABLE:
  1209. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1210. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1211. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1212. break;
  1213. default:
  1214. break;
  1215. }
  1216. break;
  1217. default:
  1218. break;
  1219. }
  1220. return 0;
  1221. }
  1222. static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
  1223. struct amdgpu_irq_src *source,
  1224. struct amdgpu_iv_entry *entry)
  1225. {
  1226. u8 instance_id, queue_id;
  1227. instance_id = (entry->ring_id & 0x3) >> 0;
  1228. queue_id = (entry->ring_id & 0xc) >> 2;
  1229. DRM_DEBUG("IH: SDMA trap\n");
  1230. switch (instance_id) {
  1231. case 0:
  1232. switch (queue_id) {
  1233. case 0:
  1234. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1235. break;
  1236. case 1:
  1237. /* XXX compute */
  1238. break;
  1239. case 2:
  1240. /* XXX compute */
  1241. break;
  1242. }
  1243. break;
  1244. case 1:
  1245. switch (queue_id) {
  1246. case 0:
  1247. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1248. break;
  1249. case 1:
  1250. /* XXX compute */
  1251. break;
  1252. case 2:
  1253. /* XXX compute */
  1254. break;
  1255. }
  1256. break;
  1257. }
  1258. return 0;
  1259. }
  1260. static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
  1261. struct amdgpu_irq_src *source,
  1262. struct amdgpu_iv_entry *entry)
  1263. {
  1264. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1265. schedule_work(&adev->reset_work);
  1266. return 0;
  1267. }
  1268. static void fiji_update_sdma_medium_grain_clock_gating(
  1269. struct amdgpu_device *adev,
  1270. bool enable)
  1271. {
  1272. uint32_t temp, data;
  1273. if (enable) {
  1274. temp = data = RREG32(mmSDMA0_CLK_CTRL);
  1275. data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1276. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1277. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1278. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1279. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1280. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1281. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1282. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1283. if (data != temp)
  1284. WREG32(mmSDMA0_CLK_CTRL, data);
  1285. temp = data = RREG32(mmSDMA1_CLK_CTRL);
  1286. data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1287. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1288. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1289. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1290. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1291. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1292. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1293. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1294. if (data != temp)
  1295. WREG32(mmSDMA1_CLK_CTRL, data);
  1296. } else {
  1297. temp = data = RREG32(mmSDMA0_CLK_CTRL);
  1298. data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1299. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1300. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1301. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1302. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1303. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1304. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1305. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
  1306. if (data != temp)
  1307. WREG32(mmSDMA0_CLK_CTRL, data);
  1308. temp = data = RREG32(mmSDMA1_CLK_CTRL);
  1309. data |= SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1310. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1311. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1312. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1313. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1314. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1315. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1316. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK;
  1317. if (data != temp)
  1318. WREG32(mmSDMA1_CLK_CTRL, data);
  1319. }
  1320. }
  1321. static void fiji_update_sdma_medium_grain_light_sleep(
  1322. struct amdgpu_device *adev,
  1323. bool enable)
  1324. {
  1325. uint32_t temp, data;
  1326. if (enable) {
  1327. temp = data = RREG32(mmSDMA0_POWER_CNTL);
  1328. data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1329. if (temp != data)
  1330. WREG32(mmSDMA0_POWER_CNTL, data);
  1331. temp = data = RREG32(mmSDMA1_POWER_CNTL);
  1332. data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1333. if (temp != data)
  1334. WREG32(mmSDMA1_POWER_CNTL, data);
  1335. } else {
  1336. temp = data = RREG32(mmSDMA0_POWER_CNTL);
  1337. data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1338. if (temp != data)
  1339. WREG32(mmSDMA0_POWER_CNTL, data);
  1340. temp = data = RREG32(mmSDMA1_POWER_CNTL);
  1341. data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1342. if (temp != data)
  1343. WREG32(mmSDMA1_POWER_CNTL, data);
  1344. }
  1345. }
  1346. static int sdma_v3_0_set_clockgating_state(void *handle,
  1347. enum amd_clockgating_state state)
  1348. {
  1349. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1350. switch (adev->asic_type) {
  1351. case CHIP_FIJI:
  1352. fiji_update_sdma_medium_grain_clock_gating(adev,
  1353. state == AMD_CG_STATE_GATE ? true : false);
  1354. fiji_update_sdma_medium_grain_light_sleep(adev,
  1355. state == AMD_CG_STATE_GATE ? true : false);
  1356. break;
  1357. default:
  1358. break;
  1359. }
  1360. return 0;
  1361. }
  1362. static int sdma_v3_0_set_powergating_state(void *handle,
  1363. enum amd_powergating_state state)
  1364. {
  1365. return 0;
  1366. }
  1367. const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
  1368. .early_init = sdma_v3_0_early_init,
  1369. .late_init = NULL,
  1370. .sw_init = sdma_v3_0_sw_init,
  1371. .sw_fini = sdma_v3_0_sw_fini,
  1372. .hw_init = sdma_v3_0_hw_init,
  1373. .hw_fini = sdma_v3_0_hw_fini,
  1374. .suspend = sdma_v3_0_suspend,
  1375. .resume = sdma_v3_0_resume,
  1376. .is_idle = sdma_v3_0_is_idle,
  1377. .wait_for_idle = sdma_v3_0_wait_for_idle,
  1378. .soft_reset = sdma_v3_0_soft_reset,
  1379. .print_status = sdma_v3_0_print_status,
  1380. .set_clockgating_state = sdma_v3_0_set_clockgating_state,
  1381. .set_powergating_state = sdma_v3_0_set_powergating_state,
  1382. };
  1383. static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
  1384. .get_rptr = sdma_v3_0_ring_get_rptr,
  1385. .get_wptr = sdma_v3_0_ring_get_wptr,
  1386. .set_wptr = sdma_v3_0_ring_set_wptr,
  1387. .parse_cs = NULL,
  1388. .emit_ib = sdma_v3_0_ring_emit_ib,
  1389. .emit_fence = sdma_v3_0_ring_emit_fence,
  1390. .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
  1391. .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
  1392. .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
  1393. .emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
  1394. .test_ring = sdma_v3_0_ring_test_ring,
  1395. .test_ib = sdma_v3_0_ring_test_ib,
  1396. .insert_nop = sdma_v3_0_ring_insert_nop,
  1397. .pad_ib = sdma_v3_0_ring_pad_ib,
  1398. };
  1399. static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
  1400. {
  1401. int i;
  1402. for (i = 0; i < adev->sdma.num_instances; i++)
  1403. adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
  1404. }
  1405. static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
  1406. .set = sdma_v3_0_set_trap_irq_state,
  1407. .process = sdma_v3_0_process_trap_irq,
  1408. };
  1409. static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
  1410. .process = sdma_v3_0_process_illegal_inst_irq,
  1411. };
  1412. static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
  1413. {
  1414. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1415. adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
  1416. adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
  1417. }
  1418. /**
  1419. * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
  1420. *
  1421. * @ring: amdgpu_ring structure holding ring information
  1422. * @src_offset: src GPU address
  1423. * @dst_offset: dst GPU address
  1424. * @byte_count: number of bytes to xfer
  1425. *
  1426. * Copy GPU buffers using the DMA engine (VI).
  1427. * Used by the amdgpu ttm implementation to move pages if
  1428. * registered as the asic copy callback.
  1429. */
  1430. static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
  1431. uint64_t src_offset,
  1432. uint64_t dst_offset,
  1433. uint32_t byte_count)
  1434. {
  1435. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1436. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1437. ib->ptr[ib->length_dw++] = byte_count;
  1438. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1439. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1440. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1441. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1442. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1443. }
  1444. /**
  1445. * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
  1446. *
  1447. * @ring: amdgpu_ring structure holding ring information
  1448. * @src_data: value to write to buffer
  1449. * @dst_offset: dst GPU address
  1450. * @byte_count: number of bytes to xfer
  1451. *
  1452. * Fill GPU buffers using the DMA engine (VI).
  1453. */
  1454. static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
  1455. uint32_t src_data,
  1456. uint64_t dst_offset,
  1457. uint32_t byte_count)
  1458. {
  1459. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1460. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1461. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1462. ib->ptr[ib->length_dw++] = src_data;
  1463. ib->ptr[ib->length_dw++] = byte_count;
  1464. }
  1465. static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
  1466. .copy_max_bytes = 0x1fffff,
  1467. .copy_num_dw = 7,
  1468. .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
  1469. .fill_max_bytes = 0x1fffff,
  1470. .fill_num_dw = 5,
  1471. .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
  1472. };
  1473. static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
  1474. {
  1475. if (adev->mman.buffer_funcs == NULL) {
  1476. adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
  1477. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1478. }
  1479. }
  1480. static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
  1481. .copy_pte = sdma_v3_0_vm_copy_pte,
  1482. .write_pte = sdma_v3_0_vm_write_pte,
  1483. .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
  1484. };
  1485. static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
  1486. {
  1487. unsigned i;
  1488. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1489. adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
  1490. for (i = 0; i < adev->sdma.num_instances; i++)
  1491. adev->vm_manager.vm_pte_rings[i] =
  1492. &adev->sdma.instance[i].ring;
  1493. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1494. }
  1495. }