gfx_v7_0.c 158 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "atom.h"
  31. #include "amdgpu_ucode.h"
  32. #include "clearstate_ci.h"
  33. #include "dce/dce_8_0_d.h"
  34. #include "dce/dce_8_0_sh_mask.h"
  35. #include "bif/bif_4_1_d.h"
  36. #include "bif/bif_4_1_sh_mask.h"
  37. #include "gca/gfx_7_0_d.h"
  38. #include "gca/gfx_7_2_enum.h"
  39. #include "gca/gfx_7_2_sh_mask.h"
  40. #include "gmc/gmc_7_0_d.h"
  41. #include "gmc/gmc_7_0_sh_mask.h"
  42. #include "oss/oss_2_0_d.h"
  43. #include "oss/oss_2_0_sh_mask.h"
  44. #define GFX7_NUM_GFX_RINGS 1
  45. #define GFX7_NUM_COMPUTE_RINGS 8
  46. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  47. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  48. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  49. int gfx_v7_0_get_cu_info(struct amdgpu_device *, struct amdgpu_cu_info *);
  50. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  55. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  59. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  60. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  65. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  66. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  67. MODULE_FIRMWARE("radeon/kabini_me.bin");
  68. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  69. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  70. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  71. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  72. MODULE_FIRMWARE("radeon/mullins_me.bin");
  73. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  74. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  75. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  76. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  77. {
  78. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  79. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  80. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  81. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  82. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  83. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  84. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  85. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  86. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  87. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  88. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  89. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  90. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  91. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  92. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  93. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  94. };
  95. static const u32 spectre_rlc_save_restore_register_list[] =
  96. {
  97. (0x0e00 << 16) | (0xc12c >> 2),
  98. 0x00000000,
  99. (0x0e00 << 16) | (0xc140 >> 2),
  100. 0x00000000,
  101. (0x0e00 << 16) | (0xc150 >> 2),
  102. 0x00000000,
  103. (0x0e00 << 16) | (0xc15c >> 2),
  104. 0x00000000,
  105. (0x0e00 << 16) | (0xc168 >> 2),
  106. 0x00000000,
  107. (0x0e00 << 16) | (0xc170 >> 2),
  108. 0x00000000,
  109. (0x0e00 << 16) | (0xc178 >> 2),
  110. 0x00000000,
  111. (0x0e00 << 16) | (0xc204 >> 2),
  112. 0x00000000,
  113. (0x0e00 << 16) | (0xc2b4 >> 2),
  114. 0x00000000,
  115. (0x0e00 << 16) | (0xc2b8 >> 2),
  116. 0x00000000,
  117. (0x0e00 << 16) | (0xc2bc >> 2),
  118. 0x00000000,
  119. (0x0e00 << 16) | (0xc2c0 >> 2),
  120. 0x00000000,
  121. (0x0e00 << 16) | (0x8228 >> 2),
  122. 0x00000000,
  123. (0x0e00 << 16) | (0x829c >> 2),
  124. 0x00000000,
  125. (0x0e00 << 16) | (0x869c >> 2),
  126. 0x00000000,
  127. (0x0600 << 16) | (0x98f4 >> 2),
  128. 0x00000000,
  129. (0x0e00 << 16) | (0x98f8 >> 2),
  130. 0x00000000,
  131. (0x0e00 << 16) | (0x9900 >> 2),
  132. 0x00000000,
  133. (0x0e00 << 16) | (0xc260 >> 2),
  134. 0x00000000,
  135. (0x0e00 << 16) | (0x90e8 >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0x3c000 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0x3c00c >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0x8c1c >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0x9700 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xcd20 >> 2),
  146. 0x00000000,
  147. (0x4e00 << 16) | (0xcd20 >> 2),
  148. 0x00000000,
  149. (0x5e00 << 16) | (0xcd20 >> 2),
  150. 0x00000000,
  151. (0x6e00 << 16) | (0xcd20 >> 2),
  152. 0x00000000,
  153. (0x7e00 << 16) | (0xcd20 >> 2),
  154. 0x00000000,
  155. (0x8e00 << 16) | (0xcd20 >> 2),
  156. 0x00000000,
  157. (0x9e00 << 16) | (0xcd20 >> 2),
  158. 0x00000000,
  159. (0xae00 << 16) | (0xcd20 >> 2),
  160. 0x00000000,
  161. (0xbe00 << 16) | (0xcd20 >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x89bc >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x8900 >> 2),
  166. 0x00000000,
  167. 0x3,
  168. (0x0e00 << 16) | (0xc130 >> 2),
  169. 0x00000000,
  170. (0x0e00 << 16) | (0xc134 >> 2),
  171. 0x00000000,
  172. (0x0e00 << 16) | (0xc1fc >> 2),
  173. 0x00000000,
  174. (0x0e00 << 16) | (0xc208 >> 2),
  175. 0x00000000,
  176. (0x0e00 << 16) | (0xc264 >> 2),
  177. 0x00000000,
  178. (0x0e00 << 16) | (0xc268 >> 2),
  179. 0x00000000,
  180. (0x0e00 << 16) | (0xc26c >> 2),
  181. 0x00000000,
  182. (0x0e00 << 16) | (0xc270 >> 2),
  183. 0x00000000,
  184. (0x0e00 << 16) | (0xc274 >> 2),
  185. 0x00000000,
  186. (0x0e00 << 16) | (0xc278 >> 2),
  187. 0x00000000,
  188. (0x0e00 << 16) | (0xc27c >> 2),
  189. 0x00000000,
  190. (0x0e00 << 16) | (0xc280 >> 2),
  191. 0x00000000,
  192. (0x0e00 << 16) | (0xc284 >> 2),
  193. 0x00000000,
  194. (0x0e00 << 16) | (0xc288 >> 2),
  195. 0x00000000,
  196. (0x0e00 << 16) | (0xc28c >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0xc290 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0xc294 >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0xc298 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc29c >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc2a0 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc2a4 >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc2a8 >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc2ac >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc2b0 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0x301d0 >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0x30238 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0x30250 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0x30254 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0x30258 >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0x3025c >> 2),
  227. 0x00000000,
  228. (0x4e00 << 16) | (0xc900 >> 2),
  229. 0x00000000,
  230. (0x5e00 << 16) | (0xc900 >> 2),
  231. 0x00000000,
  232. (0x6e00 << 16) | (0xc900 >> 2),
  233. 0x00000000,
  234. (0x7e00 << 16) | (0xc900 >> 2),
  235. 0x00000000,
  236. (0x8e00 << 16) | (0xc900 >> 2),
  237. 0x00000000,
  238. (0x9e00 << 16) | (0xc900 >> 2),
  239. 0x00000000,
  240. (0xae00 << 16) | (0xc900 >> 2),
  241. 0x00000000,
  242. (0xbe00 << 16) | (0xc900 >> 2),
  243. 0x00000000,
  244. (0x4e00 << 16) | (0xc904 >> 2),
  245. 0x00000000,
  246. (0x5e00 << 16) | (0xc904 >> 2),
  247. 0x00000000,
  248. (0x6e00 << 16) | (0xc904 >> 2),
  249. 0x00000000,
  250. (0x7e00 << 16) | (0xc904 >> 2),
  251. 0x00000000,
  252. (0x8e00 << 16) | (0xc904 >> 2),
  253. 0x00000000,
  254. (0x9e00 << 16) | (0xc904 >> 2),
  255. 0x00000000,
  256. (0xae00 << 16) | (0xc904 >> 2),
  257. 0x00000000,
  258. (0xbe00 << 16) | (0xc904 >> 2),
  259. 0x00000000,
  260. (0x4e00 << 16) | (0xc908 >> 2),
  261. 0x00000000,
  262. (0x5e00 << 16) | (0xc908 >> 2),
  263. 0x00000000,
  264. (0x6e00 << 16) | (0xc908 >> 2),
  265. 0x00000000,
  266. (0x7e00 << 16) | (0xc908 >> 2),
  267. 0x00000000,
  268. (0x8e00 << 16) | (0xc908 >> 2),
  269. 0x00000000,
  270. (0x9e00 << 16) | (0xc908 >> 2),
  271. 0x00000000,
  272. (0xae00 << 16) | (0xc908 >> 2),
  273. 0x00000000,
  274. (0xbe00 << 16) | (0xc908 >> 2),
  275. 0x00000000,
  276. (0x4e00 << 16) | (0xc90c >> 2),
  277. 0x00000000,
  278. (0x5e00 << 16) | (0xc90c >> 2),
  279. 0x00000000,
  280. (0x6e00 << 16) | (0xc90c >> 2),
  281. 0x00000000,
  282. (0x7e00 << 16) | (0xc90c >> 2),
  283. 0x00000000,
  284. (0x8e00 << 16) | (0xc90c >> 2),
  285. 0x00000000,
  286. (0x9e00 << 16) | (0xc90c >> 2),
  287. 0x00000000,
  288. (0xae00 << 16) | (0xc90c >> 2),
  289. 0x00000000,
  290. (0xbe00 << 16) | (0xc90c >> 2),
  291. 0x00000000,
  292. (0x4e00 << 16) | (0xc910 >> 2),
  293. 0x00000000,
  294. (0x5e00 << 16) | (0xc910 >> 2),
  295. 0x00000000,
  296. (0x6e00 << 16) | (0xc910 >> 2),
  297. 0x00000000,
  298. (0x7e00 << 16) | (0xc910 >> 2),
  299. 0x00000000,
  300. (0x8e00 << 16) | (0xc910 >> 2),
  301. 0x00000000,
  302. (0x9e00 << 16) | (0xc910 >> 2),
  303. 0x00000000,
  304. (0xae00 << 16) | (0xc910 >> 2),
  305. 0x00000000,
  306. (0xbe00 << 16) | (0xc910 >> 2),
  307. 0x00000000,
  308. (0x0e00 << 16) | (0xc99c >> 2),
  309. 0x00000000,
  310. (0x0e00 << 16) | (0x9834 >> 2),
  311. 0x00000000,
  312. (0x0000 << 16) | (0x30f00 >> 2),
  313. 0x00000000,
  314. (0x0001 << 16) | (0x30f00 >> 2),
  315. 0x00000000,
  316. (0x0000 << 16) | (0x30f04 >> 2),
  317. 0x00000000,
  318. (0x0001 << 16) | (0x30f04 >> 2),
  319. 0x00000000,
  320. (0x0000 << 16) | (0x30f08 >> 2),
  321. 0x00000000,
  322. (0x0001 << 16) | (0x30f08 >> 2),
  323. 0x00000000,
  324. (0x0000 << 16) | (0x30f0c >> 2),
  325. 0x00000000,
  326. (0x0001 << 16) | (0x30f0c >> 2),
  327. 0x00000000,
  328. (0x0600 << 16) | (0x9b7c >> 2),
  329. 0x00000000,
  330. (0x0e00 << 16) | (0x8a14 >> 2),
  331. 0x00000000,
  332. (0x0e00 << 16) | (0x8a18 >> 2),
  333. 0x00000000,
  334. (0x0600 << 16) | (0x30a00 >> 2),
  335. 0x00000000,
  336. (0x0e00 << 16) | (0x8bf0 >> 2),
  337. 0x00000000,
  338. (0x0e00 << 16) | (0x8bcc >> 2),
  339. 0x00000000,
  340. (0x0e00 << 16) | (0x8b24 >> 2),
  341. 0x00000000,
  342. (0x0e00 << 16) | (0x30a04 >> 2),
  343. 0x00000000,
  344. (0x0600 << 16) | (0x30a10 >> 2),
  345. 0x00000000,
  346. (0x0600 << 16) | (0x30a14 >> 2),
  347. 0x00000000,
  348. (0x0600 << 16) | (0x30a18 >> 2),
  349. 0x00000000,
  350. (0x0600 << 16) | (0x30a2c >> 2),
  351. 0x00000000,
  352. (0x0e00 << 16) | (0xc700 >> 2),
  353. 0x00000000,
  354. (0x0e00 << 16) | (0xc704 >> 2),
  355. 0x00000000,
  356. (0x0e00 << 16) | (0xc708 >> 2),
  357. 0x00000000,
  358. (0x0e00 << 16) | (0xc768 >> 2),
  359. 0x00000000,
  360. (0x0400 << 16) | (0xc770 >> 2),
  361. 0x00000000,
  362. (0x0400 << 16) | (0xc774 >> 2),
  363. 0x00000000,
  364. (0x0400 << 16) | (0xc778 >> 2),
  365. 0x00000000,
  366. (0x0400 << 16) | (0xc77c >> 2),
  367. 0x00000000,
  368. (0x0400 << 16) | (0xc780 >> 2),
  369. 0x00000000,
  370. (0x0400 << 16) | (0xc784 >> 2),
  371. 0x00000000,
  372. (0x0400 << 16) | (0xc788 >> 2),
  373. 0x00000000,
  374. (0x0400 << 16) | (0xc78c >> 2),
  375. 0x00000000,
  376. (0x0400 << 16) | (0xc798 >> 2),
  377. 0x00000000,
  378. (0x0400 << 16) | (0xc79c >> 2),
  379. 0x00000000,
  380. (0x0400 << 16) | (0xc7a0 >> 2),
  381. 0x00000000,
  382. (0x0400 << 16) | (0xc7a4 >> 2),
  383. 0x00000000,
  384. (0x0400 << 16) | (0xc7a8 >> 2),
  385. 0x00000000,
  386. (0x0400 << 16) | (0xc7ac >> 2),
  387. 0x00000000,
  388. (0x0400 << 16) | (0xc7b0 >> 2),
  389. 0x00000000,
  390. (0x0400 << 16) | (0xc7b4 >> 2),
  391. 0x00000000,
  392. (0x0e00 << 16) | (0x9100 >> 2),
  393. 0x00000000,
  394. (0x0e00 << 16) | (0x3c010 >> 2),
  395. 0x00000000,
  396. (0x0e00 << 16) | (0x92a8 >> 2),
  397. 0x00000000,
  398. (0x0e00 << 16) | (0x92ac >> 2),
  399. 0x00000000,
  400. (0x0e00 << 16) | (0x92b4 >> 2),
  401. 0x00000000,
  402. (0x0e00 << 16) | (0x92b8 >> 2),
  403. 0x00000000,
  404. (0x0e00 << 16) | (0x92bc >> 2),
  405. 0x00000000,
  406. (0x0e00 << 16) | (0x92c0 >> 2),
  407. 0x00000000,
  408. (0x0e00 << 16) | (0x92c4 >> 2),
  409. 0x00000000,
  410. (0x0e00 << 16) | (0x92c8 >> 2),
  411. 0x00000000,
  412. (0x0e00 << 16) | (0x92cc >> 2),
  413. 0x00000000,
  414. (0x0e00 << 16) | (0x92d0 >> 2),
  415. 0x00000000,
  416. (0x0e00 << 16) | (0x8c00 >> 2),
  417. 0x00000000,
  418. (0x0e00 << 16) | (0x8c04 >> 2),
  419. 0x00000000,
  420. (0x0e00 << 16) | (0x8c20 >> 2),
  421. 0x00000000,
  422. (0x0e00 << 16) | (0x8c38 >> 2),
  423. 0x00000000,
  424. (0x0e00 << 16) | (0x8c3c >> 2),
  425. 0x00000000,
  426. (0x0e00 << 16) | (0xae00 >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x9604 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0xac08 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0xac0c >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0xac10 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0xac14 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0xac58 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0xac68 >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0xac6c >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0xac70 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0xac74 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0xac78 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0xac7c >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0xac80 >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0xac84 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0xac88 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0xac8c >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0x970c >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0x9714 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0x9718 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0x971c >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0x31068 >> 2),
  469. 0x00000000,
  470. (0x4e00 << 16) | (0x31068 >> 2),
  471. 0x00000000,
  472. (0x5e00 << 16) | (0x31068 >> 2),
  473. 0x00000000,
  474. (0x6e00 << 16) | (0x31068 >> 2),
  475. 0x00000000,
  476. (0x7e00 << 16) | (0x31068 >> 2),
  477. 0x00000000,
  478. (0x8e00 << 16) | (0x31068 >> 2),
  479. 0x00000000,
  480. (0x9e00 << 16) | (0x31068 >> 2),
  481. 0x00000000,
  482. (0xae00 << 16) | (0x31068 >> 2),
  483. 0x00000000,
  484. (0xbe00 << 16) | (0x31068 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xcd10 >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0xcd14 >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0x88b0 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0x88b4 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0x88b8 >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x88bc >> 2),
  497. 0x00000000,
  498. (0x0400 << 16) | (0x89c0 >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0x88c4 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0x88c8 >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x88d0 >> 2),
  505. 0x00000000,
  506. (0x0e00 << 16) | (0x88d4 >> 2),
  507. 0x00000000,
  508. (0x0e00 << 16) | (0x88d8 >> 2),
  509. 0x00000000,
  510. (0x0e00 << 16) | (0x8980 >> 2),
  511. 0x00000000,
  512. (0x0e00 << 16) | (0x30938 >> 2),
  513. 0x00000000,
  514. (0x0e00 << 16) | (0x3093c >> 2),
  515. 0x00000000,
  516. (0x0e00 << 16) | (0x30940 >> 2),
  517. 0x00000000,
  518. (0x0e00 << 16) | (0x89a0 >> 2),
  519. 0x00000000,
  520. (0x0e00 << 16) | (0x30900 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0x30904 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0x89b4 >> 2),
  525. 0x00000000,
  526. (0x0e00 << 16) | (0x3c210 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x3c214 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x3c218 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x8904 >> 2),
  533. 0x00000000,
  534. 0x5,
  535. (0x0e00 << 16) | (0x8c28 >> 2),
  536. (0x0e00 << 16) | (0x8c2c >> 2),
  537. (0x0e00 << 16) | (0x8c30 >> 2),
  538. (0x0e00 << 16) | (0x8c34 >> 2),
  539. (0x0e00 << 16) | (0x9600 >> 2),
  540. };
  541. static const u32 kalindi_rlc_save_restore_register_list[] =
  542. {
  543. (0x0e00 << 16) | (0xc12c >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0xc140 >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0xc150 >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0xc15c >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0xc168 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0xc170 >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0xc204 >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0xc2b4 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0xc2b8 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0xc2bc >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0xc2c0 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x8228 >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0x829c >> 2),
  568. 0x00000000,
  569. (0x0e00 << 16) | (0x869c >> 2),
  570. 0x00000000,
  571. (0x0600 << 16) | (0x98f4 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0x98f8 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0x9900 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xc260 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0x90e8 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0x3c000 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0x3c00c >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0x8c1c >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0x9700 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xcd20 >> 2),
  590. 0x00000000,
  591. (0x4e00 << 16) | (0xcd20 >> 2),
  592. 0x00000000,
  593. (0x5e00 << 16) | (0xcd20 >> 2),
  594. 0x00000000,
  595. (0x6e00 << 16) | (0xcd20 >> 2),
  596. 0x00000000,
  597. (0x7e00 << 16) | (0xcd20 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0x89bc >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x8900 >> 2),
  602. 0x00000000,
  603. 0x3,
  604. (0x0e00 << 16) | (0xc130 >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0xc134 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0xc1fc >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0xc208 >> 2),
  611. 0x00000000,
  612. (0x0e00 << 16) | (0xc264 >> 2),
  613. 0x00000000,
  614. (0x0e00 << 16) | (0xc268 >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0xc26c >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0xc270 >> 2),
  619. 0x00000000,
  620. (0x0e00 << 16) | (0xc274 >> 2),
  621. 0x00000000,
  622. (0x0e00 << 16) | (0xc28c >> 2),
  623. 0x00000000,
  624. (0x0e00 << 16) | (0xc290 >> 2),
  625. 0x00000000,
  626. (0x0e00 << 16) | (0xc294 >> 2),
  627. 0x00000000,
  628. (0x0e00 << 16) | (0xc298 >> 2),
  629. 0x00000000,
  630. (0x0e00 << 16) | (0xc2a0 >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0xc2a4 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc2a8 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0xc2ac >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0x301d0 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0x30238 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0x30250 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0x30254 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0x30258 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0x3025c >> 2),
  649. 0x00000000,
  650. (0x4e00 << 16) | (0xc900 >> 2),
  651. 0x00000000,
  652. (0x5e00 << 16) | (0xc900 >> 2),
  653. 0x00000000,
  654. (0x6e00 << 16) | (0xc900 >> 2),
  655. 0x00000000,
  656. (0x7e00 << 16) | (0xc900 >> 2),
  657. 0x00000000,
  658. (0x4e00 << 16) | (0xc904 >> 2),
  659. 0x00000000,
  660. (0x5e00 << 16) | (0xc904 >> 2),
  661. 0x00000000,
  662. (0x6e00 << 16) | (0xc904 >> 2),
  663. 0x00000000,
  664. (0x7e00 << 16) | (0xc904 >> 2),
  665. 0x00000000,
  666. (0x4e00 << 16) | (0xc908 >> 2),
  667. 0x00000000,
  668. (0x5e00 << 16) | (0xc908 >> 2),
  669. 0x00000000,
  670. (0x6e00 << 16) | (0xc908 >> 2),
  671. 0x00000000,
  672. (0x7e00 << 16) | (0xc908 >> 2),
  673. 0x00000000,
  674. (0x4e00 << 16) | (0xc90c >> 2),
  675. 0x00000000,
  676. (0x5e00 << 16) | (0xc90c >> 2),
  677. 0x00000000,
  678. (0x6e00 << 16) | (0xc90c >> 2),
  679. 0x00000000,
  680. (0x7e00 << 16) | (0xc90c >> 2),
  681. 0x00000000,
  682. (0x4e00 << 16) | (0xc910 >> 2),
  683. 0x00000000,
  684. (0x5e00 << 16) | (0xc910 >> 2),
  685. 0x00000000,
  686. (0x6e00 << 16) | (0xc910 >> 2),
  687. 0x00000000,
  688. (0x7e00 << 16) | (0xc910 >> 2),
  689. 0x00000000,
  690. (0x0e00 << 16) | (0xc99c >> 2),
  691. 0x00000000,
  692. (0x0e00 << 16) | (0x9834 >> 2),
  693. 0x00000000,
  694. (0x0000 << 16) | (0x30f00 >> 2),
  695. 0x00000000,
  696. (0x0000 << 16) | (0x30f04 >> 2),
  697. 0x00000000,
  698. (0x0000 << 16) | (0x30f08 >> 2),
  699. 0x00000000,
  700. (0x0000 << 16) | (0x30f0c >> 2),
  701. 0x00000000,
  702. (0x0600 << 16) | (0x9b7c >> 2),
  703. 0x00000000,
  704. (0x0e00 << 16) | (0x8a14 >> 2),
  705. 0x00000000,
  706. (0x0e00 << 16) | (0x8a18 >> 2),
  707. 0x00000000,
  708. (0x0600 << 16) | (0x30a00 >> 2),
  709. 0x00000000,
  710. (0x0e00 << 16) | (0x8bf0 >> 2),
  711. 0x00000000,
  712. (0x0e00 << 16) | (0x8bcc >> 2),
  713. 0x00000000,
  714. (0x0e00 << 16) | (0x8b24 >> 2),
  715. 0x00000000,
  716. (0x0e00 << 16) | (0x30a04 >> 2),
  717. 0x00000000,
  718. (0x0600 << 16) | (0x30a10 >> 2),
  719. 0x00000000,
  720. (0x0600 << 16) | (0x30a14 >> 2),
  721. 0x00000000,
  722. (0x0600 << 16) | (0x30a18 >> 2),
  723. 0x00000000,
  724. (0x0600 << 16) | (0x30a2c >> 2),
  725. 0x00000000,
  726. (0x0e00 << 16) | (0xc700 >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0xc704 >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0xc708 >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0xc768 >> 2),
  733. 0x00000000,
  734. (0x0400 << 16) | (0xc770 >> 2),
  735. 0x00000000,
  736. (0x0400 << 16) | (0xc774 >> 2),
  737. 0x00000000,
  738. (0x0400 << 16) | (0xc798 >> 2),
  739. 0x00000000,
  740. (0x0400 << 16) | (0xc79c >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x9100 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x3c010 >> 2),
  745. 0x00000000,
  746. (0x0e00 << 16) | (0x8c00 >> 2),
  747. 0x00000000,
  748. (0x0e00 << 16) | (0x8c04 >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0x8c20 >> 2),
  751. 0x00000000,
  752. (0x0e00 << 16) | (0x8c38 >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0x8c3c >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0xae00 >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0x9604 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0xac08 >> 2),
  761. 0x00000000,
  762. (0x0e00 << 16) | (0xac0c >> 2),
  763. 0x00000000,
  764. (0x0e00 << 16) | (0xac10 >> 2),
  765. 0x00000000,
  766. (0x0e00 << 16) | (0xac14 >> 2),
  767. 0x00000000,
  768. (0x0e00 << 16) | (0xac58 >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0xac68 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0xac6c >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0xac70 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0xac74 >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0xac78 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0xac7c >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0xac80 >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0xac84 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0xac88 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0xac8c >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x970c >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x9714 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0x9718 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0x971c >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0x31068 >> 2),
  799. 0x00000000,
  800. (0x4e00 << 16) | (0x31068 >> 2),
  801. 0x00000000,
  802. (0x5e00 << 16) | (0x31068 >> 2),
  803. 0x00000000,
  804. (0x6e00 << 16) | (0x31068 >> 2),
  805. 0x00000000,
  806. (0x7e00 << 16) | (0x31068 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xcd10 >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xcd14 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0x88b0 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0x88b4 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0x88b8 >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0x88bc >> 2),
  819. 0x00000000,
  820. (0x0400 << 16) | (0x89c0 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0x88c4 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0x88c8 >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0x88d0 >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0x88d4 >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0x88d8 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0x8980 >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x30938 >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x3093c >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0x30940 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x89a0 >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0x30900 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0x30904 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0x89b4 >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0x3e1fc >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x3c210 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x3c214 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x3c218 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x8904 >> 2),
  857. 0x00000000,
  858. 0x5,
  859. (0x0e00 << 16) | (0x8c28 >> 2),
  860. (0x0e00 << 16) | (0x8c2c >> 2),
  861. (0x0e00 << 16) | (0x8c30 >> 2),
  862. (0x0e00 << 16) | (0x8c34 >> 2),
  863. (0x0e00 << 16) | (0x9600 >> 2),
  864. };
  865. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  866. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  867. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  868. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  869. /*
  870. * Core functions
  871. */
  872. /**
  873. * gfx_v7_0_init_microcode - load ucode images from disk
  874. *
  875. * @adev: amdgpu_device pointer
  876. *
  877. * Use the firmware interface to load the ucode images into
  878. * the driver (not loaded into hw).
  879. * Returns 0 on success, error on failure.
  880. */
  881. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  882. {
  883. const char *chip_name;
  884. char fw_name[30];
  885. int err;
  886. DRM_DEBUG("\n");
  887. switch (adev->asic_type) {
  888. case CHIP_BONAIRE:
  889. chip_name = "bonaire";
  890. break;
  891. case CHIP_HAWAII:
  892. chip_name = "hawaii";
  893. break;
  894. case CHIP_KAVERI:
  895. chip_name = "kaveri";
  896. break;
  897. case CHIP_KABINI:
  898. chip_name = "kabini";
  899. break;
  900. case CHIP_MULLINS:
  901. chip_name = "mullins";
  902. break;
  903. default: BUG();
  904. }
  905. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  906. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  907. if (err)
  908. goto out;
  909. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  910. if (err)
  911. goto out;
  912. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  913. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  914. if (err)
  915. goto out;
  916. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  917. if (err)
  918. goto out;
  919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  920. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  921. if (err)
  922. goto out;
  923. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  924. if (err)
  925. goto out;
  926. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  927. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  931. if (err)
  932. goto out;
  933. if (adev->asic_type == CHIP_KAVERI) {
  934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  935. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  936. if (err)
  937. goto out;
  938. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  939. if (err)
  940. goto out;
  941. }
  942. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  943. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  944. if (err)
  945. goto out;
  946. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  947. out:
  948. if (err) {
  949. printk(KERN_ERR
  950. "gfx7: Failed to load firmware \"%s\"\n",
  951. fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. /**
  968. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  969. *
  970. * @adev: amdgpu_device pointer
  971. *
  972. * Starting with SI, the tiling setup is done globally in a
  973. * set of 32 tiling modes. Rather than selecting each set of
  974. * parameters per surface as on older asics, we just select
  975. * which index in the tiling table we want to use, and the
  976. * surface uses those parameters (CIK).
  977. */
  978. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  979. {
  980. const u32 num_tile_mode_states =
  981. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  982. const u32 num_secondary_tile_mode_states =
  983. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  984. u32 reg_offset, split_equal_to_row_size;
  985. uint32_t *tile, *macrotile;
  986. tile = adev->gfx.config.tile_mode_array;
  987. macrotile = adev->gfx.config.macrotile_mode_array;
  988. switch (adev->gfx.config.mem_row_size_in_kb) {
  989. case 1:
  990. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  991. break;
  992. case 2:
  993. default:
  994. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  995. break;
  996. case 4:
  997. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  998. break;
  999. }
  1000. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1001. tile[reg_offset] = 0;
  1002. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1003. macrotile[reg_offset] = 0;
  1004. switch (adev->asic_type) {
  1005. case CHIP_BONAIRE:
  1006. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1007. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1010. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1011. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1012. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1013. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1014. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1015. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1017. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1018. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1019. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1022. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1023. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1025. TILE_SPLIT(split_equal_to_row_size));
  1026. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1027. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1032. TILE_SPLIT(split_equal_to_row_size));
  1033. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1034. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1035. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1036. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1037. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1038. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1039. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1040. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1041. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1043. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1044. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1045. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1047. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1048. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1049. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1050. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1051. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1055. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1056. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1057. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1059. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1060. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1061. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1063. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1064. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1065. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1068. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1069. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1071. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1072. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1073. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1075. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1076. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1079. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1084. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1085. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1088. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1089. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1092. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1093. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1096. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1097. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1098. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1099. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1103. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1107. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1108. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1111. NUM_BANKS(ADDR_SURF_16_BANK));
  1112. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1115. NUM_BANKS(ADDR_SURF_16_BANK));
  1116. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1119. NUM_BANKS(ADDR_SURF_16_BANK));
  1120. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1123. NUM_BANKS(ADDR_SURF_16_BANK));
  1124. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1127. NUM_BANKS(ADDR_SURF_16_BANK));
  1128. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1131. NUM_BANKS(ADDR_SURF_8_BANK));
  1132. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1135. NUM_BANKS(ADDR_SURF_4_BANK));
  1136. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1139. NUM_BANKS(ADDR_SURF_16_BANK));
  1140. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1143. NUM_BANKS(ADDR_SURF_16_BANK));
  1144. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1147. NUM_BANKS(ADDR_SURF_16_BANK));
  1148. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK));
  1152. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1155. NUM_BANKS(ADDR_SURF_16_BANK));
  1156. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1159. NUM_BANKS(ADDR_SURF_8_BANK));
  1160. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1163. NUM_BANKS(ADDR_SURF_4_BANK));
  1164. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1165. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1166. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1167. if (reg_offset != 7)
  1168. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1169. break;
  1170. case CHIP_HAWAII:
  1171. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1173. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1174. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1175. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1176. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1178. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1179. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1181. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1182. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1183. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1185. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1186. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1187. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1190. TILE_SPLIT(split_equal_to_row_size));
  1191. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1194. TILE_SPLIT(split_equal_to_row_size));
  1195. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1198. TILE_SPLIT(split_equal_to_row_size));
  1199. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1200. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1202. TILE_SPLIT(split_equal_to_row_size));
  1203. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1205. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1206. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1207. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1208. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1210. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1212. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1214. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1216. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1217. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1218. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1220. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1223. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1231. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1239. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1240. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1241. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1243. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1245. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1246. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1250. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1251. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1254. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1262. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1263. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1264. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1266. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1267. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1268. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1270. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1274. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1275. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1276. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1277. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1281. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1285. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1286. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1289. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1292. NUM_BANKS(ADDR_SURF_16_BANK));
  1293. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1294. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1295. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1296. NUM_BANKS(ADDR_SURF_16_BANK));
  1297. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1298. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1299. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1300. NUM_BANKS(ADDR_SURF_16_BANK));
  1301. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1302. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1303. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1304. NUM_BANKS(ADDR_SURF_16_BANK));
  1305. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1306. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1307. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1308. NUM_BANKS(ADDR_SURF_8_BANK));
  1309. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1310. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1311. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1312. NUM_BANKS(ADDR_SURF_4_BANK));
  1313. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1314. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1315. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1316. NUM_BANKS(ADDR_SURF_4_BANK));
  1317. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1320. NUM_BANKS(ADDR_SURF_16_BANK));
  1321. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1324. NUM_BANKS(ADDR_SURF_16_BANK));
  1325. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1326. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1327. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1328. NUM_BANKS(ADDR_SURF_16_BANK));
  1329. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1332. NUM_BANKS(ADDR_SURF_8_BANK));
  1333. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1336. NUM_BANKS(ADDR_SURF_16_BANK));
  1337. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1340. NUM_BANKS(ADDR_SURF_8_BANK));
  1341. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1344. NUM_BANKS(ADDR_SURF_4_BANK));
  1345. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1346. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1347. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1348. if (reg_offset != 7)
  1349. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1350. break;
  1351. case CHIP_KABINI:
  1352. case CHIP_KAVERI:
  1353. case CHIP_MULLINS:
  1354. default:
  1355. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1356. PIPE_CONFIG(ADDR_SURF_P2) |
  1357. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1358. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1359. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1360. PIPE_CONFIG(ADDR_SURF_P2) |
  1361. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1362. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1363. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1364. PIPE_CONFIG(ADDR_SURF_P2) |
  1365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1366. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1367. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1368. PIPE_CONFIG(ADDR_SURF_P2) |
  1369. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1370. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1371. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1372. PIPE_CONFIG(ADDR_SURF_P2) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1374. TILE_SPLIT(split_equal_to_row_size));
  1375. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1376. PIPE_CONFIG(ADDR_SURF_P2) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1381. TILE_SPLIT(split_equal_to_row_size));
  1382. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1383. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1384. PIPE_CONFIG(ADDR_SURF_P2));
  1385. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1386. PIPE_CONFIG(ADDR_SURF_P2) |
  1387. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1388. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1389. PIPE_CONFIG(ADDR_SURF_P2) |
  1390. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1392. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1393. PIPE_CONFIG(ADDR_SURF_P2) |
  1394. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1396. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1397. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1398. PIPE_CONFIG(ADDR_SURF_P2) |
  1399. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1400. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1404. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1405. PIPE_CONFIG(ADDR_SURF_P2) |
  1406. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1408. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1409. PIPE_CONFIG(ADDR_SURF_P2) |
  1410. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1412. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1413. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1414. PIPE_CONFIG(ADDR_SURF_P2) |
  1415. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1417. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1418. PIPE_CONFIG(ADDR_SURF_P2) |
  1419. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1420. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1421. PIPE_CONFIG(ADDR_SURF_P2) |
  1422. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1424. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1425. PIPE_CONFIG(ADDR_SURF_P2) |
  1426. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1428. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1433. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1434. PIPE_CONFIG(ADDR_SURF_P2) |
  1435. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1436. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1437. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1438. PIPE_CONFIG(ADDR_SURF_P2) |
  1439. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1440. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1441. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1442. PIPE_CONFIG(ADDR_SURF_P2) |
  1443. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1444. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1445. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1446. PIPE_CONFIG(ADDR_SURF_P2) |
  1447. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1448. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1452. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1456. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1457. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1460. NUM_BANKS(ADDR_SURF_8_BANK));
  1461. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1464. NUM_BANKS(ADDR_SURF_8_BANK));
  1465. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1468. NUM_BANKS(ADDR_SURF_8_BANK));
  1469. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1472. NUM_BANKS(ADDR_SURF_8_BANK));
  1473. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1476. NUM_BANKS(ADDR_SURF_8_BANK));
  1477. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1478. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1479. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1480. NUM_BANKS(ADDR_SURF_8_BANK));
  1481. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1484. NUM_BANKS(ADDR_SURF_8_BANK));
  1485. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1488. NUM_BANKS(ADDR_SURF_16_BANK));
  1489. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1490. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1491. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1492. NUM_BANKS(ADDR_SURF_16_BANK));
  1493. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1494. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1495. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1496. NUM_BANKS(ADDR_SURF_16_BANK));
  1497. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1500. NUM_BANKS(ADDR_SURF_16_BANK));
  1501. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1504. NUM_BANKS(ADDR_SURF_16_BANK));
  1505. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1508. NUM_BANKS(ADDR_SURF_16_BANK));
  1509. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1510. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1511. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1512. NUM_BANKS(ADDR_SURF_8_BANK));
  1513. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1514. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1515. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1516. if (reg_offset != 7)
  1517. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1518. break;
  1519. }
  1520. }
  1521. /**
  1522. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1523. *
  1524. * @adev: amdgpu_device pointer
  1525. * @se_num: shader engine to address
  1526. * @sh_num: sh block to address
  1527. *
  1528. * Select which SE, SH combinations to address. Certain
  1529. * registers are instanced per SE or SH. 0xffffffff means
  1530. * broadcast to all SEs or SHs (CIK).
  1531. */
  1532. void gfx_v7_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1533. {
  1534. u32 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK;
  1535. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1536. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1537. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1538. else if (se_num == 0xffffffff)
  1539. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1540. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1541. else if (sh_num == 0xffffffff)
  1542. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1543. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1544. else
  1545. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1546. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1547. WREG32(mmGRBM_GFX_INDEX, data);
  1548. }
  1549. /**
  1550. * gfx_v7_0_create_bitmask - create a bitmask
  1551. *
  1552. * @bit_width: length of the mask
  1553. *
  1554. * create a variable length bit mask (CIK).
  1555. * Returns the bitmask.
  1556. */
  1557. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1558. {
  1559. return (u32)((1ULL << bit_width) - 1);
  1560. }
  1561. /**
  1562. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1563. *
  1564. * @adev: amdgpu_device pointer
  1565. *
  1566. * Calculates the bitmask of enabled RBs (CIK).
  1567. * Returns the enabled RB bitmask.
  1568. */
  1569. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1570. {
  1571. u32 data, mask;
  1572. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1573. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1574. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1575. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1576. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1577. adev->gfx.config.max_sh_per_se);
  1578. return (~data) & mask;
  1579. }
  1580. /**
  1581. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1582. *
  1583. * @adev: amdgpu_device pointer
  1584. * @se_num: number of SEs (shader engines) for the asic
  1585. * @sh_per_se: number of SH blocks per SE for the asic
  1586. *
  1587. * Configures per-SE/SH RB registers (CIK).
  1588. */
  1589. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1590. {
  1591. int i, j;
  1592. u32 data;
  1593. u32 active_rbs = 0;
  1594. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1595. adev->gfx.config.max_sh_per_se;
  1596. mutex_lock(&adev->grbm_idx_mutex);
  1597. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1598. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1599. gfx_v7_0_select_se_sh(adev, i, j);
  1600. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1601. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1602. rb_bitmap_width_per_sh);
  1603. }
  1604. }
  1605. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1606. mutex_unlock(&adev->grbm_idx_mutex);
  1607. adev->gfx.config.backend_enable_mask = active_rbs;
  1608. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1609. }
  1610. /**
  1611. * gmc_v7_0_init_compute_vmid - gart enable
  1612. *
  1613. * @rdev: amdgpu_device pointer
  1614. *
  1615. * Initialize compute vmid sh_mem registers
  1616. *
  1617. */
  1618. #define DEFAULT_SH_MEM_BASES (0x6000)
  1619. #define FIRST_COMPUTE_VMID (8)
  1620. #define LAST_COMPUTE_VMID (16)
  1621. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1622. {
  1623. int i;
  1624. uint32_t sh_mem_config;
  1625. uint32_t sh_mem_bases;
  1626. /*
  1627. * Configure apertures:
  1628. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1629. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1630. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1631. */
  1632. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1633. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1634. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1635. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1636. mutex_lock(&adev->srbm_mutex);
  1637. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1638. cik_srbm_select(adev, 0, 0, 0, i);
  1639. /* CP and shaders */
  1640. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1641. WREG32(mmSH_MEM_APE1_BASE, 1);
  1642. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1643. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1644. }
  1645. cik_srbm_select(adev, 0, 0, 0, 0);
  1646. mutex_unlock(&adev->srbm_mutex);
  1647. }
  1648. /**
  1649. * gfx_v7_0_gpu_init - setup the 3D engine
  1650. *
  1651. * @adev: amdgpu_device pointer
  1652. *
  1653. * Configures the 3D engine and tiling configuration
  1654. * registers so that the 3D engine is usable.
  1655. */
  1656. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1657. {
  1658. u32 tmp, sh_mem_cfg;
  1659. int i;
  1660. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1661. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1662. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1663. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1664. gfx_v7_0_tiling_mode_table_init(adev);
  1665. gfx_v7_0_setup_rb(adev);
  1666. /* set HW defaults for 3D engine */
  1667. WREG32(mmCP_MEQ_THRESHOLDS,
  1668. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1669. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1670. mutex_lock(&adev->grbm_idx_mutex);
  1671. /*
  1672. * making sure that the following register writes will be broadcasted
  1673. * to all the shaders
  1674. */
  1675. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1676. /* XXX SH_MEM regs */
  1677. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1678. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1679. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1680. mutex_lock(&adev->srbm_mutex);
  1681. for (i = 0; i < 16; i++) {
  1682. cik_srbm_select(adev, 0, 0, 0, i);
  1683. /* CP and shaders */
  1684. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1685. WREG32(mmSH_MEM_APE1_BASE, 1);
  1686. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1687. WREG32(mmSH_MEM_BASES, 0);
  1688. }
  1689. cik_srbm_select(adev, 0, 0, 0, 0);
  1690. mutex_unlock(&adev->srbm_mutex);
  1691. gmc_v7_0_init_compute_vmid(adev);
  1692. WREG32(mmSX_DEBUG_1, 0x20);
  1693. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1694. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1695. tmp |= 0x03000000;
  1696. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1697. WREG32(mmSQ_CONFIG, 1);
  1698. WREG32(mmDB_DEBUG, 0);
  1699. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1700. tmp |= 0x00000400;
  1701. WREG32(mmDB_DEBUG2, tmp);
  1702. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1703. tmp |= 0x00020200;
  1704. WREG32(mmDB_DEBUG3, tmp);
  1705. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1706. tmp |= 0x00018208;
  1707. WREG32(mmCB_HW_CONTROL, tmp);
  1708. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1709. WREG32(mmPA_SC_FIFO_SIZE,
  1710. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1711. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1712. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1713. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1714. WREG32(mmVGT_NUM_INSTANCES, 1);
  1715. WREG32(mmCP_PERFMON_CNTL, 0);
  1716. WREG32(mmSQ_CONFIG, 0);
  1717. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1718. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1719. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1720. WREG32(mmVGT_CACHE_INVALIDATION,
  1721. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1722. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1723. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1724. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1725. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1726. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1727. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1728. mutex_unlock(&adev->grbm_idx_mutex);
  1729. udelay(50);
  1730. }
  1731. /*
  1732. * GPU scratch registers helpers function.
  1733. */
  1734. /**
  1735. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1736. *
  1737. * @adev: amdgpu_device pointer
  1738. *
  1739. * Set up the number and offset of the CP scratch registers.
  1740. * NOTE: use of CP scratch registers is a legacy inferface and
  1741. * is not used by default on newer asics (r6xx+). On newer asics,
  1742. * memory buffers are used for fences rather than scratch regs.
  1743. */
  1744. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1745. {
  1746. int i;
  1747. adev->gfx.scratch.num_reg = 7;
  1748. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1749. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1750. adev->gfx.scratch.free[i] = true;
  1751. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1752. }
  1753. }
  1754. /**
  1755. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1756. *
  1757. * @adev: amdgpu_device pointer
  1758. * @ring: amdgpu_ring structure holding ring information
  1759. *
  1760. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1761. * Provides a basic gfx ring test to verify that the ring is working.
  1762. * Used by gfx_v7_0_cp_gfx_resume();
  1763. * Returns 0 on success, error on failure.
  1764. */
  1765. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1766. {
  1767. struct amdgpu_device *adev = ring->adev;
  1768. uint32_t scratch;
  1769. uint32_t tmp = 0;
  1770. unsigned i;
  1771. int r;
  1772. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1773. if (r) {
  1774. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1775. return r;
  1776. }
  1777. WREG32(scratch, 0xCAFEDEAD);
  1778. r = amdgpu_ring_alloc(ring, 3);
  1779. if (r) {
  1780. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1781. amdgpu_gfx_scratch_free(adev, scratch);
  1782. return r;
  1783. }
  1784. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1785. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1786. amdgpu_ring_write(ring, 0xDEADBEEF);
  1787. amdgpu_ring_commit(ring);
  1788. for (i = 0; i < adev->usec_timeout; i++) {
  1789. tmp = RREG32(scratch);
  1790. if (tmp == 0xDEADBEEF)
  1791. break;
  1792. DRM_UDELAY(1);
  1793. }
  1794. if (i < adev->usec_timeout) {
  1795. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1796. } else {
  1797. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1798. ring->idx, scratch, tmp);
  1799. r = -EINVAL;
  1800. }
  1801. amdgpu_gfx_scratch_free(adev, scratch);
  1802. return r;
  1803. }
  1804. /**
  1805. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1806. *
  1807. * @adev: amdgpu_device pointer
  1808. * @ridx: amdgpu ring index
  1809. *
  1810. * Emits an hdp flush on the cp.
  1811. */
  1812. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1813. {
  1814. u32 ref_and_mask;
  1815. int usepfp = ring->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  1816. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  1817. switch (ring->me) {
  1818. case 1:
  1819. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  1820. break;
  1821. case 2:
  1822. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  1823. break;
  1824. default:
  1825. return;
  1826. }
  1827. } else {
  1828. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  1829. }
  1830. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1831. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  1832. WAIT_REG_MEM_FUNCTION(3) | /* == */
  1833. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1834. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  1835. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  1836. amdgpu_ring_write(ring, ref_and_mask);
  1837. amdgpu_ring_write(ring, ref_and_mask);
  1838. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1839. }
  1840. /**
  1841. * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1842. *
  1843. * @adev: amdgpu_device pointer
  1844. * @ridx: amdgpu ring index
  1845. *
  1846. * Emits an hdp invalidate on the cp.
  1847. */
  1848. static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1849. {
  1850. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1851. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  1852. WRITE_DATA_DST_SEL(0) |
  1853. WR_CONFIRM));
  1854. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1855. amdgpu_ring_write(ring, 0);
  1856. amdgpu_ring_write(ring, 1);
  1857. }
  1858. /**
  1859. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  1860. *
  1861. * @adev: amdgpu_device pointer
  1862. * @fence: amdgpu fence object
  1863. *
  1864. * Emits a fence sequnce number on the gfx ring and flushes
  1865. * GPU caches.
  1866. */
  1867. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  1868. u64 seq, unsigned flags)
  1869. {
  1870. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1871. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1872. /* Workaround for cache flush problems. First send a dummy EOP
  1873. * event down the pipe with seq one below.
  1874. */
  1875. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1876. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1877. EOP_TC_ACTION_EN |
  1878. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1879. EVENT_INDEX(5)));
  1880. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1881. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1882. DATA_SEL(1) | INT_SEL(0));
  1883. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  1884. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  1885. /* Then send the real EOP event down the pipe. */
  1886. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1887. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1888. EOP_TC_ACTION_EN |
  1889. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1890. EVENT_INDEX(5)));
  1891. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1892. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1893. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1894. amdgpu_ring_write(ring, lower_32_bits(seq));
  1895. amdgpu_ring_write(ring, upper_32_bits(seq));
  1896. }
  1897. /**
  1898. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  1899. *
  1900. * @adev: amdgpu_device pointer
  1901. * @fence: amdgpu fence object
  1902. *
  1903. * Emits a fence sequnce number on the compute ring and flushes
  1904. * GPU caches.
  1905. */
  1906. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  1907. u64 addr, u64 seq,
  1908. unsigned flags)
  1909. {
  1910. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1911. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1912. /* RELEASE_MEM - flush caches, send int */
  1913. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  1914. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1915. EOP_TC_ACTION_EN |
  1916. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1917. EVENT_INDEX(5)));
  1918. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1919. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1920. amdgpu_ring_write(ring, upper_32_bits(addr));
  1921. amdgpu_ring_write(ring, lower_32_bits(seq));
  1922. amdgpu_ring_write(ring, upper_32_bits(seq));
  1923. }
  1924. /*
  1925. * IB stuff
  1926. */
  1927. /**
  1928. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  1929. *
  1930. * @ring: amdgpu_ring structure holding ring information
  1931. * @ib: amdgpu indirect buffer object
  1932. *
  1933. * Emits an DE (drawing engine) or CE (constant engine) IB
  1934. * on the gfx ring. IBs are usually generated by userspace
  1935. * acceleration drivers and submitted to the kernel for
  1936. * sheduling on the ring. This function schedules the IB
  1937. * on the gfx ring for execution by the GPU.
  1938. */
  1939. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  1940. struct amdgpu_ib *ib)
  1941. {
  1942. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  1943. u32 header, control = 0;
  1944. u32 next_rptr = ring->wptr + 5;
  1945. /* drop the CE preamble IB for the same context */
  1946. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  1947. return;
  1948. if (need_ctx_switch)
  1949. next_rptr += 2;
  1950. next_rptr += 4;
  1951. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1952. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  1953. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1954. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1955. amdgpu_ring_write(ring, next_rptr);
  1956. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1957. if (need_ctx_switch) {
  1958. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1959. amdgpu_ring_write(ring, 0);
  1960. }
  1961. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1962. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1963. else
  1964. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1965. control |= ib->length_dw | (ib->vm_id << 24);
  1966. amdgpu_ring_write(ring, header);
  1967. amdgpu_ring_write(ring,
  1968. #ifdef __BIG_ENDIAN
  1969. (2 << 0) |
  1970. #endif
  1971. (ib->gpu_addr & 0xFFFFFFFC));
  1972. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1973. amdgpu_ring_write(ring, control);
  1974. }
  1975. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  1976. struct amdgpu_ib *ib)
  1977. {
  1978. u32 header, control = 0;
  1979. u32 next_rptr = ring->wptr + 5;
  1980. control |= INDIRECT_BUFFER_VALID;
  1981. next_rptr += 4;
  1982. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1983. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  1984. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1985. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1986. amdgpu_ring_write(ring, next_rptr);
  1987. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1988. control |= ib->length_dw | (ib->vm_id << 24);
  1989. amdgpu_ring_write(ring, header);
  1990. amdgpu_ring_write(ring,
  1991. #ifdef __BIG_ENDIAN
  1992. (2 << 0) |
  1993. #endif
  1994. (ib->gpu_addr & 0xFFFFFFFC));
  1995. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1996. amdgpu_ring_write(ring, control);
  1997. }
  1998. /**
  1999. * gfx_v7_0_ring_test_ib - basic ring IB test
  2000. *
  2001. * @ring: amdgpu_ring structure holding ring information
  2002. *
  2003. * Allocate an IB and execute it on the gfx ring (CIK).
  2004. * Provides a basic gfx ring test to verify that IBs are working.
  2005. * Returns 0 on success, error on failure.
  2006. */
  2007. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)
  2008. {
  2009. struct amdgpu_device *adev = ring->adev;
  2010. struct amdgpu_ib ib;
  2011. struct fence *f = NULL;
  2012. uint32_t scratch;
  2013. uint32_t tmp = 0;
  2014. unsigned i;
  2015. int r;
  2016. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2017. if (r) {
  2018. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  2019. return r;
  2020. }
  2021. WREG32(scratch, 0xCAFEDEAD);
  2022. memset(&ib, 0, sizeof(ib));
  2023. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2024. if (r) {
  2025. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  2026. goto err1;
  2027. }
  2028. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2029. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2030. ib.ptr[2] = 0xDEADBEEF;
  2031. ib.length_dw = 3;
  2032. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  2033. if (r)
  2034. goto err2;
  2035. r = fence_wait(f, false);
  2036. if (r) {
  2037. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  2038. goto err2;
  2039. }
  2040. for (i = 0; i < adev->usec_timeout; i++) {
  2041. tmp = RREG32(scratch);
  2042. if (tmp == 0xDEADBEEF)
  2043. break;
  2044. DRM_UDELAY(1);
  2045. }
  2046. if (i < adev->usec_timeout) {
  2047. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  2048. ring->idx, i);
  2049. goto err2;
  2050. } else {
  2051. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2052. scratch, tmp);
  2053. r = -EINVAL;
  2054. }
  2055. err2:
  2056. fence_put(f);
  2057. amdgpu_ib_free(adev, &ib);
  2058. err1:
  2059. amdgpu_gfx_scratch_free(adev, scratch);
  2060. return r;
  2061. }
  2062. /*
  2063. * CP.
  2064. * On CIK, gfx and compute now have independant command processors.
  2065. *
  2066. * GFX
  2067. * Gfx consists of a single ring and can process both gfx jobs and
  2068. * compute jobs. The gfx CP consists of three microengines (ME):
  2069. * PFP - Pre-Fetch Parser
  2070. * ME - Micro Engine
  2071. * CE - Constant Engine
  2072. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2073. * The CE is an asynchronous engine used for updating buffer desciptors
  2074. * used by the DE so that they can be loaded into cache in parallel
  2075. * while the DE is processing state update packets.
  2076. *
  2077. * Compute
  2078. * The compute CP consists of two microengines (ME):
  2079. * MEC1 - Compute MicroEngine 1
  2080. * MEC2 - Compute MicroEngine 2
  2081. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2082. * The queues are exposed to userspace and are programmed directly
  2083. * by the compute runtime.
  2084. */
  2085. /**
  2086. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2087. *
  2088. * @adev: amdgpu_device pointer
  2089. * @enable: enable or disable the MEs
  2090. *
  2091. * Halts or unhalts the gfx MEs.
  2092. */
  2093. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2094. {
  2095. int i;
  2096. if (enable) {
  2097. WREG32(mmCP_ME_CNTL, 0);
  2098. } else {
  2099. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2100. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2101. adev->gfx.gfx_ring[i].ready = false;
  2102. }
  2103. udelay(50);
  2104. }
  2105. /**
  2106. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2107. *
  2108. * @adev: amdgpu_device pointer
  2109. *
  2110. * Loads the gfx PFP, ME, and CE ucode.
  2111. * Returns 0 for success, -EINVAL if the ucode is not available.
  2112. */
  2113. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2114. {
  2115. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2116. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2117. const struct gfx_firmware_header_v1_0 *me_hdr;
  2118. const __le32 *fw_data;
  2119. unsigned i, fw_size;
  2120. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2121. return -EINVAL;
  2122. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2123. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2124. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2125. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2126. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2127. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2128. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2129. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2130. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2131. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2132. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2133. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2134. gfx_v7_0_cp_gfx_enable(adev, false);
  2135. /* PFP */
  2136. fw_data = (const __le32 *)
  2137. (adev->gfx.pfp_fw->data +
  2138. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2139. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2140. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2141. for (i = 0; i < fw_size; i++)
  2142. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2143. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2144. /* CE */
  2145. fw_data = (const __le32 *)
  2146. (adev->gfx.ce_fw->data +
  2147. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2148. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2149. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2150. for (i = 0; i < fw_size; i++)
  2151. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2152. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2153. /* ME */
  2154. fw_data = (const __le32 *)
  2155. (adev->gfx.me_fw->data +
  2156. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2157. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2158. WREG32(mmCP_ME_RAM_WADDR, 0);
  2159. for (i = 0; i < fw_size; i++)
  2160. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2161. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2162. return 0;
  2163. }
  2164. /**
  2165. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2166. *
  2167. * @adev: amdgpu_device pointer
  2168. *
  2169. * Enables the ring and loads the clear state context and other
  2170. * packets required to init the ring.
  2171. * Returns 0 for success, error for failure.
  2172. */
  2173. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2174. {
  2175. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2176. const struct cs_section_def *sect = NULL;
  2177. const struct cs_extent_def *ext = NULL;
  2178. int r, i;
  2179. /* init the CP */
  2180. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2181. WREG32(mmCP_ENDIAN_SWAP, 0);
  2182. WREG32(mmCP_DEVICE_ID, 1);
  2183. gfx_v7_0_cp_gfx_enable(adev, true);
  2184. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2185. if (r) {
  2186. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2187. return r;
  2188. }
  2189. /* init the CE partitions. CE only used for gfx on CIK */
  2190. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2191. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2192. amdgpu_ring_write(ring, 0x8000);
  2193. amdgpu_ring_write(ring, 0x8000);
  2194. /* clear state buffer */
  2195. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2196. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2197. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2198. amdgpu_ring_write(ring, 0x80000000);
  2199. amdgpu_ring_write(ring, 0x80000000);
  2200. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2201. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2202. if (sect->id == SECT_CONTEXT) {
  2203. amdgpu_ring_write(ring,
  2204. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2205. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2206. for (i = 0; i < ext->reg_count; i++)
  2207. amdgpu_ring_write(ring, ext->extent[i]);
  2208. }
  2209. }
  2210. }
  2211. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2212. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2213. switch (adev->asic_type) {
  2214. case CHIP_BONAIRE:
  2215. amdgpu_ring_write(ring, 0x16000012);
  2216. amdgpu_ring_write(ring, 0x00000000);
  2217. break;
  2218. case CHIP_KAVERI:
  2219. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2220. amdgpu_ring_write(ring, 0x00000000);
  2221. break;
  2222. case CHIP_KABINI:
  2223. case CHIP_MULLINS:
  2224. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2225. amdgpu_ring_write(ring, 0x00000000);
  2226. break;
  2227. case CHIP_HAWAII:
  2228. amdgpu_ring_write(ring, 0x3a00161a);
  2229. amdgpu_ring_write(ring, 0x0000002e);
  2230. break;
  2231. default:
  2232. amdgpu_ring_write(ring, 0x00000000);
  2233. amdgpu_ring_write(ring, 0x00000000);
  2234. break;
  2235. }
  2236. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2237. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2238. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2239. amdgpu_ring_write(ring, 0);
  2240. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2241. amdgpu_ring_write(ring, 0x00000316);
  2242. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2243. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2244. amdgpu_ring_commit(ring);
  2245. return 0;
  2246. }
  2247. /**
  2248. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2249. *
  2250. * @adev: amdgpu_device pointer
  2251. *
  2252. * Program the location and size of the gfx ring buffer
  2253. * and test it to make sure it's working.
  2254. * Returns 0 for success, error for failure.
  2255. */
  2256. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2257. {
  2258. struct amdgpu_ring *ring;
  2259. u32 tmp;
  2260. u32 rb_bufsz;
  2261. u64 rb_addr, rptr_addr;
  2262. int r;
  2263. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2264. if (adev->asic_type != CHIP_HAWAII)
  2265. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2266. /* Set the write pointer delay */
  2267. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2268. /* set the RB to use vmid 0 */
  2269. WREG32(mmCP_RB_VMID, 0);
  2270. WREG32(mmSCRATCH_ADDR, 0);
  2271. /* ring 0 - compute and gfx */
  2272. /* Set ring buffer size */
  2273. ring = &adev->gfx.gfx_ring[0];
  2274. rb_bufsz = order_base_2(ring->ring_size / 8);
  2275. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2276. #ifdef __BIG_ENDIAN
  2277. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2278. #endif
  2279. WREG32(mmCP_RB0_CNTL, tmp);
  2280. /* Initialize the ring buffer's read and write pointers */
  2281. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2282. ring->wptr = 0;
  2283. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2284. /* set the wb address wether it's enabled or not */
  2285. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2286. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2287. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2288. /* scratch register shadowing is no longer supported */
  2289. WREG32(mmSCRATCH_UMSK, 0);
  2290. mdelay(1);
  2291. WREG32(mmCP_RB0_CNTL, tmp);
  2292. rb_addr = ring->gpu_addr >> 8;
  2293. WREG32(mmCP_RB0_BASE, rb_addr);
  2294. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2295. /* start the ring */
  2296. gfx_v7_0_cp_gfx_start(adev);
  2297. ring->ready = true;
  2298. r = amdgpu_ring_test_ring(ring);
  2299. if (r) {
  2300. ring->ready = false;
  2301. return r;
  2302. }
  2303. return 0;
  2304. }
  2305. static u32 gfx_v7_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2306. {
  2307. return ring->adev->wb.wb[ring->rptr_offs];
  2308. }
  2309. static u32 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2310. {
  2311. struct amdgpu_device *adev = ring->adev;
  2312. return RREG32(mmCP_RB0_WPTR);
  2313. }
  2314. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2315. {
  2316. struct amdgpu_device *adev = ring->adev;
  2317. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2318. (void)RREG32(mmCP_RB0_WPTR);
  2319. }
  2320. static u32 gfx_v7_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2321. {
  2322. return ring->adev->wb.wb[ring->rptr_offs];
  2323. }
  2324. static u32 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2325. {
  2326. /* XXX check if swapping is necessary on BE */
  2327. return ring->adev->wb.wb[ring->wptr_offs];
  2328. }
  2329. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2330. {
  2331. struct amdgpu_device *adev = ring->adev;
  2332. /* XXX check if swapping is necessary on BE */
  2333. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  2334. WDOORBELL32(ring->doorbell_index, ring->wptr);
  2335. }
  2336. /**
  2337. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2338. *
  2339. * @adev: amdgpu_device pointer
  2340. * @enable: enable or disable the MEs
  2341. *
  2342. * Halts or unhalts the compute MEs.
  2343. */
  2344. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2345. {
  2346. int i;
  2347. if (enable) {
  2348. WREG32(mmCP_MEC_CNTL, 0);
  2349. } else {
  2350. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2351. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2352. adev->gfx.compute_ring[i].ready = false;
  2353. }
  2354. udelay(50);
  2355. }
  2356. /**
  2357. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2358. *
  2359. * @adev: amdgpu_device pointer
  2360. *
  2361. * Loads the compute MEC1&2 ucode.
  2362. * Returns 0 for success, -EINVAL if the ucode is not available.
  2363. */
  2364. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2365. {
  2366. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2367. const __le32 *fw_data;
  2368. unsigned i, fw_size;
  2369. if (!adev->gfx.mec_fw)
  2370. return -EINVAL;
  2371. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2372. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2373. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2374. adev->gfx.mec_feature_version = le32_to_cpu(
  2375. mec_hdr->ucode_feature_version);
  2376. gfx_v7_0_cp_compute_enable(adev, false);
  2377. /* MEC1 */
  2378. fw_data = (const __le32 *)
  2379. (adev->gfx.mec_fw->data +
  2380. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2381. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2382. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2383. for (i = 0; i < fw_size; i++)
  2384. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2385. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2386. if (adev->asic_type == CHIP_KAVERI) {
  2387. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2388. if (!adev->gfx.mec2_fw)
  2389. return -EINVAL;
  2390. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2391. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2392. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2393. adev->gfx.mec2_feature_version = le32_to_cpu(
  2394. mec2_hdr->ucode_feature_version);
  2395. /* MEC2 */
  2396. fw_data = (const __le32 *)
  2397. (adev->gfx.mec2_fw->data +
  2398. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2399. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2400. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2401. for (i = 0; i < fw_size; i++)
  2402. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2403. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2404. }
  2405. return 0;
  2406. }
  2407. /**
  2408. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2409. *
  2410. * @adev: amdgpu_device pointer
  2411. *
  2412. * Stop the compute queues and tear down the driver queue
  2413. * info.
  2414. */
  2415. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2416. {
  2417. int i, r;
  2418. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2419. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2420. if (ring->mqd_obj) {
  2421. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2422. if (unlikely(r != 0))
  2423. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2424. amdgpu_bo_unpin(ring->mqd_obj);
  2425. amdgpu_bo_unreserve(ring->mqd_obj);
  2426. amdgpu_bo_unref(&ring->mqd_obj);
  2427. ring->mqd_obj = NULL;
  2428. }
  2429. }
  2430. }
  2431. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2432. {
  2433. int r;
  2434. if (adev->gfx.mec.hpd_eop_obj) {
  2435. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2436. if (unlikely(r != 0))
  2437. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2438. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2439. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2440. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2441. adev->gfx.mec.hpd_eop_obj = NULL;
  2442. }
  2443. }
  2444. #define MEC_HPD_SIZE 2048
  2445. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2446. {
  2447. int r;
  2448. u32 *hpd;
  2449. /*
  2450. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2451. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2452. * Nonetheless, we assign only 1 pipe because all other pipes will
  2453. * be handled by KFD
  2454. */
  2455. adev->gfx.mec.num_mec = 1;
  2456. adev->gfx.mec.num_pipe = 1;
  2457. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  2458. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2459. r = amdgpu_bo_create(adev,
  2460. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  2461. PAGE_SIZE, true,
  2462. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2463. &adev->gfx.mec.hpd_eop_obj);
  2464. if (r) {
  2465. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2466. return r;
  2467. }
  2468. }
  2469. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2470. if (unlikely(r != 0)) {
  2471. gfx_v7_0_mec_fini(adev);
  2472. return r;
  2473. }
  2474. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2475. &adev->gfx.mec.hpd_eop_gpu_addr);
  2476. if (r) {
  2477. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2478. gfx_v7_0_mec_fini(adev);
  2479. return r;
  2480. }
  2481. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  2482. if (r) {
  2483. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  2484. gfx_v7_0_mec_fini(adev);
  2485. return r;
  2486. }
  2487. /* clear memory. Not sure if this is required or not */
  2488. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  2489. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2490. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2491. return 0;
  2492. }
  2493. struct hqd_registers
  2494. {
  2495. u32 cp_mqd_base_addr;
  2496. u32 cp_mqd_base_addr_hi;
  2497. u32 cp_hqd_active;
  2498. u32 cp_hqd_vmid;
  2499. u32 cp_hqd_persistent_state;
  2500. u32 cp_hqd_pipe_priority;
  2501. u32 cp_hqd_queue_priority;
  2502. u32 cp_hqd_quantum;
  2503. u32 cp_hqd_pq_base;
  2504. u32 cp_hqd_pq_base_hi;
  2505. u32 cp_hqd_pq_rptr;
  2506. u32 cp_hqd_pq_rptr_report_addr;
  2507. u32 cp_hqd_pq_rptr_report_addr_hi;
  2508. u32 cp_hqd_pq_wptr_poll_addr;
  2509. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2510. u32 cp_hqd_pq_doorbell_control;
  2511. u32 cp_hqd_pq_wptr;
  2512. u32 cp_hqd_pq_control;
  2513. u32 cp_hqd_ib_base_addr;
  2514. u32 cp_hqd_ib_base_addr_hi;
  2515. u32 cp_hqd_ib_rptr;
  2516. u32 cp_hqd_ib_control;
  2517. u32 cp_hqd_iq_timer;
  2518. u32 cp_hqd_iq_rptr;
  2519. u32 cp_hqd_dequeue_request;
  2520. u32 cp_hqd_dma_offload;
  2521. u32 cp_hqd_sema_cmd;
  2522. u32 cp_hqd_msg_type;
  2523. u32 cp_hqd_atomic0_preop_lo;
  2524. u32 cp_hqd_atomic0_preop_hi;
  2525. u32 cp_hqd_atomic1_preop_lo;
  2526. u32 cp_hqd_atomic1_preop_hi;
  2527. u32 cp_hqd_hq_scheduler0;
  2528. u32 cp_hqd_hq_scheduler1;
  2529. u32 cp_mqd_control;
  2530. };
  2531. struct bonaire_mqd
  2532. {
  2533. u32 header;
  2534. u32 dispatch_initiator;
  2535. u32 dimensions[3];
  2536. u32 start_idx[3];
  2537. u32 num_threads[3];
  2538. u32 pipeline_stat_enable;
  2539. u32 perf_counter_enable;
  2540. u32 pgm[2];
  2541. u32 tba[2];
  2542. u32 tma[2];
  2543. u32 pgm_rsrc[2];
  2544. u32 vmid;
  2545. u32 resource_limits;
  2546. u32 static_thread_mgmt01[2];
  2547. u32 tmp_ring_size;
  2548. u32 static_thread_mgmt23[2];
  2549. u32 restart[3];
  2550. u32 thread_trace_enable;
  2551. u32 reserved1;
  2552. u32 user_data[16];
  2553. u32 vgtcs_invoke_count[2];
  2554. struct hqd_registers queue_state;
  2555. u32 dequeue_cntr;
  2556. u32 interrupt_queue[64];
  2557. };
  2558. /**
  2559. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2560. *
  2561. * @adev: amdgpu_device pointer
  2562. *
  2563. * Program the compute queues and test them to make sure they
  2564. * are working.
  2565. * Returns 0 for success, error for failure.
  2566. */
  2567. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2568. {
  2569. int r, i, j;
  2570. u32 tmp;
  2571. bool use_doorbell = true;
  2572. u64 hqd_gpu_addr;
  2573. u64 mqd_gpu_addr;
  2574. u64 eop_gpu_addr;
  2575. u64 wb_gpu_addr;
  2576. u32 *buf;
  2577. struct bonaire_mqd *mqd;
  2578. gfx_v7_0_cp_compute_enable(adev, true);
  2579. /* fix up chicken bits */
  2580. tmp = RREG32(mmCP_CPF_DEBUG);
  2581. tmp |= (1 << 23);
  2582. WREG32(mmCP_CPF_DEBUG, tmp);
  2583. /* init the pipes */
  2584. mutex_lock(&adev->srbm_mutex);
  2585. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2586. int me = (i < 4) ? 1 : 2;
  2587. int pipe = (i < 4) ? i : (i - 4);
  2588. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2589. cik_srbm_select(adev, me, pipe, 0, 0);
  2590. /* write the EOP addr */
  2591. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2592. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2593. /* set the VMID assigned */
  2594. WREG32(mmCP_HPD_EOP_VMID, 0);
  2595. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2596. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2597. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2598. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  2599. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2600. }
  2601. cik_srbm_select(adev, 0, 0, 0, 0);
  2602. mutex_unlock(&adev->srbm_mutex);
  2603. /* init the queues. Just two for now. */
  2604. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2605. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2606. if (ring->mqd_obj == NULL) {
  2607. r = amdgpu_bo_create(adev,
  2608. sizeof(struct bonaire_mqd),
  2609. PAGE_SIZE, true,
  2610. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2611. &ring->mqd_obj);
  2612. if (r) {
  2613. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2614. return r;
  2615. }
  2616. }
  2617. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2618. if (unlikely(r != 0)) {
  2619. gfx_v7_0_cp_compute_fini(adev);
  2620. return r;
  2621. }
  2622. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2623. &mqd_gpu_addr);
  2624. if (r) {
  2625. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2626. gfx_v7_0_cp_compute_fini(adev);
  2627. return r;
  2628. }
  2629. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2630. if (r) {
  2631. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2632. gfx_v7_0_cp_compute_fini(adev);
  2633. return r;
  2634. }
  2635. /* init the mqd struct */
  2636. memset(buf, 0, sizeof(struct bonaire_mqd));
  2637. mqd = (struct bonaire_mqd *)buf;
  2638. mqd->header = 0xC0310800;
  2639. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2640. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2641. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2642. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2643. mutex_lock(&adev->srbm_mutex);
  2644. cik_srbm_select(adev, ring->me,
  2645. ring->pipe,
  2646. ring->queue, 0);
  2647. /* disable wptr polling */
  2648. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2649. tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
  2650. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2651. /* enable doorbell? */
  2652. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2653. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2654. if (use_doorbell)
  2655. mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2656. else
  2657. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2658. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2659. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2660. /* disable the queue if it's active */
  2661. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2662. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2663. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2664. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2665. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2666. for (j = 0; j < adev->usec_timeout; j++) {
  2667. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2668. break;
  2669. udelay(1);
  2670. }
  2671. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2672. WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2673. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2674. }
  2675. /* set the pointer to the MQD */
  2676. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2677. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2678. WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2679. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2680. /* set MQD vmid to 0 */
  2681. mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2682. mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2683. WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2684. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2685. hqd_gpu_addr = ring->gpu_addr >> 8;
  2686. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2687. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2688. WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2689. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2690. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2691. mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2692. mqd->queue_state.cp_hqd_pq_control &=
  2693. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2694. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2695. mqd->queue_state.cp_hqd_pq_control |=
  2696. order_base_2(ring->ring_size / 8);
  2697. mqd->queue_state.cp_hqd_pq_control |=
  2698. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2699. #ifdef __BIG_ENDIAN
  2700. mqd->queue_state.cp_hqd_pq_control |=
  2701. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2702. #endif
  2703. mqd->queue_state.cp_hqd_pq_control &=
  2704. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2705. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2706. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2707. mqd->queue_state.cp_hqd_pq_control |=
  2708. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2709. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2710. WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2711. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2712. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2713. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2714. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2715. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2716. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2717. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2718. /* set the wb address wether it's enabled or not */
  2719. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2720. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2721. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2722. upper_32_bits(wb_gpu_addr) & 0xffff;
  2723. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2724. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2725. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2726. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2727. /* enable the doorbell if requested */
  2728. if (use_doorbell) {
  2729. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2730. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2731. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2732. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2733. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2734. (ring->doorbell_index <<
  2735. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2736. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2737. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2738. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2739. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2740. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2741. } else {
  2742. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2743. }
  2744. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2745. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2746. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2747. ring->wptr = 0;
  2748. mqd->queue_state.cp_hqd_pq_wptr = ring->wptr;
  2749. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2750. mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2751. /* set the vmid for the queue */
  2752. mqd->queue_state.cp_hqd_vmid = 0;
  2753. WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2754. /* activate the queue */
  2755. mqd->queue_state.cp_hqd_active = 1;
  2756. WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2757. cik_srbm_select(adev, 0, 0, 0, 0);
  2758. mutex_unlock(&adev->srbm_mutex);
  2759. amdgpu_bo_kunmap(ring->mqd_obj);
  2760. amdgpu_bo_unreserve(ring->mqd_obj);
  2761. ring->ready = true;
  2762. r = amdgpu_ring_test_ring(ring);
  2763. if (r)
  2764. ring->ready = false;
  2765. }
  2766. return 0;
  2767. }
  2768. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2769. {
  2770. gfx_v7_0_cp_gfx_enable(adev, enable);
  2771. gfx_v7_0_cp_compute_enable(adev, enable);
  2772. }
  2773. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2774. {
  2775. int r;
  2776. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2777. if (r)
  2778. return r;
  2779. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2780. if (r)
  2781. return r;
  2782. return 0;
  2783. }
  2784. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2785. bool enable)
  2786. {
  2787. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2788. if (enable)
  2789. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2790. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2791. else
  2792. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2793. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2794. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2795. }
  2796. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2797. {
  2798. int r;
  2799. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2800. r = gfx_v7_0_cp_load_microcode(adev);
  2801. if (r)
  2802. return r;
  2803. r = gfx_v7_0_cp_gfx_resume(adev);
  2804. if (r)
  2805. return r;
  2806. r = gfx_v7_0_cp_compute_resume(adev);
  2807. if (r)
  2808. return r;
  2809. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2810. return 0;
  2811. }
  2812. /**
  2813. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2814. *
  2815. * @ring: the ring to emmit the commands to
  2816. *
  2817. * Sync the command pipeline with the PFP. E.g. wait for everything
  2818. * to be completed.
  2819. */
  2820. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2821. {
  2822. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  2823. if (usepfp) {
  2824. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2825. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2826. amdgpu_ring_write(ring, 0);
  2827. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2828. amdgpu_ring_write(ring, 0);
  2829. }
  2830. }
  2831. /*
  2832. * vm
  2833. * VMID 0 is the physical GPU addresses as used by the kernel.
  2834. * VMIDs 1-15 are used for userspace clients and are handled
  2835. * by the amdgpu vm/hsa code.
  2836. */
  2837. /**
  2838. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2839. *
  2840. * @adev: amdgpu_device pointer
  2841. *
  2842. * Update the page table base and flush the VM TLB
  2843. * using the CP (CIK).
  2844. */
  2845. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2846. unsigned vm_id, uint64_t pd_addr)
  2847. {
  2848. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  2849. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2850. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  2851. WRITE_DATA_DST_SEL(0)));
  2852. if (vm_id < 8) {
  2853. amdgpu_ring_write(ring,
  2854. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  2855. } else {
  2856. amdgpu_ring_write(ring,
  2857. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  2858. }
  2859. amdgpu_ring_write(ring, 0);
  2860. amdgpu_ring_write(ring, pd_addr >> 12);
  2861. /* bits 0-15 are the VM contexts0-15 */
  2862. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2863. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2864. WRITE_DATA_DST_SEL(0)));
  2865. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2866. amdgpu_ring_write(ring, 0);
  2867. amdgpu_ring_write(ring, 1 << vm_id);
  2868. /* wait for the invalidate to complete */
  2869. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2870. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  2871. WAIT_REG_MEM_FUNCTION(0) | /* always */
  2872. WAIT_REG_MEM_ENGINE(0))); /* me */
  2873. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2874. amdgpu_ring_write(ring, 0);
  2875. amdgpu_ring_write(ring, 0); /* ref */
  2876. amdgpu_ring_write(ring, 0); /* mask */
  2877. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2878. /* compute doesn't have PFP */
  2879. if (usepfp) {
  2880. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2881. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2882. amdgpu_ring_write(ring, 0x0);
  2883. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2884. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2885. amdgpu_ring_write(ring, 0);
  2886. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2887. amdgpu_ring_write(ring, 0);
  2888. }
  2889. }
  2890. /*
  2891. * RLC
  2892. * The RLC is a multi-purpose microengine that handles a
  2893. * variety of functions.
  2894. */
  2895. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  2896. {
  2897. int r;
  2898. /* save restore block */
  2899. if (adev->gfx.rlc.save_restore_obj) {
  2900. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2901. if (unlikely(r != 0))
  2902. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2903. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  2904. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2905. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  2906. adev->gfx.rlc.save_restore_obj = NULL;
  2907. }
  2908. /* clear state block */
  2909. if (adev->gfx.rlc.clear_state_obj) {
  2910. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2911. if (unlikely(r != 0))
  2912. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  2913. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  2914. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2915. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  2916. adev->gfx.rlc.clear_state_obj = NULL;
  2917. }
  2918. /* clear state block */
  2919. if (adev->gfx.rlc.cp_table_obj) {
  2920. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  2921. if (unlikely(r != 0))
  2922. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  2923. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  2924. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  2925. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  2926. adev->gfx.rlc.cp_table_obj = NULL;
  2927. }
  2928. }
  2929. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  2930. {
  2931. const u32 *src_ptr;
  2932. volatile u32 *dst_ptr;
  2933. u32 dws, i;
  2934. const struct cs_section_def *cs_data;
  2935. int r;
  2936. /* allocate rlc buffers */
  2937. if (adev->flags & AMD_IS_APU) {
  2938. if (adev->asic_type == CHIP_KAVERI) {
  2939. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  2940. adev->gfx.rlc.reg_list_size =
  2941. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  2942. } else {
  2943. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  2944. adev->gfx.rlc.reg_list_size =
  2945. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  2946. }
  2947. }
  2948. adev->gfx.rlc.cs_data = ci_cs_data;
  2949. adev->gfx.rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  2950. src_ptr = adev->gfx.rlc.reg_list;
  2951. dws = adev->gfx.rlc.reg_list_size;
  2952. dws += (5 * 16) + 48 + 48 + 64;
  2953. cs_data = adev->gfx.rlc.cs_data;
  2954. if (src_ptr) {
  2955. /* save restore block */
  2956. if (adev->gfx.rlc.save_restore_obj == NULL) {
  2957. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2958. AMDGPU_GEM_DOMAIN_VRAM,
  2959. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2960. NULL, NULL,
  2961. &adev->gfx.rlc.save_restore_obj);
  2962. if (r) {
  2963. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  2964. return r;
  2965. }
  2966. }
  2967. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2968. if (unlikely(r != 0)) {
  2969. gfx_v7_0_rlc_fini(adev);
  2970. return r;
  2971. }
  2972. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2973. &adev->gfx.rlc.save_restore_gpu_addr);
  2974. if (r) {
  2975. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2976. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  2977. gfx_v7_0_rlc_fini(adev);
  2978. return r;
  2979. }
  2980. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  2981. if (r) {
  2982. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  2983. gfx_v7_0_rlc_fini(adev);
  2984. return r;
  2985. }
  2986. /* write the sr buffer */
  2987. dst_ptr = adev->gfx.rlc.sr_ptr;
  2988. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2989. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2990. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2991. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2992. }
  2993. if (cs_data) {
  2994. /* clear state block */
  2995. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  2996. if (adev->gfx.rlc.clear_state_obj == NULL) {
  2997. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2998. AMDGPU_GEM_DOMAIN_VRAM,
  2999. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3000. NULL, NULL,
  3001. &adev->gfx.rlc.clear_state_obj);
  3002. if (r) {
  3003. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3004. gfx_v7_0_rlc_fini(adev);
  3005. return r;
  3006. }
  3007. }
  3008. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3009. if (unlikely(r != 0)) {
  3010. gfx_v7_0_rlc_fini(adev);
  3011. return r;
  3012. }
  3013. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3014. &adev->gfx.rlc.clear_state_gpu_addr);
  3015. if (r) {
  3016. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3017. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  3018. gfx_v7_0_rlc_fini(adev);
  3019. return r;
  3020. }
  3021. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  3022. if (r) {
  3023. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  3024. gfx_v7_0_rlc_fini(adev);
  3025. return r;
  3026. }
  3027. /* set up the cs buffer */
  3028. dst_ptr = adev->gfx.rlc.cs_ptr;
  3029. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3030. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3031. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3032. }
  3033. if (adev->gfx.rlc.cp_table_size) {
  3034. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3035. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3036. AMDGPU_GEM_DOMAIN_VRAM,
  3037. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3038. NULL, NULL,
  3039. &adev->gfx.rlc.cp_table_obj);
  3040. if (r) {
  3041. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3042. gfx_v7_0_rlc_fini(adev);
  3043. return r;
  3044. }
  3045. }
  3046. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3047. if (unlikely(r != 0)) {
  3048. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3049. gfx_v7_0_rlc_fini(adev);
  3050. return r;
  3051. }
  3052. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3053. &adev->gfx.rlc.cp_table_gpu_addr);
  3054. if (r) {
  3055. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3056. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3057. gfx_v7_0_rlc_fini(adev);
  3058. return r;
  3059. }
  3060. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3061. if (r) {
  3062. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3063. gfx_v7_0_rlc_fini(adev);
  3064. return r;
  3065. }
  3066. gfx_v7_0_init_cp_pg_table(adev);
  3067. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3068. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3069. }
  3070. return 0;
  3071. }
  3072. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3073. {
  3074. u32 tmp;
  3075. tmp = RREG32(mmRLC_LB_CNTL);
  3076. if (enable)
  3077. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3078. else
  3079. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3080. WREG32(mmRLC_LB_CNTL, tmp);
  3081. }
  3082. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3083. {
  3084. u32 i, j, k;
  3085. u32 mask;
  3086. mutex_lock(&adev->grbm_idx_mutex);
  3087. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3088. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3089. gfx_v7_0_select_se_sh(adev, i, j);
  3090. for (k = 0; k < adev->usec_timeout; k++) {
  3091. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3092. break;
  3093. udelay(1);
  3094. }
  3095. }
  3096. }
  3097. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3098. mutex_unlock(&adev->grbm_idx_mutex);
  3099. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3100. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3101. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3102. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3103. for (k = 0; k < adev->usec_timeout; k++) {
  3104. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3105. break;
  3106. udelay(1);
  3107. }
  3108. }
  3109. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3110. {
  3111. u32 tmp;
  3112. tmp = RREG32(mmRLC_CNTL);
  3113. if (tmp != rlc)
  3114. WREG32(mmRLC_CNTL, rlc);
  3115. }
  3116. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3117. {
  3118. u32 data, orig;
  3119. orig = data = RREG32(mmRLC_CNTL);
  3120. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3121. u32 i;
  3122. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3123. WREG32(mmRLC_CNTL, data);
  3124. for (i = 0; i < adev->usec_timeout; i++) {
  3125. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3126. break;
  3127. udelay(1);
  3128. }
  3129. gfx_v7_0_wait_for_rlc_serdes(adev);
  3130. }
  3131. return orig;
  3132. }
  3133. void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3134. {
  3135. u32 tmp, i, mask;
  3136. tmp = 0x1 | (1 << 1);
  3137. WREG32(mmRLC_GPR_REG2, tmp);
  3138. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3139. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3140. for (i = 0; i < adev->usec_timeout; i++) {
  3141. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3142. break;
  3143. udelay(1);
  3144. }
  3145. for (i = 0; i < adev->usec_timeout; i++) {
  3146. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3147. break;
  3148. udelay(1);
  3149. }
  3150. }
  3151. void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3152. {
  3153. u32 tmp;
  3154. tmp = 0x1 | (0 << 1);
  3155. WREG32(mmRLC_GPR_REG2, tmp);
  3156. }
  3157. /**
  3158. * gfx_v7_0_rlc_stop - stop the RLC ME
  3159. *
  3160. * @adev: amdgpu_device pointer
  3161. *
  3162. * Halt the RLC ME (MicroEngine) (CIK).
  3163. */
  3164. void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3165. {
  3166. WREG32(mmRLC_CNTL, 0);
  3167. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3168. gfx_v7_0_wait_for_rlc_serdes(adev);
  3169. }
  3170. /**
  3171. * gfx_v7_0_rlc_start - start the RLC ME
  3172. *
  3173. * @adev: amdgpu_device pointer
  3174. *
  3175. * Unhalt the RLC ME (MicroEngine) (CIK).
  3176. */
  3177. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3178. {
  3179. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3180. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3181. udelay(50);
  3182. }
  3183. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3184. {
  3185. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3186. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3187. WREG32(mmGRBM_SOFT_RESET, tmp);
  3188. udelay(50);
  3189. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3190. WREG32(mmGRBM_SOFT_RESET, tmp);
  3191. udelay(50);
  3192. }
  3193. /**
  3194. * gfx_v7_0_rlc_resume - setup the RLC hw
  3195. *
  3196. * @adev: amdgpu_device pointer
  3197. *
  3198. * Initialize the RLC registers, load the ucode,
  3199. * and start the RLC (CIK).
  3200. * Returns 0 for success, -EINVAL if the ucode is not available.
  3201. */
  3202. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3203. {
  3204. const struct rlc_firmware_header_v1_0 *hdr;
  3205. const __le32 *fw_data;
  3206. unsigned i, fw_size;
  3207. u32 tmp;
  3208. if (!adev->gfx.rlc_fw)
  3209. return -EINVAL;
  3210. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3211. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3212. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3213. adev->gfx.rlc_feature_version = le32_to_cpu(
  3214. hdr->ucode_feature_version);
  3215. gfx_v7_0_rlc_stop(adev);
  3216. /* disable CG */
  3217. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3218. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3219. gfx_v7_0_rlc_reset(adev);
  3220. gfx_v7_0_init_pg(adev);
  3221. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3222. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3223. mutex_lock(&adev->grbm_idx_mutex);
  3224. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3225. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3226. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3227. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3228. mutex_unlock(&adev->grbm_idx_mutex);
  3229. WREG32(mmRLC_MC_CNTL, 0);
  3230. WREG32(mmRLC_UCODE_CNTL, 0);
  3231. fw_data = (const __le32 *)
  3232. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3233. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3234. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3235. for (i = 0; i < fw_size; i++)
  3236. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3237. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3238. /* XXX - find out what chips support lbpw */
  3239. gfx_v7_0_enable_lbpw(adev, false);
  3240. if (adev->asic_type == CHIP_BONAIRE)
  3241. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3242. gfx_v7_0_rlc_start(adev);
  3243. return 0;
  3244. }
  3245. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3246. {
  3247. u32 data, orig, tmp, tmp2;
  3248. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3249. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGCG)) {
  3250. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3251. tmp = gfx_v7_0_halt_rlc(adev);
  3252. mutex_lock(&adev->grbm_idx_mutex);
  3253. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3254. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3255. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3256. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3257. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3258. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3259. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3260. mutex_unlock(&adev->grbm_idx_mutex);
  3261. gfx_v7_0_update_rlc(adev, tmp);
  3262. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3263. } else {
  3264. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3265. RREG32(mmCB_CGTT_SCLK_CTRL);
  3266. RREG32(mmCB_CGTT_SCLK_CTRL);
  3267. RREG32(mmCB_CGTT_SCLK_CTRL);
  3268. RREG32(mmCB_CGTT_SCLK_CTRL);
  3269. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3270. }
  3271. if (orig != data)
  3272. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3273. }
  3274. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3275. {
  3276. u32 data, orig, tmp = 0;
  3277. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGCG)) {
  3278. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGLS) {
  3279. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CP_LS) {
  3280. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3281. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3282. if (orig != data)
  3283. WREG32(mmCP_MEM_SLP_CNTL, data);
  3284. }
  3285. }
  3286. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3287. data |= 0x00000001;
  3288. data &= 0xfffffffd;
  3289. if (orig != data)
  3290. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3291. tmp = gfx_v7_0_halt_rlc(adev);
  3292. mutex_lock(&adev->grbm_idx_mutex);
  3293. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3294. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3295. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3296. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3297. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3298. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3299. mutex_unlock(&adev->grbm_idx_mutex);
  3300. gfx_v7_0_update_rlc(adev, tmp);
  3301. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGTS) {
  3302. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3303. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3304. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3305. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3306. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3307. if ((adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGLS) &&
  3308. (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGTS_LS))
  3309. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3310. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3311. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3312. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3313. if (orig != data)
  3314. WREG32(mmCGTS_SM_CTRL_REG, data);
  3315. }
  3316. } else {
  3317. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3318. data |= 0x00000003;
  3319. if (orig != data)
  3320. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3321. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3322. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3323. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3324. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3325. }
  3326. data = RREG32(mmCP_MEM_SLP_CNTL);
  3327. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3328. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3329. WREG32(mmCP_MEM_SLP_CNTL, data);
  3330. }
  3331. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3332. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3333. if (orig != data)
  3334. WREG32(mmCGTS_SM_CTRL_REG, data);
  3335. tmp = gfx_v7_0_halt_rlc(adev);
  3336. mutex_lock(&adev->grbm_idx_mutex);
  3337. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3338. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3339. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3340. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3341. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3342. mutex_unlock(&adev->grbm_idx_mutex);
  3343. gfx_v7_0_update_rlc(adev, tmp);
  3344. }
  3345. }
  3346. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3347. bool enable)
  3348. {
  3349. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3350. /* order matters! */
  3351. if (enable) {
  3352. gfx_v7_0_enable_mgcg(adev, true);
  3353. gfx_v7_0_enable_cgcg(adev, true);
  3354. } else {
  3355. gfx_v7_0_enable_cgcg(adev, false);
  3356. gfx_v7_0_enable_mgcg(adev, false);
  3357. }
  3358. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3359. }
  3360. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3361. bool enable)
  3362. {
  3363. u32 data, orig;
  3364. orig = data = RREG32(mmRLC_PG_CNTL);
  3365. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_RLC_SMU_HS))
  3366. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3367. else
  3368. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3369. if (orig != data)
  3370. WREG32(mmRLC_PG_CNTL, data);
  3371. }
  3372. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3373. bool enable)
  3374. {
  3375. u32 data, orig;
  3376. orig = data = RREG32(mmRLC_PG_CNTL);
  3377. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_RLC_SMU_HS))
  3378. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3379. else
  3380. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3381. if (orig != data)
  3382. WREG32(mmRLC_PG_CNTL, data);
  3383. }
  3384. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3385. {
  3386. u32 data, orig;
  3387. orig = data = RREG32(mmRLC_PG_CNTL);
  3388. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_CP))
  3389. data &= ~0x8000;
  3390. else
  3391. data |= 0x8000;
  3392. if (orig != data)
  3393. WREG32(mmRLC_PG_CNTL, data);
  3394. }
  3395. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3396. {
  3397. u32 data, orig;
  3398. orig = data = RREG32(mmRLC_PG_CNTL);
  3399. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GDS))
  3400. data &= ~0x2000;
  3401. else
  3402. data |= 0x2000;
  3403. if (orig != data)
  3404. WREG32(mmRLC_PG_CNTL, data);
  3405. }
  3406. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3407. {
  3408. const __le32 *fw_data;
  3409. volatile u32 *dst_ptr;
  3410. int me, i, max_me = 4;
  3411. u32 bo_offset = 0;
  3412. u32 table_offset, table_size;
  3413. if (adev->asic_type == CHIP_KAVERI)
  3414. max_me = 5;
  3415. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3416. return;
  3417. /* write the cp table buffer */
  3418. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3419. for (me = 0; me < max_me; me++) {
  3420. if (me == 0) {
  3421. const struct gfx_firmware_header_v1_0 *hdr =
  3422. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3423. fw_data = (const __le32 *)
  3424. (adev->gfx.ce_fw->data +
  3425. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3426. table_offset = le32_to_cpu(hdr->jt_offset);
  3427. table_size = le32_to_cpu(hdr->jt_size);
  3428. } else if (me == 1) {
  3429. const struct gfx_firmware_header_v1_0 *hdr =
  3430. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3431. fw_data = (const __le32 *)
  3432. (adev->gfx.pfp_fw->data +
  3433. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3434. table_offset = le32_to_cpu(hdr->jt_offset);
  3435. table_size = le32_to_cpu(hdr->jt_size);
  3436. } else if (me == 2) {
  3437. const struct gfx_firmware_header_v1_0 *hdr =
  3438. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3439. fw_data = (const __le32 *)
  3440. (adev->gfx.me_fw->data +
  3441. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3442. table_offset = le32_to_cpu(hdr->jt_offset);
  3443. table_size = le32_to_cpu(hdr->jt_size);
  3444. } else if (me == 3) {
  3445. const struct gfx_firmware_header_v1_0 *hdr =
  3446. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3447. fw_data = (const __le32 *)
  3448. (adev->gfx.mec_fw->data +
  3449. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3450. table_offset = le32_to_cpu(hdr->jt_offset);
  3451. table_size = le32_to_cpu(hdr->jt_size);
  3452. } else {
  3453. const struct gfx_firmware_header_v1_0 *hdr =
  3454. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3455. fw_data = (const __le32 *)
  3456. (adev->gfx.mec2_fw->data +
  3457. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3458. table_offset = le32_to_cpu(hdr->jt_offset);
  3459. table_size = le32_to_cpu(hdr->jt_size);
  3460. }
  3461. for (i = 0; i < table_size; i ++) {
  3462. dst_ptr[bo_offset + i] =
  3463. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3464. }
  3465. bo_offset += table_size;
  3466. }
  3467. }
  3468. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3469. bool enable)
  3470. {
  3471. u32 data, orig;
  3472. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG)) {
  3473. orig = data = RREG32(mmRLC_PG_CNTL);
  3474. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3475. if (orig != data)
  3476. WREG32(mmRLC_PG_CNTL, data);
  3477. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3478. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3479. if (orig != data)
  3480. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3481. } else {
  3482. orig = data = RREG32(mmRLC_PG_CNTL);
  3483. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3484. if (orig != data)
  3485. WREG32(mmRLC_PG_CNTL, data);
  3486. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3487. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3488. if (orig != data)
  3489. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3490. data = RREG32(mmDB_RENDER_CONTROL);
  3491. }
  3492. }
  3493. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3494. {
  3495. u32 data, mask;
  3496. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3497. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3498. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3499. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3500. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3501. return (~data) & mask;
  3502. }
  3503. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3504. {
  3505. uint32_t tmp, active_cu_number;
  3506. struct amdgpu_cu_info cu_info;
  3507. gfx_v7_0_get_cu_info(adev, &cu_info);
  3508. tmp = cu_info.ao_cu_mask;
  3509. active_cu_number = cu_info.number;
  3510. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, tmp);
  3511. tmp = RREG32(mmRLC_MAX_PG_CU);
  3512. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3513. tmp |= (active_cu_number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3514. WREG32(mmRLC_MAX_PG_CU, tmp);
  3515. }
  3516. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3517. bool enable)
  3518. {
  3519. u32 data, orig;
  3520. orig = data = RREG32(mmRLC_PG_CNTL);
  3521. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_SMG))
  3522. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3523. else
  3524. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3525. if (orig != data)
  3526. WREG32(mmRLC_PG_CNTL, data);
  3527. }
  3528. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3529. bool enable)
  3530. {
  3531. u32 data, orig;
  3532. orig = data = RREG32(mmRLC_PG_CNTL);
  3533. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_DMG))
  3534. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3535. else
  3536. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3537. if (orig != data)
  3538. WREG32(mmRLC_PG_CNTL, data);
  3539. }
  3540. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3541. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3542. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3543. {
  3544. u32 data, orig;
  3545. u32 i;
  3546. if (adev->gfx.rlc.cs_data) {
  3547. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3548. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3549. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3550. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3551. } else {
  3552. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3553. for (i = 0; i < 3; i++)
  3554. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3555. }
  3556. if (adev->gfx.rlc.reg_list) {
  3557. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3558. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3559. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3560. }
  3561. orig = data = RREG32(mmRLC_PG_CNTL);
  3562. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3563. if (orig != data)
  3564. WREG32(mmRLC_PG_CNTL, data);
  3565. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3566. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3567. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3568. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3569. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3570. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3571. data = 0x10101010;
  3572. WREG32(mmRLC_PG_DELAY, data);
  3573. data = RREG32(mmRLC_PG_DELAY_2);
  3574. data &= ~0xff;
  3575. data |= 0x3;
  3576. WREG32(mmRLC_PG_DELAY_2, data);
  3577. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3578. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3579. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3580. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3581. }
  3582. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3583. {
  3584. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3585. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3586. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3587. }
  3588. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3589. {
  3590. u32 count = 0;
  3591. const struct cs_section_def *sect = NULL;
  3592. const struct cs_extent_def *ext = NULL;
  3593. if (adev->gfx.rlc.cs_data == NULL)
  3594. return 0;
  3595. /* begin clear state */
  3596. count += 2;
  3597. /* context control state */
  3598. count += 3;
  3599. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3600. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3601. if (sect->id == SECT_CONTEXT)
  3602. count += 2 + ext->reg_count;
  3603. else
  3604. return 0;
  3605. }
  3606. }
  3607. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3608. count += 4;
  3609. /* end clear state */
  3610. count += 2;
  3611. /* clear state */
  3612. count += 2;
  3613. return count;
  3614. }
  3615. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3616. volatile u32 *buffer)
  3617. {
  3618. u32 count = 0, i;
  3619. const struct cs_section_def *sect = NULL;
  3620. const struct cs_extent_def *ext = NULL;
  3621. if (adev->gfx.rlc.cs_data == NULL)
  3622. return;
  3623. if (buffer == NULL)
  3624. return;
  3625. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3626. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3627. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3628. buffer[count++] = cpu_to_le32(0x80000000);
  3629. buffer[count++] = cpu_to_le32(0x80000000);
  3630. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3631. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3632. if (sect->id == SECT_CONTEXT) {
  3633. buffer[count++] =
  3634. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3635. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3636. for (i = 0; i < ext->reg_count; i++)
  3637. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3638. } else {
  3639. return;
  3640. }
  3641. }
  3642. }
  3643. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3644. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3645. switch (adev->asic_type) {
  3646. case CHIP_BONAIRE:
  3647. buffer[count++] = cpu_to_le32(0x16000012);
  3648. buffer[count++] = cpu_to_le32(0x00000000);
  3649. break;
  3650. case CHIP_KAVERI:
  3651. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3652. buffer[count++] = cpu_to_le32(0x00000000);
  3653. break;
  3654. case CHIP_KABINI:
  3655. case CHIP_MULLINS:
  3656. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3657. buffer[count++] = cpu_to_le32(0x00000000);
  3658. break;
  3659. case CHIP_HAWAII:
  3660. buffer[count++] = cpu_to_le32(0x3a00161a);
  3661. buffer[count++] = cpu_to_le32(0x0000002e);
  3662. break;
  3663. default:
  3664. buffer[count++] = cpu_to_le32(0x00000000);
  3665. buffer[count++] = cpu_to_le32(0x00000000);
  3666. break;
  3667. }
  3668. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3669. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3670. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3671. buffer[count++] = cpu_to_le32(0);
  3672. }
  3673. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3674. {
  3675. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  3676. AMDGPU_PG_SUPPORT_GFX_SMG |
  3677. AMDGPU_PG_SUPPORT_GFX_DMG |
  3678. AMDGPU_PG_SUPPORT_CP |
  3679. AMDGPU_PG_SUPPORT_GDS |
  3680. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  3681. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3682. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3683. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  3684. gfx_v7_0_init_gfx_cgpg(adev);
  3685. gfx_v7_0_enable_cp_pg(adev, true);
  3686. gfx_v7_0_enable_gds_pg(adev, true);
  3687. }
  3688. gfx_v7_0_init_ao_cu_mask(adev);
  3689. gfx_v7_0_update_gfx_pg(adev, true);
  3690. }
  3691. }
  3692. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3693. {
  3694. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  3695. AMDGPU_PG_SUPPORT_GFX_SMG |
  3696. AMDGPU_PG_SUPPORT_GFX_DMG |
  3697. AMDGPU_PG_SUPPORT_CP |
  3698. AMDGPU_PG_SUPPORT_GDS |
  3699. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  3700. gfx_v7_0_update_gfx_pg(adev, false);
  3701. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  3702. gfx_v7_0_enable_cp_pg(adev, false);
  3703. gfx_v7_0_enable_gds_pg(adev, false);
  3704. }
  3705. }
  3706. }
  3707. /**
  3708. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3709. *
  3710. * @adev: amdgpu_device pointer
  3711. *
  3712. * Fetches a GPU clock counter snapshot (SI).
  3713. * Returns the 64 bit clock counter snapshot.
  3714. */
  3715. uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3716. {
  3717. uint64_t clock;
  3718. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3719. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3720. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3721. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3722. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3723. return clock;
  3724. }
  3725. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3726. uint32_t vmid,
  3727. uint32_t gds_base, uint32_t gds_size,
  3728. uint32_t gws_base, uint32_t gws_size,
  3729. uint32_t oa_base, uint32_t oa_size)
  3730. {
  3731. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3732. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3733. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3734. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3735. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3736. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3737. /* GDS Base */
  3738. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3739. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3740. WRITE_DATA_DST_SEL(0)));
  3741. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3742. amdgpu_ring_write(ring, 0);
  3743. amdgpu_ring_write(ring, gds_base);
  3744. /* GDS Size */
  3745. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3746. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3747. WRITE_DATA_DST_SEL(0)));
  3748. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3749. amdgpu_ring_write(ring, 0);
  3750. amdgpu_ring_write(ring, gds_size);
  3751. /* GWS */
  3752. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3753. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3754. WRITE_DATA_DST_SEL(0)));
  3755. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3756. amdgpu_ring_write(ring, 0);
  3757. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3758. /* OA */
  3759. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3760. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3761. WRITE_DATA_DST_SEL(0)));
  3762. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3763. amdgpu_ring_write(ring, 0);
  3764. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3765. }
  3766. static int gfx_v7_0_early_init(void *handle)
  3767. {
  3768. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3769. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  3770. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  3771. gfx_v7_0_set_ring_funcs(adev);
  3772. gfx_v7_0_set_irq_funcs(adev);
  3773. gfx_v7_0_set_gds_init(adev);
  3774. return 0;
  3775. }
  3776. static int gfx_v7_0_late_init(void *handle)
  3777. {
  3778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3779. int r;
  3780. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3781. if (r)
  3782. return r;
  3783. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3784. if (r)
  3785. return r;
  3786. return 0;
  3787. }
  3788. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  3789. {
  3790. u32 gb_addr_config;
  3791. u32 mc_shared_chmap, mc_arb_ramcfg;
  3792. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  3793. u32 tmp;
  3794. switch (adev->asic_type) {
  3795. case CHIP_BONAIRE:
  3796. adev->gfx.config.max_shader_engines = 2;
  3797. adev->gfx.config.max_tile_pipes = 4;
  3798. adev->gfx.config.max_cu_per_sh = 7;
  3799. adev->gfx.config.max_sh_per_se = 1;
  3800. adev->gfx.config.max_backends_per_se = 2;
  3801. adev->gfx.config.max_texture_channel_caches = 4;
  3802. adev->gfx.config.max_gprs = 256;
  3803. adev->gfx.config.max_gs_threads = 32;
  3804. adev->gfx.config.max_hw_contexts = 8;
  3805. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3806. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3807. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3808. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3809. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3810. break;
  3811. case CHIP_HAWAII:
  3812. adev->gfx.config.max_shader_engines = 4;
  3813. adev->gfx.config.max_tile_pipes = 16;
  3814. adev->gfx.config.max_cu_per_sh = 11;
  3815. adev->gfx.config.max_sh_per_se = 1;
  3816. adev->gfx.config.max_backends_per_se = 4;
  3817. adev->gfx.config.max_texture_channel_caches = 16;
  3818. adev->gfx.config.max_gprs = 256;
  3819. adev->gfx.config.max_gs_threads = 32;
  3820. adev->gfx.config.max_hw_contexts = 8;
  3821. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3822. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3823. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3824. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3825. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3826. break;
  3827. case CHIP_KAVERI:
  3828. adev->gfx.config.max_shader_engines = 1;
  3829. adev->gfx.config.max_tile_pipes = 4;
  3830. if ((adev->pdev->device == 0x1304) ||
  3831. (adev->pdev->device == 0x1305) ||
  3832. (adev->pdev->device == 0x130C) ||
  3833. (adev->pdev->device == 0x130F) ||
  3834. (adev->pdev->device == 0x1310) ||
  3835. (adev->pdev->device == 0x1311) ||
  3836. (adev->pdev->device == 0x131C)) {
  3837. adev->gfx.config.max_cu_per_sh = 8;
  3838. adev->gfx.config.max_backends_per_se = 2;
  3839. } else if ((adev->pdev->device == 0x1309) ||
  3840. (adev->pdev->device == 0x130A) ||
  3841. (adev->pdev->device == 0x130D) ||
  3842. (adev->pdev->device == 0x1313) ||
  3843. (adev->pdev->device == 0x131D)) {
  3844. adev->gfx.config.max_cu_per_sh = 6;
  3845. adev->gfx.config.max_backends_per_se = 2;
  3846. } else if ((adev->pdev->device == 0x1306) ||
  3847. (adev->pdev->device == 0x1307) ||
  3848. (adev->pdev->device == 0x130B) ||
  3849. (adev->pdev->device == 0x130E) ||
  3850. (adev->pdev->device == 0x1315) ||
  3851. (adev->pdev->device == 0x131B)) {
  3852. adev->gfx.config.max_cu_per_sh = 4;
  3853. adev->gfx.config.max_backends_per_se = 1;
  3854. } else {
  3855. adev->gfx.config.max_cu_per_sh = 3;
  3856. adev->gfx.config.max_backends_per_se = 1;
  3857. }
  3858. adev->gfx.config.max_sh_per_se = 1;
  3859. adev->gfx.config.max_texture_channel_caches = 4;
  3860. adev->gfx.config.max_gprs = 256;
  3861. adev->gfx.config.max_gs_threads = 16;
  3862. adev->gfx.config.max_hw_contexts = 8;
  3863. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3864. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3865. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3866. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3867. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3868. break;
  3869. case CHIP_KABINI:
  3870. case CHIP_MULLINS:
  3871. default:
  3872. adev->gfx.config.max_shader_engines = 1;
  3873. adev->gfx.config.max_tile_pipes = 2;
  3874. adev->gfx.config.max_cu_per_sh = 2;
  3875. adev->gfx.config.max_sh_per_se = 1;
  3876. adev->gfx.config.max_backends_per_se = 1;
  3877. adev->gfx.config.max_texture_channel_caches = 2;
  3878. adev->gfx.config.max_gprs = 256;
  3879. adev->gfx.config.max_gs_threads = 16;
  3880. adev->gfx.config.max_hw_contexts = 8;
  3881. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3882. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3883. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3884. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3885. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3886. break;
  3887. }
  3888. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  3889. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  3890. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  3891. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  3892. adev->gfx.config.mem_max_burst_length_bytes = 256;
  3893. if (adev->flags & AMD_IS_APU) {
  3894. /* Get memory bank mapping mode. */
  3895. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  3896. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3897. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3898. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  3899. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3900. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3901. /* Validate settings in case only one DIMM installed. */
  3902. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  3903. dimm00_addr_map = 0;
  3904. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  3905. dimm01_addr_map = 0;
  3906. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  3907. dimm10_addr_map = 0;
  3908. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  3909. dimm11_addr_map = 0;
  3910. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  3911. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  3912. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  3913. adev->gfx.config.mem_row_size_in_kb = 2;
  3914. else
  3915. adev->gfx.config.mem_row_size_in_kb = 1;
  3916. } else {
  3917. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  3918. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3919. if (adev->gfx.config.mem_row_size_in_kb > 4)
  3920. adev->gfx.config.mem_row_size_in_kb = 4;
  3921. }
  3922. /* XXX use MC settings? */
  3923. adev->gfx.config.shader_engine_tile_size = 32;
  3924. adev->gfx.config.num_gpus = 1;
  3925. adev->gfx.config.multi_gpu_tile_size = 64;
  3926. /* fix up row size */
  3927. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  3928. switch (adev->gfx.config.mem_row_size_in_kb) {
  3929. case 1:
  3930. default:
  3931. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3932. break;
  3933. case 2:
  3934. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3935. break;
  3936. case 4:
  3937. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3938. break;
  3939. }
  3940. adev->gfx.config.gb_addr_config = gb_addr_config;
  3941. }
  3942. static int gfx_v7_0_sw_init(void *handle)
  3943. {
  3944. struct amdgpu_ring *ring;
  3945. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3946. int i, r;
  3947. /* EOP Event */
  3948. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  3949. if (r)
  3950. return r;
  3951. /* Privileged reg */
  3952. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  3953. if (r)
  3954. return r;
  3955. /* Privileged inst */
  3956. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  3957. if (r)
  3958. return r;
  3959. gfx_v7_0_scratch_init(adev);
  3960. r = gfx_v7_0_init_microcode(adev);
  3961. if (r) {
  3962. DRM_ERROR("Failed to load gfx firmware!\n");
  3963. return r;
  3964. }
  3965. r = gfx_v7_0_rlc_init(adev);
  3966. if (r) {
  3967. DRM_ERROR("Failed to init rlc BOs!\n");
  3968. return r;
  3969. }
  3970. /* allocate mec buffers */
  3971. r = gfx_v7_0_mec_init(adev);
  3972. if (r) {
  3973. DRM_ERROR("Failed to init MEC BOs!\n");
  3974. return r;
  3975. }
  3976. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  3977. ring = &adev->gfx.gfx_ring[i];
  3978. ring->ring_obj = NULL;
  3979. sprintf(ring->name, "gfx");
  3980. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  3981. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  3982. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  3983. AMDGPU_RING_TYPE_GFX);
  3984. if (r)
  3985. return r;
  3986. }
  3987. /* set up the compute queues */
  3988. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3989. unsigned irq_type;
  3990. /* max 32 queues per MEC */
  3991. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  3992. DRM_ERROR("Too many (%d) compute rings!\n", i);
  3993. break;
  3994. }
  3995. ring = &adev->gfx.compute_ring[i];
  3996. ring->ring_obj = NULL;
  3997. ring->use_doorbell = true;
  3998. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  3999. ring->me = 1; /* first MEC */
  4000. ring->pipe = i / 8;
  4001. ring->queue = i % 8;
  4002. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  4003. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  4004. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4005. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  4006. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  4007. &adev->gfx.eop_irq, irq_type,
  4008. AMDGPU_RING_TYPE_COMPUTE);
  4009. if (r)
  4010. return r;
  4011. }
  4012. /* reserve GDS, GWS and OA resource for gfx */
  4013. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  4014. PAGE_SIZE, true,
  4015. AMDGPU_GEM_DOMAIN_GDS, 0,
  4016. NULL, NULL, &adev->gds.gds_gfx_bo);
  4017. if (r)
  4018. return r;
  4019. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  4020. PAGE_SIZE, true,
  4021. AMDGPU_GEM_DOMAIN_GWS, 0,
  4022. NULL, NULL, &adev->gds.gws_gfx_bo);
  4023. if (r)
  4024. return r;
  4025. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  4026. PAGE_SIZE, true,
  4027. AMDGPU_GEM_DOMAIN_OA, 0,
  4028. NULL, NULL, &adev->gds.oa_gfx_bo);
  4029. if (r)
  4030. return r;
  4031. adev->gfx.ce_ram_size = 0x8000;
  4032. gfx_v7_0_gpu_early_init(adev);
  4033. return r;
  4034. }
  4035. static int gfx_v7_0_sw_fini(void *handle)
  4036. {
  4037. int i;
  4038. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4039. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  4040. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  4041. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  4042. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4043. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4044. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4045. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4046. gfx_v7_0_cp_compute_fini(adev);
  4047. gfx_v7_0_rlc_fini(adev);
  4048. gfx_v7_0_mec_fini(adev);
  4049. return 0;
  4050. }
  4051. static int gfx_v7_0_hw_init(void *handle)
  4052. {
  4053. int r;
  4054. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4055. gfx_v7_0_gpu_init(adev);
  4056. /* init rlc */
  4057. r = gfx_v7_0_rlc_resume(adev);
  4058. if (r)
  4059. return r;
  4060. r = gfx_v7_0_cp_resume(adev);
  4061. if (r)
  4062. return r;
  4063. return r;
  4064. }
  4065. static int gfx_v7_0_hw_fini(void *handle)
  4066. {
  4067. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4068. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4069. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4070. gfx_v7_0_cp_enable(adev, false);
  4071. gfx_v7_0_rlc_stop(adev);
  4072. gfx_v7_0_fini_pg(adev);
  4073. return 0;
  4074. }
  4075. static int gfx_v7_0_suspend(void *handle)
  4076. {
  4077. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4078. return gfx_v7_0_hw_fini(adev);
  4079. }
  4080. static int gfx_v7_0_resume(void *handle)
  4081. {
  4082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4083. return gfx_v7_0_hw_init(adev);
  4084. }
  4085. static bool gfx_v7_0_is_idle(void *handle)
  4086. {
  4087. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4088. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4089. return false;
  4090. else
  4091. return true;
  4092. }
  4093. static int gfx_v7_0_wait_for_idle(void *handle)
  4094. {
  4095. unsigned i;
  4096. u32 tmp;
  4097. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4098. for (i = 0; i < adev->usec_timeout; i++) {
  4099. /* read MC_STATUS */
  4100. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4101. if (!tmp)
  4102. return 0;
  4103. udelay(1);
  4104. }
  4105. return -ETIMEDOUT;
  4106. }
  4107. static void gfx_v7_0_print_status(void *handle)
  4108. {
  4109. int i;
  4110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4111. dev_info(adev->dev, "GFX 7.x registers\n");
  4112. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  4113. RREG32(mmGRBM_STATUS));
  4114. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  4115. RREG32(mmGRBM_STATUS2));
  4116. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4117. RREG32(mmGRBM_STATUS_SE0));
  4118. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4119. RREG32(mmGRBM_STATUS_SE1));
  4120. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4121. RREG32(mmGRBM_STATUS_SE2));
  4122. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4123. RREG32(mmGRBM_STATUS_SE3));
  4124. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  4125. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4126. RREG32(mmCP_STALLED_STAT1));
  4127. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4128. RREG32(mmCP_STALLED_STAT2));
  4129. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4130. RREG32(mmCP_STALLED_STAT3));
  4131. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4132. RREG32(mmCP_CPF_BUSY_STAT));
  4133. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4134. RREG32(mmCP_CPF_STALLED_STAT1));
  4135. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  4136. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  4137. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4138. RREG32(mmCP_CPC_STALLED_STAT1));
  4139. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  4140. for (i = 0; i < 32; i++) {
  4141. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  4142. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  4143. }
  4144. for (i = 0; i < 16; i++) {
  4145. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  4146. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  4147. }
  4148. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4149. dev_info(adev->dev, " se: %d\n", i);
  4150. gfx_v7_0_select_se_sh(adev, i, 0xffffffff);
  4151. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  4152. RREG32(mmPA_SC_RASTER_CONFIG));
  4153. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  4154. RREG32(mmPA_SC_RASTER_CONFIG_1));
  4155. }
  4156. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4157. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  4158. RREG32(mmGB_ADDR_CONFIG));
  4159. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  4160. RREG32(mmHDP_ADDR_CONFIG));
  4161. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  4162. RREG32(mmDMIF_ADDR_CALC));
  4163. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  4164. RREG32(mmCP_MEQ_THRESHOLDS));
  4165. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  4166. RREG32(mmSX_DEBUG_1));
  4167. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  4168. RREG32(mmTA_CNTL_AUX));
  4169. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  4170. RREG32(mmSPI_CONFIG_CNTL));
  4171. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  4172. RREG32(mmSQ_CONFIG));
  4173. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  4174. RREG32(mmDB_DEBUG));
  4175. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  4176. RREG32(mmDB_DEBUG2));
  4177. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  4178. RREG32(mmDB_DEBUG3));
  4179. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  4180. RREG32(mmCB_HW_CONTROL));
  4181. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  4182. RREG32(mmSPI_CONFIG_CNTL_1));
  4183. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  4184. RREG32(mmPA_SC_FIFO_SIZE));
  4185. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  4186. RREG32(mmVGT_NUM_INSTANCES));
  4187. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  4188. RREG32(mmCP_PERFMON_CNTL));
  4189. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  4190. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  4191. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  4192. RREG32(mmVGT_CACHE_INVALIDATION));
  4193. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  4194. RREG32(mmVGT_GS_VERTEX_REUSE));
  4195. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  4196. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  4197. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  4198. RREG32(mmPA_CL_ENHANCE));
  4199. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  4200. RREG32(mmPA_SC_ENHANCE));
  4201. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  4202. RREG32(mmCP_ME_CNTL));
  4203. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  4204. RREG32(mmCP_MAX_CONTEXT));
  4205. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  4206. RREG32(mmCP_ENDIAN_SWAP));
  4207. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  4208. RREG32(mmCP_DEVICE_ID));
  4209. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  4210. RREG32(mmCP_SEM_WAIT_TIMER));
  4211. if (adev->asic_type != CHIP_HAWAII)
  4212. dev_info(adev->dev, " CP_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  4213. RREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL));
  4214. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  4215. RREG32(mmCP_RB_WPTR_DELAY));
  4216. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  4217. RREG32(mmCP_RB_VMID));
  4218. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  4219. RREG32(mmCP_RB0_CNTL));
  4220. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  4221. RREG32(mmCP_RB0_WPTR));
  4222. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  4223. RREG32(mmCP_RB0_RPTR_ADDR));
  4224. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  4225. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  4226. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  4227. RREG32(mmCP_RB0_CNTL));
  4228. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  4229. RREG32(mmCP_RB0_BASE));
  4230. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  4231. RREG32(mmCP_RB0_BASE_HI));
  4232. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  4233. RREG32(mmCP_MEC_CNTL));
  4234. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  4235. RREG32(mmCP_CPF_DEBUG));
  4236. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  4237. RREG32(mmSCRATCH_ADDR));
  4238. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  4239. RREG32(mmSCRATCH_UMSK));
  4240. /* init the pipes */
  4241. mutex_lock(&adev->srbm_mutex);
  4242. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4243. int me = (i < 4) ? 1 : 2;
  4244. int pipe = (i < 4) ? i : (i - 4);
  4245. int queue;
  4246. dev_info(adev->dev, " me: %d, pipe: %d\n", me, pipe);
  4247. cik_srbm_select(adev, me, pipe, 0, 0);
  4248. dev_info(adev->dev, " CP_HPD_EOP_BASE_ADDR=0x%08X\n",
  4249. RREG32(mmCP_HPD_EOP_BASE_ADDR));
  4250. dev_info(adev->dev, " CP_HPD_EOP_BASE_ADDR_HI=0x%08X\n",
  4251. RREG32(mmCP_HPD_EOP_BASE_ADDR_HI));
  4252. dev_info(adev->dev, " CP_HPD_EOP_VMID=0x%08X\n",
  4253. RREG32(mmCP_HPD_EOP_VMID));
  4254. dev_info(adev->dev, " CP_HPD_EOP_CONTROL=0x%08X\n",
  4255. RREG32(mmCP_HPD_EOP_CONTROL));
  4256. for (queue = 0; queue < 8; queue++) {
  4257. cik_srbm_select(adev, me, pipe, queue, 0);
  4258. dev_info(adev->dev, " queue: %d\n", queue);
  4259. dev_info(adev->dev, " CP_PQ_WPTR_POLL_CNTL=0x%08X\n",
  4260. RREG32(mmCP_PQ_WPTR_POLL_CNTL));
  4261. dev_info(adev->dev, " CP_HQD_PQ_DOORBELL_CONTROL=0x%08X\n",
  4262. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL));
  4263. dev_info(adev->dev, " CP_HQD_ACTIVE=0x%08X\n",
  4264. RREG32(mmCP_HQD_ACTIVE));
  4265. dev_info(adev->dev, " CP_HQD_DEQUEUE_REQUEST=0x%08X\n",
  4266. RREG32(mmCP_HQD_DEQUEUE_REQUEST));
  4267. dev_info(adev->dev, " CP_HQD_PQ_RPTR=0x%08X\n",
  4268. RREG32(mmCP_HQD_PQ_RPTR));
  4269. dev_info(adev->dev, " CP_HQD_PQ_WPTR=0x%08X\n",
  4270. RREG32(mmCP_HQD_PQ_WPTR));
  4271. dev_info(adev->dev, " CP_HQD_PQ_BASE=0x%08X\n",
  4272. RREG32(mmCP_HQD_PQ_BASE));
  4273. dev_info(adev->dev, " CP_HQD_PQ_BASE_HI=0x%08X\n",
  4274. RREG32(mmCP_HQD_PQ_BASE_HI));
  4275. dev_info(adev->dev, " CP_HQD_PQ_CONTROL=0x%08X\n",
  4276. RREG32(mmCP_HQD_PQ_CONTROL));
  4277. dev_info(adev->dev, " CP_HQD_PQ_WPTR_POLL_ADDR=0x%08X\n",
  4278. RREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR));
  4279. dev_info(adev->dev, " CP_HQD_PQ_WPTR_POLL_ADDR_HI=0x%08X\n",
  4280. RREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI));
  4281. dev_info(adev->dev, " CP_HQD_PQ_RPTR_REPORT_ADDR=0x%08X\n",
  4282. RREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR));
  4283. dev_info(adev->dev, " CP_HQD_PQ_RPTR_REPORT_ADDR_HI=0x%08X\n",
  4284. RREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI));
  4285. dev_info(adev->dev, " CP_HQD_PQ_DOORBELL_CONTROL=0x%08X\n",
  4286. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL));
  4287. dev_info(adev->dev, " CP_HQD_PQ_WPTR=0x%08X\n",
  4288. RREG32(mmCP_HQD_PQ_WPTR));
  4289. dev_info(adev->dev, " CP_HQD_VMID=0x%08X\n",
  4290. RREG32(mmCP_HQD_VMID));
  4291. dev_info(adev->dev, " CP_MQD_BASE_ADDR=0x%08X\n",
  4292. RREG32(mmCP_MQD_BASE_ADDR));
  4293. dev_info(adev->dev, " CP_MQD_BASE_ADDR_HI=0x%08X\n",
  4294. RREG32(mmCP_MQD_BASE_ADDR_HI));
  4295. dev_info(adev->dev, " CP_MQD_CONTROL=0x%08X\n",
  4296. RREG32(mmCP_MQD_CONTROL));
  4297. }
  4298. }
  4299. cik_srbm_select(adev, 0, 0, 0, 0);
  4300. mutex_unlock(&adev->srbm_mutex);
  4301. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  4302. RREG32(mmCP_INT_CNTL_RING0));
  4303. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  4304. RREG32(mmRLC_LB_CNTL));
  4305. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  4306. RREG32(mmRLC_CNTL));
  4307. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  4308. RREG32(mmRLC_CGCG_CGLS_CTRL));
  4309. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  4310. RREG32(mmRLC_LB_CNTR_INIT));
  4311. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  4312. RREG32(mmRLC_LB_CNTR_MAX));
  4313. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  4314. RREG32(mmRLC_LB_INIT_CU_MASK));
  4315. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  4316. RREG32(mmRLC_LB_PARAMS));
  4317. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  4318. RREG32(mmRLC_LB_CNTL));
  4319. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  4320. RREG32(mmRLC_MC_CNTL));
  4321. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  4322. RREG32(mmRLC_UCODE_CNTL));
  4323. if (adev->asic_type == CHIP_BONAIRE)
  4324. dev_info(adev->dev, " RLC_DRIVER_CPDMA_STATUS=0x%08X\n",
  4325. RREG32(mmRLC_DRIVER_CPDMA_STATUS));
  4326. mutex_lock(&adev->srbm_mutex);
  4327. for (i = 0; i < 16; i++) {
  4328. cik_srbm_select(adev, 0, 0, 0, i);
  4329. dev_info(adev->dev, " VM %d:\n", i);
  4330. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  4331. RREG32(mmSH_MEM_CONFIG));
  4332. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  4333. RREG32(mmSH_MEM_APE1_BASE));
  4334. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  4335. RREG32(mmSH_MEM_APE1_LIMIT));
  4336. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  4337. RREG32(mmSH_MEM_BASES));
  4338. }
  4339. cik_srbm_select(adev, 0, 0, 0, 0);
  4340. mutex_unlock(&adev->srbm_mutex);
  4341. }
  4342. static int gfx_v7_0_soft_reset(void *handle)
  4343. {
  4344. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4345. u32 tmp;
  4346. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4347. /* GRBM_STATUS */
  4348. tmp = RREG32(mmGRBM_STATUS);
  4349. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4350. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4351. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4352. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4353. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4354. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4355. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4356. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4357. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4358. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4359. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4360. }
  4361. /* GRBM_STATUS2 */
  4362. tmp = RREG32(mmGRBM_STATUS2);
  4363. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4364. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4365. /* SRBM_STATUS */
  4366. tmp = RREG32(mmSRBM_STATUS);
  4367. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4368. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4369. if (grbm_soft_reset || srbm_soft_reset) {
  4370. gfx_v7_0_print_status((void *)adev);
  4371. /* disable CG/PG */
  4372. gfx_v7_0_fini_pg(adev);
  4373. gfx_v7_0_update_cg(adev, false);
  4374. /* stop the rlc */
  4375. gfx_v7_0_rlc_stop(adev);
  4376. /* Disable GFX parsing/prefetching */
  4377. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4378. /* Disable MEC parsing/prefetching */
  4379. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4380. if (grbm_soft_reset) {
  4381. tmp = RREG32(mmGRBM_SOFT_RESET);
  4382. tmp |= grbm_soft_reset;
  4383. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4384. WREG32(mmGRBM_SOFT_RESET, tmp);
  4385. tmp = RREG32(mmGRBM_SOFT_RESET);
  4386. udelay(50);
  4387. tmp &= ~grbm_soft_reset;
  4388. WREG32(mmGRBM_SOFT_RESET, tmp);
  4389. tmp = RREG32(mmGRBM_SOFT_RESET);
  4390. }
  4391. if (srbm_soft_reset) {
  4392. tmp = RREG32(mmSRBM_SOFT_RESET);
  4393. tmp |= srbm_soft_reset;
  4394. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4395. WREG32(mmSRBM_SOFT_RESET, tmp);
  4396. tmp = RREG32(mmSRBM_SOFT_RESET);
  4397. udelay(50);
  4398. tmp &= ~srbm_soft_reset;
  4399. WREG32(mmSRBM_SOFT_RESET, tmp);
  4400. tmp = RREG32(mmSRBM_SOFT_RESET);
  4401. }
  4402. /* Wait a little for things to settle down */
  4403. udelay(50);
  4404. gfx_v7_0_print_status((void *)adev);
  4405. }
  4406. return 0;
  4407. }
  4408. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4409. enum amdgpu_interrupt_state state)
  4410. {
  4411. u32 cp_int_cntl;
  4412. switch (state) {
  4413. case AMDGPU_IRQ_STATE_DISABLE:
  4414. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4415. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4416. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4417. break;
  4418. case AMDGPU_IRQ_STATE_ENABLE:
  4419. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4420. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4421. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4422. break;
  4423. default:
  4424. break;
  4425. }
  4426. }
  4427. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4428. int me, int pipe,
  4429. enum amdgpu_interrupt_state state)
  4430. {
  4431. u32 mec_int_cntl, mec_int_cntl_reg;
  4432. /*
  4433. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4434. * handles the setting of interrupts for this specific pipe. All other
  4435. * pipes' interrupts are set by amdkfd.
  4436. */
  4437. if (me == 1) {
  4438. switch (pipe) {
  4439. case 0:
  4440. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4441. break;
  4442. default:
  4443. DRM_DEBUG("invalid pipe %d\n", pipe);
  4444. return;
  4445. }
  4446. } else {
  4447. DRM_DEBUG("invalid me %d\n", me);
  4448. return;
  4449. }
  4450. switch (state) {
  4451. case AMDGPU_IRQ_STATE_DISABLE:
  4452. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4453. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4454. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4455. break;
  4456. case AMDGPU_IRQ_STATE_ENABLE:
  4457. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4458. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4459. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4460. break;
  4461. default:
  4462. break;
  4463. }
  4464. }
  4465. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4466. struct amdgpu_irq_src *src,
  4467. unsigned type,
  4468. enum amdgpu_interrupt_state state)
  4469. {
  4470. u32 cp_int_cntl;
  4471. switch (state) {
  4472. case AMDGPU_IRQ_STATE_DISABLE:
  4473. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4474. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4475. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4476. break;
  4477. case AMDGPU_IRQ_STATE_ENABLE:
  4478. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4479. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4480. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4481. break;
  4482. default:
  4483. break;
  4484. }
  4485. return 0;
  4486. }
  4487. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4488. struct amdgpu_irq_src *src,
  4489. unsigned type,
  4490. enum amdgpu_interrupt_state state)
  4491. {
  4492. u32 cp_int_cntl;
  4493. switch (state) {
  4494. case AMDGPU_IRQ_STATE_DISABLE:
  4495. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4496. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4497. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4498. break;
  4499. case AMDGPU_IRQ_STATE_ENABLE:
  4500. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4501. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4502. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4503. break;
  4504. default:
  4505. break;
  4506. }
  4507. return 0;
  4508. }
  4509. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4510. struct amdgpu_irq_src *src,
  4511. unsigned type,
  4512. enum amdgpu_interrupt_state state)
  4513. {
  4514. switch (type) {
  4515. case AMDGPU_CP_IRQ_GFX_EOP:
  4516. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4517. break;
  4518. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4519. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4520. break;
  4521. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4522. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4523. break;
  4524. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4525. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4526. break;
  4527. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4528. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4529. break;
  4530. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4531. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4532. break;
  4533. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4534. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4535. break;
  4536. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4537. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4538. break;
  4539. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4540. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4541. break;
  4542. default:
  4543. break;
  4544. }
  4545. return 0;
  4546. }
  4547. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4548. struct amdgpu_irq_src *source,
  4549. struct amdgpu_iv_entry *entry)
  4550. {
  4551. u8 me_id, pipe_id;
  4552. struct amdgpu_ring *ring;
  4553. int i;
  4554. DRM_DEBUG("IH: CP EOP\n");
  4555. me_id = (entry->ring_id & 0x0c) >> 2;
  4556. pipe_id = (entry->ring_id & 0x03) >> 0;
  4557. switch (me_id) {
  4558. case 0:
  4559. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4560. break;
  4561. case 1:
  4562. case 2:
  4563. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4564. ring = &adev->gfx.compute_ring[i];
  4565. if ((ring->me == me_id) & (ring->pipe == pipe_id))
  4566. amdgpu_fence_process(ring);
  4567. }
  4568. break;
  4569. }
  4570. return 0;
  4571. }
  4572. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4573. struct amdgpu_irq_src *source,
  4574. struct amdgpu_iv_entry *entry)
  4575. {
  4576. DRM_ERROR("Illegal register access in command stream\n");
  4577. schedule_work(&adev->reset_work);
  4578. return 0;
  4579. }
  4580. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4581. struct amdgpu_irq_src *source,
  4582. struct amdgpu_iv_entry *entry)
  4583. {
  4584. DRM_ERROR("Illegal instruction in command stream\n");
  4585. // XXX soft reset the gfx block only
  4586. schedule_work(&adev->reset_work);
  4587. return 0;
  4588. }
  4589. static int gfx_v7_0_set_clockgating_state(void *handle,
  4590. enum amd_clockgating_state state)
  4591. {
  4592. bool gate = false;
  4593. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4594. if (state == AMD_CG_STATE_GATE)
  4595. gate = true;
  4596. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4597. /* order matters! */
  4598. if (gate) {
  4599. gfx_v7_0_enable_mgcg(adev, true);
  4600. gfx_v7_0_enable_cgcg(adev, true);
  4601. } else {
  4602. gfx_v7_0_enable_cgcg(adev, false);
  4603. gfx_v7_0_enable_mgcg(adev, false);
  4604. }
  4605. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4606. return 0;
  4607. }
  4608. static int gfx_v7_0_set_powergating_state(void *handle,
  4609. enum amd_powergating_state state)
  4610. {
  4611. bool gate = false;
  4612. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4613. if (state == AMD_PG_STATE_GATE)
  4614. gate = true;
  4615. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  4616. AMDGPU_PG_SUPPORT_GFX_SMG |
  4617. AMDGPU_PG_SUPPORT_GFX_DMG |
  4618. AMDGPU_PG_SUPPORT_CP |
  4619. AMDGPU_PG_SUPPORT_GDS |
  4620. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  4621. gfx_v7_0_update_gfx_pg(adev, gate);
  4622. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  4623. gfx_v7_0_enable_cp_pg(adev, gate);
  4624. gfx_v7_0_enable_gds_pg(adev, gate);
  4625. }
  4626. }
  4627. return 0;
  4628. }
  4629. const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4630. .early_init = gfx_v7_0_early_init,
  4631. .late_init = gfx_v7_0_late_init,
  4632. .sw_init = gfx_v7_0_sw_init,
  4633. .sw_fini = gfx_v7_0_sw_fini,
  4634. .hw_init = gfx_v7_0_hw_init,
  4635. .hw_fini = gfx_v7_0_hw_fini,
  4636. .suspend = gfx_v7_0_suspend,
  4637. .resume = gfx_v7_0_resume,
  4638. .is_idle = gfx_v7_0_is_idle,
  4639. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4640. .soft_reset = gfx_v7_0_soft_reset,
  4641. .print_status = gfx_v7_0_print_status,
  4642. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4643. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4644. };
  4645. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4646. .get_rptr = gfx_v7_0_ring_get_rptr_gfx,
  4647. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4648. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4649. .parse_cs = NULL,
  4650. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4651. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4652. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4653. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4654. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4655. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4656. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4657. .test_ring = gfx_v7_0_ring_test_ring,
  4658. .test_ib = gfx_v7_0_ring_test_ib,
  4659. .insert_nop = amdgpu_ring_insert_nop,
  4660. .pad_ib = amdgpu_ring_generic_pad_ib,
  4661. };
  4662. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4663. .get_rptr = gfx_v7_0_ring_get_rptr_compute,
  4664. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4665. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4666. .parse_cs = NULL,
  4667. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4668. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4669. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4670. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4671. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4672. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4673. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4674. .test_ring = gfx_v7_0_ring_test_ring,
  4675. .test_ib = gfx_v7_0_ring_test_ib,
  4676. .insert_nop = amdgpu_ring_insert_nop,
  4677. .pad_ib = amdgpu_ring_generic_pad_ib,
  4678. };
  4679. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4680. {
  4681. int i;
  4682. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4683. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4684. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4685. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4686. }
  4687. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4688. .set = gfx_v7_0_set_eop_interrupt_state,
  4689. .process = gfx_v7_0_eop_irq,
  4690. };
  4691. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4692. .set = gfx_v7_0_set_priv_reg_fault_state,
  4693. .process = gfx_v7_0_priv_reg_irq,
  4694. };
  4695. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4696. .set = gfx_v7_0_set_priv_inst_fault_state,
  4697. .process = gfx_v7_0_priv_inst_irq,
  4698. };
  4699. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4700. {
  4701. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4702. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4703. adev->gfx.priv_reg_irq.num_types = 1;
  4704. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4705. adev->gfx.priv_inst_irq.num_types = 1;
  4706. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4707. }
  4708. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4709. {
  4710. /* init asci gds info */
  4711. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4712. adev->gds.gws.total_size = 64;
  4713. adev->gds.oa.total_size = 16;
  4714. if (adev->gds.mem.total_size == 64 * 1024) {
  4715. adev->gds.mem.gfx_partition_size = 4096;
  4716. adev->gds.mem.cs_partition_size = 4096;
  4717. adev->gds.gws.gfx_partition_size = 4;
  4718. adev->gds.gws.cs_partition_size = 4;
  4719. adev->gds.oa.gfx_partition_size = 4;
  4720. adev->gds.oa.cs_partition_size = 1;
  4721. } else {
  4722. adev->gds.mem.gfx_partition_size = 1024;
  4723. adev->gds.mem.cs_partition_size = 1024;
  4724. adev->gds.gws.gfx_partition_size = 16;
  4725. adev->gds.gws.cs_partition_size = 16;
  4726. adev->gds.oa.gfx_partition_size = 4;
  4727. adev->gds.oa.cs_partition_size = 4;
  4728. }
  4729. }
  4730. int gfx_v7_0_get_cu_info(struct amdgpu_device *adev,
  4731. struct amdgpu_cu_info *cu_info)
  4732. {
  4733. int i, j, k, counter, active_cu_number = 0;
  4734. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4735. if (!adev || !cu_info)
  4736. return -EINVAL;
  4737. memset(cu_info, 0, sizeof(*cu_info));
  4738. mutex_lock(&adev->grbm_idx_mutex);
  4739. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4740. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4741. mask = 1;
  4742. ao_bitmap = 0;
  4743. counter = 0;
  4744. gfx_v7_0_select_se_sh(adev, i, j);
  4745. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4746. cu_info->bitmap[i][j] = bitmap;
  4747. for (k = 0; k < 16; k ++) {
  4748. if (bitmap & mask) {
  4749. if (counter < 2)
  4750. ao_bitmap |= mask;
  4751. counter ++;
  4752. }
  4753. mask <<= 1;
  4754. }
  4755. active_cu_number += counter;
  4756. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4757. }
  4758. }
  4759. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4760. mutex_unlock(&adev->grbm_idx_mutex);
  4761. cu_info->number = active_cu_number;
  4762. cu_info->ao_cu_mask = ao_cu_mask;
  4763. return 0;
  4764. }