amdgpu_ttm.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  51. {
  52. struct amdgpu_mman *mman;
  53. struct amdgpu_device *adev;
  54. mman = container_of(bdev, struct amdgpu_mman, bdev);
  55. adev = container_of(mman, struct amdgpu_device, mman);
  56. return adev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r != 0) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. return r;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r != 0) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. drm_global_item_unref(&adev->mman.mem_global_ref);
  98. return r;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r != 0) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. drm_global_item_unref(&adev->mman.mem_global_ref);
  107. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  108. return r;
  109. }
  110. adev->mman.mem_global_referenced = true;
  111. return 0;
  112. }
  113. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  114. {
  115. if (adev->mman.mem_global_referenced) {
  116. amd_sched_entity_fini(adev->mman.entity.sched,
  117. &adev->mman.entity);
  118. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  119. drm_global_item_unref(&adev->mman.mem_global_ref);
  120. adev->mman.mem_global_referenced = false;
  121. }
  122. }
  123. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  124. {
  125. return 0;
  126. }
  127. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  128. struct ttm_mem_type_manager *man)
  129. {
  130. struct amdgpu_device *adev;
  131. adev = amdgpu_get_adev(bdev);
  132. switch (type) {
  133. case TTM_PL_SYSTEM:
  134. /* System memory */
  135. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  136. man->available_caching = TTM_PL_MASK_CACHING;
  137. man->default_caching = TTM_PL_FLAG_CACHED;
  138. break;
  139. case TTM_PL_TT:
  140. man->func = &ttm_bo_manager_func;
  141. man->gpu_offset = adev->mc.gtt_start;
  142. man->available_caching = TTM_PL_MASK_CACHING;
  143. man->default_caching = TTM_PL_FLAG_CACHED;
  144. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  145. break;
  146. case TTM_PL_VRAM:
  147. /* "On-card" video ram */
  148. man->func = &ttm_bo_manager_func;
  149. man->gpu_offset = adev->mc.vram_start;
  150. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  151. TTM_MEMTYPE_FLAG_MAPPABLE;
  152. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  153. man->default_caching = TTM_PL_FLAG_WC;
  154. break;
  155. case AMDGPU_PL_GDS:
  156. case AMDGPU_PL_GWS:
  157. case AMDGPU_PL_OA:
  158. /* On-chip GDS memory*/
  159. man->func = &ttm_bo_manager_func;
  160. man->gpu_offset = 0;
  161. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  162. man->available_caching = TTM_PL_FLAG_UNCACHED;
  163. man->default_caching = TTM_PL_FLAG_UNCACHED;
  164. break;
  165. default:
  166. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  167. return -EINVAL;
  168. }
  169. return 0;
  170. }
  171. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  172. struct ttm_placement *placement)
  173. {
  174. struct amdgpu_bo *rbo;
  175. static struct ttm_place placements = {
  176. .fpfn = 0,
  177. .lpfn = 0,
  178. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  179. };
  180. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  181. placement->placement = &placements;
  182. placement->busy_placement = &placements;
  183. placement->num_placement = 1;
  184. placement->num_busy_placement = 1;
  185. return;
  186. }
  187. rbo = container_of(bo, struct amdgpu_bo, tbo);
  188. switch (bo->mem.mem_type) {
  189. case TTM_PL_VRAM:
  190. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  191. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  192. else
  193. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  194. break;
  195. case TTM_PL_TT:
  196. default:
  197. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  198. }
  199. *placement = rbo->placement;
  200. }
  201. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  202. {
  203. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  204. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  205. }
  206. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  207. struct ttm_mem_reg *new_mem)
  208. {
  209. struct ttm_mem_reg *old_mem = &bo->mem;
  210. BUG_ON(old_mem->mm_node != NULL);
  211. *old_mem = *new_mem;
  212. new_mem->mm_node = NULL;
  213. }
  214. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  215. bool evict, bool no_wait_gpu,
  216. struct ttm_mem_reg *new_mem,
  217. struct ttm_mem_reg *old_mem)
  218. {
  219. struct amdgpu_device *adev;
  220. struct amdgpu_ring *ring;
  221. uint64_t old_start, new_start;
  222. struct fence *fence;
  223. int r;
  224. adev = amdgpu_get_adev(bo->bdev);
  225. ring = adev->mman.buffer_funcs_ring;
  226. old_start = old_mem->start << PAGE_SHIFT;
  227. new_start = new_mem->start << PAGE_SHIFT;
  228. switch (old_mem->mem_type) {
  229. case TTM_PL_VRAM:
  230. old_start += adev->mc.vram_start;
  231. break;
  232. case TTM_PL_TT:
  233. old_start += adev->mc.gtt_start;
  234. break;
  235. default:
  236. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  237. return -EINVAL;
  238. }
  239. switch (new_mem->mem_type) {
  240. case TTM_PL_VRAM:
  241. new_start += adev->mc.vram_start;
  242. break;
  243. case TTM_PL_TT:
  244. new_start += adev->mc.gtt_start;
  245. break;
  246. default:
  247. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  248. return -EINVAL;
  249. }
  250. if (!ring->ready) {
  251. DRM_ERROR("Trying to move memory with ring turned off.\n");
  252. return -EINVAL;
  253. }
  254. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  255. r = amdgpu_copy_buffer(ring, old_start, new_start,
  256. new_mem->num_pages * PAGE_SIZE, /* bytes */
  257. bo->resv, &fence);
  258. /* FIXME: handle copy error */
  259. r = ttm_bo_move_accel_cleanup(bo, fence,
  260. evict, no_wait_gpu, new_mem);
  261. fence_put(fence);
  262. return r;
  263. }
  264. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  265. bool evict, bool interruptible,
  266. bool no_wait_gpu,
  267. struct ttm_mem_reg *new_mem)
  268. {
  269. struct amdgpu_device *adev;
  270. struct ttm_mem_reg *old_mem = &bo->mem;
  271. struct ttm_mem_reg tmp_mem;
  272. struct ttm_place placements;
  273. struct ttm_placement placement;
  274. int r;
  275. adev = amdgpu_get_adev(bo->bdev);
  276. tmp_mem = *new_mem;
  277. tmp_mem.mm_node = NULL;
  278. placement.num_placement = 1;
  279. placement.placement = &placements;
  280. placement.num_busy_placement = 1;
  281. placement.busy_placement = &placements;
  282. placements.fpfn = 0;
  283. placements.lpfn = 0;
  284. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  285. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  286. interruptible, no_wait_gpu);
  287. if (unlikely(r)) {
  288. return r;
  289. }
  290. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  291. if (unlikely(r)) {
  292. goto out_cleanup;
  293. }
  294. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  295. if (unlikely(r)) {
  296. goto out_cleanup;
  297. }
  298. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  299. if (unlikely(r)) {
  300. goto out_cleanup;
  301. }
  302. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  303. out_cleanup:
  304. ttm_bo_mem_put(bo, &tmp_mem);
  305. return r;
  306. }
  307. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  308. bool evict, bool interruptible,
  309. bool no_wait_gpu,
  310. struct ttm_mem_reg *new_mem)
  311. {
  312. struct amdgpu_device *adev;
  313. struct ttm_mem_reg *old_mem = &bo->mem;
  314. struct ttm_mem_reg tmp_mem;
  315. struct ttm_placement placement;
  316. struct ttm_place placements;
  317. int r;
  318. adev = amdgpu_get_adev(bo->bdev);
  319. tmp_mem = *new_mem;
  320. tmp_mem.mm_node = NULL;
  321. placement.num_placement = 1;
  322. placement.placement = &placements;
  323. placement.num_busy_placement = 1;
  324. placement.busy_placement = &placements;
  325. placements.fpfn = 0;
  326. placements.lpfn = 0;
  327. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  328. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  329. interruptible, no_wait_gpu);
  330. if (unlikely(r)) {
  331. return r;
  332. }
  333. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  334. if (unlikely(r)) {
  335. goto out_cleanup;
  336. }
  337. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  338. if (unlikely(r)) {
  339. goto out_cleanup;
  340. }
  341. out_cleanup:
  342. ttm_bo_mem_put(bo, &tmp_mem);
  343. return r;
  344. }
  345. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  346. bool evict, bool interruptible,
  347. bool no_wait_gpu,
  348. struct ttm_mem_reg *new_mem)
  349. {
  350. struct amdgpu_device *adev;
  351. struct ttm_mem_reg *old_mem = &bo->mem;
  352. int r;
  353. adev = amdgpu_get_adev(bo->bdev);
  354. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  355. amdgpu_move_null(bo, new_mem);
  356. return 0;
  357. }
  358. if ((old_mem->mem_type == TTM_PL_TT &&
  359. new_mem->mem_type == TTM_PL_SYSTEM) ||
  360. (old_mem->mem_type == TTM_PL_SYSTEM &&
  361. new_mem->mem_type == TTM_PL_TT)) {
  362. /* bind is enough */
  363. amdgpu_move_null(bo, new_mem);
  364. return 0;
  365. }
  366. if (adev->mman.buffer_funcs == NULL ||
  367. adev->mman.buffer_funcs_ring == NULL ||
  368. !adev->mman.buffer_funcs_ring->ready) {
  369. /* use memcpy */
  370. goto memcpy;
  371. }
  372. if (old_mem->mem_type == TTM_PL_VRAM &&
  373. new_mem->mem_type == TTM_PL_SYSTEM) {
  374. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  375. no_wait_gpu, new_mem);
  376. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  377. new_mem->mem_type == TTM_PL_VRAM) {
  378. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  379. no_wait_gpu, new_mem);
  380. } else {
  381. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  382. }
  383. if (r) {
  384. memcpy:
  385. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  386. if (r) {
  387. return r;
  388. }
  389. }
  390. /* update statistics */
  391. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  392. return 0;
  393. }
  394. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  395. {
  396. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  397. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  398. mem->bus.addr = NULL;
  399. mem->bus.offset = 0;
  400. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  401. mem->bus.base = 0;
  402. mem->bus.is_iomem = false;
  403. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  404. return -EINVAL;
  405. switch (mem->mem_type) {
  406. case TTM_PL_SYSTEM:
  407. /* system memory */
  408. return 0;
  409. case TTM_PL_TT:
  410. break;
  411. case TTM_PL_VRAM:
  412. mem->bus.offset = mem->start << PAGE_SHIFT;
  413. /* check if it's visible */
  414. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  415. return -EINVAL;
  416. mem->bus.base = adev->mc.aper_base;
  417. mem->bus.is_iomem = true;
  418. #ifdef __alpha__
  419. /*
  420. * Alpha: use bus.addr to hold the ioremap() return,
  421. * so we can modify bus.base below.
  422. */
  423. if (mem->placement & TTM_PL_FLAG_WC)
  424. mem->bus.addr =
  425. ioremap_wc(mem->bus.base + mem->bus.offset,
  426. mem->bus.size);
  427. else
  428. mem->bus.addr =
  429. ioremap_nocache(mem->bus.base + mem->bus.offset,
  430. mem->bus.size);
  431. /*
  432. * Alpha: Use just the bus offset plus
  433. * the hose/domain memory base for bus.base.
  434. * It then can be used to build PTEs for VRAM
  435. * access, as done in ttm_bo_vm_fault().
  436. */
  437. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  438. adev->ddev->hose->dense_mem_base;
  439. #endif
  440. break;
  441. default:
  442. return -EINVAL;
  443. }
  444. return 0;
  445. }
  446. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  447. {
  448. }
  449. /*
  450. * TTM backend functions.
  451. */
  452. struct amdgpu_ttm_gup_task_list {
  453. struct list_head list;
  454. struct task_struct *task;
  455. };
  456. struct amdgpu_ttm_tt {
  457. struct ttm_dma_tt ttm;
  458. struct amdgpu_device *adev;
  459. u64 offset;
  460. uint64_t userptr;
  461. struct mm_struct *usermm;
  462. uint32_t userflags;
  463. spinlock_t guptasklock;
  464. struct list_head guptasks;
  465. atomic_t mmu_invalidations;
  466. };
  467. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  468. {
  469. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  470. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  471. unsigned pinned = 0;
  472. int r;
  473. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  474. /* check that we only use anonymous memory
  475. to prevent problems with writeback */
  476. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  477. struct vm_area_struct *vma;
  478. vma = find_vma(gtt->usermm, gtt->userptr);
  479. if (!vma || vma->vm_file || vma->vm_end < end)
  480. return -EPERM;
  481. }
  482. do {
  483. unsigned num_pages = ttm->num_pages - pinned;
  484. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  485. struct page **p = pages + pinned;
  486. struct amdgpu_ttm_gup_task_list guptask;
  487. guptask.task = current;
  488. spin_lock(&gtt->guptasklock);
  489. list_add(&guptask.list, &gtt->guptasks);
  490. spin_unlock(&gtt->guptasklock);
  491. r = get_user_pages(current, current->mm, userptr, num_pages,
  492. write, 0, p, NULL);
  493. spin_lock(&gtt->guptasklock);
  494. list_del(&guptask.list);
  495. spin_unlock(&gtt->guptasklock);
  496. if (r < 0)
  497. goto release_pages;
  498. pinned += r;
  499. } while (pinned < ttm->num_pages);
  500. return 0;
  501. release_pages:
  502. release_pages(pages, pinned, 0);
  503. return r;
  504. }
  505. /* prepare the sg table with the user pages */
  506. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  507. {
  508. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  509. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  510. unsigned nents;
  511. int r;
  512. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  513. enum dma_data_direction direction = write ?
  514. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  515. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  516. ttm->num_pages << PAGE_SHIFT,
  517. GFP_KERNEL);
  518. if (r)
  519. goto release_sg;
  520. r = -ENOMEM;
  521. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  522. if (nents != ttm->sg->nents)
  523. goto release_sg;
  524. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  525. gtt->ttm.dma_address, ttm->num_pages);
  526. return 0;
  527. release_sg:
  528. kfree(ttm->sg);
  529. return r;
  530. }
  531. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  532. {
  533. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  534. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  535. struct sg_page_iter sg_iter;
  536. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  537. enum dma_data_direction direction = write ?
  538. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  539. /* double check that we don't free the table twice */
  540. if (!ttm->sg->sgl)
  541. return;
  542. /* free the sg table and pages again */
  543. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  544. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  545. struct page *page = sg_page_iter_page(&sg_iter);
  546. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  547. set_page_dirty(page);
  548. mark_page_accessed(page);
  549. page_cache_release(page);
  550. }
  551. sg_free_table(ttm->sg);
  552. }
  553. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  554. struct ttm_mem_reg *bo_mem)
  555. {
  556. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  557. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  558. int r;
  559. if (gtt->userptr) {
  560. r = amdgpu_ttm_tt_pin_userptr(ttm);
  561. if (r) {
  562. DRM_ERROR("failed to pin userptr\n");
  563. return r;
  564. }
  565. }
  566. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  567. if (!ttm->num_pages) {
  568. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  569. ttm->num_pages, bo_mem, ttm);
  570. }
  571. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  572. bo_mem->mem_type == AMDGPU_PL_GWS ||
  573. bo_mem->mem_type == AMDGPU_PL_OA)
  574. return -EINVAL;
  575. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  576. ttm->pages, gtt->ttm.dma_address, flags);
  577. if (r) {
  578. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  579. ttm->num_pages, (unsigned)gtt->offset);
  580. return r;
  581. }
  582. return 0;
  583. }
  584. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  585. {
  586. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  587. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  588. if (gtt->adev->gart.ready)
  589. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  590. if (gtt->userptr)
  591. amdgpu_ttm_tt_unpin_userptr(ttm);
  592. return 0;
  593. }
  594. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  595. {
  596. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  597. ttm_dma_tt_fini(&gtt->ttm);
  598. kfree(gtt);
  599. }
  600. static struct ttm_backend_func amdgpu_backend_func = {
  601. .bind = &amdgpu_ttm_backend_bind,
  602. .unbind = &amdgpu_ttm_backend_unbind,
  603. .destroy = &amdgpu_ttm_backend_destroy,
  604. };
  605. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  606. unsigned long size, uint32_t page_flags,
  607. struct page *dummy_read_page)
  608. {
  609. struct amdgpu_device *adev;
  610. struct amdgpu_ttm_tt *gtt;
  611. adev = amdgpu_get_adev(bdev);
  612. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  613. if (gtt == NULL) {
  614. return NULL;
  615. }
  616. gtt->ttm.ttm.func = &amdgpu_backend_func;
  617. gtt->adev = adev;
  618. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  619. kfree(gtt);
  620. return NULL;
  621. }
  622. return &gtt->ttm.ttm;
  623. }
  624. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  625. {
  626. struct amdgpu_device *adev;
  627. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  628. unsigned i;
  629. int r;
  630. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  631. if (ttm->state != tt_unpopulated)
  632. return 0;
  633. if (gtt && gtt->userptr) {
  634. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  635. if (!ttm->sg)
  636. return -ENOMEM;
  637. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  638. ttm->state = tt_unbound;
  639. return 0;
  640. }
  641. if (slave && ttm->sg) {
  642. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  643. gtt->ttm.dma_address, ttm->num_pages);
  644. ttm->state = tt_unbound;
  645. return 0;
  646. }
  647. adev = amdgpu_get_adev(ttm->bdev);
  648. #ifdef CONFIG_SWIOTLB
  649. if (swiotlb_nr_tbl()) {
  650. return ttm_dma_populate(&gtt->ttm, adev->dev);
  651. }
  652. #endif
  653. r = ttm_pool_populate(ttm);
  654. if (r) {
  655. return r;
  656. }
  657. for (i = 0; i < ttm->num_pages; i++) {
  658. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  659. 0, PAGE_SIZE,
  660. PCI_DMA_BIDIRECTIONAL);
  661. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  662. while (--i) {
  663. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  664. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  665. gtt->ttm.dma_address[i] = 0;
  666. }
  667. ttm_pool_unpopulate(ttm);
  668. return -EFAULT;
  669. }
  670. }
  671. return 0;
  672. }
  673. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  674. {
  675. struct amdgpu_device *adev;
  676. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  677. unsigned i;
  678. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  679. if (gtt && gtt->userptr) {
  680. kfree(ttm->sg);
  681. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  682. return;
  683. }
  684. if (slave)
  685. return;
  686. adev = amdgpu_get_adev(ttm->bdev);
  687. #ifdef CONFIG_SWIOTLB
  688. if (swiotlb_nr_tbl()) {
  689. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  690. return;
  691. }
  692. #endif
  693. for (i = 0; i < ttm->num_pages; i++) {
  694. if (gtt->ttm.dma_address[i]) {
  695. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  696. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  697. }
  698. }
  699. ttm_pool_unpopulate(ttm);
  700. }
  701. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  702. uint32_t flags)
  703. {
  704. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  705. if (gtt == NULL)
  706. return -EINVAL;
  707. gtt->userptr = addr;
  708. gtt->usermm = current->mm;
  709. gtt->userflags = flags;
  710. spin_lock_init(&gtt->guptasklock);
  711. INIT_LIST_HEAD(&gtt->guptasks);
  712. atomic_set(&gtt->mmu_invalidations, 0);
  713. return 0;
  714. }
  715. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  716. {
  717. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  718. if (gtt == NULL)
  719. return NULL;
  720. return gtt->usermm;
  721. }
  722. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  723. unsigned long end)
  724. {
  725. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  726. struct amdgpu_ttm_gup_task_list *entry;
  727. unsigned long size;
  728. if (gtt == NULL || !gtt->userptr)
  729. return false;
  730. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  731. if (gtt->userptr > end || gtt->userptr + size <= start)
  732. return false;
  733. spin_lock(&gtt->guptasklock);
  734. list_for_each_entry(entry, &gtt->guptasks, list) {
  735. if (entry->task == current) {
  736. spin_unlock(&gtt->guptasklock);
  737. return false;
  738. }
  739. }
  740. spin_unlock(&gtt->guptasklock);
  741. atomic_inc(&gtt->mmu_invalidations);
  742. return true;
  743. }
  744. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  745. int *last_invalidated)
  746. {
  747. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  748. int prev_invalidated = *last_invalidated;
  749. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  750. return prev_invalidated != *last_invalidated;
  751. }
  752. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  753. {
  754. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  755. if (gtt == NULL)
  756. return false;
  757. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  758. }
  759. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  760. struct ttm_mem_reg *mem)
  761. {
  762. uint32_t flags = 0;
  763. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  764. flags |= AMDGPU_PTE_VALID;
  765. if (mem && mem->mem_type == TTM_PL_TT) {
  766. flags |= AMDGPU_PTE_SYSTEM;
  767. if (ttm->caching_state == tt_cached)
  768. flags |= AMDGPU_PTE_SNOOPED;
  769. }
  770. if (adev->asic_type >= CHIP_TONGA)
  771. flags |= AMDGPU_PTE_EXECUTABLE;
  772. flags |= AMDGPU_PTE_READABLE;
  773. if (!amdgpu_ttm_tt_is_readonly(ttm))
  774. flags |= AMDGPU_PTE_WRITEABLE;
  775. return flags;
  776. }
  777. static struct ttm_bo_driver amdgpu_bo_driver = {
  778. .ttm_tt_create = &amdgpu_ttm_tt_create,
  779. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  780. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  781. .invalidate_caches = &amdgpu_invalidate_caches,
  782. .init_mem_type = &amdgpu_init_mem_type,
  783. .evict_flags = &amdgpu_evict_flags,
  784. .move = &amdgpu_bo_move,
  785. .verify_access = &amdgpu_verify_access,
  786. .move_notify = &amdgpu_bo_move_notify,
  787. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  788. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  789. .io_mem_free = &amdgpu_ttm_io_mem_free,
  790. };
  791. int amdgpu_ttm_init(struct amdgpu_device *adev)
  792. {
  793. int r;
  794. r = amdgpu_ttm_global_init(adev);
  795. if (r) {
  796. return r;
  797. }
  798. /* No others user of address space so set it to 0 */
  799. r = ttm_bo_device_init(&adev->mman.bdev,
  800. adev->mman.bo_global_ref.ref.object,
  801. &amdgpu_bo_driver,
  802. adev->ddev->anon_inode->i_mapping,
  803. DRM_FILE_PAGE_OFFSET,
  804. adev->need_dma32);
  805. if (r) {
  806. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  807. return r;
  808. }
  809. adev->mman.initialized = true;
  810. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  811. adev->mc.real_vram_size >> PAGE_SHIFT);
  812. if (r) {
  813. DRM_ERROR("Failed initializing VRAM heap.\n");
  814. return r;
  815. }
  816. /* Change the size here instead of the init above so only lpfn is affected */
  817. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  818. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  819. AMDGPU_GEM_DOMAIN_VRAM,
  820. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  821. NULL, NULL, &adev->stollen_vga_memory);
  822. if (r) {
  823. return r;
  824. }
  825. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  826. if (r)
  827. return r;
  828. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  829. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  830. if (r) {
  831. amdgpu_bo_unref(&adev->stollen_vga_memory);
  832. return r;
  833. }
  834. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  835. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  836. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  837. adev->mc.gtt_size >> PAGE_SHIFT);
  838. if (r) {
  839. DRM_ERROR("Failed initializing GTT heap.\n");
  840. return r;
  841. }
  842. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  843. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  844. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  845. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  846. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  847. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  848. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  849. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  850. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  851. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  852. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  853. /* GDS Memory */
  854. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  855. adev->gds.mem.total_size >> PAGE_SHIFT);
  856. if (r) {
  857. DRM_ERROR("Failed initializing GDS heap.\n");
  858. return r;
  859. }
  860. /* GWS */
  861. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  862. adev->gds.gws.total_size >> PAGE_SHIFT);
  863. if (r) {
  864. DRM_ERROR("Failed initializing gws heap.\n");
  865. return r;
  866. }
  867. /* OA */
  868. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  869. adev->gds.oa.total_size >> PAGE_SHIFT);
  870. if (r) {
  871. DRM_ERROR("Failed initializing oa heap.\n");
  872. return r;
  873. }
  874. r = amdgpu_ttm_debugfs_init(adev);
  875. if (r) {
  876. DRM_ERROR("Failed to init debugfs\n");
  877. return r;
  878. }
  879. return 0;
  880. }
  881. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  882. {
  883. int r;
  884. if (!adev->mman.initialized)
  885. return;
  886. amdgpu_ttm_debugfs_fini(adev);
  887. if (adev->stollen_vga_memory) {
  888. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  889. if (r == 0) {
  890. amdgpu_bo_unpin(adev->stollen_vga_memory);
  891. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  892. }
  893. amdgpu_bo_unref(&adev->stollen_vga_memory);
  894. }
  895. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  896. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  897. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  898. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  899. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  900. ttm_bo_device_release(&adev->mman.bdev);
  901. amdgpu_gart_fini(adev);
  902. amdgpu_ttm_global_fini(adev);
  903. adev->mman.initialized = false;
  904. DRM_INFO("amdgpu: ttm finalized\n");
  905. }
  906. /* this should only be called at bootup or when userspace
  907. * isn't running */
  908. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  909. {
  910. struct ttm_mem_type_manager *man;
  911. if (!adev->mman.initialized)
  912. return;
  913. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  914. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  915. man->size = size >> PAGE_SHIFT;
  916. }
  917. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  918. {
  919. struct drm_file *file_priv;
  920. struct amdgpu_device *adev;
  921. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  922. return -EINVAL;
  923. file_priv = filp->private_data;
  924. adev = file_priv->minor->dev->dev_private;
  925. if (adev == NULL)
  926. return -EINVAL;
  927. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  928. }
  929. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  930. uint64_t src_offset,
  931. uint64_t dst_offset,
  932. uint32_t byte_count,
  933. struct reservation_object *resv,
  934. struct fence **fence)
  935. {
  936. struct amdgpu_device *adev = ring->adev;
  937. struct amdgpu_job *job;
  938. uint32_t max_bytes;
  939. unsigned num_loops, num_dw;
  940. unsigned i;
  941. int r;
  942. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  943. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  944. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  945. /* for IB padding */
  946. while (num_dw & 0x7)
  947. num_dw++;
  948. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  949. if (r)
  950. return r;
  951. if (resv) {
  952. r = amdgpu_sync_resv(adev, &job->sync, resv,
  953. AMDGPU_FENCE_OWNER_UNDEFINED);
  954. if (r) {
  955. DRM_ERROR("sync failed (%d).\n", r);
  956. goto error_free;
  957. }
  958. }
  959. for (i = 0; i < num_loops; i++) {
  960. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  961. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  962. dst_offset, cur_size_in_bytes);
  963. src_offset += cur_size_in_bytes;
  964. dst_offset += cur_size_in_bytes;
  965. byte_count -= cur_size_in_bytes;
  966. }
  967. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  968. WARN_ON(job->ibs[0].length_dw > num_dw);
  969. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  970. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  971. if (r)
  972. goto error_free;
  973. return 0;
  974. error_free:
  975. amdgpu_job_free(job);
  976. return r;
  977. }
  978. #if defined(CONFIG_DEBUG_FS)
  979. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  980. {
  981. struct drm_info_node *node = (struct drm_info_node *)m->private;
  982. unsigned ttm_pl = *(int *)node->info_ent->data;
  983. struct drm_device *dev = node->minor->dev;
  984. struct amdgpu_device *adev = dev->dev_private;
  985. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  986. int ret;
  987. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  988. spin_lock(&glob->lru_lock);
  989. ret = drm_mm_dump_table(m, mm);
  990. spin_unlock(&glob->lru_lock);
  991. if (ttm_pl == TTM_PL_VRAM)
  992. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  993. adev->mman.bdev.man[ttm_pl].size,
  994. (u64)atomic64_read(&adev->vram_usage) >> 20,
  995. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  996. return ret;
  997. }
  998. static int ttm_pl_vram = TTM_PL_VRAM;
  999. static int ttm_pl_tt = TTM_PL_TT;
  1000. static struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1001. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1002. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1003. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1004. #ifdef CONFIG_SWIOTLB
  1005. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1006. #endif
  1007. };
  1008. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1009. size_t size, loff_t *pos)
  1010. {
  1011. struct amdgpu_device *adev = f->f_inode->i_private;
  1012. ssize_t result = 0;
  1013. int r;
  1014. if (size & 0x3 || *pos & 0x3)
  1015. return -EINVAL;
  1016. while (size) {
  1017. unsigned long flags;
  1018. uint32_t value;
  1019. if (*pos >= adev->mc.mc_vram_size)
  1020. return result;
  1021. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1022. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1023. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1024. value = RREG32(mmMM_DATA);
  1025. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1026. r = put_user(value, (uint32_t *)buf);
  1027. if (r)
  1028. return r;
  1029. result += 4;
  1030. buf += 4;
  1031. *pos += 4;
  1032. size -= 4;
  1033. }
  1034. return result;
  1035. }
  1036. static const struct file_operations amdgpu_ttm_vram_fops = {
  1037. .owner = THIS_MODULE,
  1038. .read = amdgpu_ttm_vram_read,
  1039. .llseek = default_llseek
  1040. };
  1041. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1042. size_t size, loff_t *pos)
  1043. {
  1044. struct amdgpu_device *adev = f->f_inode->i_private;
  1045. ssize_t result = 0;
  1046. int r;
  1047. while (size) {
  1048. loff_t p = *pos / PAGE_SIZE;
  1049. unsigned off = *pos & ~PAGE_MASK;
  1050. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1051. struct page *page;
  1052. void *ptr;
  1053. if (p >= adev->gart.num_cpu_pages)
  1054. return result;
  1055. page = adev->gart.pages[p];
  1056. if (page) {
  1057. ptr = kmap(page);
  1058. ptr += off;
  1059. r = copy_to_user(buf, ptr, cur_size);
  1060. kunmap(adev->gart.pages[p]);
  1061. } else
  1062. r = clear_user(buf, cur_size);
  1063. if (r)
  1064. return -EFAULT;
  1065. result += cur_size;
  1066. buf += cur_size;
  1067. *pos += cur_size;
  1068. size -= cur_size;
  1069. }
  1070. return result;
  1071. }
  1072. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1073. .owner = THIS_MODULE,
  1074. .read = amdgpu_ttm_gtt_read,
  1075. .llseek = default_llseek
  1076. };
  1077. #endif
  1078. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1079. {
  1080. #if defined(CONFIG_DEBUG_FS)
  1081. unsigned count;
  1082. struct drm_minor *minor = adev->ddev->primary;
  1083. struct dentry *ent, *root = minor->debugfs_root;
  1084. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1085. adev, &amdgpu_ttm_vram_fops);
  1086. if (IS_ERR(ent))
  1087. return PTR_ERR(ent);
  1088. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1089. adev->mman.vram = ent;
  1090. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1091. adev, &amdgpu_ttm_gtt_fops);
  1092. if (IS_ERR(ent))
  1093. return PTR_ERR(ent);
  1094. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1095. adev->mman.gtt = ent;
  1096. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1097. #ifdef CONFIG_SWIOTLB
  1098. if (!swiotlb_nr_tbl())
  1099. --count;
  1100. #endif
  1101. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1102. #else
  1103. return 0;
  1104. #endif
  1105. }
  1106. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1107. {
  1108. #if defined(CONFIG_DEBUG_FS)
  1109. debugfs_remove(adev->mman.vram);
  1110. adev->mman.vram = NULL;
  1111. debugfs_remove(adev->mman.gtt);
  1112. adev->mman.gtt = NULL;
  1113. #endif
  1114. }