intel_runtime_pm.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. static struct i915_power_well *
  62. lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
  63. const char *
  64. intel_display_power_domain_str(enum intel_display_power_domain domain)
  65. {
  66. switch (domain) {
  67. case POWER_DOMAIN_PIPE_A:
  68. return "PIPE_A";
  69. case POWER_DOMAIN_PIPE_B:
  70. return "PIPE_B";
  71. case POWER_DOMAIN_PIPE_C:
  72. return "PIPE_C";
  73. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  74. return "PIPE_A_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  76. return "PIPE_B_PANEL_FITTER";
  77. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  78. return "PIPE_C_PANEL_FITTER";
  79. case POWER_DOMAIN_TRANSCODER_A:
  80. return "TRANSCODER_A";
  81. case POWER_DOMAIN_TRANSCODER_B:
  82. return "TRANSCODER_B";
  83. case POWER_DOMAIN_TRANSCODER_C:
  84. return "TRANSCODER_C";
  85. case POWER_DOMAIN_TRANSCODER_EDP:
  86. return "TRANSCODER_EDP";
  87. case POWER_DOMAIN_TRANSCODER_DSI_A:
  88. return "TRANSCODER_DSI_A";
  89. case POWER_DOMAIN_TRANSCODER_DSI_C:
  90. return "TRANSCODER_DSI_C";
  91. case POWER_DOMAIN_PORT_DDI_A_LANES:
  92. return "PORT_DDI_A_LANES";
  93. case POWER_DOMAIN_PORT_DDI_B_LANES:
  94. return "PORT_DDI_B_LANES";
  95. case POWER_DOMAIN_PORT_DDI_C_LANES:
  96. return "PORT_DDI_C_LANES";
  97. case POWER_DOMAIN_PORT_DDI_D_LANES:
  98. return "PORT_DDI_D_LANES";
  99. case POWER_DOMAIN_PORT_DDI_E_LANES:
  100. return "PORT_DDI_E_LANES";
  101. case POWER_DOMAIN_PORT_DSI:
  102. return "PORT_DSI";
  103. case POWER_DOMAIN_PORT_CRT:
  104. return "PORT_CRT";
  105. case POWER_DOMAIN_PORT_OTHER:
  106. return "PORT_OTHER";
  107. case POWER_DOMAIN_VGA:
  108. return "VGA";
  109. case POWER_DOMAIN_AUDIO:
  110. return "AUDIO";
  111. case POWER_DOMAIN_PLLS:
  112. return "PLLS";
  113. case POWER_DOMAIN_AUX_A:
  114. return "AUX_A";
  115. case POWER_DOMAIN_AUX_B:
  116. return "AUX_B";
  117. case POWER_DOMAIN_AUX_C:
  118. return "AUX_C";
  119. case POWER_DOMAIN_AUX_D:
  120. return "AUX_D";
  121. case POWER_DOMAIN_GMBUS:
  122. return "GMBUS";
  123. case POWER_DOMAIN_INIT:
  124. return "INIT";
  125. case POWER_DOMAIN_MODESET:
  126. return "MODESET";
  127. default:
  128. MISSING_CASE(domain);
  129. return "?";
  130. }
  131. }
  132. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  133. struct i915_power_well *power_well)
  134. {
  135. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  136. power_well->ops->enable(dev_priv, power_well);
  137. power_well->hw_enabled = true;
  138. }
  139. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  140. struct i915_power_well *power_well)
  141. {
  142. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  143. power_well->hw_enabled = false;
  144. power_well->ops->disable(dev_priv, power_well);
  145. }
  146. static void intel_power_well_get(struct drm_i915_private *dev_priv,
  147. struct i915_power_well *power_well)
  148. {
  149. if (!power_well->count++)
  150. intel_power_well_enable(dev_priv, power_well);
  151. }
  152. static void intel_power_well_put(struct drm_i915_private *dev_priv,
  153. struct i915_power_well *power_well)
  154. {
  155. WARN(!power_well->count, "Use count on power well %s is already zero",
  156. power_well->name);
  157. if (!--power_well->count)
  158. intel_power_well_disable(dev_priv, power_well);
  159. }
  160. /*
  161. * We should only use the power well if we explicitly asked the hardware to
  162. * enable it, so check if it's enabled and also check if we've requested it to
  163. * be enabled.
  164. */
  165. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  169. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  170. }
  171. /**
  172. * __intel_display_power_is_enabled - unlocked check for a power domain
  173. * @dev_priv: i915 device instance
  174. * @domain: power domain to check
  175. *
  176. * This is the unlocked version of intel_display_power_is_enabled() and should
  177. * only be used from error capture and recovery code where deadlocks are
  178. * possible.
  179. *
  180. * Returns:
  181. * True when the power domain is enabled, false otherwise.
  182. */
  183. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  184. enum intel_display_power_domain domain)
  185. {
  186. struct i915_power_domains *power_domains;
  187. struct i915_power_well *power_well;
  188. bool is_enabled;
  189. int i;
  190. if (dev_priv->pm.suspended)
  191. return false;
  192. power_domains = &dev_priv->power_domains;
  193. is_enabled = true;
  194. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  195. if (power_well->always_on)
  196. continue;
  197. if (!power_well->hw_enabled) {
  198. is_enabled = false;
  199. break;
  200. }
  201. }
  202. return is_enabled;
  203. }
  204. /**
  205. * intel_display_power_is_enabled - check for a power domain
  206. * @dev_priv: i915 device instance
  207. * @domain: power domain to check
  208. *
  209. * This function can be used to check the hw power domain state. It is mostly
  210. * used in hardware state readout functions. Everywhere else code should rely
  211. * upon explicit power domain reference counting to ensure that the hardware
  212. * block is powered up before accessing it.
  213. *
  214. * Callers must hold the relevant modesetting locks to ensure that concurrent
  215. * threads can't disable the power well while the caller tries to read a few
  216. * registers.
  217. *
  218. * Returns:
  219. * True when the power domain is enabled, false otherwise.
  220. */
  221. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  222. enum intel_display_power_domain domain)
  223. {
  224. struct i915_power_domains *power_domains;
  225. bool ret;
  226. power_domains = &dev_priv->power_domains;
  227. mutex_lock(&power_domains->lock);
  228. ret = __intel_display_power_is_enabled(dev_priv, domain);
  229. mutex_unlock(&power_domains->lock);
  230. return ret;
  231. }
  232. /**
  233. * intel_display_set_init_power - set the initial power domain state
  234. * @dev_priv: i915 device instance
  235. * @enable: whether to enable or disable the initial power domain state
  236. *
  237. * For simplicity our driver load/unload and system suspend/resume code assumes
  238. * that all power domains are always enabled. This functions controls the state
  239. * of this little hack. While the initial power domain state is enabled runtime
  240. * pm is effectively disabled.
  241. */
  242. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  243. bool enable)
  244. {
  245. if (dev_priv->power_domains.init_power_on == enable)
  246. return;
  247. if (enable)
  248. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  249. else
  250. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  251. dev_priv->power_domains.init_power_on = enable;
  252. }
  253. /*
  254. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  255. * when not needed anymore. We have 4 registers that can request the power well
  256. * to be enabled, and it will only be disabled if none of the registers is
  257. * requesting it to be enabled.
  258. */
  259. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  260. {
  261. struct pci_dev *pdev = dev_priv->drm.pdev;
  262. /*
  263. * After we re-enable the power well, if we touch VGA register 0x3d5
  264. * we'll get unclaimed register interrupts. This stops after we write
  265. * anything to the VGA MSR register. The vgacon module uses this
  266. * register all the time, so if we unbind our driver and, as a
  267. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  268. * console_unlock(). So make here we touch the VGA MSR register, making
  269. * sure vgacon can keep working normally without triggering interrupts
  270. * and error messages.
  271. */
  272. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  273. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  274. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  275. if (IS_BROADWELL(dev_priv))
  276. gen8_irq_power_well_post_enable(dev_priv,
  277. 1 << PIPE_C | 1 << PIPE_B);
  278. }
  279. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  280. {
  281. if (IS_BROADWELL(dev_priv))
  282. gen8_irq_power_well_pre_disable(dev_priv,
  283. 1 << PIPE_C | 1 << PIPE_B);
  284. }
  285. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  286. struct i915_power_well *power_well)
  287. {
  288. struct pci_dev *pdev = dev_priv->drm.pdev;
  289. /*
  290. * After we re-enable the power well, if we touch VGA register 0x3d5
  291. * we'll get unclaimed register interrupts. This stops after we write
  292. * anything to the VGA MSR register. The vgacon module uses this
  293. * register all the time, so if we unbind our driver and, as a
  294. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  295. * console_unlock(). So make here we touch the VGA MSR register, making
  296. * sure vgacon can keep working normally without triggering interrupts
  297. * and error messages.
  298. */
  299. if (power_well->id == SKL_DISP_PW_2) {
  300. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  301. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  302. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  303. gen8_irq_power_well_post_enable(dev_priv,
  304. 1 << PIPE_C | 1 << PIPE_B);
  305. }
  306. }
  307. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  308. struct i915_power_well *power_well)
  309. {
  310. if (power_well->id == SKL_DISP_PW_2)
  311. gen8_irq_power_well_pre_disable(dev_priv,
  312. 1 << PIPE_C | 1 << PIPE_B);
  313. }
  314. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  315. struct i915_power_well *power_well, bool enable)
  316. {
  317. bool is_enabled, enable_requested;
  318. uint32_t tmp;
  319. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  320. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  321. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  322. if (enable) {
  323. if (!enable_requested)
  324. I915_WRITE(HSW_PWR_WELL_DRIVER,
  325. HSW_PWR_WELL_ENABLE_REQUEST);
  326. if (!is_enabled) {
  327. DRM_DEBUG_KMS("Enabling power well\n");
  328. if (intel_wait_for_register(dev_priv,
  329. HSW_PWR_WELL_DRIVER,
  330. HSW_PWR_WELL_STATE_ENABLED,
  331. HSW_PWR_WELL_STATE_ENABLED,
  332. 20))
  333. DRM_ERROR("Timeout enabling power well\n");
  334. hsw_power_well_post_enable(dev_priv);
  335. }
  336. } else {
  337. if (enable_requested) {
  338. hsw_power_well_pre_disable(dev_priv);
  339. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  340. POSTING_READ(HSW_PWR_WELL_DRIVER);
  341. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  342. }
  343. }
  344. }
  345. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  346. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  347. BIT(POWER_DOMAIN_PIPE_B) | \
  348. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  349. BIT(POWER_DOMAIN_PIPE_C) | \
  350. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  351. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  352. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  353. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  354. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  355. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  356. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  357. BIT(POWER_DOMAIN_AUX_B) | \
  358. BIT(POWER_DOMAIN_AUX_C) | \
  359. BIT(POWER_DOMAIN_AUX_D) | \
  360. BIT(POWER_DOMAIN_AUDIO) | \
  361. BIT(POWER_DOMAIN_VGA) | \
  362. BIT(POWER_DOMAIN_INIT))
  363. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  364. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  365. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  366. BIT(POWER_DOMAIN_INIT))
  367. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  368. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  369. BIT(POWER_DOMAIN_INIT))
  370. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  371. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  372. BIT(POWER_DOMAIN_INIT))
  373. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  374. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  375. BIT(POWER_DOMAIN_INIT))
  376. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  377. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  378. BIT(POWER_DOMAIN_MODESET) | \
  379. BIT(POWER_DOMAIN_AUX_A) | \
  380. BIT(POWER_DOMAIN_INIT))
  381. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  382. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  383. BIT(POWER_DOMAIN_PIPE_B) | \
  384. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  385. BIT(POWER_DOMAIN_PIPE_C) | \
  386. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  387. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  388. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  389. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  390. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  391. BIT(POWER_DOMAIN_AUX_B) | \
  392. BIT(POWER_DOMAIN_AUX_C) | \
  393. BIT(POWER_DOMAIN_AUDIO) | \
  394. BIT(POWER_DOMAIN_VGA) | \
  395. BIT(POWER_DOMAIN_GMBUS) | \
  396. BIT(POWER_DOMAIN_INIT))
  397. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  398. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  399. BIT(POWER_DOMAIN_MODESET) | \
  400. BIT(POWER_DOMAIN_AUX_A) | \
  401. BIT(POWER_DOMAIN_INIT))
  402. #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
  403. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  404. BIT(POWER_DOMAIN_AUX_A) | \
  405. BIT(POWER_DOMAIN_INIT))
  406. #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
  407. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  408. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  409. BIT(POWER_DOMAIN_AUX_B) | \
  410. BIT(POWER_DOMAIN_AUX_C) | \
  411. BIT(POWER_DOMAIN_INIT))
  412. #define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  413. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  414. BIT(POWER_DOMAIN_PIPE_B) | \
  415. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  416. BIT(POWER_DOMAIN_PIPE_C) | \
  417. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  418. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  419. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  420. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  421. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  422. BIT(POWER_DOMAIN_AUX_B) | \
  423. BIT(POWER_DOMAIN_AUX_C) | \
  424. BIT(POWER_DOMAIN_AUDIO) | \
  425. BIT(POWER_DOMAIN_VGA) | \
  426. BIT(POWER_DOMAIN_INIT))
  427. #define GLK_DISPLAY_DDI_A_POWER_DOMAINS ( \
  428. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  429. BIT(POWER_DOMAIN_INIT))
  430. #define GLK_DISPLAY_DDI_B_POWER_DOMAINS ( \
  431. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  432. BIT(POWER_DOMAIN_INIT))
  433. #define GLK_DISPLAY_DDI_C_POWER_DOMAINS ( \
  434. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  435. BIT(POWER_DOMAIN_INIT))
  436. #define GLK_DPIO_CMN_A_POWER_DOMAINS ( \
  437. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  438. BIT(POWER_DOMAIN_AUX_A) | \
  439. BIT(POWER_DOMAIN_INIT))
  440. #define GLK_DPIO_CMN_B_POWER_DOMAINS ( \
  441. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  442. BIT(POWER_DOMAIN_AUX_B) | \
  443. BIT(POWER_DOMAIN_INIT))
  444. #define GLK_DPIO_CMN_C_POWER_DOMAINS ( \
  445. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  446. BIT(POWER_DOMAIN_AUX_C) | \
  447. BIT(POWER_DOMAIN_INIT))
  448. #define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
  449. BIT(POWER_DOMAIN_AUX_A) | \
  450. BIT(POWER_DOMAIN_INIT))
  451. #define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
  452. BIT(POWER_DOMAIN_AUX_B) | \
  453. BIT(POWER_DOMAIN_INIT))
  454. #define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
  455. BIT(POWER_DOMAIN_AUX_C) | \
  456. BIT(POWER_DOMAIN_INIT))
  457. #define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  458. GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  459. BIT(POWER_DOMAIN_MODESET) | \
  460. BIT(POWER_DOMAIN_AUX_A) | \
  461. BIT(POWER_DOMAIN_INIT))
  462. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  463. {
  464. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  465. "DC9 already programmed to be enabled.\n");
  466. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  467. "DC5 still not disabled to enable DC9.\n");
  468. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  469. WARN_ONCE(intel_irqs_enabled(dev_priv),
  470. "Interrupts not disabled yet.\n");
  471. /*
  472. * TODO: check for the following to verify the conditions to enter DC9
  473. * state are satisfied:
  474. * 1] Check relevant display engine registers to verify if mode set
  475. * disable sequence was followed.
  476. * 2] Check if display uninitialize sequence is initialized.
  477. */
  478. }
  479. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  480. {
  481. WARN_ONCE(intel_irqs_enabled(dev_priv),
  482. "Interrupts not disabled yet.\n");
  483. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  484. "DC5 still not disabled.\n");
  485. /*
  486. * TODO: check for the following to verify DC9 state was indeed
  487. * entered before programming to disable it:
  488. * 1] Check relevant display engine registers to verify if mode
  489. * set disable sequence was followed.
  490. * 2] Check if display uninitialize sequence is initialized.
  491. */
  492. }
  493. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  494. u32 state)
  495. {
  496. int rewrites = 0;
  497. int rereads = 0;
  498. u32 v;
  499. I915_WRITE(DC_STATE_EN, state);
  500. /* It has been observed that disabling the dc6 state sometimes
  501. * doesn't stick and dmc keeps returning old value. Make sure
  502. * the write really sticks enough times and also force rewrite until
  503. * we are confident that state is exactly what we want.
  504. */
  505. do {
  506. v = I915_READ(DC_STATE_EN);
  507. if (v != state) {
  508. I915_WRITE(DC_STATE_EN, state);
  509. rewrites++;
  510. rereads = 0;
  511. } else if (rereads++ > 5) {
  512. break;
  513. }
  514. } while (rewrites < 100);
  515. if (v != state)
  516. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  517. state, v);
  518. /* Most of the times we need one retry, avoid spam */
  519. if (rewrites > 1)
  520. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  521. state, rewrites);
  522. }
  523. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  524. {
  525. u32 mask;
  526. mask = DC_STATE_EN_UPTO_DC5;
  527. if (IS_GEN9_LP(dev_priv))
  528. mask |= DC_STATE_EN_DC9;
  529. else
  530. mask |= DC_STATE_EN_UPTO_DC6;
  531. return mask;
  532. }
  533. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  534. {
  535. u32 val;
  536. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  537. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  538. dev_priv->csr.dc_state, val);
  539. dev_priv->csr.dc_state = val;
  540. }
  541. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  542. {
  543. uint32_t val;
  544. uint32_t mask;
  545. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  546. state &= dev_priv->csr.allowed_dc_mask;
  547. val = I915_READ(DC_STATE_EN);
  548. mask = gen9_dc_mask(dev_priv);
  549. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  550. val & mask, state);
  551. /* Check if DMC is ignoring our DC state requests */
  552. if ((val & mask) != dev_priv->csr.dc_state)
  553. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  554. dev_priv->csr.dc_state, val & mask);
  555. val &= ~mask;
  556. val |= state;
  557. gen9_write_dc_state(dev_priv, val);
  558. dev_priv->csr.dc_state = val & mask;
  559. }
  560. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  561. {
  562. assert_can_enable_dc9(dev_priv);
  563. DRM_DEBUG_KMS("Enabling DC9\n");
  564. intel_power_sequencer_reset(dev_priv);
  565. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  566. }
  567. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  568. {
  569. assert_can_disable_dc9(dev_priv);
  570. DRM_DEBUG_KMS("Disabling DC9\n");
  571. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  572. intel_pps_unlock_regs_wa(dev_priv);
  573. }
  574. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  575. {
  576. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  577. "CSR program storage start is NULL\n");
  578. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  579. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  580. }
  581. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  582. {
  583. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  584. SKL_DISP_PW_2);
  585. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  586. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  587. "DC5 already programmed to be enabled.\n");
  588. assert_rpm_wakelock_held(dev_priv);
  589. assert_csr_loaded(dev_priv);
  590. }
  591. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  592. {
  593. assert_can_enable_dc5(dev_priv);
  594. DRM_DEBUG_KMS("Enabling DC5\n");
  595. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  596. }
  597. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  598. {
  599. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  600. "Backlight is not disabled.\n");
  601. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  602. "DC6 already programmed to be enabled.\n");
  603. assert_csr_loaded(dev_priv);
  604. }
  605. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  606. {
  607. assert_can_enable_dc6(dev_priv);
  608. DRM_DEBUG_KMS("Enabling DC6\n");
  609. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  610. }
  611. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  612. {
  613. DRM_DEBUG_KMS("Disabling DC6\n");
  614. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  615. }
  616. static void
  617. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  618. struct i915_power_well *power_well)
  619. {
  620. enum skl_disp_power_wells power_well_id = power_well->id;
  621. u32 val;
  622. u32 mask;
  623. mask = SKL_POWER_WELL_REQ(power_well_id);
  624. val = I915_READ(HSW_PWR_WELL_KVMR);
  625. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  626. power_well->name))
  627. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  628. val = I915_READ(HSW_PWR_WELL_BIOS);
  629. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  630. if (!(val & mask))
  631. return;
  632. /*
  633. * DMC is known to force on the request bits for power well 1 on SKL
  634. * and BXT and the misc IO power well on SKL but we don't expect any
  635. * other request bits to be set, so WARN for those.
  636. */
  637. if (power_well_id == SKL_DISP_PW_1 ||
  638. (IS_GEN9_BC(dev_priv) &&
  639. power_well_id == SKL_DISP_PW_MISC_IO))
  640. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  641. "by DMC\n", power_well->name);
  642. else
  643. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  644. power_well->name);
  645. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  646. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  647. }
  648. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  649. struct i915_power_well *power_well, bool enable)
  650. {
  651. uint32_t tmp, fuse_status;
  652. uint32_t req_mask, state_mask;
  653. bool is_enabled, enable_requested, check_fuse_status = false;
  654. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  655. fuse_status = I915_READ(SKL_FUSE_STATUS);
  656. switch (power_well->id) {
  657. case SKL_DISP_PW_1:
  658. if (intel_wait_for_register(dev_priv,
  659. SKL_FUSE_STATUS,
  660. SKL_FUSE_PG0_DIST_STATUS,
  661. SKL_FUSE_PG0_DIST_STATUS,
  662. 1)) {
  663. DRM_ERROR("PG0 not enabled\n");
  664. return;
  665. }
  666. break;
  667. case SKL_DISP_PW_2:
  668. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  669. DRM_ERROR("PG1 in disabled state\n");
  670. return;
  671. }
  672. break;
  673. case SKL_DISP_PW_MISC_IO:
  674. case SKL_DISP_PW_DDI_A_E: /* GLK_DISP_PW_DDI_A */
  675. case SKL_DISP_PW_DDI_B:
  676. case SKL_DISP_PW_DDI_C:
  677. case SKL_DISP_PW_DDI_D:
  678. case GLK_DISP_PW_AUX_A:
  679. case GLK_DISP_PW_AUX_B:
  680. case GLK_DISP_PW_AUX_C:
  681. break;
  682. default:
  683. WARN(1, "Unknown power well %lu\n", power_well->id);
  684. return;
  685. }
  686. req_mask = SKL_POWER_WELL_REQ(power_well->id);
  687. enable_requested = tmp & req_mask;
  688. state_mask = SKL_POWER_WELL_STATE(power_well->id);
  689. is_enabled = tmp & state_mask;
  690. if (!enable && enable_requested)
  691. skl_power_well_pre_disable(dev_priv, power_well);
  692. if (enable) {
  693. if (!enable_requested) {
  694. WARN((tmp & state_mask) &&
  695. !I915_READ(HSW_PWR_WELL_BIOS),
  696. "Invalid for power well status to be enabled, unless done by the BIOS, \
  697. when request is to disable!\n");
  698. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  699. }
  700. if (!is_enabled) {
  701. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  702. check_fuse_status = true;
  703. }
  704. } else {
  705. if (enable_requested) {
  706. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  707. POSTING_READ(HSW_PWR_WELL_DRIVER);
  708. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  709. }
  710. if (IS_GEN9(dev_priv))
  711. gen9_sanitize_power_well_requests(dev_priv, power_well);
  712. }
  713. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  714. 1))
  715. DRM_ERROR("%s %s timeout\n",
  716. power_well->name, enable ? "enable" : "disable");
  717. if (check_fuse_status) {
  718. if (power_well->id == SKL_DISP_PW_1) {
  719. if (intel_wait_for_register(dev_priv,
  720. SKL_FUSE_STATUS,
  721. SKL_FUSE_PG1_DIST_STATUS,
  722. SKL_FUSE_PG1_DIST_STATUS,
  723. 1))
  724. DRM_ERROR("PG1 distributing status timeout\n");
  725. } else if (power_well->id == SKL_DISP_PW_2) {
  726. if (intel_wait_for_register(dev_priv,
  727. SKL_FUSE_STATUS,
  728. SKL_FUSE_PG2_DIST_STATUS,
  729. SKL_FUSE_PG2_DIST_STATUS,
  730. 1))
  731. DRM_ERROR("PG2 distributing status timeout\n");
  732. }
  733. }
  734. if (enable && !is_enabled)
  735. skl_power_well_post_enable(dev_priv, power_well);
  736. }
  737. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  738. struct i915_power_well *power_well)
  739. {
  740. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  741. /*
  742. * We're taking over the BIOS, so clear any requests made by it since
  743. * the driver is in charge now.
  744. */
  745. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  746. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  747. }
  748. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  749. struct i915_power_well *power_well)
  750. {
  751. hsw_set_power_well(dev_priv, power_well, true);
  752. }
  753. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  754. struct i915_power_well *power_well)
  755. {
  756. hsw_set_power_well(dev_priv, power_well, false);
  757. }
  758. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  759. struct i915_power_well *power_well)
  760. {
  761. uint32_t mask = SKL_POWER_WELL_REQ(power_well->id) |
  762. SKL_POWER_WELL_STATE(power_well->id);
  763. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  764. }
  765. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  766. struct i915_power_well *power_well)
  767. {
  768. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  769. /* Clear any request made by BIOS as driver is taking over */
  770. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  771. }
  772. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  773. struct i915_power_well *power_well)
  774. {
  775. skl_set_power_well(dev_priv, power_well, true);
  776. }
  777. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  778. struct i915_power_well *power_well)
  779. {
  780. skl_set_power_well(dev_priv, power_well, false);
  781. }
  782. static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  783. struct i915_power_well *power_well)
  784. {
  785. bxt_ddi_phy_init(dev_priv, power_well->data);
  786. }
  787. static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  788. struct i915_power_well *power_well)
  789. {
  790. bxt_ddi_phy_uninit(dev_priv, power_well->data);
  791. }
  792. static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
  793. struct i915_power_well *power_well)
  794. {
  795. return bxt_ddi_phy_is_enabled(dev_priv, power_well->data);
  796. }
  797. static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
  798. struct i915_power_well *power_well)
  799. {
  800. if (power_well->count > 0)
  801. bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
  802. else
  803. bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
  804. }
  805. static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
  806. {
  807. struct i915_power_well *power_well;
  808. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  809. if (power_well->count > 0)
  810. bxt_ddi_phy_verify_state(dev_priv, power_well->data);
  811. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
  812. if (power_well->count > 0)
  813. bxt_ddi_phy_verify_state(dev_priv, power_well->data);
  814. if (IS_GEMINILAKE(dev_priv)) {
  815. power_well = lookup_power_well(dev_priv, GLK_DPIO_CMN_C);
  816. if (power_well->count > 0)
  817. bxt_ddi_phy_verify_state(dev_priv, power_well->data);
  818. }
  819. }
  820. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  821. struct i915_power_well *power_well)
  822. {
  823. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  824. }
  825. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  826. {
  827. u32 tmp = I915_READ(DBUF_CTL);
  828. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  829. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  830. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  831. }
  832. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  833. struct i915_power_well *power_well)
  834. {
  835. struct intel_cdclk_state cdclk_state = {};
  836. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  837. dev_priv->display.get_cdclk(dev_priv, &cdclk_state);
  838. WARN_ON(!intel_cdclk_state_compare(&dev_priv->cdclk.hw, &cdclk_state));
  839. gen9_assert_dbuf_enabled(dev_priv);
  840. if (IS_GEN9_LP(dev_priv))
  841. bxt_verify_ddi_phy_power_wells(dev_priv);
  842. }
  843. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  844. struct i915_power_well *power_well)
  845. {
  846. if (!dev_priv->csr.dmc_payload)
  847. return;
  848. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  849. skl_enable_dc6(dev_priv);
  850. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  851. gen9_enable_dc5(dev_priv);
  852. }
  853. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  854. struct i915_power_well *power_well)
  855. {
  856. if (power_well->count > 0)
  857. gen9_dc_off_power_well_enable(dev_priv, power_well);
  858. else
  859. gen9_dc_off_power_well_disable(dev_priv, power_well);
  860. }
  861. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  862. struct i915_power_well *power_well)
  863. {
  864. }
  865. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  866. struct i915_power_well *power_well)
  867. {
  868. return true;
  869. }
  870. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  871. struct i915_power_well *power_well, bool enable)
  872. {
  873. enum punit_power_well power_well_id = power_well->id;
  874. u32 mask;
  875. u32 state;
  876. u32 ctrl;
  877. mask = PUNIT_PWRGT_MASK(power_well_id);
  878. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  879. PUNIT_PWRGT_PWR_GATE(power_well_id);
  880. mutex_lock(&dev_priv->rps.hw_lock);
  881. #define COND \
  882. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  883. if (COND)
  884. goto out;
  885. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  886. ctrl &= ~mask;
  887. ctrl |= state;
  888. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  889. if (wait_for(COND, 100))
  890. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  891. state,
  892. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  893. #undef COND
  894. out:
  895. mutex_unlock(&dev_priv->rps.hw_lock);
  896. }
  897. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  898. struct i915_power_well *power_well)
  899. {
  900. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  901. }
  902. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  903. struct i915_power_well *power_well)
  904. {
  905. vlv_set_power_well(dev_priv, power_well, true);
  906. }
  907. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  908. struct i915_power_well *power_well)
  909. {
  910. vlv_set_power_well(dev_priv, power_well, false);
  911. }
  912. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  913. struct i915_power_well *power_well)
  914. {
  915. int power_well_id = power_well->id;
  916. bool enabled = false;
  917. u32 mask;
  918. u32 state;
  919. u32 ctrl;
  920. mask = PUNIT_PWRGT_MASK(power_well_id);
  921. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  922. mutex_lock(&dev_priv->rps.hw_lock);
  923. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  924. /*
  925. * We only ever set the power-on and power-gate states, anything
  926. * else is unexpected.
  927. */
  928. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  929. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  930. if (state == ctrl)
  931. enabled = true;
  932. /*
  933. * A transient state at this point would mean some unexpected party
  934. * is poking at the power controls too.
  935. */
  936. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  937. WARN_ON(ctrl != state);
  938. mutex_unlock(&dev_priv->rps.hw_lock);
  939. return enabled;
  940. }
  941. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  942. {
  943. u32 val;
  944. /*
  945. * On driver load, a pipe may be active and driving a DSI display.
  946. * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
  947. * (and never recovering) in this case. intel_dsi_post_disable() will
  948. * clear it when we turn off the display.
  949. */
  950. val = I915_READ(DSPCLK_GATE_D);
  951. val &= DPOUNIT_CLOCK_GATE_DISABLE;
  952. val |= VRHUNIT_CLOCK_GATE_DISABLE;
  953. I915_WRITE(DSPCLK_GATE_D, val);
  954. /*
  955. * Disable trickle feed and enable pnd deadline calculation
  956. */
  957. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  958. I915_WRITE(CBR1_VLV, 0);
  959. WARN_ON(dev_priv->rawclk_freq == 0);
  960. I915_WRITE(RAWCLK_FREQ_VLV,
  961. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  962. }
  963. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  964. {
  965. struct intel_encoder *encoder;
  966. enum pipe pipe;
  967. /*
  968. * Enable the CRI clock source so we can get at the
  969. * display and the reference clock for VGA
  970. * hotplug / manual detection. Supposedly DSI also
  971. * needs the ref clock up and running.
  972. *
  973. * CHV DPLL B/C have some issues if VGA mode is enabled.
  974. */
  975. for_each_pipe(dev_priv, pipe) {
  976. u32 val = I915_READ(DPLL(pipe));
  977. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  978. if (pipe != PIPE_A)
  979. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  980. I915_WRITE(DPLL(pipe), val);
  981. }
  982. vlv_init_display_clock_gating(dev_priv);
  983. spin_lock_irq(&dev_priv->irq_lock);
  984. valleyview_enable_display_irqs(dev_priv);
  985. spin_unlock_irq(&dev_priv->irq_lock);
  986. /*
  987. * During driver initialization/resume we can avoid restoring the
  988. * part of the HW/SW state that will be inited anyway explicitly.
  989. */
  990. if (dev_priv->power_domains.initializing)
  991. return;
  992. intel_hpd_init(dev_priv);
  993. /* Re-enable the ADPA, if we have one */
  994. for_each_intel_encoder(&dev_priv->drm, encoder) {
  995. if (encoder->type == INTEL_OUTPUT_ANALOG)
  996. intel_crt_reset(&encoder->base);
  997. }
  998. i915_redisable_vga_power_on(dev_priv);
  999. intel_pps_unlock_regs_wa(dev_priv);
  1000. }
  1001. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  1002. {
  1003. spin_lock_irq(&dev_priv->irq_lock);
  1004. valleyview_disable_display_irqs(dev_priv);
  1005. spin_unlock_irq(&dev_priv->irq_lock);
  1006. /* make sure we're done processing display irqs */
  1007. synchronize_irq(dev_priv->drm.irq);
  1008. intel_power_sequencer_reset(dev_priv);
  1009. /* Prevent us from re-enabling polling on accident in late suspend */
  1010. if (!dev_priv->drm.dev->power.is_suspended)
  1011. intel_hpd_poll_init(dev_priv);
  1012. }
  1013. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  1014. struct i915_power_well *power_well)
  1015. {
  1016. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
  1017. vlv_set_power_well(dev_priv, power_well, true);
  1018. vlv_display_power_well_init(dev_priv);
  1019. }
  1020. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  1021. struct i915_power_well *power_well)
  1022. {
  1023. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
  1024. vlv_display_power_well_deinit(dev_priv);
  1025. vlv_set_power_well(dev_priv, power_well, false);
  1026. }
  1027. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1028. struct i915_power_well *power_well)
  1029. {
  1030. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
  1031. /* since ref/cri clock was enabled */
  1032. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1033. vlv_set_power_well(dev_priv, power_well, true);
  1034. /*
  1035. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  1036. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  1037. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  1038. * b. The other bits such as sfr settings / modesel may all
  1039. * be set to 0.
  1040. *
  1041. * This should only be done on init and resume from S3 with
  1042. * both PLLs disabled, or we risk losing DPIO and PLL
  1043. * synchronization.
  1044. */
  1045. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  1046. }
  1047. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1048. struct i915_power_well *power_well)
  1049. {
  1050. enum pipe pipe;
  1051. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
  1052. for_each_pipe(dev_priv, pipe)
  1053. assert_pll_disabled(dev_priv, pipe);
  1054. /* Assert common reset */
  1055. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  1056. vlv_set_power_well(dev_priv, power_well, false);
  1057. }
  1058. #define POWER_DOMAIN_MASK (GENMASK(POWER_DOMAIN_NUM - 1, 0))
  1059. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1060. int power_well_id)
  1061. {
  1062. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1063. int i;
  1064. for (i = 0; i < power_domains->power_well_count; i++) {
  1065. struct i915_power_well *power_well;
  1066. power_well = &power_domains->power_wells[i];
  1067. if (power_well->id == power_well_id)
  1068. return power_well;
  1069. }
  1070. return NULL;
  1071. }
  1072. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  1073. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  1074. {
  1075. struct i915_power_well *cmn_bc =
  1076. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1077. struct i915_power_well *cmn_d =
  1078. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1079. u32 phy_control = dev_priv->chv_phy_control;
  1080. u32 phy_status = 0;
  1081. u32 phy_status_mask = 0xffffffff;
  1082. /*
  1083. * The BIOS can leave the PHY is some weird state
  1084. * where it doesn't fully power down some parts.
  1085. * Disable the asserts until the PHY has been fully
  1086. * reset (ie. the power well has been disabled at
  1087. * least once).
  1088. */
  1089. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  1090. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  1091. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  1092. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  1093. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  1094. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  1095. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  1096. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  1097. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  1098. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  1099. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  1100. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1101. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  1102. /* this assumes override is only used to enable lanes */
  1103. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  1104. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  1105. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  1106. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  1107. /* CL1 is on whenever anything is on in either channel */
  1108. if (BITS_SET(phy_control,
  1109. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  1110. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  1111. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  1112. /*
  1113. * The DPLLB check accounts for the pipe B + port A usage
  1114. * with CL2 powered up but all the lanes in the second channel
  1115. * powered down.
  1116. */
  1117. if (BITS_SET(phy_control,
  1118. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  1119. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  1120. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  1121. if (BITS_SET(phy_control,
  1122. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  1123. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  1124. if (BITS_SET(phy_control,
  1125. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  1126. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  1127. if (BITS_SET(phy_control,
  1128. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  1129. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  1130. if (BITS_SET(phy_control,
  1131. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  1132. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  1133. }
  1134. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1135. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  1136. /* this assumes override is only used to enable lanes */
  1137. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  1138. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  1139. if (BITS_SET(phy_control,
  1140. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  1141. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  1142. if (BITS_SET(phy_control,
  1143. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  1144. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  1145. if (BITS_SET(phy_control,
  1146. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  1147. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  1148. }
  1149. phy_status &= phy_status_mask;
  1150. /*
  1151. * The PHY may be busy with some initial calibration and whatnot,
  1152. * so the power state can take a while to actually change.
  1153. */
  1154. if (intel_wait_for_register(dev_priv,
  1155. DISPLAY_PHY_STATUS,
  1156. phy_status_mask,
  1157. phy_status,
  1158. 10))
  1159. DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1160. I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
  1161. phy_status, dev_priv->chv_phy_control);
  1162. }
  1163. #undef BITS_SET
  1164. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1165. struct i915_power_well *power_well)
  1166. {
  1167. enum dpio_phy phy;
  1168. enum pipe pipe;
  1169. uint32_t tmp;
  1170. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1171. power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
  1172. if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1173. pipe = PIPE_A;
  1174. phy = DPIO_PHY0;
  1175. } else {
  1176. pipe = PIPE_C;
  1177. phy = DPIO_PHY1;
  1178. }
  1179. /* since ref/cri clock was enabled */
  1180. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1181. vlv_set_power_well(dev_priv, power_well, true);
  1182. /* Poll for phypwrgood signal */
  1183. if (intel_wait_for_register(dev_priv,
  1184. DISPLAY_PHY_STATUS,
  1185. PHY_POWERGOOD(phy),
  1186. PHY_POWERGOOD(phy),
  1187. 1))
  1188. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1189. mutex_lock(&dev_priv->sb_lock);
  1190. /* Enable dynamic power down */
  1191. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1192. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1193. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1194. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1195. if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1196. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1197. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1198. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1199. } else {
  1200. /*
  1201. * Force the non-existing CL2 off. BXT does this
  1202. * too, so maybe it saves some power even though
  1203. * CL2 doesn't exist?
  1204. */
  1205. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1206. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1207. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1208. }
  1209. mutex_unlock(&dev_priv->sb_lock);
  1210. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1211. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1212. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1213. phy, dev_priv->chv_phy_control);
  1214. assert_chv_phy_status(dev_priv);
  1215. }
  1216. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1217. struct i915_power_well *power_well)
  1218. {
  1219. enum dpio_phy phy;
  1220. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1221. power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
  1222. if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1223. phy = DPIO_PHY0;
  1224. assert_pll_disabled(dev_priv, PIPE_A);
  1225. assert_pll_disabled(dev_priv, PIPE_B);
  1226. } else {
  1227. phy = DPIO_PHY1;
  1228. assert_pll_disabled(dev_priv, PIPE_C);
  1229. }
  1230. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1231. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1232. vlv_set_power_well(dev_priv, power_well, false);
  1233. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1234. phy, dev_priv->chv_phy_control);
  1235. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1236. dev_priv->chv_phy_assert[phy] = true;
  1237. assert_chv_phy_status(dev_priv);
  1238. }
  1239. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1240. enum dpio_channel ch, bool override, unsigned int mask)
  1241. {
  1242. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1243. u32 reg, val, expected, actual;
  1244. /*
  1245. * The BIOS can leave the PHY is some weird state
  1246. * where it doesn't fully power down some parts.
  1247. * Disable the asserts until the PHY has been fully
  1248. * reset (ie. the power well has been disabled at
  1249. * least once).
  1250. */
  1251. if (!dev_priv->chv_phy_assert[phy])
  1252. return;
  1253. if (ch == DPIO_CH0)
  1254. reg = _CHV_CMN_DW0_CH0;
  1255. else
  1256. reg = _CHV_CMN_DW6_CH1;
  1257. mutex_lock(&dev_priv->sb_lock);
  1258. val = vlv_dpio_read(dev_priv, pipe, reg);
  1259. mutex_unlock(&dev_priv->sb_lock);
  1260. /*
  1261. * This assumes !override is only used when the port is disabled.
  1262. * All lanes should power down even without the override when
  1263. * the port is disabled.
  1264. */
  1265. if (!override || mask == 0xf) {
  1266. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1267. /*
  1268. * If CH1 common lane is not active anymore
  1269. * (eg. for pipe B DPLL) the entire channel will
  1270. * shut down, which causes the common lane registers
  1271. * to read as 0. That means we can't actually check
  1272. * the lane power down status bits, but as the entire
  1273. * register reads as 0 it's a good indication that the
  1274. * channel is indeed entirely powered down.
  1275. */
  1276. if (ch == DPIO_CH1 && val == 0)
  1277. expected = 0;
  1278. } else if (mask != 0x0) {
  1279. expected = DPIO_ANYDL_POWERDOWN;
  1280. } else {
  1281. expected = 0;
  1282. }
  1283. if (ch == DPIO_CH0)
  1284. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1285. else
  1286. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1287. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1288. WARN(actual != expected,
  1289. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1290. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1291. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1292. reg, val);
  1293. }
  1294. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1295. enum dpio_channel ch, bool override)
  1296. {
  1297. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1298. bool was_override;
  1299. mutex_lock(&power_domains->lock);
  1300. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1301. if (override == was_override)
  1302. goto out;
  1303. if (override)
  1304. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1305. else
  1306. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1307. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1308. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1309. phy, ch, dev_priv->chv_phy_control);
  1310. assert_chv_phy_status(dev_priv);
  1311. out:
  1312. mutex_unlock(&power_domains->lock);
  1313. return was_override;
  1314. }
  1315. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1316. bool override, unsigned int mask)
  1317. {
  1318. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1319. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1320. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1321. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1322. mutex_lock(&power_domains->lock);
  1323. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1324. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1325. if (override)
  1326. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1327. else
  1328. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1329. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1330. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1331. phy, ch, mask, dev_priv->chv_phy_control);
  1332. assert_chv_phy_status(dev_priv);
  1333. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1334. mutex_unlock(&power_domains->lock);
  1335. }
  1336. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1337. struct i915_power_well *power_well)
  1338. {
  1339. enum pipe pipe = power_well->id;
  1340. bool enabled;
  1341. u32 state, ctrl;
  1342. mutex_lock(&dev_priv->rps.hw_lock);
  1343. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1344. /*
  1345. * We only ever set the power-on and power-gate states, anything
  1346. * else is unexpected.
  1347. */
  1348. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1349. enabled = state == DP_SSS_PWR_ON(pipe);
  1350. /*
  1351. * A transient state at this point would mean some unexpected party
  1352. * is poking at the power controls too.
  1353. */
  1354. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1355. WARN_ON(ctrl << 16 != state);
  1356. mutex_unlock(&dev_priv->rps.hw_lock);
  1357. return enabled;
  1358. }
  1359. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1360. struct i915_power_well *power_well,
  1361. bool enable)
  1362. {
  1363. enum pipe pipe = power_well->id;
  1364. u32 state;
  1365. u32 ctrl;
  1366. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1367. mutex_lock(&dev_priv->rps.hw_lock);
  1368. #define COND \
  1369. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1370. if (COND)
  1371. goto out;
  1372. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1373. ctrl &= ~DP_SSC_MASK(pipe);
  1374. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1375. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1376. if (wait_for(COND, 100))
  1377. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1378. state,
  1379. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1380. #undef COND
  1381. out:
  1382. mutex_unlock(&dev_priv->rps.hw_lock);
  1383. }
  1384. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1385. struct i915_power_well *power_well)
  1386. {
  1387. WARN_ON_ONCE(power_well->id != PIPE_A);
  1388. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1389. }
  1390. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1391. struct i915_power_well *power_well)
  1392. {
  1393. WARN_ON_ONCE(power_well->id != PIPE_A);
  1394. chv_set_pipe_power_well(dev_priv, power_well, true);
  1395. vlv_display_power_well_init(dev_priv);
  1396. }
  1397. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1398. struct i915_power_well *power_well)
  1399. {
  1400. WARN_ON_ONCE(power_well->id != PIPE_A);
  1401. vlv_display_power_well_deinit(dev_priv);
  1402. chv_set_pipe_power_well(dev_priv, power_well, false);
  1403. }
  1404. static void
  1405. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1406. enum intel_display_power_domain domain)
  1407. {
  1408. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1409. struct i915_power_well *power_well;
  1410. int i;
  1411. for_each_power_well(i, power_well, BIT(domain), power_domains)
  1412. intel_power_well_get(dev_priv, power_well);
  1413. power_domains->domain_use_count[domain]++;
  1414. }
  1415. /**
  1416. * intel_display_power_get - grab a power domain reference
  1417. * @dev_priv: i915 device instance
  1418. * @domain: power domain to reference
  1419. *
  1420. * This function grabs a power domain reference for @domain and ensures that the
  1421. * power domain and all its parents are powered up. Therefore users should only
  1422. * grab a reference to the innermost power domain they need.
  1423. *
  1424. * Any power domain reference obtained by this function must have a symmetric
  1425. * call to intel_display_power_put() to release the reference again.
  1426. */
  1427. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1428. enum intel_display_power_domain domain)
  1429. {
  1430. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1431. intel_runtime_pm_get(dev_priv);
  1432. mutex_lock(&power_domains->lock);
  1433. __intel_display_power_get_domain(dev_priv, domain);
  1434. mutex_unlock(&power_domains->lock);
  1435. }
  1436. /**
  1437. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1438. * @dev_priv: i915 device instance
  1439. * @domain: power domain to reference
  1440. *
  1441. * This function grabs a power domain reference for @domain and ensures that the
  1442. * power domain and all its parents are powered up. Therefore users should only
  1443. * grab a reference to the innermost power domain they need.
  1444. *
  1445. * Any power domain reference obtained by this function must have a symmetric
  1446. * call to intel_display_power_put() to release the reference again.
  1447. */
  1448. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1449. enum intel_display_power_domain domain)
  1450. {
  1451. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1452. bool is_enabled;
  1453. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1454. return false;
  1455. mutex_lock(&power_domains->lock);
  1456. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1457. __intel_display_power_get_domain(dev_priv, domain);
  1458. is_enabled = true;
  1459. } else {
  1460. is_enabled = false;
  1461. }
  1462. mutex_unlock(&power_domains->lock);
  1463. if (!is_enabled)
  1464. intel_runtime_pm_put(dev_priv);
  1465. return is_enabled;
  1466. }
  1467. /**
  1468. * intel_display_power_put - release a power domain reference
  1469. * @dev_priv: i915 device instance
  1470. * @domain: power domain to reference
  1471. *
  1472. * This function drops the power domain reference obtained by
  1473. * intel_display_power_get() and might power down the corresponding hardware
  1474. * block right away if this is the last reference.
  1475. */
  1476. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1477. enum intel_display_power_domain domain)
  1478. {
  1479. struct i915_power_domains *power_domains;
  1480. struct i915_power_well *power_well;
  1481. int i;
  1482. power_domains = &dev_priv->power_domains;
  1483. mutex_lock(&power_domains->lock);
  1484. WARN(!power_domains->domain_use_count[domain],
  1485. "Use count on domain %s is already zero\n",
  1486. intel_display_power_domain_str(domain));
  1487. power_domains->domain_use_count[domain]--;
  1488. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  1489. intel_power_well_put(dev_priv, power_well);
  1490. mutex_unlock(&power_domains->lock);
  1491. intel_runtime_pm_put(dev_priv);
  1492. }
  1493. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1494. BIT(POWER_DOMAIN_PIPE_B) | \
  1495. BIT(POWER_DOMAIN_PIPE_C) | \
  1496. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1497. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1498. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1499. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1500. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1501. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1502. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1503. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1504. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1505. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1506. BIT(POWER_DOMAIN_VGA) | \
  1507. BIT(POWER_DOMAIN_AUDIO) | \
  1508. BIT(POWER_DOMAIN_INIT))
  1509. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1510. BIT(POWER_DOMAIN_PIPE_B) | \
  1511. BIT(POWER_DOMAIN_PIPE_C) | \
  1512. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1513. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1514. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1515. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1516. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1517. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1518. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1519. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1520. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1521. BIT(POWER_DOMAIN_VGA) | \
  1522. BIT(POWER_DOMAIN_AUDIO) | \
  1523. BIT(POWER_DOMAIN_INIT))
  1524. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1525. BIT(POWER_DOMAIN_PIPE_A) | \
  1526. BIT(POWER_DOMAIN_PIPE_B) | \
  1527. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1528. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1529. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1530. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1531. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1532. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1533. BIT(POWER_DOMAIN_PORT_DSI) | \
  1534. BIT(POWER_DOMAIN_PORT_CRT) | \
  1535. BIT(POWER_DOMAIN_VGA) | \
  1536. BIT(POWER_DOMAIN_AUDIO) | \
  1537. BIT(POWER_DOMAIN_AUX_B) | \
  1538. BIT(POWER_DOMAIN_AUX_C) | \
  1539. BIT(POWER_DOMAIN_GMBUS) | \
  1540. BIT(POWER_DOMAIN_INIT))
  1541. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1542. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1543. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1544. BIT(POWER_DOMAIN_PORT_CRT) | \
  1545. BIT(POWER_DOMAIN_AUX_B) | \
  1546. BIT(POWER_DOMAIN_AUX_C) | \
  1547. BIT(POWER_DOMAIN_INIT))
  1548. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1549. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1550. BIT(POWER_DOMAIN_AUX_B) | \
  1551. BIT(POWER_DOMAIN_INIT))
  1552. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1553. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1554. BIT(POWER_DOMAIN_AUX_B) | \
  1555. BIT(POWER_DOMAIN_INIT))
  1556. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1557. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1558. BIT(POWER_DOMAIN_AUX_C) | \
  1559. BIT(POWER_DOMAIN_INIT))
  1560. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1561. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1562. BIT(POWER_DOMAIN_AUX_C) | \
  1563. BIT(POWER_DOMAIN_INIT))
  1564. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1565. BIT(POWER_DOMAIN_PIPE_A) | \
  1566. BIT(POWER_DOMAIN_PIPE_B) | \
  1567. BIT(POWER_DOMAIN_PIPE_C) | \
  1568. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1569. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1570. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1571. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1572. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1573. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1574. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1575. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1576. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1577. BIT(POWER_DOMAIN_PORT_DSI) | \
  1578. BIT(POWER_DOMAIN_VGA) | \
  1579. BIT(POWER_DOMAIN_AUDIO) | \
  1580. BIT(POWER_DOMAIN_AUX_B) | \
  1581. BIT(POWER_DOMAIN_AUX_C) | \
  1582. BIT(POWER_DOMAIN_AUX_D) | \
  1583. BIT(POWER_DOMAIN_GMBUS) | \
  1584. BIT(POWER_DOMAIN_INIT))
  1585. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1586. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1587. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1588. BIT(POWER_DOMAIN_AUX_B) | \
  1589. BIT(POWER_DOMAIN_AUX_C) | \
  1590. BIT(POWER_DOMAIN_INIT))
  1591. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1592. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1593. BIT(POWER_DOMAIN_AUX_D) | \
  1594. BIT(POWER_DOMAIN_INIT))
  1595. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1596. .sync_hw = i9xx_always_on_power_well_noop,
  1597. .enable = i9xx_always_on_power_well_noop,
  1598. .disable = i9xx_always_on_power_well_noop,
  1599. .is_enabled = i9xx_always_on_power_well_enabled,
  1600. };
  1601. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1602. .sync_hw = chv_pipe_power_well_sync_hw,
  1603. .enable = chv_pipe_power_well_enable,
  1604. .disable = chv_pipe_power_well_disable,
  1605. .is_enabled = chv_pipe_power_well_enabled,
  1606. };
  1607. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1608. .sync_hw = vlv_power_well_sync_hw,
  1609. .enable = chv_dpio_cmn_power_well_enable,
  1610. .disable = chv_dpio_cmn_power_well_disable,
  1611. .is_enabled = vlv_power_well_enabled,
  1612. };
  1613. static struct i915_power_well i9xx_always_on_power_well[] = {
  1614. {
  1615. .name = "always-on",
  1616. .always_on = 1,
  1617. .domains = POWER_DOMAIN_MASK,
  1618. .ops = &i9xx_always_on_power_well_ops,
  1619. },
  1620. };
  1621. static const struct i915_power_well_ops hsw_power_well_ops = {
  1622. .sync_hw = hsw_power_well_sync_hw,
  1623. .enable = hsw_power_well_enable,
  1624. .disable = hsw_power_well_disable,
  1625. .is_enabled = hsw_power_well_enabled,
  1626. };
  1627. static const struct i915_power_well_ops skl_power_well_ops = {
  1628. .sync_hw = skl_power_well_sync_hw,
  1629. .enable = skl_power_well_enable,
  1630. .disable = skl_power_well_disable,
  1631. .is_enabled = skl_power_well_enabled,
  1632. };
  1633. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1634. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1635. .enable = gen9_dc_off_power_well_enable,
  1636. .disable = gen9_dc_off_power_well_disable,
  1637. .is_enabled = gen9_dc_off_power_well_enabled,
  1638. };
  1639. static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
  1640. .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
  1641. .enable = bxt_dpio_cmn_power_well_enable,
  1642. .disable = bxt_dpio_cmn_power_well_disable,
  1643. .is_enabled = bxt_dpio_cmn_power_well_enabled,
  1644. };
  1645. static struct i915_power_well hsw_power_wells[] = {
  1646. {
  1647. .name = "always-on",
  1648. .always_on = 1,
  1649. .domains = POWER_DOMAIN_MASK,
  1650. .ops = &i9xx_always_on_power_well_ops,
  1651. },
  1652. {
  1653. .name = "display",
  1654. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1655. .ops = &hsw_power_well_ops,
  1656. },
  1657. };
  1658. static struct i915_power_well bdw_power_wells[] = {
  1659. {
  1660. .name = "always-on",
  1661. .always_on = 1,
  1662. .domains = POWER_DOMAIN_MASK,
  1663. .ops = &i9xx_always_on_power_well_ops,
  1664. },
  1665. {
  1666. .name = "display",
  1667. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1668. .ops = &hsw_power_well_ops,
  1669. },
  1670. };
  1671. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1672. .sync_hw = vlv_power_well_sync_hw,
  1673. .enable = vlv_display_power_well_enable,
  1674. .disable = vlv_display_power_well_disable,
  1675. .is_enabled = vlv_power_well_enabled,
  1676. };
  1677. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1678. .sync_hw = vlv_power_well_sync_hw,
  1679. .enable = vlv_dpio_cmn_power_well_enable,
  1680. .disable = vlv_dpio_cmn_power_well_disable,
  1681. .is_enabled = vlv_power_well_enabled,
  1682. };
  1683. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1684. .sync_hw = vlv_power_well_sync_hw,
  1685. .enable = vlv_power_well_enable,
  1686. .disable = vlv_power_well_disable,
  1687. .is_enabled = vlv_power_well_enabled,
  1688. };
  1689. static struct i915_power_well vlv_power_wells[] = {
  1690. {
  1691. .name = "always-on",
  1692. .always_on = 1,
  1693. .domains = POWER_DOMAIN_MASK,
  1694. .ops = &i9xx_always_on_power_well_ops,
  1695. .id = PUNIT_POWER_WELL_ALWAYS_ON,
  1696. },
  1697. {
  1698. .name = "display",
  1699. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1700. .id = PUNIT_POWER_WELL_DISP2D,
  1701. .ops = &vlv_display_power_well_ops,
  1702. },
  1703. {
  1704. .name = "dpio-tx-b-01",
  1705. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1706. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1707. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1708. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1709. .ops = &vlv_dpio_power_well_ops,
  1710. .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1711. },
  1712. {
  1713. .name = "dpio-tx-b-23",
  1714. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1715. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1716. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1717. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1718. .ops = &vlv_dpio_power_well_ops,
  1719. .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1720. },
  1721. {
  1722. .name = "dpio-tx-c-01",
  1723. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1724. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1725. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1726. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1727. .ops = &vlv_dpio_power_well_ops,
  1728. .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1729. },
  1730. {
  1731. .name = "dpio-tx-c-23",
  1732. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1733. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1734. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1735. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1736. .ops = &vlv_dpio_power_well_ops,
  1737. .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1738. },
  1739. {
  1740. .name = "dpio-common",
  1741. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1742. .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1743. .ops = &vlv_dpio_cmn_power_well_ops,
  1744. },
  1745. };
  1746. static struct i915_power_well chv_power_wells[] = {
  1747. {
  1748. .name = "always-on",
  1749. .always_on = 1,
  1750. .domains = POWER_DOMAIN_MASK,
  1751. .ops = &i9xx_always_on_power_well_ops,
  1752. },
  1753. {
  1754. .name = "display",
  1755. /*
  1756. * Pipe A power well is the new disp2d well. Pipe B and C
  1757. * power wells don't actually exist. Pipe A power well is
  1758. * required for any pipe to work.
  1759. */
  1760. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1761. .id = PIPE_A,
  1762. .ops = &chv_pipe_power_well_ops,
  1763. },
  1764. {
  1765. .name = "dpio-common-bc",
  1766. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1767. .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1768. .ops = &chv_dpio_cmn_power_well_ops,
  1769. },
  1770. {
  1771. .name = "dpio-common-d",
  1772. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1773. .id = PUNIT_POWER_WELL_DPIO_CMN_D,
  1774. .ops = &chv_dpio_cmn_power_well_ops,
  1775. },
  1776. };
  1777. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1778. int power_well_id)
  1779. {
  1780. struct i915_power_well *power_well;
  1781. bool ret;
  1782. power_well = lookup_power_well(dev_priv, power_well_id);
  1783. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1784. return ret;
  1785. }
  1786. static struct i915_power_well skl_power_wells[] = {
  1787. {
  1788. .name = "always-on",
  1789. .always_on = 1,
  1790. .domains = POWER_DOMAIN_MASK,
  1791. .ops = &i9xx_always_on_power_well_ops,
  1792. .id = SKL_DISP_PW_ALWAYS_ON,
  1793. },
  1794. {
  1795. .name = "power well 1",
  1796. /* Handled by the DMC firmware */
  1797. .domains = 0,
  1798. .ops = &skl_power_well_ops,
  1799. .id = SKL_DISP_PW_1,
  1800. },
  1801. {
  1802. .name = "MISC IO power well",
  1803. /* Handled by the DMC firmware */
  1804. .domains = 0,
  1805. .ops = &skl_power_well_ops,
  1806. .id = SKL_DISP_PW_MISC_IO,
  1807. },
  1808. {
  1809. .name = "DC off",
  1810. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1811. .ops = &gen9_dc_off_power_well_ops,
  1812. .id = SKL_DISP_PW_DC_OFF,
  1813. },
  1814. {
  1815. .name = "power well 2",
  1816. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1817. .ops = &skl_power_well_ops,
  1818. .id = SKL_DISP_PW_2,
  1819. },
  1820. {
  1821. .name = "DDI A/E power well",
  1822. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1823. .ops = &skl_power_well_ops,
  1824. .id = SKL_DISP_PW_DDI_A_E,
  1825. },
  1826. {
  1827. .name = "DDI B power well",
  1828. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1829. .ops = &skl_power_well_ops,
  1830. .id = SKL_DISP_PW_DDI_B,
  1831. },
  1832. {
  1833. .name = "DDI C power well",
  1834. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1835. .ops = &skl_power_well_ops,
  1836. .id = SKL_DISP_PW_DDI_C,
  1837. },
  1838. {
  1839. .name = "DDI D power well",
  1840. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1841. .ops = &skl_power_well_ops,
  1842. .id = SKL_DISP_PW_DDI_D,
  1843. },
  1844. };
  1845. static struct i915_power_well bxt_power_wells[] = {
  1846. {
  1847. .name = "always-on",
  1848. .always_on = 1,
  1849. .domains = POWER_DOMAIN_MASK,
  1850. .ops = &i9xx_always_on_power_well_ops,
  1851. },
  1852. {
  1853. .name = "power well 1",
  1854. .domains = 0,
  1855. .ops = &skl_power_well_ops,
  1856. .id = SKL_DISP_PW_1,
  1857. },
  1858. {
  1859. .name = "DC off",
  1860. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1861. .ops = &gen9_dc_off_power_well_ops,
  1862. .id = SKL_DISP_PW_DC_OFF,
  1863. },
  1864. {
  1865. .name = "power well 2",
  1866. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1867. .ops = &skl_power_well_ops,
  1868. .id = SKL_DISP_PW_2,
  1869. },
  1870. {
  1871. .name = "dpio-common-a",
  1872. .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
  1873. .ops = &bxt_dpio_cmn_power_well_ops,
  1874. .id = BXT_DPIO_CMN_A,
  1875. .data = DPIO_PHY1,
  1876. },
  1877. {
  1878. .name = "dpio-common-bc",
  1879. .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
  1880. .ops = &bxt_dpio_cmn_power_well_ops,
  1881. .id = BXT_DPIO_CMN_BC,
  1882. .data = DPIO_PHY0,
  1883. },
  1884. };
  1885. static struct i915_power_well glk_power_wells[] = {
  1886. {
  1887. .name = "always-on",
  1888. .always_on = 1,
  1889. .domains = POWER_DOMAIN_MASK,
  1890. .ops = &i9xx_always_on_power_well_ops,
  1891. },
  1892. {
  1893. .name = "power well 1",
  1894. /* Handled by the DMC firmware */
  1895. .domains = 0,
  1896. .ops = &skl_power_well_ops,
  1897. .id = SKL_DISP_PW_1,
  1898. },
  1899. {
  1900. .name = "DC off",
  1901. .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
  1902. .ops = &gen9_dc_off_power_well_ops,
  1903. .id = SKL_DISP_PW_DC_OFF,
  1904. },
  1905. {
  1906. .name = "power well 2",
  1907. .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1908. .ops = &skl_power_well_ops,
  1909. .id = SKL_DISP_PW_2,
  1910. },
  1911. {
  1912. .name = "dpio-common-a",
  1913. .domains = GLK_DPIO_CMN_A_POWER_DOMAINS,
  1914. .ops = &bxt_dpio_cmn_power_well_ops,
  1915. .id = BXT_DPIO_CMN_A,
  1916. .data = DPIO_PHY1,
  1917. },
  1918. {
  1919. .name = "dpio-common-b",
  1920. .domains = GLK_DPIO_CMN_B_POWER_DOMAINS,
  1921. .ops = &bxt_dpio_cmn_power_well_ops,
  1922. .id = BXT_DPIO_CMN_BC,
  1923. .data = DPIO_PHY0,
  1924. },
  1925. {
  1926. .name = "dpio-common-c",
  1927. .domains = GLK_DPIO_CMN_C_POWER_DOMAINS,
  1928. .ops = &bxt_dpio_cmn_power_well_ops,
  1929. .id = GLK_DPIO_CMN_C,
  1930. .data = DPIO_PHY2,
  1931. },
  1932. {
  1933. .name = "AUX A",
  1934. .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
  1935. .ops = &skl_power_well_ops,
  1936. .id = GLK_DISP_PW_AUX_A,
  1937. },
  1938. {
  1939. .name = "AUX B",
  1940. .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
  1941. .ops = &skl_power_well_ops,
  1942. .id = GLK_DISP_PW_AUX_B,
  1943. },
  1944. {
  1945. .name = "AUX C",
  1946. .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
  1947. .ops = &skl_power_well_ops,
  1948. .id = GLK_DISP_PW_AUX_C,
  1949. },
  1950. {
  1951. .name = "DDI A power well",
  1952. .domains = GLK_DISPLAY_DDI_A_POWER_DOMAINS,
  1953. .ops = &skl_power_well_ops,
  1954. .id = GLK_DISP_PW_DDI_A,
  1955. },
  1956. {
  1957. .name = "DDI B power well",
  1958. .domains = GLK_DISPLAY_DDI_B_POWER_DOMAINS,
  1959. .ops = &skl_power_well_ops,
  1960. .id = SKL_DISP_PW_DDI_B,
  1961. },
  1962. {
  1963. .name = "DDI C power well",
  1964. .domains = GLK_DISPLAY_DDI_C_POWER_DOMAINS,
  1965. .ops = &skl_power_well_ops,
  1966. .id = SKL_DISP_PW_DDI_C,
  1967. },
  1968. };
  1969. static int
  1970. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1971. int disable_power_well)
  1972. {
  1973. if (disable_power_well >= 0)
  1974. return !!disable_power_well;
  1975. return 1;
  1976. }
  1977. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1978. int enable_dc)
  1979. {
  1980. uint32_t mask;
  1981. int requested_dc;
  1982. int max_dc;
  1983. if (IS_GEN9_BC(dev_priv)) {
  1984. max_dc = 2;
  1985. mask = 0;
  1986. } else if (IS_GEN9_LP(dev_priv)) {
  1987. max_dc = 1;
  1988. /*
  1989. * DC9 has a separate HW flow from the rest of the DC states,
  1990. * not depending on the DMC firmware. It's needed by system
  1991. * suspend/resume, so allow it unconditionally.
  1992. */
  1993. mask = DC_STATE_EN_DC9;
  1994. } else {
  1995. max_dc = 0;
  1996. mask = 0;
  1997. }
  1998. if (!i915.disable_power_well)
  1999. max_dc = 0;
  2000. if (enable_dc >= 0 && enable_dc <= max_dc) {
  2001. requested_dc = enable_dc;
  2002. } else if (enable_dc == -1) {
  2003. requested_dc = max_dc;
  2004. } else if (enable_dc > max_dc && enable_dc <= 2) {
  2005. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  2006. enable_dc, max_dc);
  2007. requested_dc = max_dc;
  2008. } else {
  2009. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  2010. requested_dc = max_dc;
  2011. }
  2012. if (requested_dc > 1)
  2013. mask |= DC_STATE_EN_UPTO_DC6;
  2014. if (requested_dc > 0)
  2015. mask |= DC_STATE_EN_UPTO_DC5;
  2016. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  2017. return mask;
  2018. }
  2019. #define set_power_wells(power_domains, __power_wells) ({ \
  2020. (power_domains)->power_wells = (__power_wells); \
  2021. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  2022. })
  2023. /**
  2024. * intel_power_domains_init - initializes the power domain structures
  2025. * @dev_priv: i915 device instance
  2026. *
  2027. * Initializes the power domain structures for @dev_priv depending upon the
  2028. * supported platform.
  2029. */
  2030. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  2031. {
  2032. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2033. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  2034. i915.disable_power_well);
  2035. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  2036. i915.enable_dc);
  2037. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  2038. mutex_init(&power_domains->lock);
  2039. /*
  2040. * The enabling order will be from lower to higher indexed wells,
  2041. * the disabling order is reversed.
  2042. */
  2043. if (IS_HASWELL(dev_priv)) {
  2044. set_power_wells(power_domains, hsw_power_wells);
  2045. } else if (IS_BROADWELL(dev_priv)) {
  2046. set_power_wells(power_domains, bdw_power_wells);
  2047. } else if (IS_GEN9_BC(dev_priv)) {
  2048. set_power_wells(power_domains, skl_power_wells);
  2049. } else if (IS_BROXTON(dev_priv)) {
  2050. set_power_wells(power_domains, bxt_power_wells);
  2051. } else if (IS_GEMINILAKE(dev_priv)) {
  2052. set_power_wells(power_domains, glk_power_wells);
  2053. } else if (IS_CHERRYVIEW(dev_priv)) {
  2054. set_power_wells(power_domains, chv_power_wells);
  2055. } else if (IS_VALLEYVIEW(dev_priv)) {
  2056. set_power_wells(power_domains, vlv_power_wells);
  2057. } else {
  2058. set_power_wells(power_domains, i9xx_always_on_power_well);
  2059. }
  2060. return 0;
  2061. }
  2062. /**
  2063. * intel_power_domains_fini - finalizes the power domain structures
  2064. * @dev_priv: i915 device instance
  2065. *
  2066. * Finalizes the power domain structures for @dev_priv depending upon the
  2067. * supported platform. This function also disables runtime pm and ensures that
  2068. * the device stays powered up so that the driver can be reloaded.
  2069. */
  2070. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  2071. {
  2072. struct device *kdev = &dev_priv->drm.pdev->dev;
  2073. /*
  2074. * The i915.ko module is still not prepared to be loaded when
  2075. * the power well is not enabled, so just enable it in case
  2076. * we're going to unload/reload.
  2077. * The following also reacquires the RPM reference the core passed
  2078. * to the driver during loading, which is dropped in
  2079. * intel_runtime_pm_enable(). We have to hand back the control of the
  2080. * device to the core with this reference held.
  2081. */
  2082. intel_display_set_init_power(dev_priv, true);
  2083. /* Remove the refcount we took to keep power well support disabled. */
  2084. if (!i915.disable_power_well)
  2085. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2086. /*
  2087. * Remove the refcount we took in intel_runtime_pm_enable() in case
  2088. * the platform doesn't support runtime PM.
  2089. */
  2090. if (!HAS_RUNTIME_PM(dev_priv))
  2091. pm_runtime_put(kdev);
  2092. }
  2093. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  2094. {
  2095. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2096. struct i915_power_well *power_well;
  2097. int i;
  2098. mutex_lock(&power_domains->lock);
  2099. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  2100. power_well->ops->sync_hw(dev_priv, power_well);
  2101. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  2102. power_well);
  2103. }
  2104. mutex_unlock(&power_domains->lock);
  2105. }
  2106. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  2107. {
  2108. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  2109. POSTING_READ(DBUF_CTL);
  2110. udelay(10);
  2111. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  2112. DRM_ERROR("DBuf power enable timeout\n");
  2113. }
  2114. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  2115. {
  2116. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  2117. POSTING_READ(DBUF_CTL);
  2118. udelay(10);
  2119. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  2120. DRM_ERROR("DBuf power disable timeout!\n");
  2121. }
  2122. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  2123. bool resume)
  2124. {
  2125. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2126. struct i915_power_well *well;
  2127. uint32_t val;
  2128. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2129. /* enable PCH reset handshake */
  2130. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2131. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  2132. /* enable PG1 and Misc I/O */
  2133. mutex_lock(&power_domains->lock);
  2134. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2135. intel_power_well_enable(dev_priv, well);
  2136. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2137. intel_power_well_enable(dev_priv, well);
  2138. mutex_unlock(&power_domains->lock);
  2139. skl_init_cdclk(dev_priv);
  2140. gen9_dbuf_enable(dev_priv);
  2141. if (resume && dev_priv->csr.dmc_payload)
  2142. intel_csr_load_program(dev_priv);
  2143. }
  2144. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  2145. {
  2146. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2147. struct i915_power_well *well;
  2148. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2149. gen9_dbuf_disable(dev_priv);
  2150. skl_uninit_cdclk(dev_priv);
  2151. /* The spec doesn't call for removing the reset handshake flag */
  2152. /* disable PG1 and Misc I/O */
  2153. mutex_lock(&power_domains->lock);
  2154. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2155. intel_power_well_disable(dev_priv, well);
  2156. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2157. intel_power_well_disable(dev_priv, well);
  2158. mutex_unlock(&power_domains->lock);
  2159. }
  2160. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  2161. bool resume)
  2162. {
  2163. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2164. struct i915_power_well *well;
  2165. uint32_t val;
  2166. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2167. /*
  2168. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  2169. * or else the reset will hang because there is no PCH to respond.
  2170. * Move the handshake programming to initialization sequence.
  2171. * Previously was left up to BIOS.
  2172. */
  2173. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2174. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  2175. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  2176. /* Enable PG1 */
  2177. mutex_lock(&power_domains->lock);
  2178. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2179. intel_power_well_enable(dev_priv, well);
  2180. mutex_unlock(&power_domains->lock);
  2181. bxt_init_cdclk(dev_priv);
  2182. gen9_dbuf_enable(dev_priv);
  2183. if (resume && dev_priv->csr.dmc_payload)
  2184. intel_csr_load_program(dev_priv);
  2185. }
  2186. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  2187. {
  2188. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2189. struct i915_power_well *well;
  2190. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2191. gen9_dbuf_disable(dev_priv);
  2192. bxt_uninit_cdclk(dev_priv);
  2193. /* The spec doesn't call for removing the reset handshake flag */
  2194. /* Disable PG1 */
  2195. mutex_lock(&power_domains->lock);
  2196. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2197. intel_power_well_disable(dev_priv, well);
  2198. mutex_unlock(&power_domains->lock);
  2199. }
  2200. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  2201. {
  2202. struct i915_power_well *cmn_bc =
  2203. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2204. struct i915_power_well *cmn_d =
  2205. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  2206. /*
  2207. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  2208. * workaround never ever read DISPLAY_PHY_CONTROL, and
  2209. * instead maintain a shadow copy ourselves. Use the actual
  2210. * power well state and lane status to reconstruct the
  2211. * expected initial value.
  2212. */
  2213. dev_priv->chv_phy_control =
  2214. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  2215. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  2216. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  2217. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  2218. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  2219. /*
  2220. * If all lanes are disabled we leave the override disabled
  2221. * with all power down bits cleared to match the state we
  2222. * would use after disabling the port. Otherwise enable the
  2223. * override and set the lane powerdown bits accding to the
  2224. * current lane status.
  2225. */
  2226. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  2227. uint32_t status = I915_READ(DPLL(PIPE_A));
  2228. unsigned int mask;
  2229. mask = status & DPLL_PORTB_READY_MASK;
  2230. if (mask == 0xf)
  2231. mask = 0x0;
  2232. else
  2233. dev_priv->chv_phy_control |=
  2234. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  2235. dev_priv->chv_phy_control |=
  2236. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  2237. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  2238. if (mask == 0xf)
  2239. mask = 0x0;
  2240. else
  2241. dev_priv->chv_phy_control |=
  2242. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  2243. dev_priv->chv_phy_control |=
  2244. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  2245. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  2246. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  2247. } else {
  2248. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  2249. }
  2250. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  2251. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  2252. unsigned int mask;
  2253. mask = status & DPLL_PORTD_READY_MASK;
  2254. if (mask == 0xf)
  2255. mask = 0x0;
  2256. else
  2257. dev_priv->chv_phy_control |=
  2258. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2259. dev_priv->chv_phy_control |=
  2260. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2261. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2262. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2263. } else {
  2264. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2265. }
  2266. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2267. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2268. dev_priv->chv_phy_control);
  2269. }
  2270. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2271. {
  2272. struct i915_power_well *cmn =
  2273. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2274. struct i915_power_well *disp2d =
  2275. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2276. /* If the display might be already active skip this */
  2277. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2278. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2279. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2280. return;
  2281. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2282. /* cmnlane needs DPLL registers */
  2283. disp2d->ops->enable(dev_priv, disp2d);
  2284. /*
  2285. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2286. * Need to assert and de-assert PHY SB reset by gating the
  2287. * common lane power, then un-gating it.
  2288. * Simply ungating isn't enough to reset the PHY enough to get
  2289. * ports and lanes running.
  2290. */
  2291. cmn->ops->disable(dev_priv, cmn);
  2292. }
  2293. /**
  2294. * intel_power_domains_init_hw - initialize hardware power domain state
  2295. * @dev_priv: i915 device instance
  2296. * @resume: Called from resume code paths or not
  2297. *
  2298. * This function initializes the hardware power domain state and enables all
  2299. * power domains using intel_display_set_init_power().
  2300. */
  2301. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2302. {
  2303. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2304. power_domains->initializing = true;
  2305. if (IS_GEN9_BC(dev_priv)) {
  2306. skl_display_core_init(dev_priv, resume);
  2307. } else if (IS_GEN9_LP(dev_priv)) {
  2308. bxt_display_core_init(dev_priv, resume);
  2309. } else if (IS_CHERRYVIEW(dev_priv)) {
  2310. mutex_lock(&power_domains->lock);
  2311. chv_phy_control_init(dev_priv);
  2312. mutex_unlock(&power_domains->lock);
  2313. } else if (IS_VALLEYVIEW(dev_priv)) {
  2314. mutex_lock(&power_domains->lock);
  2315. vlv_cmnlane_wa(dev_priv);
  2316. mutex_unlock(&power_domains->lock);
  2317. }
  2318. /* For now, we need the power well to be always enabled. */
  2319. intel_display_set_init_power(dev_priv, true);
  2320. /* Disable power support if the user asked so. */
  2321. if (!i915.disable_power_well)
  2322. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2323. intel_power_domains_sync_hw(dev_priv);
  2324. power_domains->initializing = false;
  2325. }
  2326. /**
  2327. * intel_power_domains_suspend - suspend power domain state
  2328. * @dev_priv: i915 device instance
  2329. *
  2330. * This function prepares the hardware power domain state before entering
  2331. * system suspend. It must be paired with intel_power_domains_init_hw().
  2332. */
  2333. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2334. {
  2335. /*
  2336. * Even if power well support was disabled we still want to disable
  2337. * power wells while we are system suspended.
  2338. */
  2339. if (!i915.disable_power_well)
  2340. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2341. if (IS_GEN9_BC(dev_priv))
  2342. skl_display_core_uninit(dev_priv);
  2343. else if (IS_GEN9_LP(dev_priv))
  2344. bxt_display_core_uninit(dev_priv);
  2345. }
  2346. /**
  2347. * intel_runtime_pm_get - grab a runtime pm reference
  2348. * @dev_priv: i915 device instance
  2349. *
  2350. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2351. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2352. *
  2353. * Any runtime pm reference obtained by this function must have a symmetric
  2354. * call to intel_runtime_pm_put() to release the reference again.
  2355. */
  2356. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2357. {
  2358. struct pci_dev *pdev = dev_priv->drm.pdev;
  2359. struct device *kdev = &pdev->dev;
  2360. pm_runtime_get_sync(kdev);
  2361. atomic_inc(&dev_priv->pm.wakeref_count);
  2362. assert_rpm_wakelock_held(dev_priv);
  2363. }
  2364. /**
  2365. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2366. * @dev_priv: i915 device instance
  2367. *
  2368. * This function grabs a device-level runtime pm reference if the device is
  2369. * already in use and ensures that it is powered up.
  2370. *
  2371. * Any runtime pm reference obtained by this function must have a symmetric
  2372. * call to intel_runtime_pm_put() to release the reference again.
  2373. */
  2374. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2375. {
  2376. struct pci_dev *pdev = dev_priv->drm.pdev;
  2377. struct device *kdev = &pdev->dev;
  2378. if (IS_ENABLED(CONFIG_PM)) {
  2379. int ret = pm_runtime_get_if_in_use(kdev);
  2380. /*
  2381. * In cases runtime PM is disabled by the RPM core and we get
  2382. * an -EINVAL return value we are not supposed to call this
  2383. * function, since the power state is undefined. This applies
  2384. * atm to the late/early system suspend/resume handlers.
  2385. */
  2386. WARN_ON_ONCE(ret < 0);
  2387. if (ret <= 0)
  2388. return false;
  2389. }
  2390. atomic_inc(&dev_priv->pm.wakeref_count);
  2391. assert_rpm_wakelock_held(dev_priv);
  2392. return true;
  2393. }
  2394. /**
  2395. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2396. * @dev_priv: i915 device instance
  2397. *
  2398. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2399. * code to ensure the GTT or GT is on).
  2400. *
  2401. * It will _not_ power up the device but instead only check that it's powered
  2402. * on. Therefore it is only valid to call this functions from contexts where
  2403. * the device is known to be powered up and where trying to power it up would
  2404. * result in hilarity and deadlocks. That pretty much means only the system
  2405. * suspend/resume code where this is used to grab runtime pm references for
  2406. * delayed setup down in work items.
  2407. *
  2408. * Any runtime pm reference obtained by this function must have a symmetric
  2409. * call to intel_runtime_pm_put() to release the reference again.
  2410. */
  2411. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2412. {
  2413. struct pci_dev *pdev = dev_priv->drm.pdev;
  2414. struct device *kdev = &pdev->dev;
  2415. assert_rpm_wakelock_held(dev_priv);
  2416. pm_runtime_get_noresume(kdev);
  2417. atomic_inc(&dev_priv->pm.wakeref_count);
  2418. }
  2419. /**
  2420. * intel_runtime_pm_put - release a runtime pm reference
  2421. * @dev_priv: i915 device instance
  2422. *
  2423. * This function drops the device-level runtime pm reference obtained by
  2424. * intel_runtime_pm_get() and might power down the corresponding
  2425. * hardware block right away if this is the last reference.
  2426. */
  2427. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2428. {
  2429. struct pci_dev *pdev = dev_priv->drm.pdev;
  2430. struct device *kdev = &pdev->dev;
  2431. assert_rpm_wakelock_held(dev_priv);
  2432. atomic_dec(&dev_priv->pm.wakeref_count);
  2433. pm_runtime_mark_last_busy(kdev);
  2434. pm_runtime_put_autosuspend(kdev);
  2435. }
  2436. /**
  2437. * intel_runtime_pm_enable - enable runtime pm
  2438. * @dev_priv: i915 device instance
  2439. *
  2440. * This function enables runtime pm at the end of the driver load sequence.
  2441. *
  2442. * Note that this function does currently not enable runtime pm for the
  2443. * subordinate display power domains. That is only done on the first modeset
  2444. * using intel_display_set_init_power().
  2445. */
  2446. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2447. {
  2448. struct pci_dev *pdev = dev_priv->drm.pdev;
  2449. struct device *kdev = &pdev->dev;
  2450. pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
  2451. pm_runtime_mark_last_busy(kdev);
  2452. /*
  2453. * Take a permanent reference to disable the RPM functionality and drop
  2454. * it only when unloading the driver. Use the low level get/put helpers,
  2455. * so the driver's own RPM reference tracking asserts also work on
  2456. * platforms without RPM support.
  2457. */
  2458. if (!HAS_RUNTIME_PM(dev_priv)) {
  2459. pm_runtime_dont_use_autosuspend(kdev);
  2460. pm_runtime_get_sync(kdev);
  2461. } else {
  2462. pm_runtime_use_autosuspend(kdev);
  2463. }
  2464. /*
  2465. * The core calls the driver load handler with an RPM reference held.
  2466. * We drop that here and will reacquire it during unloading in
  2467. * intel_power_domains_fini().
  2468. */
  2469. pm_runtime_put_autosuspend(kdev);
  2470. }