pci.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #include <linux/pci_regs.h>
  10. #include <linux/pci_ids.h>
  11. #include <linux/device.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/sort.h>
  16. #include <linux/pci.h>
  17. #include <linux/of.h>
  18. #include <linux/delay.h>
  19. #include <asm/opal.h>
  20. #include <asm/msi_bitmap.h>
  21. #include <asm/pnv-pci.h>
  22. #include <asm/io.h>
  23. #include <asm/reg.h>
  24. #include "cxl.h"
  25. #include <misc/cxl.h>
  26. #define CXL_PCI_VSEC_ID 0x1280
  27. #define CXL_VSEC_MIN_SIZE 0x80
  28. #define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
  29. { \
  30. pci_read_config_word(dev, vsec + 0x6, dest); \
  31. *dest >>= 4; \
  32. }
  33. #define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
  34. pci_read_config_byte(dev, vsec + 0x8, dest)
  35. #define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
  36. pci_read_config_byte(dev, vsec + 0x9, dest)
  37. #define CXL_STATUS_SECOND_PORT 0x80
  38. #define CXL_STATUS_MSI_X_FULL 0x40
  39. #define CXL_STATUS_MSI_X_SINGLE 0x20
  40. #define CXL_STATUS_FLASH_RW 0x08
  41. #define CXL_STATUS_FLASH_RO 0x04
  42. #define CXL_STATUS_LOADABLE_AFU 0x02
  43. #define CXL_STATUS_LOADABLE_PSL 0x01
  44. /* If we see these features we won't try to use the card */
  45. #define CXL_UNSUPPORTED_FEATURES \
  46. (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
  47. #define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
  48. pci_read_config_byte(dev, vsec + 0xa, dest)
  49. #define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
  50. pci_write_config_byte(dev, vsec + 0xa, val)
  51. #define CXL_VSEC_PROTOCOL_MASK 0xe0
  52. #define CXL_VSEC_PROTOCOL_1024TB 0x80
  53. #define CXL_VSEC_PROTOCOL_512TB 0x40
  54. #define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8 uses this */
  55. #define CXL_VSEC_PROTOCOL_ENABLE 0x01
  56. #define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
  57. pci_read_config_word(dev, vsec + 0xc, dest)
  58. #define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
  59. pci_read_config_byte(dev, vsec + 0xe, dest)
  60. #define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
  61. pci_read_config_byte(dev, vsec + 0xf, dest)
  62. #define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
  63. pci_read_config_word(dev, vsec + 0x10, dest)
  64. #define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
  65. pci_read_config_byte(dev, vsec + 0x13, dest)
  66. #define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
  67. pci_write_config_byte(dev, vsec + 0x13, val)
  68. #define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
  69. #define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
  70. #define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
  71. #define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
  72. pci_read_config_dword(dev, vsec + 0x20, dest)
  73. #define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
  74. pci_read_config_dword(dev, vsec + 0x24, dest)
  75. #define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
  76. pci_read_config_dword(dev, vsec + 0x28, dest)
  77. #define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
  78. pci_read_config_dword(dev, vsec + 0x2c, dest)
  79. /* This works a little different than the p1/p2 register accesses to make it
  80. * easier to pull out individual fields */
  81. #define AFUD_READ(afu, off) in_be64(afu->native->afu_desc_mmio + off)
  82. #define AFUD_READ_LE(afu, off) in_le64(afu->native->afu_desc_mmio + off)
  83. #define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
  84. #define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
  85. #define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
  86. #define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
  87. #define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
  88. #define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
  89. #define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
  90. #define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
  91. #define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
  92. #define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
  93. #define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
  94. #define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
  95. #define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  96. #define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
  97. #define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
  98. #define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
  99. #define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
  100. #define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  101. #define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
  102. #define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
  103. #define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  104. #define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
  105. static const struct pci_device_id cxl_pci_tbl[] = {
  106. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
  107. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
  108. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
  109. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0601), },
  110. { PCI_DEVICE_CLASS(0x120000, ~0), },
  111. { }
  112. };
  113. MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
  114. /*
  115. * Mostly using these wrappers to avoid confusion:
  116. * priv 1 is BAR2, while priv 2 is BAR0
  117. */
  118. static inline resource_size_t p1_base(struct pci_dev *dev)
  119. {
  120. return pci_resource_start(dev, 2);
  121. }
  122. static inline resource_size_t p1_size(struct pci_dev *dev)
  123. {
  124. return pci_resource_len(dev, 2);
  125. }
  126. static inline resource_size_t p2_base(struct pci_dev *dev)
  127. {
  128. return pci_resource_start(dev, 0);
  129. }
  130. static inline resource_size_t p2_size(struct pci_dev *dev)
  131. {
  132. return pci_resource_len(dev, 0);
  133. }
  134. static int find_cxl_vsec(struct pci_dev *dev)
  135. {
  136. int vsec = 0;
  137. u16 val;
  138. while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
  139. pci_read_config_word(dev, vsec + 0x4, &val);
  140. if (val == CXL_PCI_VSEC_ID)
  141. return vsec;
  142. }
  143. return 0;
  144. }
  145. static void dump_cxl_config_space(struct pci_dev *dev)
  146. {
  147. int vsec;
  148. u32 val;
  149. dev_info(&dev->dev, "dump_cxl_config_space\n");
  150. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
  151. dev_info(&dev->dev, "BAR0: %#.8x\n", val);
  152. pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
  153. dev_info(&dev->dev, "BAR1: %#.8x\n", val);
  154. pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
  155. dev_info(&dev->dev, "BAR2: %#.8x\n", val);
  156. pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
  157. dev_info(&dev->dev, "BAR3: %#.8x\n", val);
  158. pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
  159. dev_info(&dev->dev, "BAR4: %#.8x\n", val);
  160. pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
  161. dev_info(&dev->dev, "BAR5: %#.8x\n", val);
  162. dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
  163. p1_base(dev), p1_size(dev));
  164. dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
  165. p2_base(dev), p2_size(dev));
  166. dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
  167. pci_resource_start(dev, 4), pci_resource_len(dev, 4));
  168. if (!(vsec = find_cxl_vsec(dev)))
  169. return;
  170. #define show_reg(name, what) \
  171. dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
  172. pci_read_config_dword(dev, vsec + 0x0, &val);
  173. show_reg("Cap ID", (val >> 0) & 0xffff);
  174. show_reg("Cap Ver", (val >> 16) & 0xf);
  175. show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
  176. pci_read_config_dword(dev, vsec + 0x4, &val);
  177. show_reg("VSEC ID", (val >> 0) & 0xffff);
  178. show_reg("VSEC Rev", (val >> 16) & 0xf);
  179. show_reg("VSEC Length", (val >> 20) & 0xfff);
  180. pci_read_config_dword(dev, vsec + 0x8, &val);
  181. show_reg("Num AFUs", (val >> 0) & 0xff);
  182. show_reg("Status", (val >> 8) & 0xff);
  183. show_reg("Mode Control", (val >> 16) & 0xff);
  184. show_reg("Reserved", (val >> 24) & 0xff);
  185. pci_read_config_dword(dev, vsec + 0xc, &val);
  186. show_reg("PSL Rev", (val >> 0) & 0xffff);
  187. show_reg("CAIA Ver", (val >> 16) & 0xffff);
  188. pci_read_config_dword(dev, vsec + 0x10, &val);
  189. show_reg("Base Image Rev", (val >> 0) & 0xffff);
  190. show_reg("Reserved", (val >> 16) & 0x0fff);
  191. show_reg("Image Control", (val >> 28) & 0x3);
  192. show_reg("Reserved", (val >> 30) & 0x1);
  193. show_reg("Image Loaded", (val >> 31) & 0x1);
  194. pci_read_config_dword(dev, vsec + 0x14, &val);
  195. show_reg("Reserved", val);
  196. pci_read_config_dword(dev, vsec + 0x18, &val);
  197. show_reg("Reserved", val);
  198. pci_read_config_dword(dev, vsec + 0x1c, &val);
  199. show_reg("Reserved", val);
  200. pci_read_config_dword(dev, vsec + 0x20, &val);
  201. show_reg("AFU Descriptor Offset", val);
  202. pci_read_config_dword(dev, vsec + 0x24, &val);
  203. show_reg("AFU Descriptor Size", val);
  204. pci_read_config_dword(dev, vsec + 0x28, &val);
  205. show_reg("Problem State Offset", val);
  206. pci_read_config_dword(dev, vsec + 0x2c, &val);
  207. show_reg("Problem State Size", val);
  208. pci_read_config_dword(dev, vsec + 0x30, &val);
  209. show_reg("Reserved", val);
  210. pci_read_config_dword(dev, vsec + 0x34, &val);
  211. show_reg("Reserved", val);
  212. pci_read_config_dword(dev, vsec + 0x38, &val);
  213. show_reg("Reserved", val);
  214. pci_read_config_dword(dev, vsec + 0x3c, &val);
  215. show_reg("Reserved", val);
  216. pci_read_config_dword(dev, vsec + 0x40, &val);
  217. show_reg("PSL Programming Port", val);
  218. pci_read_config_dword(dev, vsec + 0x44, &val);
  219. show_reg("PSL Programming Control", val);
  220. pci_read_config_dword(dev, vsec + 0x48, &val);
  221. show_reg("Reserved", val);
  222. pci_read_config_dword(dev, vsec + 0x4c, &val);
  223. show_reg("Reserved", val);
  224. pci_read_config_dword(dev, vsec + 0x50, &val);
  225. show_reg("Flash Address Register", val);
  226. pci_read_config_dword(dev, vsec + 0x54, &val);
  227. show_reg("Flash Size Register", val);
  228. pci_read_config_dword(dev, vsec + 0x58, &val);
  229. show_reg("Flash Status/Control Register", val);
  230. pci_read_config_dword(dev, vsec + 0x58, &val);
  231. show_reg("Flash Data Port", val);
  232. #undef show_reg
  233. }
  234. static void dump_afu_descriptor(struct cxl_afu *afu)
  235. {
  236. u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
  237. int i;
  238. #define show_reg(name, what) \
  239. dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
  240. val = AFUD_READ_INFO(afu);
  241. show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
  242. show_reg("num_of_processes", AFUD_NUM_PROCS(val));
  243. show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
  244. show_reg("req_prog_mode", val & 0xffffULL);
  245. afu_cr_num = AFUD_NUM_CRS(val);
  246. val = AFUD_READ(afu, 0x8);
  247. show_reg("Reserved", val);
  248. val = AFUD_READ(afu, 0x10);
  249. show_reg("Reserved", val);
  250. val = AFUD_READ(afu, 0x18);
  251. show_reg("Reserved", val);
  252. val = AFUD_READ_CR(afu);
  253. show_reg("Reserved", (val >> (63-7)) & 0xff);
  254. show_reg("AFU_CR_len", AFUD_CR_LEN(val));
  255. afu_cr_len = AFUD_CR_LEN(val) * 256;
  256. val = AFUD_READ_CR_OFF(afu);
  257. afu_cr_off = val;
  258. show_reg("AFU_CR_offset", val);
  259. val = AFUD_READ_PPPSA(afu);
  260. show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
  261. show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
  262. val = AFUD_READ_PPPSA_OFF(afu);
  263. show_reg("PerProcessPSA_offset", val);
  264. val = AFUD_READ_EB(afu);
  265. show_reg("Reserved", (val >> (63-7)) & 0xff);
  266. show_reg("AFU_EB_len", AFUD_EB_LEN(val));
  267. val = AFUD_READ_EB_OFF(afu);
  268. show_reg("AFU_EB_offset", val);
  269. for (i = 0; i < afu_cr_num; i++) {
  270. val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
  271. show_reg("CR Vendor", val & 0xffff);
  272. show_reg("CR Device", (val >> 16) & 0xffff);
  273. }
  274. #undef show_reg
  275. }
  276. #define CAPP_UNIT0_ID 0xBA
  277. #define CAPP_UNIT1_ID 0XBE
  278. static u64 get_capp_unit_id(struct device_node *np)
  279. {
  280. u32 phb_index;
  281. /*
  282. * For chips other than POWER8NVL, we only have CAPP 0,
  283. * irrespective of which PHB is used.
  284. */
  285. if (!pvr_version_is(PVR_POWER8NVL))
  286. return CAPP_UNIT0_ID;
  287. /*
  288. * For POWER8NVL, assume CAPP 0 is attached to PHB0 and
  289. * CAPP 1 is attached to PHB1.
  290. */
  291. if (of_property_read_u32(np, "ibm,phb-index", &phb_index))
  292. return 0;
  293. if (phb_index == 0)
  294. return CAPP_UNIT0_ID;
  295. if (phb_index == 1)
  296. return CAPP_UNIT1_ID;
  297. return 0;
  298. }
  299. static int calc_capp_routing(struct pci_dev *dev, u64 *chipid, u64 *capp_unit_id)
  300. {
  301. struct device_node *np;
  302. const __be32 *prop;
  303. if (!(np = pnv_pci_get_phb_node(dev)))
  304. return -ENODEV;
  305. while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
  306. np = of_get_next_parent(np);
  307. if (!np)
  308. return -ENODEV;
  309. *chipid = be32_to_cpup(prop);
  310. *capp_unit_id = get_capp_unit_id(np);
  311. of_node_put(np);
  312. if (!*capp_unit_id) {
  313. pr_err("cxl: invalid capp unit id\n");
  314. return -ENODEV;
  315. }
  316. return 0;
  317. }
  318. static int init_implementation_adapter_psl_regs(struct cxl *adapter, struct pci_dev *dev)
  319. {
  320. u64 psl_dsnctl;
  321. u64 chipid;
  322. u64 capp_unit_id;
  323. int rc;
  324. rc = calc_capp_routing(dev, &chipid, &capp_unit_id);
  325. if (rc)
  326. return rc;
  327. psl_dsnctl = 0x0000900000000000ULL; /* pteupd ttype, scdone */
  328. psl_dsnctl |= (0x2ULL << (63-38)); /* MMIO hang pulse: 256 us */
  329. /* Tell PSL where to route data to */
  330. psl_dsnctl |= (chipid << (63-5));
  331. psl_dsnctl |= (capp_unit_id << (63-13));
  332. cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
  333. cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
  334. /* snoop write mask */
  335. cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
  336. /* set fir_accum */
  337. cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, 0x0800000000000000ULL);
  338. /* for debugging with trace arrays */
  339. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
  340. return 0;
  341. }
  342. static int init_implementation_adapter_xsl_regs(struct cxl *adapter, struct pci_dev *dev)
  343. {
  344. u64 xsl_dsnctl;
  345. u64 chipid;
  346. u64 capp_unit_id;
  347. int rc;
  348. rc = calc_capp_routing(dev, &chipid, &capp_unit_id);
  349. if (rc)
  350. return rc;
  351. /* Tell XSL where to route data to */
  352. xsl_dsnctl = 0x0000600000000000ULL | (chipid << (63-5));
  353. xsl_dsnctl |= (capp_unit_id << (63-13));
  354. cxl_p1_write(adapter, CXL_XSL_DSNCTL, xsl_dsnctl);
  355. return 0;
  356. }
  357. /* PSL & XSL */
  358. #define TBSYNC_CAL(n) (((u64)n & 0x7) << (63-3))
  359. #define TBSYNC_CNT(n) (((u64)n & 0x7) << (63-6))
  360. /* For the PSL this is a multiple for 0 < n <= 7: */
  361. #define PSL_2048_250MHZ_CYCLES 1
  362. static void write_timebase_ctrl_psl(struct cxl *adapter)
  363. {
  364. cxl_p1_write(adapter, CXL_PSL_TB_CTLSTAT,
  365. TBSYNC_CNT(2 * PSL_2048_250MHZ_CYCLES));
  366. }
  367. /* XSL */
  368. #define TBSYNC_ENA (1ULL << 63)
  369. /* For the XSL this is 2**n * 2000 clocks for 0 < n <= 6: */
  370. #define XSL_2000_CLOCKS 1
  371. #define XSL_4000_CLOCKS 2
  372. #define XSL_8000_CLOCKS 3
  373. static void write_timebase_ctrl_xsl(struct cxl *adapter)
  374. {
  375. cxl_p1_write(adapter, CXL_XSL_TB_CTLSTAT,
  376. TBSYNC_ENA |
  377. TBSYNC_CAL(3) |
  378. TBSYNC_CNT(XSL_4000_CLOCKS));
  379. }
  380. static u64 timebase_read_psl(struct cxl *adapter)
  381. {
  382. return cxl_p1_read(adapter, CXL_PSL_Timebase);
  383. }
  384. static u64 timebase_read_xsl(struct cxl *adapter)
  385. {
  386. return cxl_p1_read(adapter, CXL_XSL_Timebase);
  387. }
  388. static void cxl_setup_psl_timebase(struct cxl *adapter, struct pci_dev *dev)
  389. {
  390. u64 psl_tb;
  391. int delta;
  392. unsigned int retry = 0;
  393. struct device_node *np;
  394. adapter->psl_timebase_synced = false;
  395. if (!(np = pnv_pci_get_phb_node(dev)))
  396. return;
  397. /* Do not fail when CAPP timebase sync is not supported by OPAL */
  398. of_node_get(np);
  399. if (! of_get_property(np, "ibm,capp-timebase-sync", NULL)) {
  400. of_node_put(np);
  401. dev_info(&dev->dev, "PSL timebase inactive: OPAL support missing\n");
  402. return;
  403. }
  404. of_node_put(np);
  405. /*
  406. * Setup PSL Timebase Control and Status register
  407. * with the recommended Timebase Sync Count value
  408. */
  409. adapter->native->sl_ops->write_timebase_ctrl(adapter);
  410. /* Enable PSL Timebase */
  411. cxl_p1_write(adapter, CXL_PSL_Control, 0x0000000000000000);
  412. cxl_p1_write(adapter, CXL_PSL_Control, CXL_PSL_Control_tb);
  413. /* Wait until CORE TB and PSL TB difference <= 16usecs */
  414. do {
  415. msleep(1);
  416. if (retry++ > 5) {
  417. dev_info(&dev->dev, "PSL timebase can't synchronize\n");
  418. return;
  419. }
  420. psl_tb = adapter->native->sl_ops->timebase_read(adapter);
  421. delta = mftb() - psl_tb;
  422. if (delta < 0)
  423. delta = -delta;
  424. } while (tb_to_ns(delta) > 16000);
  425. adapter->psl_timebase_synced = true;
  426. return;
  427. }
  428. static int init_implementation_afu_psl_regs(struct cxl_afu *afu)
  429. {
  430. /* read/write masks for this slice */
  431. cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
  432. /* APC read/write masks for this slice */
  433. cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
  434. /* for debugging with trace arrays */
  435. cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
  436. cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
  437. return 0;
  438. }
  439. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq,
  440. unsigned int virq)
  441. {
  442. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  443. return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
  444. }
  445. int cxl_update_image_control(struct cxl *adapter)
  446. {
  447. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  448. int rc;
  449. int vsec;
  450. u8 image_state;
  451. if (!(vsec = find_cxl_vsec(dev))) {
  452. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  453. return -ENODEV;
  454. }
  455. if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
  456. dev_err(&dev->dev, "failed to read image state: %i\n", rc);
  457. return rc;
  458. }
  459. if (adapter->perst_loads_image)
  460. image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
  461. else
  462. image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
  463. if (adapter->perst_select_user)
  464. image_state |= CXL_VSEC_PERST_SELECT_USER;
  465. else
  466. image_state &= ~CXL_VSEC_PERST_SELECT_USER;
  467. if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
  468. dev_err(&dev->dev, "failed to update image control: %i\n", rc);
  469. return rc;
  470. }
  471. return 0;
  472. }
  473. int cxl_pci_alloc_one_irq(struct cxl *adapter)
  474. {
  475. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  476. return pnv_cxl_alloc_hwirqs(dev, 1);
  477. }
  478. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq)
  479. {
  480. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  481. return pnv_cxl_release_hwirqs(dev, hwirq, 1);
  482. }
  483. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
  484. struct cxl *adapter, unsigned int num)
  485. {
  486. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  487. return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
  488. }
  489. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs,
  490. struct cxl *adapter)
  491. {
  492. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  493. pnv_cxl_release_hwirq_ranges(irqs, dev);
  494. }
  495. static int setup_cxl_bars(struct pci_dev *dev)
  496. {
  497. /* Safety check in case we get backported to < 3.17 without M64 */
  498. if ((p1_base(dev) < 0x100000000ULL) ||
  499. (p2_base(dev) < 0x100000000ULL)) {
  500. dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
  501. return -ENODEV;
  502. }
  503. /*
  504. * BAR 4/5 has a special meaning for CXL and must be programmed with a
  505. * special value corresponding to the CXL protocol address range.
  506. * For POWER 8 that means bits 48:49 must be set to 10
  507. */
  508. pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
  509. pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
  510. return 0;
  511. }
  512. /* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
  513. static int switch_card_to_cxl(struct pci_dev *dev)
  514. {
  515. int vsec;
  516. u8 val;
  517. int rc;
  518. dev_info(&dev->dev, "switch card to CXL\n");
  519. if (!(vsec = find_cxl_vsec(dev))) {
  520. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  521. return -ENODEV;
  522. }
  523. if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
  524. dev_err(&dev->dev, "failed to read current mode control: %i", rc);
  525. return rc;
  526. }
  527. val &= ~CXL_VSEC_PROTOCOL_MASK;
  528. val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
  529. if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
  530. dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
  531. return rc;
  532. }
  533. /*
  534. * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
  535. * we must wait 100ms after this mode switch before touching
  536. * PCIe config space.
  537. */
  538. msleep(100);
  539. return 0;
  540. }
  541. static int pci_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  542. {
  543. u64 p1n_base, p2n_base, afu_desc;
  544. const u64 p1n_size = 0x100;
  545. const u64 p2n_size = 0x1000;
  546. p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
  547. p2n_base = p2_base(dev) + (afu->slice * p2n_size);
  548. afu->psn_phys = p2_base(dev) + (adapter->native->ps_off + (afu->slice * adapter->ps_size));
  549. afu_desc = p2_base(dev) + adapter->native->afu_desc_off + (afu->slice * adapter->native->afu_desc_size);
  550. if (!(afu->native->p1n_mmio = ioremap(p1n_base, p1n_size)))
  551. goto err;
  552. if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
  553. goto err1;
  554. if (afu_desc) {
  555. if (!(afu->native->afu_desc_mmio = ioremap(afu_desc, adapter->native->afu_desc_size)))
  556. goto err2;
  557. }
  558. return 0;
  559. err2:
  560. iounmap(afu->p2n_mmio);
  561. err1:
  562. iounmap(afu->native->p1n_mmio);
  563. err:
  564. dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
  565. return -ENOMEM;
  566. }
  567. static void pci_unmap_slice_regs(struct cxl_afu *afu)
  568. {
  569. if (afu->p2n_mmio) {
  570. iounmap(afu->p2n_mmio);
  571. afu->p2n_mmio = NULL;
  572. }
  573. if (afu->native->p1n_mmio) {
  574. iounmap(afu->native->p1n_mmio);
  575. afu->native->p1n_mmio = NULL;
  576. }
  577. if (afu->native->afu_desc_mmio) {
  578. iounmap(afu->native->afu_desc_mmio);
  579. afu->native->afu_desc_mmio = NULL;
  580. }
  581. }
  582. void cxl_pci_release_afu(struct device *dev)
  583. {
  584. struct cxl_afu *afu = to_cxl_afu(dev);
  585. pr_devel("%s\n", __func__);
  586. idr_destroy(&afu->contexts_idr);
  587. cxl_release_spa(afu);
  588. kfree(afu->native);
  589. kfree(afu);
  590. }
  591. /* Expects AFU struct to have recently been zeroed out */
  592. static int cxl_read_afu_descriptor(struct cxl_afu *afu)
  593. {
  594. u64 val;
  595. val = AFUD_READ_INFO(afu);
  596. afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
  597. afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
  598. afu->crs_num = AFUD_NUM_CRS(val);
  599. if (AFUD_AFU_DIRECTED(val))
  600. afu->modes_supported |= CXL_MODE_DIRECTED;
  601. if (AFUD_DEDICATED_PROCESS(val))
  602. afu->modes_supported |= CXL_MODE_DEDICATED;
  603. if (AFUD_TIME_SLICED(val))
  604. afu->modes_supported |= CXL_MODE_TIME_SLICED;
  605. val = AFUD_READ_PPPSA(afu);
  606. afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
  607. afu->psa = AFUD_PPPSA_PSA(val);
  608. if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
  609. afu->native->pp_offset = AFUD_READ_PPPSA_OFF(afu);
  610. val = AFUD_READ_CR(afu);
  611. afu->crs_len = AFUD_CR_LEN(val) * 256;
  612. afu->crs_offset = AFUD_READ_CR_OFF(afu);
  613. /* eb_len is in multiple of 4K */
  614. afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
  615. afu->eb_offset = AFUD_READ_EB_OFF(afu);
  616. /* eb_off is 4K aligned so lower 12 bits are always zero */
  617. if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
  618. dev_warn(&afu->dev,
  619. "Invalid AFU error buffer offset %Lx\n",
  620. afu->eb_offset);
  621. dev_info(&afu->dev,
  622. "Ignoring AFU error buffer in the descriptor\n");
  623. /* indicate that no afu buffer exists */
  624. afu->eb_len = 0;
  625. }
  626. return 0;
  627. }
  628. static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
  629. {
  630. int i, rc;
  631. u32 val;
  632. if (afu->psa && afu->adapter->ps_size <
  633. (afu->native->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
  634. dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
  635. return -ENODEV;
  636. }
  637. if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
  638. dev_warn(&afu->dev, "AFU uses < PAGE_SIZE per-process PSA!");
  639. for (i = 0; i < afu->crs_num; i++) {
  640. rc = cxl_ops->afu_cr_read32(afu, i, 0, &val);
  641. if (rc || val == 0) {
  642. dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
  643. return -EINVAL;
  644. }
  645. }
  646. if ((afu->modes_supported & ~CXL_MODE_DEDICATED) && afu->max_procs_virtualised == 0) {
  647. /*
  648. * We could also check this for the dedicated process model
  649. * since the architecture indicates it should be set to 1, but
  650. * in that case we ignore the value and I'd rather not risk
  651. * breaking any existing dedicated process AFUs that left it as
  652. * 0 (not that I'm aware of any). It is clearly an error for an
  653. * AFU directed AFU to set this to 0, and would have previously
  654. * triggered a bug resulting in the maximum not being enforced
  655. * at all since idr_alloc treats 0 as no maximum.
  656. */
  657. dev_err(&afu->dev, "AFU does not support any processes\n");
  658. return -EINVAL;
  659. }
  660. return 0;
  661. }
  662. static int sanitise_afu_regs(struct cxl_afu *afu)
  663. {
  664. u64 reg;
  665. /*
  666. * Clear out any regs that contain either an IVTE or address or may be
  667. * waiting on an acknowledgement to try to be a bit safer as we bring
  668. * it online
  669. */
  670. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  671. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  672. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  673. if (cxl_ops->afu_reset(afu))
  674. return -EIO;
  675. if (cxl_afu_disable(afu))
  676. return -EIO;
  677. if (cxl_psl_purge(afu))
  678. return -EIO;
  679. }
  680. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  681. cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
  682. cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
  683. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  684. cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
  685. cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
  686. cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
  687. cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
  688. cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
  689. cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
  690. cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
  691. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  692. if (reg) {
  693. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  694. if (reg & CXL_PSL_DSISR_TRANS)
  695. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  696. else
  697. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  698. }
  699. if (afu->adapter->native->sl_ops->register_serr_irq) {
  700. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  701. if (reg) {
  702. if (reg & ~0xffff)
  703. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  704. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  705. }
  706. }
  707. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  708. if (reg) {
  709. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  710. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  711. }
  712. return 0;
  713. }
  714. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  715. /*
  716. * afu_eb_read:
  717. * Called from sysfs and reads the afu error info buffer. The h/w only supports
  718. * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
  719. * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
  720. */
  721. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  722. loff_t off, size_t count)
  723. {
  724. loff_t aligned_start, aligned_end;
  725. size_t aligned_length;
  726. void *tbuf;
  727. const void __iomem *ebuf = afu->native->afu_desc_mmio + afu->eb_offset;
  728. if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
  729. return 0;
  730. /* calculate aligned read window */
  731. count = min((size_t)(afu->eb_len - off), count);
  732. aligned_start = round_down(off, 8);
  733. aligned_end = round_up(off + count, 8);
  734. aligned_length = aligned_end - aligned_start;
  735. /* max we can copy in one read is PAGE_SIZE */
  736. if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
  737. aligned_length = ERR_BUFF_MAX_COPY_SIZE;
  738. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  739. }
  740. /* use bounce buffer for copy */
  741. tbuf = (void *)__get_free_page(GFP_TEMPORARY);
  742. if (!tbuf)
  743. return -ENOMEM;
  744. /* perform aligned read from the mmio region */
  745. memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
  746. memcpy(buf, tbuf + (off & 0x7), count);
  747. free_page((unsigned long)tbuf);
  748. return count;
  749. }
  750. static int pci_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  751. {
  752. int rc;
  753. if ((rc = pci_map_slice_regs(afu, adapter, dev)))
  754. return rc;
  755. if ((rc = sanitise_afu_regs(afu)))
  756. goto err1;
  757. /* We need to reset the AFU before we can read the AFU descriptor */
  758. if ((rc = cxl_ops->afu_reset(afu)))
  759. goto err1;
  760. if (cxl_verbose)
  761. dump_afu_descriptor(afu);
  762. if ((rc = cxl_read_afu_descriptor(afu)))
  763. goto err1;
  764. if ((rc = cxl_afu_descriptor_looks_ok(afu)))
  765. goto err1;
  766. if (adapter->native->sl_ops->afu_regs_init)
  767. if ((rc = adapter->native->sl_ops->afu_regs_init(afu)))
  768. goto err1;
  769. if (adapter->native->sl_ops->register_serr_irq)
  770. if ((rc = adapter->native->sl_ops->register_serr_irq(afu)))
  771. goto err1;
  772. if ((rc = cxl_native_register_psl_irq(afu)))
  773. goto err2;
  774. return 0;
  775. err2:
  776. if (adapter->native->sl_ops->release_serr_irq)
  777. adapter->native->sl_ops->release_serr_irq(afu);
  778. err1:
  779. pci_unmap_slice_regs(afu);
  780. return rc;
  781. }
  782. static void pci_deconfigure_afu(struct cxl_afu *afu)
  783. {
  784. cxl_native_release_psl_irq(afu);
  785. if (afu->adapter->native->sl_ops->release_serr_irq)
  786. afu->adapter->native->sl_ops->release_serr_irq(afu);
  787. pci_unmap_slice_regs(afu);
  788. }
  789. static int pci_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
  790. {
  791. struct cxl_afu *afu;
  792. int rc = -ENOMEM;
  793. afu = cxl_alloc_afu(adapter, slice);
  794. if (!afu)
  795. return -ENOMEM;
  796. afu->native = kzalloc(sizeof(struct cxl_afu_native), GFP_KERNEL);
  797. if (!afu->native)
  798. goto err_free_afu;
  799. mutex_init(&afu->native->spa_mutex);
  800. rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
  801. if (rc)
  802. goto err_free_native;
  803. rc = pci_configure_afu(afu, adapter, dev);
  804. if (rc)
  805. goto err_free_native;
  806. /* Don't care if this fails */
  807. cxl_debugfs_afu_add(afu);
  808. /*
  809. * After we call this function we must not free the afu directly, even
  810. * if it returns an error!
  811. */
  812. if ((rc = cxl_register_afu(afu)))
  813. goto err_put1;
  814. if ((rc = cxl_sysfs_afu_add(afu)))
  815. goto err_put1;
  816. adapter->afu[afu->slice] = afu;
  817. if ((rc = cxl_pci_vphb_add(afu)))
  818. dev_info(&afu->dev, "Can't register vPHB\n");
  819. return 0;
  820. err_put1:
  821. pci_deconfigure_afu(afu);
  822. cxl_debugfs_afu_remove(afu);
  823. device_unregister(&afu->dev);
  824. return rc;
  825. err_free_native:
  826. kfree(afu->native);
  827. err_free_afu:
  828. kfree(afu);
  829. return rc;
  830. }
  831. static void cxl_pci_remove_afu(struct cxl_afu *afu)
  832. {
  833. pr_devel("%s\n", __func__);
  834. if (!afu)
  835. return;
  836. cxl_pci_vphb_remove(afu);
  837. cxl_sysfs_afu_remove(afu);
  838. cxl_debugfs_afu_remove(afu);
  839. spin_lock(&afu->adapter->afu_list_lock);
  840. afu->adapter->afu[afu->slice] = NULL;
  841. spin_unlock(&afu->adapter->afu_list_lock);
  842. cxl_context_detach_all(afu);
  843. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  844. pci_deconfigure_afu(afu);
  845. device_unregister(&afu->dev);
  846. }
  847. int cxl_pci_reset(struct cxl *adapter)
  848. {
  849. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  850. int rc;
  851. if (adapter->perst_same_image) {
  852. dev_warn(&dev->dev,
  853. "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
  854. return -EINVAL;
  855. }
  856. dev_info(&dev->dev, "CXL reset\n");
  857. /* pcie_warm_reset requests a fundamental pci reset which includes a
  858. * PERST assert/deassert. PERST triggers a loading of the image
  859. * if "user" or "factory" is selected in sysfs */
  860. if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
  861. dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
  862. return rc;
  863. }
  864. return rc;
  865. }
  866. static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  867. {
  868. if (pci_request_region(dev, 2, "priv 2 regs"))
  869. goto err1;
  870. if (pci_request_region(dev, 0, "priv 1 regs"))
  871. goto err2;
  872. pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
  873. p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
  874. if (!(adapter->native->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
  875. goto err3;
  876. if (!(adapter->native->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
  877. goto err4;
  878. return 0;
  879. err4:
  880. iounmap(adapter->native->p1_mmio);
  881. adapter->native->p1_mmio = NULL;
  882. err3:
  883. pci_release_region(dev, 0);
  884. err2:
  885. pci_release_region(dev, 2);
  886. err1:
  887. return -ENOMEM;
  888. }
  889. static void cxl_unmap_adapter_regs(struct cxl *adapter)
  890. {
  891. if (adapter->native->p1_mmio) {
  892. iounmap(adapter->native->p1_mmio);
  893. adapter->native->p1_mmio = NULL;
  894. pci_release_region(to_pci_dev(adapter->dev.parent), 2);
  895. }
  896. if (adapter->native->p2_mmio) {
  897. iounmap(adapter->native->p2_mmio);
  898. adapter->native->p2_mmio = NULL;
  899. pci_release_region(to_pci_dev(adapter->dev.parent), 0);
  900. }
  901. }
  902. static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
  903. {
  904. int vsec;
  905. u32 afu_desc_off, afu_desc_size;
  906. u32 ps_off, ps_size;
  907. u16 vseclen;
  908. u8 image_state;
  909. if (!(vsec = find_cxl_vsec(dev))) {
  910. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  911. return -ENODEV;
  912. }
  913. CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
  914. if (vseclen < CXL_VSEC_MIN_SIZE) {
  915. dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
  916. return -EINVAL;
  917. }
  918. CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
  919. CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
  920. CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
  921. CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
  922. CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
  923. CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
  924. adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  925. adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  926. CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
  927. CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
  928. CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
  929. CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
  930. CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
  931. /* Convert everything to bytes, because there is NO WAY I'd look at the
  932. * code a month later and forget what units these are in ;-) */
  933. adapter->native->ps_off = ps_off * 64 * 1024;
  934. adapter->ps_size = ps_size * 64 * 1024;
  935. adapter->native->afu_desc_off = afu_desc_off * 64 * 1024;
  936. adapter->native->afu_desc_size = afu_desc_size * 64 * 1024;
  937. /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
  938. adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
  939. return 0;
  940. }
  941. /*
  942. * Workaround a PCIe Host Bridge defect on some cards, that can cause
  943. * malformed Transaction Layer Packet (TLP) errors to be erroneously
  944. * reported. Mask this error in the Uncorrectable Error Mask Register.
  945. *
  946. * The upper nibble of the PSL revision is used to distinguish between
  947. * different cards. The affected ones have it set to 0.
  948. */
  949. static void cxl_fixup_malformed_tlp(struct cxl *adapter, struct pci_dev *dev)
  950. {
  951. int aer;
  952. u32 data;
  953. if (adapter->psl_rev & 0xf000)
  954. return;
  955. if (!(aer = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR)))
  956. return;
  957. pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &data);
  958. if (data & PCI_ERR_UNC_MALF_TLP)
  959. if (data & PCI_ERR_UNC_INTN)
  960. return;
  961. data |= PCI_ERR_UNC_MALF_TLP;
  962. data |= PCI_ERR_UNC_INTN;
  963. pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, data);
  964. }
  965. static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
  966. {
  967. if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
  968. return -EBUSY;
  969. if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
  970. dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
  971. return -EINVAL;
  972. }
  973. if (!adapter->slices) {
  974. /* Once we support dynamic reprogramming we can use the card if
  975. * it supports loadable AFUs */
  976. dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
  977. return -EINVAL;
  978. }
  979. if (!adapter->native->afu_desc_off || !adapter->native->afu_desc_size) {
  980. dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
  981. return -EINVAL;
  982. }
  983. if (adapter->ps_size > p2_size(dev) - adapter->native->ps_off) {
  984. dev_err(&dev->dev, "ABORTING: Problem state size larger than "
  985. "available in BAR2: 0x%llx > 0x%llx\n",
  986. adapter->ps_size, p2_size(dev) - adapter->native->ps_off);
  987. return -EINVAL;
  988. }
  989. return 0;
  990. }
  991. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
  992. {
  993. return pci_read_vpd(to_pci_dev(adapter->dev.parent), 0, len, buf);
  994. }
  995. static void cxl_release_adapter(struct device *dev)
  996. {
  997. struct cxl *adapter = to_cxl_adapter(dev);
  998. pr_devel("cxl_release_adapter\n");
  999. cxl_remove_adapter_nr(adapter);
  1000. kfree(adapter->native);
  1001. kfree(adapter);
  1002. }
  1003. #define CXL_PSL_ErrIVTE_tberror (0x1ull << (63-31))
  1004. static int sanitise_adapter_regs(struct cxl *adapter)
  1005. {
  1006. /* Clear PSL tberror bit by writing 1 to it */
  1007. cxl_p1_write(adapter, CXL_PSL_ErrIVTE, CXL_PSL_ErrIVTE_tberror);
  1008. return cxl_tlb_slb_invalidate(adapter);
  1009. }
  1010. /* This should contain *only* operations that can safely be done in
  1011. * both creation and recovery.
  1012. */
  1013. static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
  1014. {
  1015. int rc;
  1016. adapter->dev.parent = &dev->dev;
  1017. adapter->dev.release = cxl_release_adapter;
  1018. pci_set_drvdata(dev, adapter);
  1019. rc = pci_enable_device(dev);
  1020. if (rc) {
  1021. dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
  1022. return rc;
  1023. }
  1024. if ((rc = cxl_read_vsec(adapter, dev)))
  1025. return rc;
  1026. if ((rc = cxl_vsec_looks_ok(adapter, dev)))
  1027. return rc;
  1028. cxl_fixup_malformed_tlp(adapter, dev);
  1029. if ((rc = setup_cxl_bars(dev)))
  1030. return rc;
  1031. if ((rc = switch_card_to_cxl(dev)))
  1032. return rc;
  1033. if ((rc = cxl_update_image_control(adapter)))
  1034. return rc;
  1035. if ((rc = cxl_map_adapter_regs(adapter, dev)))
  1036. return rc;
  1037. if ((rc = sanitise_adapter_regs(adapter)))
  1038. goto err;
  1039. if ((rc = adapter->native->sl_ops->adapter_regs_init(adapter, dev)))
  1040. goto err;
  1041. /* Required for devices using CAPP DMA mode, harmless for others */
  1042. pci_set_master(dev);
  1043. if ((rc = pnv_phb_to_cxl_mode(dev, adapter->native->sl_ops->capi_mode)))
  1044. goto err;
  1045. /* If recovery happened, the last step is to turn on snooping.
  1046. * In the non-recovery case this has no effect */
  1047. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
  1048. goto err;
  1049. /* Ignore error, adapter init is not dependant on timebase sync */
  1050. cxl_setup_psl_timebase(adapter, dev);
  1051. if ((rc = cxl_native_register_psl_err_irq(adapter)))
  1052. goto err;
  1053. return 0;
  1054. err:
  1055. cxl_unmap_adapter_regs(adapter);
  1056. return rc;
  1057. }
  1058. static void cxl_deconfigure_adapter(struct cxl *adapter)
  1059. {
  1060. struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
  1061. cxl_native_release_psl_err_irq(adapter);
  1062. cxl_unmap_adapter_regs(adapter);
  1063. pci_disable_device(pdev);
  1064. }
  1065. static const struct cxl_service_layer_ops psl_ops = {
  1066. .adapter_regs_init = init_implementation_adapter_psl_regs,
  1067. .afu_regs_init = init_implementation_afu_psl_regs,
  1068. .register_serr_irq = cxl_native_register_serr_irq,
  1069. .release_serr_irq = cxl_native_release_serr_irq,
  1070. .debugfs_add_adapter_sl_regs = cxl_debugfs_add_adapter_psl_regs,
  1071. .debugfs_add_afu_sl_regs = cxl_debugfs_add_afu_psl_regs,
  1072. .psl_irq_dump_registers = cxl_native_psl_irq_dump_regs,
  1073. .err_irq_dump_registers = cxl_native_err_irq_dump_regs,
  1074. .debugfs_stop_trace = cxl_stop_trace,
  1075. .write_timebase_ctrl = write_timebase_ctrl_psl,
  1076. .timebase_read = timebase_read_psl,
  1077. .capi_mode = OPAL_PHB_CAPI_MODE_CAPI,
  1078. .needs_reset_before_disable = true,
  1079. };
  1080. static const struct cxl_service_layer_ops xsl_ops = {
  1081. .adapter_regs_init = init_implementation_adapter_xsl_regs,
  1082. .debugfs_add_adapter_sl_regs = cxl_debugfs_add_adapter_xsl_regs,
  1083. .write_timebase_ctrl = write_timebase_ctrl_xsl,
  1084. .timebase_read = timebase_read_xsl,
  1085. .capi_mode = OPAL_PHB_CAPI_MODE_DMA,
  1086. };
  1087. static void set_sl_ops(struct cxl *adapter, struct pci_dev *dev)
  1088. {
  1089. if (dev->vendor == PCI_VENDOR_ID_MELLANOX && dev->device == 0x1013) {
  1090. dev_info(&adapter->dev, "Device uses an XSL\n");
  1091. adapter->native->sl_ops = &xsl_ops;
  1092. } else {
  1093. dev_info(&adapter->dev, "Device uses a PSL\n");
  1094. adapter->native->sl_ops = &psl_ops;
  1095. }
  1096. }
  1097. static struct cxl *cxl_pci_init_adapter(struct pci_dev *dev)
  1098. {
  1099. struct cxl *adapter;
  1100. int rc;
  1101. adapter = cxl_alloc_adapter();
  1102. if (!adapter)
  1103. return ERR_PTR(-ENOMEM);
  1104. adapter->native = kzalloc(sizeof(struct cxl_native), GFP_KERNEL);
  1105. if (!adapter->native) {
  1106. rc = -ENOMEM;
  1107. goto err_release;
  1108. }
  1109. set_sl_ops(adapter, dev);
  1110. /* Set defaults for parameters which need to persist over
  1111. * configure/reconfigure
  1112. */
  1113. adapter->perst_loads_image = true;
  1114. adapter->perst_same_image = false;
  1115. rc = cxl_configure_adapter(adapter, dev);
  1116. if (rc) {
  1117. pci_disable_device(dev);
  1118. goto err_release;
  1119. }
  1120. /* Don't care if this one fails: */
  1121. cxl_debugfs_adapter_add(adapter);
  1122. /*
  1123. * After we call this function we must not free the adapter directly,
  1124. * even if it returns an error!
  1125. */
  1126. if ((rc = cxl_register_adapter(adapter)))
  1127. goto err_put1;
  1128. if ((rc = cxl_sysfs_adapter_add(adapter)))
  1129. goto err_put1;
  1130. return adapter;
  1131. err_put1:
  1132. /* This should mirror cxl_remove_adapter, except without the
  1133. * sysfs parts
  1134. */
  1135. cxl_debugfs_adapter_remove(adapter);
  1136. cxl_deconfigure_adapter(adapter);
  1137. device_unregister(&adapter->dev);
  1138. return ERR_PTR(rc);
  1139. err_release:
  1140. cxl_release_adapter(&adapter->dev);
  1141. return ERR_PTR(rc);
  1142. }
  1143. static void cxl_pci_remove_adapter(struct cxl *adapter)
  1144. {
  1145. pr_devel("cxl_remove_adapter\n");
  1146. cxl_sysfs_adapter_remove(adapter);
  1147. cxl_debugfs_adapter_remove(adapter);
  1148. cxl_deconfigure_adapter(adapter);
  1149. device_unregister(&adapter->dev);
  1150. }
  1151. #define CXL_MAX_PCIEX_PARENT 2
  1152. static int cxl_slot_is_switched(struct pci_dev *dev)
  1153. {
  1154. struct device_node *np;
  1155. int depth = 0;
  1156. const __be32 *prop;
  1157. if (!(np = pci_device_to_OF_node(dev))) {
  1158. pr_err("cxl: np = NULL\n");
  1159. return -ENODEV;
  1160. }
  1161. of_node_get(np);
  1162. while (np) {
  1163. np = of_get_next_parent(np);
  1164. prop = of_get_property(np, "device_type", NULL);
  1165. if (!prop || strcmp((char *)prop, "pciex"))
  1166. break;
  1167. depth++;
  1168. }
  1169. of_node_put(np);
  1170. return (depth > CXL_MAX_PCIEX_PARENT);
  1171. }
  1172. bool cxl_slot_is_supported(struct pci_dev *dev, int flags)
  1173. {
  1174. if (!cpu_has_feature(CPU_FTR_HVMODE))
  1175. return false;
  1176. if ((flags & CXL_SLOT_FLAG_DMA) && (!pvr_version_is(PVR_POWER8NVL))) {
  1177. /*
  1178. * CAPP DMA mode is technically supported on regular P8, but
  1179. * will EEH if the card attempts to access memory < 4GB, which
  1180. * we cannot realistically avoid. We might be able to work
  1181. * around the issue, but until then return unsupported:
  1182. */
  1183. return false;
  1184. }
  1185. if (cxl_slot_is_switched(dev))
  1186. return false;
  1187. /*
  1188. * XXX: This gets a little tricky on regular P8 (not POWER8NVL) since
  1189. * the CAPP can be connected to PHB 0, 1 or 2 on a first come first
  1190. * served basis, which is racy to check from here. If we need to
  1191. * support this in future we might need to consider having this
  1192. * function effectively reserve it ahead of time.
  1193. *
  1194. * Currently, the only user of this API is the Mellanox CX4, which is
  1195. * only supported on P8NVL due to the above mentioned limitation of
  1196. * CAPP DMA mode and therefore does not need to worry about this. If the
  1197. * issue with CAPP DMA mode is later worked around on P8 we might need
  1198. * to revisit this.
  1199. */
  1200. return true;
  1201. }
  1202. EXPORT_SYMBOL_GPL(cxl_slot_is_supported);
  1203. static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1204. {
  1205. struct cxl *adapter;
  1206. int slice;
  1207. int rc;
  1208. if (cxl_pci_is_vphb_device(dev)) {
  1209. dev_dbg(&dev->dev, "cxl_init_adapter: Ignoring cxl vphb device\n");
  1210. return -ENODEV;
  1211. }
  1212. if (cxl_slot_is_switched(dev)) {
  1213. dev_info(&dev->dev, "Ignoring card on incompatible PCI slot\n");
  1214. return -ENODEV;
  1215. }
  1216. if (cxl_verbose)
  1217. dump_cxl_config_space(dev);
  1218. adapter = cxl_pci_init_adapter(dev);
  1219. if (IS_ERR(adapter)) {
  1220. dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
  1221. return PTR_ERR(adapter);
  1222. }
  1223. for (slice = 0; slice < adapter->slices; slice++) {
  1224. if ((rc = pci_init_afu(adapter, slice, dev))) {
  1225. dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
  1226. continue;
  1227. }
  1228. rc = cxl_afu_select_best_mode(adapter->afu[slice]);
  1229. if (rc)
  1230. dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
  1231. }
  1232. return 0;
  1233. }
  1234. static void cxl_remove(struct pci_dev *dev)
  1235. {
  1236. struct cxl *adapter = pci_get_drvdata(dev);
  1237. struct cxl_afu *afu;
  1238. int i;
  1239. /*
  1240. * Lock to prevent someone grabbing a ref through the adapter list as
  1241. * we are removing it
  1242. */
  1243. for (i = 0; i < adapter->slices; i++) {
  1244. afu = adapter->afu[i];
  1245. cxl_pci_remove_afu(afu);
  1246. }
  1247. cxl_pci_remove_adapter(adapter);
  1248. }
  1249. static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
  1250. pci_channel_state_t state)
  1251. {
  1252. struct pci_dev *afu_dev;
  1253. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1254. pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
  1255. /* There should only be one entry, but go through the list
  1256. * anyway
  1257. */
  1258. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1259. if (!afu_dev->driver)
  1260. continue;
  1261. afu_dev->error_state = state;
  1262. if (afu_dev->driver->err_handler)
  1263. afu_result = afu_dev->driver->err_handler->error_detected(afu_dev,
  1264. state);
  1265. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1266. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1267. result = PCI_ERS_RESULT_DISCONNECT;
  1268. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1269. (result == PCI_ERS_RESULT_NEED_RESET))
  1270. result = PCI_ERS_RESULT_NONE;
  1271. }
  1272. return result;
  1273. }
  1274. static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
  1275. pci_channel_state_t state)
  1276. {
  1277. struct cxl *adapter = pci_get_drvdata(pdev);
  1278. struct cxl_afu *afu;
  1279. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1280. int i;
  1281. /* At this point, we could still have an interrupt pending.
  1282. * Let's try to get them out of the way before they do
  1283. * anything we don't like.
  1284. */
  1285. schedule();
  1286. /* If we're permanently dead, give up. */
  1287. if (state == pci_channel_io_perm_failure) {
  1288. /* Tell the AFU drivers; but we don't care what they
  1289. * say, we're going away.
  1290. */
  1291. for (i = 0; i < adapter->slices; i++) {
  1292. afu = adapter->afu[i];
  1293. cxl_vphb_error_detected(afu, state);
  1294. }
  1295. return PCI_ERS_RESULT_DISCONNECT;
  1296. }
  1297. /* Are we reflashing?
  1298. *
  1299. * If we reflash, we could come back as something entirely
  1300. * different, including a non-CAPI card. As such, by default
  1301. * we don't participate in the process. We'll be unbound and
  1302. * the slot re-probed. (TODO: check EEH doesn't blindly rebind
  1303. * us!)
  1304. *
  1305. * However, this isn't the entire story: for reliablity
  1306. * reasons, we usually want to reflash the FPGA on PERST in
  1307. * order to get back to a more reliable known-good state.
  1308. *
  1309. * This causes us a bit of a problem: if we reflash we can't
  1310. * trust that we'll come back the same - we could have a new
  1311. * image and been PERSTed in order to load that
  1312. * image. However, most of the time we actually *will* come
  1313. * back the same - for example a regular EEH event.
  1314. *
  1315. * Therefore, we allow the user to assert that the image is
  1316. * indeed the same and that we should continue on into EEH
  1317. * anyway.
  1318. */
  1319. if (adapter->perst_loads_image && !adapter->perst_same_image) {
  1320. /* TODO take the PHB out of CXL mode */
  1321. dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
  1322. return PCI_ERS_RESULT_NONE;
  1323. }
  1324. /*
  1325. * At this point, we want to try to recover. We'll always
  1326. * need a complete slot reset: we don't trust any other reset.
  1327. *
  1328. * Now, we go through each AFU:
  1329. * - We send the driver, if bound, an error_detected callback.
  1330. * We expect it to clean up, but it can also tell us to give
  1331. * up and permanently detach the card. To simplify things, if
  1332. * any bound AFU driver doesn't support EEH, we give up on EEH.
  1333. *
  1334. * - We detach all contexts associated with the AFU. This
  1335. * does not free them, but puts them into a CLOSED state
  1336. * which causes any the associated files to return useful
  1337. * errors to userland. It also unmaps, but does not free,
  1338. * any IRQs.
  1339. *
  1340. * - We clean up our side: releasing and unmapping resources we hold
  1341. * so we can wire them up again when the hardware comes back up.
  1342. *
  1343. * Driver authors should note:
  1344. *
  1345. * - Any contexts you create in your kernel driver (except
  1346. * those associated with anonymous file descriptors) are
  1347. * your responsibility to free and recreate. Likewise with
  1348. * any attached resources.
  1349. *
  1350. * - We will take responsibility for re-initialising the
  1351. * device context (the one set up for you in
  1352. * cxl_pci_enable_device_hook and accessed through
  1353. * cxl_get_context). If you've attached IRQs or other
  1354. * resources to it, they remains yours to free.
  1355. *
  1356. * You can call the same functions to release resources as you
  1357. * normally would: we make sure that these functions continue
  1358. * to work when the hardware is down.
  1359. *
  1360. * Two examples:
  1361. *
  1362. * 1) If you normally free all your resources at the end of
  1363. * each request, or if you use anonymous FDs, your
  1364. * error_detected callback can simply set a flag to tell
  1365. * your driver not to start any new calls. You can then
  1366. * clear the flag in the resume callback.
  1367. *
  1368. * 2) If you normally allocate your resources on startup:
  1369. * * Set a flag in error_detected as above.
  1370. * * Let CXL detach your contexts.
  1371. * * In slot_reset, free the old resources and allocate new ones.
  1372. * * In resume, clear the flag to allow things to start.
  1373. */
  1374. for (i = 0; i < adapter->slices; i++) {
  1375. afu = adapter->afu[i];
  1376. result = cxl_vphb_error_detected(afu, state);
  1377. /* Only continue if everyone agrees on NEED_RESET */
  1378. if (result != PCI_ERS_RESULT_NEED_RESET)
  1379. return result;
  1380. cxl_context_detach_all(afu);
  1381. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  1382. pci_deconfigure_afu(afu);
  1383. }
  1384. cxl_deconfigure_adapter(adapter);
  1385. return result;
  1386. }
  1387. static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
  1388. {
  1389. struct cxl *adapter = pci_get_drvdata(pdev);
  1390. struct cxl_afu *afu;
  1391. struct cxl_context *ctx;
  1392. struct pci_dev *afu_dev;
  1393. pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
  1394. pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
  1395. int i;
  1396. if (cxl_configure_adapter(adapter, pdev))
  1397. goto err;
  1398. for (i = 0; i < adapter->slices; i++) {
  1399. afu = adapter->afu[i];
  1400. if (pci_configure_afu(afu, adapter, pdev))
  1401. goto err;
  1402. if (cxl_afu_select_best_mode(afu))
  1403. goto err;
  1404. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1405. /* Reset the device context.
  1406. * TODO: make this less disruptive
  1407. */
  1408. ctx = cxl_get_context(afu_dev);
  1409. if (ctx && cxl_release_context(ctx))
  1410. goto err;
  1411. ctx = cxl_dev_context_init(afu_dev);
  1412. if (!ctx)
  1413. goto err;
  1414. afu_dev->dev.archdata.cxl_ctx = ctx;
  1415. if (cxl_ops->afu_check_and_enable(afu))
  1416. goto err;
  1417. afu_dev->error_state = pci_channel_io_normal;
  1418. /* If there's a driver attached, allow it to
  1419. * chime in on recovery. Drivers should check
  1420. * if everything has come back OK, but
  1421. * shouldn't start new work until we call
  1422. * their resume function.
  1423. */
  1424. if (!afu_dev->driver)
  1425. continue;
  1426. if (afu_dev->driver->err_handler &&
  1427. afu_dev->driver->err_handler->slot_reset)
  1428. afu_result = afu_dev->driver->err_handler->slot_reset(afu_dev);
  1429. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1430. result = PCI_ERS_RESULT_DISCONNECT;
  1431. }
  1432. }
  1433. return result;
  1434. err:
  1435. /* All the bits that happen in both error_detected and cxl_remove
  1436. * should be idempotent, so we don't need to worry about leaving a mix
  1437. * of unconfigured and reconfigured resources.
  1438. */
  1439. dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
  1440. return PCI_ERS_RESULT_DISCONNECT;
  1441. }
  1442. static void cxl_pci_resume(struct pci_dev *pdev)
  1443. {
  1444. struct cxl *adapter = pci_get_drvdata(pdev);
  1445. struct cxl_afu *afu;
  1446. struct pci_dev *afu_dev;
  1447. int i;
  1448. /* Everything is back now. Drivers should restart work now.
  1449. * This is not the place to be checking if everything came back up
  1450. * properly, because there's no return value: do that in slot_reset.
  1451. */
  1452. for (i = 0; i < adapter->slices; i++) {
  1453. afu = adapter->afu[i];
  1454. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1455. if (afu_dev->driver && afu_dev->driver->err_handler &&
  1456. afu_dev->driver->err_handler->resume)
  1457. afu_dev->driver->err_handler->resume(afu_dev);
  1458. }
  1459. }
  1460. }
  1461. static const struct pci_error_handlers cxl_err_handler = {
  1462. .error_detected = cxl_pci_error_detected,
  1463. .slot_reset = cxl_pci_slot_reset,
  1464. .resume = cxl_pci_resume,
  1465. };
  1466. struct pci_driver cxl_pci_driver = {
  1467. .name = "cxl-pci",
  1468. .id_table = cxl_pci_tbl,
  1469. .probe = cxl_probe,
  1470. .remove = cxl_remove,
  1471. .shutdown = cxl_remove,
  1472. .err_handler = &cxl_err_handler,
  1473. };