amdgpu_vm.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /**
  52. * amdgpu_vm_num_pde - return the number of page directory entries
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Calculate the number of page directory entries (cayman+).
  57. */
  58. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  59. {
  60. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  61. }
  62. /**
  63. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  64. *
  65. * @adev: amdgpu_device pointer
  66. *
  67. * Calculate the size of the page directory in bytes (cayman+).
  68. */
  69. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  70. {
  71. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  72. }
  73. /**
  74. * amdgpu_vm_get_bos - add the vm BOs to a validation list
  75. *
  76. * @vm: vm providing the BOs
  77. * @head: head of validation list
  78. *
  79. * Add the page directory to the list of BOs to
  80. * validate for command submission (cayman+).
  81. */
  82. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  83. struct amdgpu_vm *vm,
  84. struct list_head *head)
  85. {
  86. struct amdgpu_bo_list_entry *list;
  87. unsigned i, idx;
  88. mutex_lock(&vm->mutex);
  89. list = drm_malloc_ab(vm->max_pde_used + 2,
  90. sizeof(struct amdgpu_bo_list_entry));
  91. if (!list) {
  92. mutex_unlock(&vm->mutex);
  93. return NULL;
  94. }
  95. /* add the vm page table to the list */
  96. list[0].robj = vm->page_directory;
  97. list[0].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  98. list[0].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  99. list[0].priority = 0;
  100. list[0].tv.bo = &vm->page_directory->tbo;
  101. list[0].tv.shared = true;
  102. list_add(&list[0].tv.head, head);
  103. for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
  104. if (!vm->page_tables[i].bo)
  105. continue;
  106. list[idx].robj = vm->page_tables[i].bo;
  107. list[idx].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  108. list[idx].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  109. list[idx].priority = 0;
  110. list[idx].tv.bo = &list[idx].robj->tbo;
  111. list[idx].tv.shared = true;
  112. list_add(&list[idx++].tv.head, head);
  113. }
  114. mutex_unlock(&vm->mutex);
  115. return list;
  116. }
  117. /**
  118. * amdgpu_vm_grab_id - allocate the next free VMID
  119. *
  120. * @vm: vm to allocate id for
  121. * @ring: ring we want to submit job to
  122. * @sync: sync object where we add dependencies
  123. *
  124. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  125. *
  126. * Global mutex must be locked!
  127. */
  128. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  129. struct amdgpu_sync *sync)
  130. {
  131. struct amdgpu_fence *best[AMDGPU_MAX_RINGS] = {};
  132. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  133. struct amdgpu_device *adev = ring->adev;
  134. unsigned choices[2] = {};
  135. unsigned i;
  136. /* check if the id is still valid */
  137. if (vm_id->id && vm_id->last_id_use &&
  138. vm_id->last_id_use == adev->vm_manager.active[vm_id->id])
  139. return 0;
  140. /* we definately need to flush */
  141. vm_id->pd_gpu_addr = ~0ll;
  142. /* skip over VMID 0, since it is the system VM */
  143. for (i = 1; i < adev->vm_manager.nvm; ++i) {
  144. struct amdgpu_fence *fence = adev->vm_manager.active[i];
  145. if (fence == NULL) {
  146. /* found a free one */
  147. vm_id->id = i;
  148. trace_amdgpu_vm_grab_id(i, ring->idx);
  149. return 0;
  150. }
  151. if (amdgpu_fence_is_earlier(fence, best[fence->ring->idx])) {
  152. best[fence->ring->idx] = fence;
  153. choices[fence->ring == ring ? 0 : 1] = i;
  154. }
  155. }
  156. for (i = 0; i < 2; ++i) {
  157. if (choices[i]) {
  158. struct amdgpu_fence *fence;
  159. fence = adev->vm_manager.active[choices[i]];
  160. vm_id->id = choices[i];
  161. trace_amdgpu_vm_grab_id(choices[i], ring->idx);
  162. return amdgpu_sync_fence(ring->adev, sync, &fence->base);
  163. }
  164. }
  165. /* should never happen */
  166. BUG();
  167. return -EINVAL;
  168. }
  169. /**
  170. * amdgpu_vm_flush - hardware flush the vm
  171. *
  172. * @ring: ring to use for flush
  173. * @vm: vm we want to flush
  174. * @updates: last vm update that we waited for
  175. *
  176. * Flush the vm (cayman+).
  177. *
  178. * Global and local mutex must be locked!
  179. */
  180. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  181. struct amdgpu_vm *vm,
  182. struct amdgpu_fence *updates)
  183. {
  184. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  185. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  186. struct amdgpu_fence *flushed_updates = vm_id->flushed_updates;
  187. if (pd_addr != vm_id->pd_gpu_addr || !flushed_updates ||
  188. (updates && amdgpu_fence_is_earlier(flushed_updates, updates))) {
  189. trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id);
  190. vm_id->flushed_updates = amdgpu_fence_ref(
  191. amdgpu_fence_later(flushed_updates, updates));
  192. amdgpu_fence_unref(&flushed_updates);
  193. vm_id->pd_gpu_addr = pd_addr;
  194. amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);
  195. }
  196. }
  197. /**
  198. * amdgpu_vm_fence - remember fence for vm
  199. *
  200. * @adev: amdgpu_device pointer
  201. * @vm: vm we want to fence
  202. * @fence: fence to remember
  203. *
  204. * Fence the vm (cayman+).
  205. * Set the fence used to protect page table and id.
  206. *
  207. * Global and local mutex must be locked!
  208. */
  209. void amdgpu_vm_fence(struct amdgpu_device *adev,
  210. struct amdgpu_vm *vm,
  211. struct amdgpu_fence *fence)
  212. {
  213. unsigned ridx = fence->ring->idx;
  214. unsigned vm_id = vm->ids[ridx].id;
  215. amdgpu_fence_unref(&adev->vm_manager.active[vm_id]);
  216. adev->vm_manager.active[vm_id] = amdgpu_fence_ref(fence);
  217. amdgpu_fence_unref(&vm->ids[ridx].last_id_use);
  218. vm->ids[ridx].last_id_use = amdgpu_fence_ref(fence);
  219. }
  220. /**
  221. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  222. *
  223. * @vm: requested vm
  224. * @bo: requested buffer object
  225. *
  226. * Find @bo inside the requested vm (cayman+).
  227. * Search inside the @bos vm list for the requested vm
  228. * Returns the found bo_va or NULL if none is found
  229. *
  230. * Object has to be reserved!
  231. */
  232. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  233. struct amdgpu_bo *bo)
  234. {
  235. struct amdgpu_bo_va *bo_va;
  236. list_for_each_entry(bo_va, &bo->va, bo_list) {
  237. if (bo_va->vm == vm) {
  238. return bo_va;
  239. }
  240. }
  241. return NULL;
  242. }
  243. /**
  244. * amdgpu_vm_update_pages - helper to call the right asic function
  245. *
  246. * @adev: amdgpu_device pointer
  247. * @ib: indirect buffer to fill with commands
  248. * @pe: addr of the page entry
  249. * @addr: dst addr to write into pe
  250. * @count: number of page entries to update
  251. * @incr: increase next addr by incr bytes
  252. * @flags: hw access flags
  253. * @gtt_flags: GTT hw access flags
  254. *
  255. * Traces the parameters and calls the right asic functions
  256. * to setup the page table using the DMA.
  257. */
  258. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  259. struct amdgpu_ib *ib,
  260. uint64_t pe, uint64_t addr,
  261. unsigned count, uint32_t incr,
  262. uint32_t flags, uint32_t gtt_flags)
  263. {
  264. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  265. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  266. uint64_t src = adev->gart.table_addr + (addr >> 12) * 8;
  267. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  268. } else if ((flags & AMDGPU_PTE_SYSTEM) || (count < 3)) {
  269. amdgpu_vm_write_pte(adev, ib, pe, addr,
  270. count, incr, flags);
  271. } else {
  272. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  273. count, incr, flags);
  274. }
  275. }
  276. static int amdgpu_vm_free_job(
  277. struct amdgpu_cs_parser *sched_job)
  278. {
  279. int i;
  280. for (i = 0; i < sched_job->num_ibs; i++)
  281. amdgpu_ib_free(sched_job->adev, &sched_job->ibs[i]);
  282. kfree(sched_job->ibs);
  283. return 0;
  284. }
  285. static int amdgpu_vm_run_job(
  286. struct amdgpu_cs_parser *sched_job)
  287. {
  288. amdgpu_bo_fence(sched_job->job_param.vm.bo,
  289. &sched_job->ibs[sched_job->num_ibs -1].fence->base, true);
  290. return 0;
  291. }
  292. /**
  293. * amdgpu_vm_clear_bo - initially clear the page dir/table
  294. *
  295. * @adev: amdgpu_device pointer
  296. * @bo: bo to clear
  297. */
  298. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  299. struct amdgpu_bo *bo)
  300. {
  301. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  302. struct amdgpu_cs_parser *sched_job = NULL;
  303. struct amdgpu_ib *ib;
  304. unsigned entries;
  305. uint64_t addr;
  306. int r;
  307. r = amdgpu_bo_reserve(bo, false);
  308. if (r)
  309. return r;
  310. r = reservation_object_reserve_shared(bo->tbo.resv);
  311. if (r)
  312. return r;
  313. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  314. if (r)
  315. goto error_unreserve;
  316. addr = amdgpu_bo_gpu_offset(bo);
  317. entries = amdgpu_bo_size(bo) / 8;
  318. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  319. if (!ib)
  320. goto error_unreserve;
  321. r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);
  322. if (r)
  323. goto error_free;
  324. ib->length_dw = 0;
  325. amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0);
  326. amdgpu_vm_pad_ib(adev, ib);
  327. WARN_ON(ib->length_dw > 64);
  328. if (amdgpu_enable_scheduler) {
  329. int r;
  330. sched_job = amdgpu_cs_parser_create(adev, AMDGPU_FENCE_OWNER_VM,
  331. &adev->kernel_ctx, ib, 1);
  332. if(!sched_job)
  333. goto error_free;
  334. sched_job->job_param.vm.bo = bo;
  335. sched_job->run_job = amdgpu_vm_run_job;
  336. sched_job->free_job = amdgpu_vm_free_job;
  337. ib->sequence = amd_sched_push_job(ring->scheduler,
  338. &adev->kernel_ctx.rings[ring->idx].c_entity,
  339. sched_job);
  340. r = amd_sched_wait_emit(&adev->kernel_ctx.rings[ring->idx].c_entity,
  341. ib->sequence, false, -1);
  342. if (r)
  343. DRM_ERROR("emit timeout\n");
  344. amdgpu_bo_unreserve(bo);
  345. return 0;
  346. } else {
  347. r = amdgpu_ib_schedule(adev, 1, ib, AMDGPU_FENCE_OWNER_VM);
  348. if (r)
  349. goto error_free;
  350. amdgpu_bo_fence(bo, &ib->fence->base, true);
  351. }
  352. error_free:
  353. amdgpu_ib_free(adev, ib);
  354. kfree(ib);
  355. error_unreserve:
  356. amdgpu_bo_unreserve(bo);
  357. return r;
  358. }
  359. /**
  360. * amdgpu_vm_map_gart - get the physical address of a gart page
  361. *
  362. * @adev: amdgpu_device pointer
  363. * @addr: the unmapped addr
  364. *
  365. * Look up the physical address of the page that the pte resolves
  366. * to (cayman+).
  367. * Returns the physical address of the page.
  368. */
  369. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr)
  370. {
  371. uint64_t result;
  372. /* page table offset */
  373. result = adev->gart.pages_addr[addr >> PAGE_SHIFT];
  374. /* in case cpu page size != gpu page size*/
  375. result |= addr & (~PAGE_MASK);
  376. return result;
  377. }
  378. /**
  379. * amdgpu_vm_update_pdes - make sure that page directory is valid
  380. *
  381. * @adev: amdgpu_device pointer
  382. * @vm: requested vm
  383. * @start: start of GPU address range
  384. * @end: end of GPU address range
  385. *
  386. * Allocates new page tables if necessary
  387. * and updates the page directory (cayman+).
  388. * Returns 0 for success, error for failure.
  389. *
  390. * Global and local mutex must be locked!
  391. */
  392. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  393. struct amdgpu_vm *vm)
  394. {
  395. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  396. struct amdgpu_bo *pd = vm->page_directory;
  397. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  398. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  399. uint64_t last_pde = ~0, last_pt = ~0;
  400. unsigned count = 0, pt_idx, ndw;
  401. struct amdgpu_ib *ib;
  402. struct amdgpu_cs_parser *sched_job = NULL;
  403. int r;
  404. /* padding, etc. */
  405. ndw = 64;
  406. /* assume the worst case */
  407. ndw += vm->max_pde_used * 6;
  408. /* update too big for an IB */
  409. if (ndw > 0xfffff)
  410. return -ENOMEM;
  411. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  412. if (!ib)
  413. return -ENOMEM;
  414. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  415. if (r)
  416. return r;
  417. ib->length_dw = 0;
  418. /* walk over the address space and update the page directory */
  419. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  420. struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
  421. uint64_t pde, pt;
  422. if (bo == NULL)
  423. continue;
  424. pt = amdgpu_bo_gpu_offset(bo);
  425. if (vm->page_tables[pt_idx].addr == pt)
  426. continue;
  427. vm->page_tables[pt_idx].addr = pt;
  428. pde = pd_addr + pt_idx * 8;
  429. if (((last_pde + 8 * count) != pde) ||
  430. ((last_pt + incr * count) != pt)) {
  431. if (count) {
  432. amdgpu_vm_update_pages(adev, ib, last_pde,
  433. last_pt, count, incr,
  434. AMDGPU_PTE_VALID, 0);
  435. }
  436. count = 1;
  437. last_pde = pde;
  438. last_pt = pt;
  439. } else {
  440. ++count;
  441. }
  442. }
  443. if (count)
  444. amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,
  445. incr, AMDGPU_PTE_VALID, 0);
  446. if (ib->length_dw != 0) {
  447. amdgpu_vm_pad_ib(adev, ib);
  448. amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM);
  449. WARN_ON(ib->length_dw > ndw);
  450. if (amdgpu_enable_scheduler) {
  451. int r;
  452. sched_job = amdgpu_cs_parser_create(adev, AMDGPU_FENCE_OWNER_VM,
  453. &adev->kernel_ctx,
  454. ib, 1);
  455. if(!sched_job)
  456. goto error_free;
  457. sched_job->job_param.vm.bo = pd;
  458. sched_job->run_job = amdgpu_vm_run_job;
  459. sched_job->free_job = amdgpu_vm_free_job;
  460. ib->sequence = amd_sched_push_job(ring->scheduler,
  461. &adev->kernel_ctx.rings[ring->idx].c_entity,
  462. sched_job);
  463. r = amd_sched_wait_emit(&adev->kernel_ctx.rings[ring->idx].c_entity,
  464. ib->sequence, false, -1);
  465. if (r)
  466. DRM_ERROR("emit timeout\n");
  467. } else {
  468. r = amdgpu_ib_schedule(adev, 1, ib, AMDGPU_FENCE_OWNER_VM);
  469. if (r) {
  470. amdgpu_ib_free(adev, ib);
  471. return r;
  472. }
  473. amdgpu_bo_fence(pd, &ib->fence->base, true);
  474. }
  475. }
  476. if (!amdgpu_enable_scheduler || ib->length_dw == 0) {
  477. amdgpu_ib_free(adev, ib);
  478. kfree(ib);
  479. }
  480. return 0;
  481. error_free:
  482. if (sched_job)
  483. kfree(sched_job);
  484. amdgpu_ib_free(adev, ib);
  485. kfree(ib);
  486. return -ENOMEM;
  487. }
  488. /**
  489. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  490. *
  491. * @adev: amdgpu_device pointer
  492. * @ib: IB for the update
  493. * @pe_start: first PTE to handle
  494. * @pe_end: last PTE to handle
  495. * @addr: addr those PTEs should point to
  496. * @flags: hw mapping flags
  497. * @gtt_flags: GTT hw mapping flags
  498. *
  499. * Global and local mutex must be locked!
  500. */
  501. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  502. struct amdgpu_ib *ib,
  503. uint64_t pe_start, uint64_t pe_end,
  504. uint64_t addr, uint32_t flags,
  505. uint32_t gtt_flags)
  506. {
  507. /**
  508. * The MC L1 TLB supports variable sized pages, based on a fragment
  509. * field in the PTE. When this field is set to a non-zero value, page
  510. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  511. * flags are considered valid for all PTEs within the fragment range
  512. * and corresponding mappings are assumed to be physically contiguous.
  513. *
  514. * The L1 TLB can store a single PTE for the whole fragment,
  515. * significantly increasing the space available for translation
  516. * caching. This leads to large improvements in throughput when the
  517. * TLB is under pressure.
  518. *
  519. * The L2 TLB distributes small and large fragments into two
  520. * asymmetric partitions. The large fragment cache is significantly
  521. * larger. Thus, we try to use large fragments wherever possible.
  522. * Userspace can support this by aligning virtual base address and
  523. * allocation size to the fragment size.
  524. */
  525. /* SI and newer are optimized for 64KB */
  526. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  527. uint64_t frag_align = 0x80;
  528. uint64_t frag_start = ALIGN(pe_start, frag_align);
  529. uint64_t frag_end = pe_end & ~(frag_align - 1);
  530. unsigned count;
  531. /* system pages are non continuously */
  532. if ((flags & AMDGPU_PTE_SYSTEM) || !(flags & AMDGPU_PTE_VALID) ||
  533. (frag_start >= frag_end)) {
  534. count = (pe_end - pe_start) / 8;
  535. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  536. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  537. return;
  538. }
  539. /* handle the 4K area at the beginning */
  540. if (pe_start != frag_start) {
  541. count = (frag_start - pe_start) / 8;
  542. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  543. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  544. addr += AMDGPU_GPU_PAGE_SIZE * count;
  545. }
  546. /* handle the area in the middle */
  547. count = (frag_end - frag_start) / 8;
  548. amdgpu_vm_update_pages(adev, ib, frag_start, addr, count,
  549. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags,
  550. gtt_flags);
  551. /* handle the 4K area at the end */
  552. if (frag_end != pe_end) {
  553. addr += AMDGPU_GPU_PAGE_SIZE * count;
  554. count = (pe_end - frag_end) / 8;
  555. amdgpu_vm_update_pages(adev, ib, frag_end, addr, count,
  556. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  557. }
  558. }
  559. /**
  560. * amdgpu_vm_update_ptes - make sure that page tables are valid
  561. *
  562. * @adev: amdgpu_device pointer
  563. * @vm: requested vm
  564. * @start: start of GPU address range
  565. * @end: end of GPU address range
  566. * @dst: destination address to map to
  567. * @flags: mapping flags
  568. *
  569. * Update the page tables in the range @start - @end (cayman+).
  570. *
  571. * Global and local mutex must be locked!
  572. */
  573. static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  574. struct amdgpu_vm *vm,
  575. struct amdgpu_ib *ib,
  576. uint64_t start, uint64_t end,
  577. uint64_t dst, uint32_t flags,
  578. uint32_t gtt_flags)
  579. {
  580. uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  581. uint64_t last_pte = ~0, last_dst = ~0;
  582. unsigned count = 0;
  583. uint64_t addr;
  584. /* walk over the address space and update the page tables */
  585. for (addr = start; addr < end; ) {
  586. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  587. struct amdgpu_bo *pt = vm->page_tables[pt_idx].bo;
  588. unsigned nptes;
  589. uint64_t pte;
  590. int r;
  591. amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv,
  592. AMDGPU_FENCE_OWNER_VM);
  593. r = reservation_object_reserve_shared(pt->tbo.resv);
  594. if (r)
  595. return r;
  596. if ((addr & ~mask) == (end & ~mask))
  597. nptes = end - addr;
  598. else
  599. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  600. pte = amdgpu_bo_gpu_offset(pt);
  601. pte += (addr & mask) * 8;
  602. if ((last_pte + 8 * count) != pte) {
  603. if (count) {
  604. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  605. last_pte + 8 * count,
  606. last_dst, flags,
  607. gtt_flags);
  608. }
  609. count = nptes;
  610. last_pte = pte;
  611. last_dst = dst;
  612. } else {
  613. count += nptes;
  614. }
  615. addr += nptes;
  616. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  617. }
  618. if (count) {
  619. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  620. last_pte + 8 * count,
  621. last_dst, flags, gtt_flags);
  622. }
  623. return 0;
  624. }
  625. /**
  626. * amdgpu_vm_fence_pts - fence page tables after an update
  627. *
  628. * @vm: requested vm
  629. * @start: start of GPU address range
  630. * @end: end of GPU address range
  631. * @fence: fence to use
  632. *
  633. * Fence the page tables in the range @start - @end (cayman+).
  634. *
  635. * Global and local mutex must be locked!
  636. */
  637. static void amdgpu_vm_fence_pts(struct amdgpu_vm *vm,
  638. uint64_t start, uint64_t end,
  639. struct fence *fence)
  640. {
  641. unsigned i;
  642. start >>= amdgpu_vm_block_size;
  643. end >>= amdgpu_vm_block_size;
  644. for (i = start; i <= end; ++i)
  645. amdgpu_bo_fence(vm->page_tables[i].bo, fence, true);
  646. }
  647. static int amdgpu_vm_bo_update_mapping_run_job(
  648. struct amdgpu_cs_parser *sched_job)
  649. {
  650. struct fence **fence = sched_job->job_param.vm_mapping.fence;
  651. amdgpu_vm_fence_pts(sched_job->job_param.vm_mapping.vm,
  652. sched_job->job_param.vm_mapping.start,
  653. sched_job->job_param.vm_mapping.last + 1,
  654. &sched_job->ibs[sched_job->num_ibs -1].fence->base);
  655. if (fence) {
  656. fence_put(*fence);
  657. *fence = fence_get(&sched_job->ibs[sched_job->num_ibs -1].fence->base);
  658. }
  659. return 0;
  660. }
  661. /**
  662. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  663. *
  664. * @adev: amdgpu_device pointer
  665. * @vm: requested vm
  666. * @mapping: mapped range and flags to use for the update
  667. * @addr: addr to set the area to
  668. * @gtt_flags: flags as they are used for GTT
  669. * @fence: optional resulting fence
  670. *
  671. * Fill in the page table entries for @mapping.
  672. * Returns 0 for success, -EINVAL for failure.
  673. *
  674. * Object have to be reserved and mutex must be locked!
  675. */
  676. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  677. struct amdgpu_vm *vm,
  678. struct amdgpu_bo_va_mapping *mapping,
  679. uint64_t addr, uint32_t gtt_flags,
  680. struct fence **fence)
  681. {
  682. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  683. unsigned nptes, ncmds, ndw;
  684. uint32_t flags = gtt_flags;
  685. struct amdgpu_ib *ib;
  686. struct amdgpu_cs_parser *sched_job = NULL;
  687. int r;
  688. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  689. * but in case of something, we filter the flags in first place
  690. */
  691. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  692. flags &= ~AMDGPU_PTE_READABLE;
  693. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  694. flags &= ~AMDGPU_PTE_WRITEABLE;
  695. trace_amdgpu_vm_bo_update(mapping);
  696. nptes = mapping->it.last - mapping->it.start + 1;
  697. /*
  698. * reserve space for one command every (1 << BLOCK_SIZE)
  699. * entries or 2k dwords (whatever is smaller)
  700. */
  701. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  702. /* padding, etc. */
  703. ndw = 64;
  704. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  705. /* only copy commands needed */
  706. ndw += ncmds * 7;
  707. } else if (flags & AMDGPU_PTE_SYSTEM) {
  708. /* header for write data commands */
  709. ndw += ncmds * 4;
  710. /* body of write data command */
  711. ndw += nptes * 2;
  712. } else {
  713. /* set page commands needed */
  714. ndw += ncmds * 10;
  715. /* two extra commands for begin/end of fragment */
  716. ndw += 2 * 10;
  717. }
  718. /* update too big for an IB */
  719. if (ndw > 0xfffff)
  720. return -ENOMEM;
  721. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  722. if (!ib)
  723. return -ENOMEM;
  724. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  725. if (r) {
  726. kfree(ib);
  727. return r;
  728. }
  729. ib->length_dw = 0;
  730. if (!(flags & AMDGPU_PTE_VALID)) {
  731. unsigned i;
  732. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  733. struct amdgpu_fence *f = vm->ids[i].last_id_use;
  734. r = amdgpu_sync_fence(adev, &ib->sync, &f->base);
  735. if (r)
  736. return r;
  737. }
  738. }
  739. r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,
  740. mapping->it.last + 1, addr + mapping->offset,
  741. flags, gtt_flags);
  742. if (r) {
  743. amdgpu_ib_free(adev, ib);
  744. kfree(ib);
  745. return r;
  746. }
  747. amdgpu_vm_pad_ib(adev, ib);
  748. WARN_ON(ib->length_dw > ndw);
  749. if (amdgpu_enable_scheduler) {
  750. int r;
  751. sched_job = amdgpu_cs_parser_create(adev, AMDGPU_FENCE_OWNER_VM,
  752. &adev->kernel_ctx, ib, 1);
  753. if(!sched_job)
  754. goto error_free;
  755. sched_job->job_param.vm_mapping.vm = vm;
  756. sched_job->job_param.vm_mapping.start = mapping->it.start;
  757. sched_job->job_param.vm_mapping.last = mapping->it.last;
  758. sched_job->job_param.vm_mapping.fence = fence;
  759. sched_job->run_job = amdgpu_vm_bo_update_mapping_run_job;
  760. sched_job->free_job = amdgpu_vm_free_job;
  761. ib->sequence = amd_sched_push_job(ring->scheduler,
  762. &adev->kernel_ctx.rings[ring->idx].c_entity,
  763. sched_job);
  764. r = amd_sched_wait_emit(&adev->kernel_ctx.rings[ring->idx].c_entity,
  765. ib->sequence, false, -1);
  766. if (r)
  767. DRM_ERROR("emit timeout\n");
  768. } else {
  769. r = amdgpu_ib_schedule(adev, 1, ib, AMDGPU_FENCE_OWNER_VM);
  770. if (r) {
  771. amdgpu_ib_free(adev, ib);
  772. return r;
  773. }
  774. amdgpu_vm_fence_pts(vm, mapping->it.start,
  775. mapping->it.last + 1, &ib->fence->base);
  776. if (fence) {
  777. fence_put(*fence);
  778. *fence = fence_get(&ib->fence->base);
  779. }
  780. amdgpu_ib_free(adev, ib);
  781. kfree(ib);
  782. }
  783. return 0;
  784. error_free:
  785. if (sched_job)
  786. kfree(sched_job);
  787. amdgpu_ib_free(adev, ib);
  788. kfree(ib);
  789. return -ENOMEM;
  790. }
  791. /**
  792. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  793. *
  794. * @adev: amdgpu_device pointer
  795. * @bo_va: requested BO and VM object
  796. * @mem: ttm mem
  797. *
  798. * Fill in the page table entries for @bo_va.
  799. * Returns 0 for success, -EINVAL for failure.
  800. *
  801. * Object have to be reserved and mutex must be locked!
  802. */
  803. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  804. struct amdgpu_bo_va *bo_va,
  805. struct ttm_mem_reg *mem)
  806. {
  807. struct amdgpu_vm *vm = bo_va->vm;
  808. struct amdgpu_bo_va_mapping *mapping;
  809. uint32_t flags;
  810. uint64_t addr;
  811. int r;
  812. if (mem) {
  813. addr = mem->start << PAGE_SHIFT;
  814. if (mem->mem_type != TTM_PL_TT)
  815. addr += adev->vm_manager.vram_base_offset;
  816. } else {
  817. addr = 0;
  818. }
  819. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  820. spin_lock(&vm->status_lock);
  821. if (!list_empty(&bo_va->vm_status))
  822. list_splice_init(&bo_va->valids, &bo_va->invalids);
  823. spin_unlock(&vm->status_lock);
  824. list_for_each_entry(mapping, &bo_va->invalids, list) {
  825. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,
  826. flags, &bo_va->last_pt_update);
  827. if (r)
  828. return r;
  829. }
  830. spin_lock(&vm->status_lock);
  831. list_del_init(&bo_va->vm_status);
  832. if (!mem)
  833. list_add(&bo_va->vm_status, &vm->cleared);
  834. spin_unlock(&vm->status_lock);
  835. return 0;
  836. }
  837. /**
  838. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  839. *
  840. * @adev: amdgpu_device pointer
  841. * @vm: requested vm
  842. *
  843. * Make sure all freed BOs are cleared in the PT.
  844. * Returns 0 for success.
  845. *
  846. * PTs have to be reserved and mutex must be locked!
  847. */
  848. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  849. struct amdgpu_vm *vm)
  850. {
  851. struct amdgpu_bo_va_mapping *mapping;
  852. int r;
  853. while (!list_empty(&vm->freed)) {
  854. mapping = list_first_entry(&vm->freed,
  855. struct amdgpu_bo_va_mapping, list);
  856. list_del(&mapping->list);
  857. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, 0, 0, NULL);
  858. kfree(mapping);
  859. if (r)
  860. return r;
  861. }
  862. return 0;
  863. }
  864. /**
  865. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  866. *
  867. * @adev: amdgpu_device pointer
  868. * @vm: requested vm
  869. *
  870. * Make sure all invalidated BOs are cleared in the PT.
  871. * Returns 0 for success.
  872. *
  873. * PTs have to be reserved and mutex must be locked!
  874. */
  875. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  876. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  877. {
  878. struct amdgpu_bo_va *bo_va = NULL;
  879. int r = 0;
  880. spin_lock(&vm->status_lock);
  881. while (!list_empty(&vm->invalidated)) {
  882. bo_va = list_first_entry(&vm->invalidated,
  883. struct amdgpu_bo_va, vm_status);
  884. spin_unlock(&vm->status_lock);
  885. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  886. if (r)
  887. return r;
  888. spin_lock(&vm->status_lock);
  889. }
  890. spin_unlock(&vm->status_lock);
  891. if (bo_va)
  892. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  893. return r;
  894. }
  895. /**
  896. * amdgpu_vm_bo_add - add a bo to a specific vm
  897. *
  898. * @adev: amdgpu_device pointer
  899. * @vm: requested vm
  900. * @bo: amdgpu buffer object
  901. *
  902. * Add @bo into the requested vm (cayman+).
  903. * Add @bo to the list of bos associated with the vm
  904. * Returns newly added bo_va or NULL for failure
  905. *
  906. * Object has to be reserved!
  907. */
  908. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  909. struct amdgpu_vm *vm,
  910. struct amdgpu_bo *bo)
  911. {
  912. struct amdgpu_bo_va *bo_va;
  913. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  914. if (bo_va == NULL) {
  915. return NULL;
  916. }
  917. bo_va->vm = vm;
  918. bo_va->bo = bo;
  919. bo_va->ref_count = 1;
  920. INIT_LIST_HEAD(&bo_va->bo_list);
  921. INIT_LIST_HEAD(&bo_va->valids);
  922. INIT_LIST_HEAD(&bo_va->invalids);
  923. INIT_LIST_HEAD(&bo_va->vm_status);
  924. mutex_lock(&vm->mutex);
  925. list_add_tail(&bo_va->bo_list, &bo->va);
  926. mutex_unlock(&vm->mutex);
  927. return bo_va;
  928. }
  929. /**
  930. * amdgpu_vm_bo_map - map bo inside a vm
  931. *
  932. * @adev: amdgpu_device pointer
  933. * @bo_va: bo_va to store the address
  934. * @saddr: where to map the BO
  935. * @offset: requested offset in the BO
  936. * @flags: attributes of pages (read/write/valid/etc.)
  937. *
  938. * Add a mapping of the BO at the specefied addr into the VM.
  939. * Returns 0 for success, error for failure.
  940. *
  941. * Object has to be reserved and gets unreserved by this function!
  942. */
  943. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  944. struct amdgpu_bo_va *bo_va,
  945. uint64_t saddr, uint64_t offset,
  946. uint64_t size, uint32_t flags)
  947. {
  948. struct amdgpu_bo_va_mapping *mapping;
  949. struct amdgpu_vm *vm = bo_va->vm;
  950. struct interval_tree_node *it;
  951. unsigned last_pfn, pt_idx;
  952. uint64_t eaddr;
  953. int r;
  954. /* validate the parameters */
  955. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  956. size == 0 || size & AMDGPU_GPU_PAGE_MASK) {
  957. amdgpu_bo_unreserve(bo_va->bo);
  958. return -EINVAL;
  959. }
  960. /* make sure object fit at this offset */
  961. eaddr = saddr + size;
  962. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo))) {
  963. amdgpu_bo_unreserve(bo_va->bo);
  964. return -EINVAL;
  965. }
  966. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  967. if (last_pfn > adev->vm_manager.max_pfn) {
  968. dev_err(adev->dev, "va above limit (0x%08X > 0x%08X)\n",
  969. last_pfn, adev->vm_manager.max_pfn);
  970. amdgpu_bo_unreserve(bo_va->bo);
  971. return -EINVAL;
  972. }
  973. mutex_lock(&vm->mutex);
  974. saddr /= AMDGPU_GPU_PAGE_SIZE;
  975. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  976. it = interval_tree_iter_first(&vm->va, saddr, eaddr - 1);
  977. if (it) {
  978. struct amdgpu_bo_va_mapping *tmp;
  979. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  980. /* bo and tmp overlap, invalid addr */
  981. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  982. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  983. tmp->it.start, tmp->it.last + 1);
  984. amdgpu_bo_unreserve(bo_va->bo);
  985. r = -EINVAL;
  986. goto error_unlock;
  987. }
  988. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  989. if (!mapping) {
  990. amdgpu_bo_unreserve(bo_va->bo);
  991. r = -ENOMEM;
  992. goto error_unlock;
  993. }
  994. INIT_LIST_HEAD(&mapping->list);
  995. mapping->it.start = saddr;
  996. mapping->it.last = eaddr - 1;
  997. mapping->offset = offset;
  998. mapping->flags = flags;
  999. list_add(&mapping->list, &bo_va->invalids);
  1000. interval_tree_insert(&mapping->it, &vm->va);
  1001. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1002. /* Make sure the page tables are allocated */
  1003. saddr >>= amdgpu_vm_block_size;
  1004. eaddr >>= amdgpu_vm_block_size;
  1005. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  1006. if (eaddr > vm->max_pde_used)
  1007. vm->max_pde_used = eaddr;
  1008. amdgpu_bo_unreserve(bo_va->bo);
  1009. /* walk over the address space and allocate the page tables */
  1010. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  1011. struct amdgpu_bo *pt;
  1012. if (vm->page_tables[pt_idx].bo)
  1013. continue;
  1014. /* drop mutex to allocate and clear page table */
  1015. mutex_unlock(&vm->mutex);
  1016. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  1017. AMDGPU_GPU_PAGE_SIZE, true,
  1018. AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &pt);
  1019. if (r)
  1020. goto error_free;
  1021. r = amdgpu_vm_clear_bo(adev, pt);
  1022. if (r) {
  1023. amdgpu_bo_unref(&pt);
  1024. goto error_free;
  1025. }
  1026. /* aquire mutex again */
  1027. mutex_lock(&vm->mutex);
  1028. if (vm->page_tables[pt_idx].bo) {
  1029. /* someone else allocated the pt in the meantime */
  1030. mutex_unlock(&vm->mutex);
  1031. amdgpu_bo_unref(&pt);
  1032. mutex_lock(&vm->mutex);
  1033. continue;
  1034. }
  1035. vm->page_tables[pt_idx].addr = 0;
  1036. vm->page_tables[pt_idx].bo = pt;
  1037. }
  1038. mutex_unlock(&vm->mutex);
  1039. return 0;
  1040. error_free:
  1041. mutex_lock(&vm->mutex);
  1042. list_del(&mapping->list);
  1043. interval_tree_remove(&mapping->it, &vm->va);
  1044. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1045. kfree(mapping);
  1046. error_unlock:
  1047. mutex_unlock(&vm->mutex);
  1048. return r;
  1049. }
  1050. /**
  1051. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1052. *
  1053. * @adev: amdgpu_device pointer
  1054. * @bo_va: bo_va to remove the address from
  1055. * @saddr: where to the BO is mapped
  1056. *
  1057. * Remove a mapping of the BO at the specefied addr from the VM.
  1058. * Returns 0 for success, error for failure.
  1059. *
  1060. * Object has to be reserved and gets unreserved by this function!
  1061. */
  1062. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1063. struct amdgpu_bo_va *bo_va,
  1064. uint64_t saddr)
  1065. {
  1066. struct amdgpu_bo_va_mapping *mapping;
  1067. struct amdgpu_vm *vm = bo_va->vm;
  1068. bool valid = true;
  1069. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1070. list_for_each_entry(mapping, &bo_va->valids, list) {
  1071. if (mapping->it.start == saddr)
  1072. break;
  1073. }
  1074. if (&mapping->list == &bo_va->valids) {
  1075. valid = false;
  1076. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1077. if (mapping->it.start == saddr)
  1078. break;
  1079. }
  1080. if (&mapping->list == &bo_va->invalids) {
  1081. amdgpu_bo_unreserve(bo_va->bo);
  1082. return -ENOENT;
  1083. }
  1084. }
  1085. mutex_lock(&vm->mutex);
  1086. list_del(&mapping->list);
  1087. interval_tree_remove(&mapping->it, &vm->va);
  1088. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1089. if (valid)
  1090. list_add(&mapping->list, &vm->freed);
  1091. else
  1092. kfree(mapping);
  1093. mutex_unlock(&vm->mutex);
  1094. amdgpu_bo_unreserve(bo_va->bo);
  1095. return 0;
  1096. }
  1097. /**
  1098. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1099. *
  1100. * @adev: amdgpu_device pointer
  1101. * @bo_va: requested bo_va
  1102. *
  1103. * Remove @bo_va->bo from the requested vm (cayman+).
  1104. *
  1105. * Object have to be reserved!
  1106. */
  1107. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1108. struct amdgpu_bo_va *bo_va)
  1109. {
  1110. struct amdgpu_bo_va_mapping *mapping, *next;
  1111. struct amdgpu_vm *vm = bo_va->vm;
  1112. list_del(&bo_va->bo_list);
  1113. mutex_lock(&vm->mutex);
  1114. spin_lock(&vm->status_lock);
  1115. list_del(&bo_va->vm_status);
  1116. spin_unlock(&vm->status_lock);
  1117. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1118. list_del(&mapping->list);
  1119. interval_tree_remove(&mapping->it, &vm->va);
  1120. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1121. list_add(&mapping->list, &vm->freed);
  1122. }
  1123. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1124. list_del(&mapping->list);
  1125. interval_tree_remove(&mapping->it, &vm->va);
  1126. kfree(mapping);
  1127. }
  1128. fence_put(bo_va->last_pt_update);
  1129. kfree(bo_va);
  1130. mutex_unlock(&vm->mutex);
  1131. }
  1132. /**
  1133. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1134. *
  1135. * @adev: amdgpu_device pointer
  1136. * @vm: requested vm
  1137. * @bo: amdgpu buffer object
  1138. *
  1139. * Mark @bo as invalid (cayman+).
  1140. */
  1141. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1142. struct amdgpu_bo *bo)
  1143. {
  1144. struct amdgpu_bo_va *bo_va;
  1145. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1146. spin_lock(&bo_va->vm->status_lock);
  1147. if (list_empty(&bo_va->vm_status))
  1148. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1149. spin_unlock(&bo_va->vm->status_lock);
  1150. }
  1151. }
  1152. /**
  1153. * amdgpu_vm_init - initialize a vm instance
  1154. *
  1155. * @adev: amdgpu_device pointer
  1156. * @vm: requested vm
  1157. *
  1158. * Init @vm fields (cayman+).
  1159. */
  1160. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1161. {
  1162. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1163. AMDGPU_VM_PTE_COUNT * 8);
  1164. unsigned pd_size, pd_entries, pts_size;
  1165. int i, r;
  1166. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1167. vm->ids[i].id = 0;
  1168. vm->ids[i].flushed_updates = NULL;
  1169. vm->ids[i].last_id_use = NULL;
  1170. }
  1171. mutex_init(&vm->mutex);
  1172. vm->va = RB_ROOT;
  1173. spin_lock_init(&vm->status_lock);
  1174. INIT_LIST_HEAD(&vm->invalidated);
  1175. INIT_LIST_HEAD(&vm->cleared);
  1176. INIT_LIST_HEAD(&vm->freed);
  1177. pd_size = amdgpu_vm_directory_size(adev);
  1178. pd_entries = amdgpu_vm_num_pdes(adev);
  1179. /* allocate page table array */
  1180. pts_size = pd_entries * sizeof(struct amdgpu_vm_pt);
  1181. vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
  1182. if (vm->page_tables == NULL) {
  1183. DRM_ERROR("Cannot allocate memory for page table array\n");
  1184. return -ENOMEM;
  1185. }
  1186. r = amdgpu_bo_create(adev, pd_size, align, true,
  1187. AMDGPU_GEM_DOMAIN_VRAM, 0,
  1188. NULL, &vm->page_directory);
  1189. if (r)
  1190. return r;
  1191. r = amdgpu_vm_clear_bo(adev, vm->page_directory);
  1192. if (r) {
  1193. amdgpu_bo_unref(&vm->page_directory);
  1194. vm->page_directory = NULL;
  1195. return r;
  1196. }
  1197. return 0;
  1198. }
  1199. /**
  1200. * amdgpu_vm_fini - tear down a vm instance
  1201. *
  1202. * @adev: amdgpu_device pointer
  1203. * @vm: requested vm
  1204. *
  1205. * Tear down @vm (cayman+).
  1206. * Unbind the VM and remove all bos from the vm bo list
  1207. */
  1208. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1209. {
  1210. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1211. int i;
  1212. if (!RB_EMPTY_ROOT(&vm->va)) {
  1213. dev_err(adev->dev, "still active bo inside vm\n");
  1214. }
  1215. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1216. list_del(&mapping->list);
  1217. interval_tree_remove(&mapping->it, &vm->va);
  1218. kfree(mapping);
  1219. }
  1220. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1221. list_del(&mapping->list);
  1222. kfree(mapping);
  1223. }
  1224. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1225. amdgpu_bo_unref(&vm->page_tables[i].bo);
  1226. kfree(vm->page_tables);
  1227. amdgpu_bo_unref(&vm->page_directory);
  1228. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1229. amdgpu_fence_unref(&vm->ids[i].flushed_updates);
  1230. amdgpu_fence_unref(&vm->ids[i].last_id_use);
  1231. }
  1232. mutex_destroy(&vm->mutex);
  1233. }