amdgpu_sched.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/kthread.h>
  25. #include <linux/wait.h>
  26. #include <linux/sched.h>
  27. #include <drm/drmP.h>
  28. #include "amdgpu.h"
  29. static int amdgpu_sched_prepare_job(struct amd_gpu_scheduler *sched,
  30. struct amd_context_entity *c_entity,
  31. void *job)
  32. {
  33. int r = 0;
  34. struct amdgpu_cs_parser *sched_job = (struct amdgpu_cs_parser *)job;
  35. if (sched_job->prepare_job) {
  36. r = sched_job->prepare_job(sched_job);
  37. if (r) {
  38. DRM_ERROR("Prepare job error\n");
  39. schedule_work(&sched_job->job_work);
  40. }
  41. }
  42. return r;
  43. }
  44. static void amdgpu_fence_sched_cb(struct fence *f, struct fence_cb *cb)
  45. {
  46. struct amdgpu_fence *fence =
  47. container_of(cb, struct amdgpu_fence, cb);
  48. amd_sched_isr(fence->ring->scheduler);
  49. }
  50. static void amdgpu_sched_run_job(struct amd_gpu_scheduler *sched,
  51. struct amd_context_entity *c_entity,
  52. void *job)
  53. {
  54. int r = 0;
  55. struct amdgpu_cs_parser *sched_job = (struct amdgpu_cs_parser *)job;
  56. struct amdgpu_fence *fence;
  57. mutex_lock(&sched_job->job_lock);
  58. r = amdgpu_ib_schedule(sched_job->adev,
  59. sched_job->num_ibs,
  60. sched_job->ibs,
  61. sched_job->filp);
  62. if (r)
  63. goto err;
  64. fence = sched_job->ibs[sched_job->num_ibs - 1].fence;
  65. if (fence_add_callback(&fence->base,
  66. &fence->cb, amdgpu_fence_sched_cb))
  67. goto err;
  68. if (sched_job->run_job) {
  69. r = sched_job->run_job(sched_job);
  70. if (r)
  71. goto err;
  72. }
  73. amd_sched_emit(c_entity, sched_job->ibs[sched_job->num_ibs - 1].sequence);
  74. mutex_unlock(&sched_job->job_lock);
  75. return;
  76. err:
  77. DRM_ERROR("Run job error\n");
  78. mutex_unlock(&sched_job->job_lock);
  79. schedule_work(&sched_job->job_work);
  80. }
  81. static void amdgpu_sched_process_job(struct amd_gpu_scheduler *sched, void *job)
  82. {
  83. struct amdgpu_cs_parser *sched_job = NULL;
  84. struct amdgpu_fence *fence = NULL;
  85. struct amdgpu_ring *ring = NULL;
  86. struct amdgpu_device *adev = NULL;
  87. if (!job)
  88. return;
  89. sched_job = (struct amdgpu_cs_parser *)job;
  90. fence = sched_job->ibs[sched_job->num_ibs - 1].fence;
  91. if (!fence)
  92. return;
  93. ring = fence->ring;
  94. adev = ring->adev;
  95. schedule_work(&sched_job->job_work);
  96. }
  97. struct amd_sched_backend_ops amdgpu_sched_ops = {
  98. .prepare_job = amdgpu_sched_prepare_job,
  99. .run_job = amdgpu_sched_run_job,
  100. .process_job = amdgpu_sched_process_job
  101. };
  102. int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
  103. struct amdgpu_ring *ring,
  104. struct amdgpu_ib *ibs,
  105. unsigned num_ibs,
  106. int (*free_job)(struct amdgpu_cs_parser *),
  107. void *owner,
  108. struct fence **f)
  109. {
  110. int r = 0;
  111. if (amdgpu_enable_scheduler) {
  112. struct amdgpu_cs_parser *sched_job =
  113. amdgpu_cs_parser_create(adev, owner, &adev->kernel_ctx,
  114. ibs, 1);
  115. if(!sched_job) {
  116. return -ENOMEM;
  117. }
  118. sched_job->free_job = free_job;
  119. ibs[num_ibs - 1].sequence = amd_sched_push_job(ring->scheduler,
  120. &adev->kernel_ctx.rings[ring->idx].c_entity,
  121. sched_job);
  122. r = amd_sched_wait_emit(
  123. &adev->kernel_ctx.rings[ring->idx].c_entity,
  124. ibs[num_ibs - 1].sequence, false, -1);
  125. if (r)
  126. WARN(true, "emit timeout\n");
  127. } else
  128. r = amdgpu_ib_schedule(adev, 1, ibs, owner);
  129. if (r)
  130. return r;
  131. *f = &ibs[num_ibs - 1].fence->base;
  132. return 0;
  133. }