igb_main.c 216 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/module.h>
  25. #include <linux/types.h>
  26. #include <linux/init.h>
  27. #include <linux/bitops.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/pagemap.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/ipv6.h>
  32. #include <linux/slab.h>
  33. #include <net/checksum.h>
  34. #include <net/ip6_checksum.h>
  35. #include <linux/net_tstamp.h>
  36. #include <linux/mii.h>
  37. #include <linux/ethtool.h>
  38. #include <linux/if.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/pci.h>
  41. #include <linux/pci-aspm.h>
  42. #include <linux/delay.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/ip.h>
  45. #include <linux/tcp.h>
  46. #include <linux/sctp.h>
  47. #include <linux/if_ether.h>
  48. #include <linux/aer.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/pm_runtime.h>
  51. #ifdef CONFIG_IGB_DCA
  52. #include <linux/dca.h>
  53. #endif
  54. #include <linux/i2c.h>
  55. #include "igb.h"
  56. #define MAJ 5
  57. #define MIN 2
  58. #define BUILD 18
  59. #define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
  60. __stringify(BUILD) "-k"
  61. char igb_driver_name[] = "igb";
  62. char igb_driver_version[] = DRV_VERSION;
  63. static const char igb_driver_string[] =
  64. "Intel(R) Gigabit Ethernet Network Driver";
  65. static const char igb_copyright[] =
  66. "Copyright (c) 2007-2014 Intel Corporation.";
  67. static const struct e1000_info *igb_info_tbl[] = {
  68. [board_82575] = &e1000_82575_info,
  69. };
  70. static const struct pci_device_id igb_pci_tbl[] = {
  71. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
  72. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
  73. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
  74. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
  75. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
  76. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
  77. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
  78. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
  79. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
  80. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
  81. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
  82. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
  83. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
  84. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
  85. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
  86. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
  87. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
  88. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
  89. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
  90. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
  91. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
  92. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
  93. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
  94. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
  95. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
  96. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
  97. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
  98. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
  99. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
  100. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
  101. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
  102. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
  103. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
  104. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
  105. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
  106. /* required last entry */
  107. {0, }
  108. };
  109. MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
  110. static int igb_setup_all_tx_resources(struct igb_adapter *);
  111. static int igb_setup_all_rx_resources(struct igb_adapter *);
  112. static void igb_free_all_tx_resources(struct igb_adapter *);
  113. static void igb_free_all_rx_resources(struct igb_adapter *);
  114. static void igb_setup_mrqc(struct igb_adapter *);
  115. static int igb_probe(struct pci_dev *, const struct pci_device_id *);
  116. static void igb_remove(struct pci_dev *pdev);
  117. static int igb_sw_init(struct igb_adapter *);
  118. static int igb_open(struct net_device *);
  119. static int igb_close(struct net_device *);
  120. static void igb_configure(struct igb_adapter *);
  121. static void igb_configure_tx(struct igb_adapter *);
  122. static void igb_configure_rx(struct igb_adapter *);
  123. static void igb_clean_all_tx_rings(struct igb_adapter *);
  124. static void igb_clean_all_rx_rings(struct igb_adapter *);
  125. static void igb_clean_tx_ring(struct igb_ring *);
  126. static void igb_clean_rx_ring(struct igb_ring *);
  127. static void igb_set_rx_mode(struct net_device *);
  128. static void igb_update_phy_info(unsigned long);
  129. static void igb_watchdog(unsigned long);
  130. static void igb_watchdog_task(struct work_struct *);
  131. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
  132. static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
  133. struct rtnl_link_stats64 *stats);
  134. static int igb_change_mtu(struct net_device *, int);
  135. static int igb_set_mac(struct net_device *, void *);
  136. static void igb_set_uta(struct igb_adapter *adapter);
  137. static irqreturn_t igb_intr(int irq, void *);
  138. static irqreturn_t igb_intr_msi(int irq, void *);
  139. static irqreturn_t igb_msix_other(int irq, void *);
  140. static irqreturn_t igb_msix_ring(int irq, void *);
  141. #ifdef CONFIG_IGB_DCA
  142. static void igb_update_dca(struct igb_q_vector *);
  143. static void igb_setup_dca(struct igb_adapter *);
  144. #endif /* CONFIG_IGB_DCA */
  145. static int igb_poll(struct napi_struct *, int);
  146. static bool igb_clean_tx_irq(struct igb_q_vector *);
  147. static bool igb_clean_rx_irq(struct igb_q_vector *, int);
  148. static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
  149. static void igb_tx_timeout(struct net_device *);
  150. static void igb_reset_task(struct work_struct *);
  151. static void igb_vlan_mode(struct net_device *netdev,
  152. netdev_features_t features);
  153. static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
  154. static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
  155. static void igb_restore_vlan(struct igb_adapter *);
  156. static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
  157. static void igb_ping_all_vfs(struct igb_adapter *);
  158. static void igb_msg_task(struct igb_adapter *);
  159. static void igb_vmm_control(struct igb_adapter *);
  160. static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
  161. static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
  162. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
  163. static int igb_ndo_set_vf_vlan(struct net_device *netdev,
  164. int vf, u16 vlan, u8 qos);
  165. static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
  166. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  167. bool setting);
  168. static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
  169. struct ifla_vf_info *ivi);
  170. static void igb_check_vf_rate_limit(struct igb_adapter *);
  171. #ifdef CONFIG_PCI_IOV
  172. static int igb_vf_configure(struct igb_adapter *adapter, int vf);
  173. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
  174. #endif
  175. #ifdef CONFIG_PM
  176. #ifdef CONFIG_PM_SLEEP
  177. static int igb_suspend(struct device *);
  178. #endif
  179. static int igb_resume(struct device *);
  180. static int igb_runtime_suspend(struct device *dev);
  181. static int igb_runtime_resume(struct device *dev);
  182. static int igb_runtime_idle(struct device *dev);
  183. static const struct dev_pm_ops igb_pm_ops = {
  184. SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
  185. SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
  186. igb_runtime_idle)
  187. };
  188. #endif
  189. static void igb_shutdown(struct pci_dev *);
  190. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
  191. #ifdef CONFIG_IGB_DCA
  192. static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
  193. static struct notifier_block dca_notifier = {
  194. .notifier_call = igb_notify_dca,
  195. .next = NULL,
  196. .priority = 0
  197. };
  198. #endif
  199. #ifdef CONFIG_NET_POLL_CONTROLLER
  200. /* for netdump / net console */
  201. static void igb_netpoll(struct net_device *);
  202. #endif
  203. #ifdef CONFIG_PCI_IOV
  204. static unsigned int max_vfs;
  205. module_param(max_vfs, uint, 0);
  206. MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
  207. #endif /* CONFIG_PCI_IOV */
  208. static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
  209. pci_channel_state_t);
  210. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
  211. static void igb_io_resume(struct pci_dev *);
  212. static const struct pci_error_handlers igb_err_handler = {
  213. .error_detected = igb_io_error_detected,
  214. .slot_reset = igb_io_slot_reset,
  215. .resume = igb_io_resume,
  216. };
  217. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
  218. static struct pci_driver igb_driver = {
  219. .name = igb_driver_name,
  220. .id_table = igb_pci_tbl,
  221. .probe = igb_probe,
  222. .remove = igb_remove,
  223. #ifdef CONFIG_PM
  224. .driver.pm = &igb_pm_ops,
  225. #endif
  226. .shutdown = igb_shutdown,
  227. .sriov_configure = igb_pci_sriov_configure,
  228. .err_handler = &igb_err_handler
  229. };
  230. MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
  231. MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
  232. MODULE_LICENSE("GPL");
  233. MODULE_VERSION(DRV_VERSION);
  234. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
  235. static int debug = -1;
  236. module_param(debug, int, 0);
  237. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  238. struct igb_reg_info {
  239. u32 ofs;
  240. char *name;
  241. };
  242. static const struct igb_reg_info igb_reg_info_tbl[] = {
  243. /* General Registers */
  244. {E1000_CTRL, "CTRL"},
  245. {E1000_STATUS, "STATUS"},
  246. {E1000_CTRL_EXT, "CTRL_EXT"},
  247. /* Interrupt Registers */
  248. {E1000_ICR, "ICR"},
  249. /* RX Registers */
  250. {E1000_RCTL, "RCTL"},
  251. {E1000_RDLEN(0), "RDLEN"},
  252. {E1000_RDH(0), "RDH"},
  253. {E1000_RDT(0), "RDT"},
  254. {E1000_RXDCTL(0), "RXDCTL"},
  255. {E1000_RDBAL(0), "RDBAL"},
  256. {E1000_RDBAH(0), "RDBAH"},
  257. /* TX Registers */
  258. {E1000_TCTL, "TCTL"},
  259. {E1000_TDBAL(0), "TDBAL"},
  260. {E1000_TDBAH(0), "TDBAH"},
  261. {E1000_TDLEN(0), "TDLEN"},
  262. {E1000_TDH(0), "TDH"},
  263. {E1000_TDT(0), "TDT"},
  264. {E1000_TXDCTL(0), "TXDCTL"},
  265. {E1000_TDFH, "TDFH"},
  266. {E1000_TDFT, "TDFT"},
  267. {E1000_TDFHS, "TDFHS"},
  268. {E1000_TDFPC, "TDFPC"},
  269. /* List Terminator */
  270. {}
  271. };
  272. /* igb_regdump - register printout routine */
  273. static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
  274. {
  275. int n = 0;
  276. char rname[16];
  277. u32 regs[8];
  278. switch (reginfo->ofs) {
  279. case E1000_RDLEN(0):
  280. for (n = 0; n < 4; n++)
  281. regs[n] = rd32(E1000_RDLEN(n));
  282. break;
  283. case E1000_RDH(0):
  284. for (n = 0; n < 4; n++)
  285. regs[n] = rd32(E1000_RDH(n));
  286. break;
  287. case E1000_RDT(0):
  288. for (n = 0; n < 4; n++)
  289. regs[n] = rd32(E1000_RDT(n));
  290. break;
  291. case E1000_RXDCTL(0):
  292. for (n = 0; n < 4; n++)
  293. regs[n] = rd32(E1000_RXDCTL(n));
  294. break;
  295. case E1000_RDBAL(0):
  296. for (n = 0; n < 4; n++)
  297. regs[n] = rd32(E1000_RDBAL(n));
  298. break;
  299. case E1000_RDBAH(0):
  300. for (n = 0; n < 4; n++)
  301. regs[n] = rd32(E1000_RDBAH(n));
  302. break;
  303. case E1000_TDBAL(0):
  304. for (n = 0; n < 4; n++)
  305. regs[n] = rd32(E1000_RDBAL(n));
  306. break;
  307. case E1000_TDBAH(0):
  308. for (n = 0; n < 4; n++)
  309. regs[n] = rd32(E1000_TDBAH(n));
  310. break;
  311. case E1000_TDLEN(0):
  312. for (n = 0; n < 4; n++)
  313. regs[n] = rd32(E1000_TDLEN(n));
  314. break;
  315. case E1000_TDH(0):
  316. for (n = 0; n < 4; n++)
  317. regs[n] = rd32(E1000_TDH(n));
  318. break;
  319. case E1000_TDT(0):
  320. for (n = 0; n < 4; n++)
  321. regs[n] = rd32(E1000_TDT(n));
  322. break;
  323. case E1000_TXDCTL(0):
  324. for (n = 0; n < 4; n++)
  325. regs[n] = rd32(E1000_TXDCTL(n));
  326. break;
  327. default:
  328. pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
  329. return;
  330. }
  331. snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
  332. pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
  333. regs[2], regs[3]);
  334. }
  335. /* igb_dump - Print registers, Tx-rings and Rx-rings */
  336. static void igb_dump(struct igb_adapter *adapter)
  337. {
  338. struct net_device *netdev = adapter->netdev;
  339. struct e1000_hw *hw = &adapter->hw;
  340. struct igb_reg_info *reginfo;
  341. struct igb_ring *tx_ring;
  342. union e1000_adv_tx_desc *tx_desc;
  343. struct my_u0 { u64 a; u64 b; } *u0;
  344. struct igb_ring *rx_ring;
  345. union e1000_adv_rx_desc *rx_desc;
  346. u32 staterr;
  347. u16 i, n;
  348. if (!netif_msg_hw(adapter))
  349. return;
  350. /* Print netdevice Info */
  351. if (netdev) {
  352. dev_info(&adapter->pdev->dev, "Net device Info\n");
  353. pr_info("Device Name state trans_start last_rx\n");
  354. pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
  355. netdev->state, netdev->trans_start, netdev->last_rx);
  356. }
  357. /* Print Registers */
  358. dev_info(&adapter->pdev->dev, "Register Dump\n");
  359. pr_info(" Register Name Value\n");
  360. for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
  361. reginfo->name; reginfo++) {
  362. igb_regdump(hw, reginfo);
  363. }
  364. /* Print TX Ring Summary */
  365. if (!netdev || !netif_running(netdev))
  366. goto exit;
  367. dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
  368. pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
  369. for (n = 0; n < adapter->num_tx_queues; n++) {
  370. struct igb_tx_buffer *buffer_info;
  371. tx_ring = adapter->tx_ring[n];
  372. buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
  373. pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
  374. n, tx_ring->next_to_use, tx_ring->next_to_clean,
  375. (u64)dma_unmap_addr(buffer_info, dma),
  376. dma_unmap_len(buffer_info, len),
  377. buffer_info->next_to_watch,
  378. (u64)buffer_info->time_stamp);
  379. }
  380. /* Print TX Rings */
  381. if (!netif_msg_tx_done(adapter))
  382. goto rx_ring_summary;
  383. dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
  384. /* Transmit Descriptor Formats
  385. *
  386. * Advanced Transmit Descriptor
  387. * +--------------------------------------------------------------+
  388. * 0 | Buffer Address [63:0] |
  389. * +--------------------------------------------------------------+
  390. * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
  391. * +--------------------------------------------------------------+
  392. * 63 46 45 40 39 38 36 35 32 31 24 15 0
  393. */
  394. for (n = 0; n < adapter->num_tx_queues; n++) {
  395. tx_ring = adapter->tx_ring[n];
  396. pr_info("------------------------------------\n");
  397. pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
  398. pr_info("------------------------------------\n");
  399. pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] [bi->dma ] leng ntw timestamp bi->skb\n");
  400. for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
  401. const char *next_desc;
  402. struct igb_tx_buffer *buffer_info;
  403. tx_desc = IGB_TX_DESC(tx_ring, i);
  404. buffer_info = &tx_ring->tx_buffer_info[i];
  405. u0 = (struct my_u0 *)tx_desc;
  406. if (i == tx_ring->next_to_use &&
  407. i == tx_ring->next_to_clean)
  408. next_desc = " NTC/U";
  409. else if (i == tx_ring->next_to_use)
  410. next_desc = " NTU";
  411. else if (i == tx_ring->next_to_clean)
  412. next_desc = " NTC";
  413. else
  414. next_desc = "";
  415. pr_info("T [0x%03X] %016llX %016llX %016llX %04X %p %016llX %p%s\n",
  416. i, le64_to_cpu(u0->a),
  417. le64_to_cpu(u0->b),
  418. (u64)dma_unmap_addr(buffer_info, dma),
  419. dma_unmap_len(buffer_info, len),
  420. buffer_info->next_to_watch,
  421. (u64)buffer_info->time_stamp,
  422. buffer_info->skb, next_desc);
  423. if (netif_msg_pktdata(adapter) && buffer_info->skb)
  424. print_hex_dump(KERN_INFO, "",
  425. DUMP_PREFIX_ADDRESS,
  426. 16, 1, buffer_info->skb->data,
  427. dma_unmap_len(buffer_info, len),
  428. true);
  429. }
  430. }
  431. /* Print RX Rings Summary */
  432. rx_ring_summary:
  433. dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
  434. pr_info("Queue [NTU] [NTC]\n");
  435. for (n = 0; n < adapter->num_rx_queues; n++) {
  436. rx_ring = adapter->rx_ring[n];
  437. pr_info(" %5d %5X %5X\n",
  438. n, rx_ring->next_to_use, rx_ring->next_to_clean);
  439. }
  440. /* Print RX Rings */
  441. if (!netif_msg_rx_status(adapter))
  442. goto exit;
  443. dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
  444. /* Advanced Receive Descriptor (Read) Format
  445. * 63 1 0
  446. * +-----------------------------------------------------+
  447. * 0 | Packet Buffer Address [63:1] |A0/NSE|
  448. * +----------------------------------------------+------+
  449. * 8 | Header Buffer Address [63:1] | DD |
  450. * +-----------------------------------------------------+
  451. *
  452. *
  453. * Advanced Receive Descriptor (Write-Back) Format
  454. *
  455. * 63 48 47 32 31 30 21 20 17 16 4 3 0
  456. * +------------------------------------------------------+
  457. * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
  458. * | Checksum Ident | | | | Type | Type |
  459. * +------------------------------------------------------+
  460. * 8 | VLAN Tag | Length | Extended Error | Extended Status |
  461. * +------------------------------------------------------+
  462. * 63 48 47 32 31 20 19 0
  463. */
  464. for (n = 0; n < adapter->num_rx_queues; n++) {
  465. rx_ring = adapter->rx_ring[n];
  466. pr_info("------------------------------------\n");
  467. pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
  468. pr_info("------------------------------------\n");
  469. pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] [bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
  470. pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
  471. for (i = 0; i < rx_ring->count; i++) {
  472. const char *next_desc;
  473. struct igb_rx_buffer *buffer_info;
  474. buffer_info = &rx_ring->rx_buffer_info[i];
  475. rx_desc = IGB_RX_DESC(rx_ring, i);
  476. u0 = (struct my_u0 *)rx_desc;
  477. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  478. if (i == rx_ring->next_to_use)
  479. next_desc = " NTU";
  480. else if (i == rx_ring->next_to_clean)
  481. next_desc = " NTC";
  482. else
  483. next_desc = "";
  484. if (staterr & E1000_RXD_STAT_DD) {
  485. /* Descriptor Done */
  486. pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
  487. "RWB", i,
  488. le64_to_cpu(u0->a),
  489. le64_to_cpu(u0->b),
  490. next_desc);
  491. } else {
  492. pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
  493. "R ", i,
  494. le64_to_cpu(u0->a),
  495. le64_to_cpu(u0->b),
  496. (u64)buffer_info->dma,
  497. next_desc);
  498. if (netif_msg_pktdata(adapter) &&
  499. buffer_info->dma && buffer_info->page) {
  500. print_hex_dump(KERN_INFO, "",
  501. DUMP_PREFIX_ADDRESS,
  502. 16, 1,
  503. page_address(buffer_info->page) +
  504. buffer_info->page_offset,
  505. IGB_RX_BUFSZ, true);
  506. }
  507. }
  508. }
  509. }
  510. exit:
  511. return;
  512. }
  513. /**
  514. * igb_get_i2c_data - Reads the I2C SDA data bit
  515. * @hw: pointer to hardware structure
  516. * @i2cctl: Current value of I2CCTL register
  517. *
  518. * Returns the I2C data bit value
  519. **/
  520. static int igb_get_i2c_data(void *data)
  521. {
  522. struct igb_adapter *adapter = (struct igb_adapter *)data;
  523. struct e1000_hw *hw = &adapter->hw;
  524. s32 i2cctl = rd32(E1000_I2CPARAMS);
  525. return !!(i2cctl & E1000_I2C_DATA_IN);
  526. }
  527. /**
  528. * igb_set_i2c_data - Sets the I2C data bit
  529. * @data: pointer to hardware structure
  530. * @state: I2C data value (0 or 1) to set
  531. *
  532. * Sets the I2C data bit
  533. **/
  534. static void igb_set_i2c_data(void *data, int state)
  535. {
  536. struct igb_adapter *adapter = (struct igb_adapter *)data;
  537. struct e1000_hw *hw = &adapter->hw;
  538. s32 i2cctl = rd32(E1000_I2CPARAMS);
  539. if (state)
  540. i2cctl |= E1000_I2C_DATA_OUT;
  541. else
  542. i2cctl &= ~E1000_I2C_DATA_OUT;
  543. i2cctl &= ~E1000_I2C_DATA_OE_N;
  544. i2cctl |= E1000_I2C_CLK_OE_N;
  545. wr32(E1000_I2CPARAMS, i2cctl);
  546. wrfl();
  547. }
  548. /**
  549. * igb_set_i2c_clk - Sets the I2C SCL clock
  550. * @data: pointer to hardware structure
  551. * @state: state to set clock
  552. *
  553. * Sets the I2C clock line to state
  554. **/
  555. static void igb_set_i2c_clk(void *data, int state)
  556. {
  557. struct igb_adapter *adapter = (struct igb_adapter *)data;
  558. struct e1000_hw *hw = &adapter->hw;
  559. s32 i2cctl = rd32(E1000_I2CPARAMS);
  560. if (state) {
  561. i2cctl |= E1000_I2C_CLK_OUT;
  562. i2cctl &= ~E1000_I2C_CLK_OE_N;
  563. } else {
  564. i2cctl &= ~E1000_I2C_CLK_OUT;
  565. i2cctl &= ~E1000_I2C_CLK_OE_N;
  566. }
  567. wr32(E1000_I2CPARAMS, i2cctl);
  568. wrfl();
  569. }
  570. /**
  571. * igb_get_i2c_clk - Gets the I2C SCL clock state
  572. * @data: pointer to hardware structure
  573. *
  574. * Gets the I2C clock state
  575. **/
  576. static int igb_get_i2c_clk(void *data)
  577. {
  578. struct igb_adapter *adapter = (struct igb_adapter *)data;
  579. struct e1000_hw *hw = &adapter->hw;
  580. s32 i2cctl = rd32(E1000_I2CPARAMS);
  581. return !!(i2cctl & E1000_I2C_CLK_IN);
  582. }
  583. static const struct i2c_algo_bit_data igb_i2c_algo = {
  584. .setsda = igb_set_i2c_data,
  585. .setscl = igb_set_i2c_clk,
  586. .getsda = igb_get_i2c_data,
  587. .getscl = igb_get_i2c_clk,
  588. .udelay = 5,
  589. .timeout = 20,
  590. };
  591. /**
  592. * igb_get_hw_dev - return device
  593. * @hw: pointer to hardware structure
  594. *
  595. * used by hardware layer to print debugging information
  596. **/
  597. struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
  598. {
  599. struct igb_adapter *adapter = hw->back;
  600. return adapter->netdev;
  601. }
  602. /**
  603. * igb_init_module - Driver Registration Routine
  604. *
  605. * igb_init_module is the first routine called when the driver is
  606. * loaded. All it does is register with the PCI subsystem.
  607. **/
  608. static int __init igb_init_module(void)
  609. {
  610. int ret;
  611. pr_info("%s - version %s\n",
  612. igb_driver_string, igb_driver_version);
  613. pr_info("%s\n", igb_copyright);
  614. #ifdef CONFIG_IGB_DCA
  615. dca_register_notify(&dca_notifier);
  616. #endif
  617. ret = pci_register_driver(&igb_driver);
  618. return ret;
  619. }
  620. module_init(igb_init_module);
  621. /**
  622. * igb_exit_module - Driver Exit Cleanup Routine
  623. *
  624. * igb_exit_module is called just before the driver is removed
  625. * from memory.
  626. **/
  627. static void __exit igb_exit_module(void)
  628. {
  629. #ifdef CONFIG_IGB_DCA
  630. dca_unregister_notify(&dca_notifier);
  631. #endif
  632. pci_unregister_driver(&igb_driver);
  633. }
  634. module_exit(igb_exit_module);
  635. #define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
  636. /**
  637. * igb_cache_ring_register - Descriptor ring to register mapping
  638. * @adapter: board private structure to initialize
  639. *
  640. * Once we know the feature-set enabled for the device, we'll cache
  641. * the register offset the descriptor ring is assigned to.
  642. **/
  643. static void igb_cache_ring_register(struct igb_adapter *adapter)
  644. {
  645. int i = 0, j = 0;
  646. u32 rbase_offset = adapter->vfs_allocated_count;
  647. switch (adapter->hw.mac.type) {
  648. case e1000_82576:
  649. /* The queues are allocated for virtualization such that VF 0
  650. * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
  651. * In order to avoid collision we start at the first free queue
  652. * and continue consuming queues in the same sequence
  653. */
  654. if (adapter->vfs_allocated_count) {
  655. for (; i < adapter->rss_queues; i++)
  656. adapter->rx_ring[i]->reg_idx = rbase_offset +
  657. Q_IDX_82576(i);
  658. }
  659. /* Fall through */
  660. case e1000_82575:
  661. case e1000_82580:
  662. case e1000_i350:
  663. case e1000_i354:
  664. case e1000_i210:
  665. case e1000_i211:
  666. /* Fall through */
  667. default:
  668. for (; i < adapter->num_rx_queues; i++)
  669. adapter->rx_ring[i]->reg_idx = rbase_offset + i;
  670. for (; j < adapter->num_tx_queues; j++)
  671. adapter->tx_ring[j]->reg_idx = rbase_offset + j;
  672. break;
  673. }
  674. }
  675. u32 igb_rd32(struct e1000_hw *hw, u32 reg)
  676. {
  677. struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
  678. u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  679. u32 value = 0;
  680. if (E1000_REMOVED(hw_addr))
  681. return ~value;
  682. value = readl(&hw_addr[reg]);
  683. /* reads should not return all F's */
  684. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  685. struct net_device *netdev = igb->netdev;
  686. hw->hw_addr = NULL;
  687. netif_device_detach(netdev);
  688. netdev_err(netdev, "PCIe link lost, device now detached\n");
  689. }
  690. return value;
  691. }
  692. /**
  693. * igb_write_ivar - configure ivar for given MSI-X vector
  694. * @hw: pointer to the HW structure
  695. * @msix_vector: vector number we are allocating to a given ring
  696. * @index: row index of IVAR register to write within IVAR table
  697. * @offset: column offset of in IVAR, should be multiple of 8
  698. *
  699. * This function is intended to handle the writing of the IVAR register
  700. * for adapters 82576 and newer. The IVAR table consists of 2 columns,
  701. * each containing an cause allocation for an Rx and Tx ring, and a
  702. * variable number of rows depending on the number of queues supported.
  703. **/
  704. static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
  705. int index, int offset)
  706. {
  707. u32 ivar = array_rd32(E1000_IVAR0, index);
  708. /* clear any bits that are currently set */
  709. ivar &= ~((u32)0xFF << offset);
  710. /* write vector and valid bit */
  711. ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
  712. array_wr32(E1000_IVAR0, index, ivar);
  713. }
  714. #define IGB_N0_QUEUE -1
  715. static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
  716. {
  717. struct igb_adapter *adapter = q_vector->adapter;
  718. struct e1000_hw *hw = &adapter->hw;
  719. int rx_queue = IGB_N0_QUEUE;
  720. int tx_queue = IGB_N0_QUEUE;
  721. u32 msixbm = 0;
  722. if (q_vector->rx.ring)
  723. rx_queue = q_vector->rx.ring->reg_idx;
  724. if (q_vector->tx.ring)
  725. tx_queue = q_vector->tx.ring->reg_idx;
  726. switch (hw->mac.type) {
  727. case e1000_82575:
  728. /* The 82575 assigns vectors using a bitmask, which matches the
  729. * bitmask for the EICR/EIMS/EIMC registers. To assign one
  730. * or more queues to a vector, we write the appropriate bits
  731. * into the MSIXBM register for that vector.
  732. */
  733. if (rx_queue > IGB_N0_QUEUE)
  734. msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
  735. if (tx_queue > IGB_N0_QUEUE)
  736. msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
  737. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
  738. msixbm |= E1000_EIMS_OTHER;
  739. array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
  740. q_vector->eims_value = msixbm;
  741. break;
  742. case e1000_82576:
  743. /* 82576 uses a table that essentially consists of 2 columns
  744. * with 8 rows. The ordering is column-major so we use the
  745. * lower 3 bits as the row index, and the 4th bit as the
  746. * column offset.
  747. */
  748. if (rx_queue > IGB_N0_QUEUE)
  749. igb_write_ivar(hw, msix_vector,
  750. rx_queue & 0x7,
  751. (rx_queue & 0x8) << 1);
  752. if (tx_queue > IGB_N0_QUEUE)
  753. igb_write_ivar(hw, msix_vector,
  754. tx_queue & 0x7,
  755. ((tx_queue & 0x8) << 1) + 8);
  756. q_vector->eims_value = 1 << msix_vector;
  757. break;
  758. case e1000_82580:
  759. case e1000_i350:
  760. case e1000_i354:
  761. case e1000_i210:
  762. case e1000_i211:
  763. /* On 82580 and newer adapters the scheme is similar to 82576
  764. * however instead of ordering column-major we have things
  765. * ordered row-major. So we traverse the table by using
  766. * bit 0 as the column offset, and the remaining bits as the
  767. * row index.
  768. */
  769. if (rx_queue > IGB_N0_QUEUE)
  770. igb_write_ivar(hw, msix_vector,
  771. rx_queue >> 1,
  772. (rx_queue & 0x1) << 4);
  773. if (tx_queue > IGB_N0_QUEUE)
  774. igb_write_ivar(hw, msix_vector,
  775. tx_queue >> 1,
  776. ((tx_queue & 0x1) << 4) + 8);
  777. q_vector->eims_value = 1 << msix_vector;
  778. break;
  779. default:
  780. BUG();
  781. break;
  782. }
  783. /* add q_vector eims value to global eims_enable_mask */
  784. adapter->eims_enable_mask |= q_vector->eims_value;
  785. /* configure q_vector to set itr on first interrupt */
  786. q_vector->set_itr = 1;
  787. }
  788. /**
  789. * igb_configure_msix - Configure MSI-X hardware
  790. * @adapter: board private structure to initialize
  791. *
  792. * igb_configure_msix sets up the hardware to properly
  793. * generate MSI-X interrupts.
  794. **/
  795. static void igb_configure_msix(struct igb_adapter *adapter)
  796. {
  797. u32 tmp;
  798. int i, vector = 0;
  799. struct e1000_hw *hw = &adapter->hw;
  800. adapter->eims_enable_mask = 0;
  801. /* set vector for other causes, i.e. link changes */
  802. switch (hw->mac.type) {
  803. case e1000_82575:
  804. tmp = rd32(E1000_CTRL_EXT);
  805. /* enable MSI-X PBA support*/
  806. tmp |= E1000_CTRL_EXT_PBA_CLR;
  807. /* Auto-Mask interrupts upon ICR read. */
  808. tmp |= E1000_CTRL_EXT_EIAME;
  809. tmp |= E1000_CTRL_EXT_IRCA;
  810. wr32(E1000_CTRL_EXT, tmp);
  811. /* enable msix_other interrupt */
  812. array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
  813. adapter->eims_other = E1000_EIMS_OTHER;
  814. break;
  815. case e1000_82576:
  816. case e1000_82580:
  817. case e1000_i350:
  818. case e1000_i354:
  819. case e1000_i210:
  820. case e1000_i211:
  821. /* Turn on MSI-X capability first, or our settings
  822. * won't stick. And it will take days to debug.
  823. */
  824. wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
  825. E1000_GPIE_PBA | E1000_GPIE_EIAME |
  826. E1000_GPIE_NSICR);
  827. /* enable msix_other interrupt */
  828. adapter->eims_other = 1 << vector;
  829. tmp = (vector++ | E1000_IVAR_VALID) << 8;
  830. wr32(E1000_IVAR_MISC, tmp);
  831. break;
  832. default:
  833. /* do nothing, since nothing else supports MSI-X */
  834. break;
  835. } /* switch (hw->mac.type) */
  836. adapter->eims_enable_mask |= adapter->eims_other;
  837. for (i = 0; i < adapter->num_q_vectors; i++)
  838. igb_assign_vector(adapter->q_vector[i], vector++);
  839. wrfl();
  840. }
  841. /**
  842. * igb_request_msix - Initialize MSI-X interrupts
  843. * @adapter: board private structure to initialize
  844. *
  845. * igb_request_msix allocates MSI-X vectors and requests interrupts from the
  846. * kernel.
  847. **/
  848. static int igb_request_msix(struct igb_adapter *adapter)
  849. {
  850. struct net_device *netdev = adapter->netdev;
  851. struct e1000_hw *hw = &adapter->hw;
  852. int i, err = 0, vector = 0, free_vector = 0;
  853. err = request_irq(adapter->msix_entries[vector].vector,
  854. igb_msix_other, 0, netdev->name, adapter);
  855. if (err)
  856. goto err_out;
  857. for (i = 0; i < adapter->num_q_vectors; i++) {
  858. struct igb_q_vector *q_vector = adapter->q_vector[i];
  859. vector++;
  860. q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
  861. if (q_vector->rx.ring && q_vector->tx.ring)
  862. sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
  863. q_vector->rx.ring->queue_index);
  864. else if (q_vector->tx.ring)
  865. sprintf(q_vector->name, "%s-tx-%u", netdev->name,
  866. q_vector->tx.ring->queue_index);
  867. else if (q_vector->rx.ring)
  868. sprintf(q_vector->name, "%s-rx-%u", netdev->name,
  869. q_vector->rx.ring->queue_index);
  870. else
  871. sprintf(q_vector->name, "%s-unused", netdev->name);
  872. err = request_irq(adapter->msix_entries[vector].vector,
  873. igb_msix_ring, 0, q_vector->name,
  874. q_vector);
  875. if (err)
  876. goto err_free;
  877. }
  878. igb_configure_msix(adapter);
  879. return 0;
  880. err_free:
  881. /* free already assigned IRQs */
  882. free_irq(adapter->msix_entries[free_vector++].vector, adapter);
  883. vector--;
  884. for (i = 0; i < vector; i++) {
  885. free_irq(adapter->msix_entries[free_vector++].vector,
  886. adapter->q_vector[i]);
  887. }
  888. err_out:
  889. return err;
  890. }
  891. /**
  892. * igb_free_q_vector - Free memory allocated for specific interrupt vector
  893. * @adapter: board private structure to initialize
  894. * @v_idx: Index of vector to be freed
  895. *
  896. * This function frees the memory allocated to the q_vector.
  897. **/
  898. static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
  899. {
  900. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  901. adapter->q_vector[v_idx] = NULL;
  902. /* igb_get_stats64() might access the rings on this vector,
  903. * we must wait a grace period before freeing it.
  904. */
  905. if (q_vector)
  906. kfree_rcu(q_vector, rcu);
  907. }
  908. /**
  909. * igb_reset_q_vector - Reset config for interrupt vector
  910. * @adapter: board private structure to initialize
  911. * @v_idx: Index of vector to be reset
  912. *
  913. * If NAPI is enabled it will delete any references to the
  914. * NAPI struct. This is preparation for igb_free_q_vector.
  915. **/
  916. static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
  917. {
  918. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  919. /* Coming from igb_set_interrupt_capability, the vectors are not yet
  920. * allocated. So, q_vector is NULL so we should stop here.
  921. */
  922. if (!q_vector)
  923. return;
  924. if (q_vector->tx.ring)
  925. adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
  926. if (q_vector->rx.ring)
  927. adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
  928. netif_napi_del(&q_vector->napi);
  929. }
  930. static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
  931. {
  932. int v_idx = adapter->num_q_vectors;
  933. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  934. pci_disable_msix(adapter->pdev);
  935. else if (adapter->flags & IGB_FLAG_HAS_MSI)
  936. pci_disable_msi(adapter->pdev);
  937. while (v_idx--)
  938. igb_reset_q_vector(adapter, v_idx);
  939. }
  940. /**
  941. * igb_free_q_vectors - Free memory allocated for interrupt vectors
  942. * @adapter: board private structure to initialize
  943. *
  944. * This function frees the memory allocated to the q_vectors. In addition if
  945. * NAPI is enabled it will delete any references to the NAPI struct prior
  946. * to freeing the q_vector.
  947. **/
  948. static void igb_free_q_vectors(struct igb_adapter *adapter)
  949. {
  950. int v_idx = adapter->num_q_vectors;
  951. adapter->num_tx_queues = 0;
  952. adapter->num_rx_queues = 0;
  953. adapter->num_q_vectors = 0;
  954. while (v_idx--) {
  955. igb_reset_q_vector(adapter, v_idx);
  956. igb_free_q_vector(adapter, v_idx);
  957. }
  958. }
  959. /**
  960. * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
  961. * @adapter: board private structure to initialize
  962. *
  963. * This function resets the device so that it has 0 Rx queues, Tx queues, and
  964. * MSI-X interrupts allocated.
  965. */
  966. static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
  967. {
  968. igb_free_q_vectors(adapter);
  969. igb_reset_interrupt_capability(adapter);
  970. }
  971. /**
  972. * igb_set_interrupt_capability - set MSI or MSI-X if supported
  973. * @adapter: board private structure to initialize
  974. * @msix: boolean value of MSIX capability
  975. *
  976. * Attempt to configure interrupts using the best available
  977. * capabilities of the hardware and kernel.
  978. **/
  979. static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
  980. {
  981. int err;
  982. int numvecs, i;
  983. if (!msix)
  984. goto msi_only;
  985. adapter->flags |= IGB_FLAG_HAS_MSIX;
  986. /* Number of supported queues. */
  987. adapter->num_rx_queues = adapter->rss_queues;
  988. if (adapter->vfs_allocated_count)
  989. adapter->num_tx_queues = 1;
  990. else
  991. adapter->num_tx_queues = adapter->rss_queues;
  992. /* start with one vector for every Rx queue */
  993. numvecs = adapter->num_rx_queues;
  994. /* if Tx handler is separate add 1 for every Tx queue */
  995. if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
  996. numvecs += adapter->num_tx_queues;
  997. /* store the number of vectors reserved for queues */
  998. adapter->num_q_vectors = numvecs;
  999. /* add 1 vector for link status interrupts */
  1000. numvecs++;
  1001. for (i = 0; i < numvecs; i++)
  1002. adapter->msix_entries[i].entry = i;
  1003. err = pci_enable_msix_range(adapter->pdev,
  1004. adapter->msix_entries,
  1005. numvecs,
  1006. numvecs);
  1007. if (err > 0)
  1008. return;
  1009. igb_reset_interrupt_capability(adapter);
  1010. /* If we can't do MSI-X, try MSI */
  1011. msi_only:
  1012. adapter->flags &= ~IGB_FLAG_HAS_MSIX;
  1013. #ifdef CONFIG_PCI_IOV
  1014. /* disable SR-IOV for non MSI-X configurations */
  1015. if (adapter->vf_data) {
  1016. struct e1000_hw *hw = &adapter->hw;
  1017. /* disable iov and allow time for transactions to clear */
  1018. pci_disable_sriov(adapter->pdev);
  1019. msleep(500);
  1020. kfree(adapter->vf_data);
  1021. adapter->vf_data = NULL;
  1022. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  1023. wrfl();
  1024. msleep(100);
  1025. dev_info(&adapter->pdev->dev, "IOV Disabled\n");
  1026. }
  1027. #endif
  1028. adapter->vfs_allocated_count = 0;
  1029. adapter->rss_queues = 1;
  1030. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  1031. adapter->num_rx_queues = 1;
  1032. adapter->num_tx_queues = 1;
  1033. adapter->num_q_vectors = 1;
  1034. if (!pci_enable_msi(adapter->pdev))
  1035. adapter->flags |= IGB_FLAG_HAS_MSI;
  1036. }
  1037. static void igb_add_ring(struct igb_ring *ring,
  1038. struct igb_ring_container *head)
  1039. {
  1040. head->ring = ring;
  1041. head->count++;
  1042. }
  1043. /**
  1044. * igb_alloc_q_vector - Allocate memory for a single interrupt vector
  1045. * @adapter: board private structure to initialize
  1046. * @v_count: q_vectors allocated on adapter, used for ring interleaving
  1047. * @v_idx: index of vector in adapter struct
  1048. * @txr_count: total number of Tx rings to allocate
  1049. * @txr_idx: index of first Tx ring to allocate
  1050. * @rxr_count: total number of Rx rings to allocate
  1051. * @rxr_idx: index of first Rx ring to allocate
  1052. *
  1053. * We allocate one q_vector. If allocation fails we return -ENOMEM.
  1054. **/
  1055. static int igb_alloc_q_vector(struct igb_adapter *adapter,
  1056. int v_count, int v_idx,
  1057. int txr_count, int txr_idx,
  1058. int rxr_count, int rxr_idx)
  1059. {
  1060. struct igb_q_vector *q_vector;
  1061. struct igb_ring *ring;
  1062. int ring_count, size;
  1063. /* igb only supports 1 Tx and/or 1 Rx queue per vector */
  1064. if (txr_count > 1 || rxr_count > 1)
  1065. return -ENOMEM;
  1066. ring_count = txr_count + rxr_count;
  1067. size = sizeof(struct igb_q_vector) +
  1068. (sizeof(struct igb_ring) * ring_count);
  1069. /* allocate q_vector and rings */
  1070. q_vector = adapter->q_vector[v_idx];
  1071. if (!q_vector)
  1072. q_vector = kzalloc(size, GFP_KERNEL);
  1073. else
  1074. memset(q_vector, 0, size);
  1075. if (!q_vector)
  1076. return -ENOMEM;
  1077. /* initialize NAPI */
  1078. netif_napi_add(adapter->netdev, &q_vector->napi,
  1079. igb_poll, 64);
  1080. /* tie q_vector and adapter together */
  1081. adapter->q_vector[v_idx] = q_vector;
  1082. q_vector->adapter = adapter;
  1083. /* initialize work limits */
  1084. q_vector->tx.work_limit = adapter->tx_work_limit;
  1085. /* initialize ITR configuration */
  1086. q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
  1087. q_vector->itr_val = IGB_START_ITR;
  1088. /* initialize pointer to rings */
  1089. ring = q_vector->ring;
  1090. /* intialize ITR */
  1091. if (rxr_count) {
  1092. /* rx or rx/tx vector */
  1093. if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
  1094. q_vector->itr_val = adapter->rx_itr_setting;
  1095. } else {
  1096. /* tx only vector */
  1097. if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
  1098. q_vector->itr_val = adapter->tx_itr_setting;
  1099. }
  1100. if (txr_count) {
  1101. /* assign generic ring traits */
  1102. ring->dev = &adapter->pdev->dev;
  1103. ring->netdev = adapter->netdev;
  1104. /* configure backlink on ring */
  1105. ring->q_vector = q_vector;
  1106. /* update q_vector Tx values */
  1107. igb_add_ring(ring, &q_vector->tx);
  1108. /* For 82575, context index must be unique per ring. */
  1109. if (adapter->hw.mac.type == e1000_82575)
  1110. set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
  1111. /* apply Tx specific ring traits */
  1112. ring->count = adapter->tx_ring_count;
  1113. ring->queue_index = txr_idx;
  1114. u64_stats_init(&ring->tx_syncp);
  1115. u64_stats_init(&ring->tx_syncp2);
  1116. /* assign ring to adapter */
  1117. adapter->tx_ring[txr_idx] = ring;
  1118. /* push pointer to next ring */
  1119. ring++;
  1120. }
  1121. if (rxr_count) {
  1122. /* assign generic ring traits */
  1123. ring->dev = &adapter->pdev->dev;
  1124. ring->netdev = adapter->netdev;
  1125. /* configure backlink on ring */
  1126. ring->q_vector = q_vector;
  1127. /* update q_vector Rx values */
  1128. igb_add_ring(ring, &q_vector->rx);
  1129. /* set flag indicating ring supports SCTP checksum offload */
  1130. if (adapter->hw.mac.type >= e1000_82576)
  1131. set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
  1132. /* On i350, i354, i210, and i211, loopback VLAN packets
  1133. * have the tag byte-swapped.
  1134. */
  1135. if (adapter->hw.mac.type >= e1000_i350)
  1136. set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
  1137. /* apply Rx specific ring traits */
  1138. ring->count = adapter->rx_ring_count;
  1139. ring->queue_index = rxr_idx;
  1140. u64_stats_init(&ring->rx_syncp);
  1141. /* assign ring to adapter */
  1142. adapter->rx_ring[rxr_idx] = ring;
  1143. }
  1144. return 0;
  1145. }
  1146. /**
  1147. * igb_alloc_q_vectors - Allocate memory for interrupt vectors
  1148. * @adapter: board private structure to initialize
  1149. *
  1150. * We allocate one q_vector per queue interrupt. If allocation fails we
  1151. * return -ENOMEM.
  1152. **/
  1153. static int igb_alloc_q_vectors(struct igb_adapter *adapter)
  1154. {
  1155. int q_vectors = adapter->num_q_vectors;
  1156. int rxr_remaining = adapter->num_rx_queues;
  1157. int txr_remaining = adapter->num_tx_queues;
  1158. int rxr_idx = 0, txr_idx = 0, v_idx = 0;
  1159. int err;
  1160. if (q_vectors >= (rxr_remaining + txr_remaining)) {
  1161. for (; rxr_remaining; v_idx++) {
  1162. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1163. 0, 0, 1, rxr_idx);
  1164. if (err)
  1165. goto err_out;
  1166. /* update counts and index */
  1167. rxr_remaining--;
  1168. rxr_idx++;
  1169. }
  1170. }
  1171. for (; v_idx < q_vectors; v_idx++) {
  1172. int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
  1173. int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
  1174. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1175. tqpv, txr_idx, rqpv, rxr_idx);
  1176. if (err)
  1177. goto err_out;
  1178. /* update counts and index */
  1179. rxr_remaining -= rqpv;
  1180. txr_remaining -= tqpv;
  1181. rxr_idx++;
  1182. txr_idx++;
  1183. }
  1184. return 0;
  1185. err_out:
  1186. adapter->num_tx_queues = 0;
  1187. adapter->num_rx_queues = 0;
  1188. adapter->num_q_vectors = 0;
  1189. while (v_idx--)
  1190. igb_free_q_vector(adapter, v_idx);
  1191. return -ENOMEM;
  1192. }
  1193. /**
  1194. * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
  1195. * @adapter: board private structure to initialize
  1196. * @msix: boolean value of MSIX capability
  1197. *
  1198. * This function initializes the interrupts and allocates all of the queues.
  1199. **/
  1200. static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
  1201. {
  1202. struct pci_dev *pdev = adapter->pdev;
  1203. int err;
  1204. igb_set_interrupt_capability(adapter, msix);
  1205. err = igb_alloc_q_vectors(adapter);
  1206. if (err) {
  1207. dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
  1208. goto err_alloc_q_vectors;
  1209. }
  1210. igb_cache_ring_register(adapter);
  1211. return 0;
  1212. err_alloc_q_vectors:
  1213. igb_reset_interrupt_capability(adapter);
  1214. return err;
  1215. }
  1216. /**
  1217. * igb_request_irq - initialize interrupts
  1218. * @adapter: board private structure to initialize
  1219. *
  1220. * Attempts to configure interrupts using the best available
  1221. * capabilities of the hardware and kernel.
  1222. **/
  1223. static int igb_request_irq(struct igb_adapter *adapter)
  1224. {
  1225. struct net_device *netdev = adapter->netdev;
  1226. struct pci_dev *pdev = adapter->pdev;
  1227. int err = 0;
  1228. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1229. err = igb_request_msix(adapter);
  1230. if (!err)
  1231. goto request_done;
  1232. /* fall back to MSI */
  1233. igb_free_all_tx_resources(adapter);
  1234. igb_free_all_rx_resources(adapter);
  1235. igb_clear_interrupt_scheme(adapter);
  1236. err = igb_init_interrupt_scheme(adapter, false);
  1237. if (err)
  1238. goto request_done;
  1239. igb_setup_all_tx_resources(adapter);
  1240. igb_setup_all_rx_resources(adapter);
  1241. igb_configure(adapter);
  1242. }
  1243. igb_assign_vector(adapter->q_vector[0], 0);
  1244. if (adapter->flags & IGB_FLAG_HAS_MSI) {
  1245. err = request_irq(pdev->irq, igb_intr_msi, 0,
  1246. netdev->name, adapter);
  1247. if (!err)
  1248. goto request_done;
  1249. /* fall back to legacy interrupts */
  1250. igb_reset_interrupt_capability(adapter);
  1251. adapter->flags &= ~IGB_FLAG_HAS_MSI;
  1252. }
  1253. err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
  1254. netdev->name, adapter);
  1255. if (err)
  1256. dev_err(&pdev->dev, "Error %d getting interrupt\n",
  1257. err);
  1258. request_done:
  1259. return err;
  1260. }
  1261. static void igb_free_irq(struct igb_adapter *adapter)
  1262. {
  1263. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1264. int vector = 0, i;
  1265. free_irq(adapter->msix_entries[vector++].vector, adapter);
  1266. for (i = 0; i < adapter->num_q_vectors; i++)
  1267. free_irq(adapter->msix_entries[vector++].vector,
  1268. adapter->q_vector[i]);
  1269. } else {
  1270. free_irq(adapter->pdev->irq, adapter);
  1271. }
  1272. }
  1273. /**
  1274. * igb_irq_disable - Mask off interrupt generation on the NIC
  1275. * @adapter: board private structure
  1276. **/
  1277. static void igb_irq_disable(struct igb_adapter *adapter)
  1278. {
  1279. struct e1000_hw *hw = &adapter->hw;
  1280. /* we need to be careful when disabling interrupts. The VFs are also
  1281. * mapped into these registers and so clearing the bits can cause
  1282. * issues on the VF drivers so we only need to clear what we set
  1283. */
  1284. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1285. u32 regval = rd32(E1000_EIAM);
  1286. wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
  1287. wr32(E1000_EIMC, adapter->eims_enable_mask);
  1288. regval = rd32(E1000_EIAC);
  1289. wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
  1290. }
  1291. wr32(E1000_IAM, 0);
  1292. wr32(E1000_IMC, ~0);
  1293. wrfl();
  1294. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1295. int i;
  1296. for (i = 0; i < adapter->num_q_vectors; i++)
  1297. synchronize_irq(adapter->msix_entries[i].vector);
  1298. } else {
  1299. synchronize_irq(adapter->pdev->irq);
  1300. }
  1301. }
  1302. /**
  1303. * igb_irq_enable - Enable default interrupt generation settings
  1304. * @adapter: board private structure
  1305. **/
  1306. static void igb_irq_enable(struct igb_adapter *adapter)
  1307. {
  1308. struct e1000_hw *hw = &adapter->hw;
  1309. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1310. u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
  1311. u32 regval = rd32(E1000_EIAC);
  1312. wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
  1313. regval = rd32(E1000_EIAM);
  1314. wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
  1315. wr32(E1000_EIMS, adapter->eims_enable_mask);
  1316. if (adapter->vfs_allocated_count) {
  1317. wr32(E1000_MBVFIMR, 0xFF);
  1318. ims |= E1000_IMS_VMMB;
  1319. }
  1320. wr32(E1000_IMS, ims);
  1321. } else {
  1322. wr32(E1000_IMS, IMS_ENABLE_MASK |
  1323. E1000_IMS_DRSTA);
  1324. wr32(E1000_IAM, IMS_ENABLE_MASK |
  1325. E1000_IMS_DRSTA);
  1326. }
  1327. }
  1328. static void igb_update_mng_vlan(struct igb_adapter *adapter)
  1329. {
  1330. struct e1000_hw *hw = &adapter->hw;
  1331. u16 vid = adapter->hw.mng_cookie.vlan_id;
  1332. u16 old_vid = adapter->mng_vlan_id;
  1333. if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
  1334. /* add VID to filter table */
  1335. igb_vfta_set(hw, vid, true);
  1336. adapter->mng_vlan_id = vid;
  1337. } else {
  1338. adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
  1339. }
  1340. if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
  1341. (vid != old_vid) &&
  1342. !test_bit(old_vid, adapter->active_vlans)) {
  1343. /* remove VID from filter table */
  1344. igb_vfta_set(hw, old_vid, false);
  1345. }
  1346. }
  1347. /**
  1348. * igb_release_hw_control - release control of the h/w to f/w
  1349. * @adapter: address of board private structure
  1350. *
  1351. * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
  1352. * For ASF and Pass Through versions of f/w this means that the
  1353. * driver is no longer loaded.
  1354. **/
  1355. static void igb_release_hw_control(struct igb_adapter *adapter)
  1356. {
  1357. struct e1000_hw *hw = &adapter->hw;
  1358. u32 ctrl_ext;
  1359. /* Let firmware take over control of h/w */
  1360. ctrl_ext = rd32(E1000_CTRL_EXT);
  1361. wr32(E1000_CTRL_EXT,
  1362. ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  1363. }
  1364. /**
  1365. * igb_get_hw_control - get control of the h/w from f/w
  1366. * @adapter: address of board private structure
  1367. *
  1368. * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
  1369. * For ASF and Pass Through versions of f/w this means that
  1370. * the driver is loaded.
  1371. **/
  1372. static void igb_get_hw_control(struct igb_adapter *adapter)
  1373. {
  1374. struct e1000_hw *hw = &adapter->hw;
  1375. u32 ctrl_ext;
  1376. /* Let firmware know the driver has taken over */
  1377. ctrl_ext = rd32(E1000_CTRL_EXT);
  1378. wr32(E1000_CTRL_EXT,
  1379. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  1380. }
  1381. /**
  1382. * igb_configure - configure the hardware for RX and TX
  1383. * @adapter: private board structure
  1384. **/
  1385. static void igb_configure(struct igb_adapter *adapter)
  1386. {
  1387. struct net_device *netdev = adapter->netdev;
  1388. int i;
  1389. igb_get_hw_control(adapter);
  1390. igb_set_rx_mode(netdev);
  1391. igb_restore_vlan(adapter);
  1392. igb_setup_tctl(adapter);
  1393. igb_setup_mrqc(adapter);
  1394. igb_setup_rctl(adapter);
  1395. igb_configure_tx(adapter);
  1396. igb_configure_rx(adapter);
  1397. igb_rx_fifo_flush_82575(&adapter->hw);
  1398. /* call igb_desc_unused which always leaves
  1399. * at least 1 descriptor unused to make sure
  1400. * next_to_use != next_to_clean
  1401. */
  1402. for (i = 0; i < adapter->num_rx_queues; i++) {
  1403. struct igb_ring *ring = adapter->rx_ring[i];
  1404. igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
  1405. }
  1406. }
  1407. /**
  1408. * igb_power_up_link - Power up the phy/serdes link
  1409. * @adapter: address of board private structure
  1410. **/
  1411. void igb_power_up_link(struct igb_adapter *adapter)
  1412. {
  1413. igb_reset_phy(&adapter->hw);
  1414. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1415. igb_power_up_phy_copper(&adapter->hw);
  1416. else
  1417. igb_power_up_serdes_link_82575(&adapter->hw);
  1418. igb_setup_link(&adapter->hw);
  1419. }
  1420. /**
  1421. * igb_power_down_link - Power down the phy/serdes link
  1422. * @adapter: address of board private structure
  1423. */
  1424. static void igb_power_down_link(struct igb_adapter *adapter)
  1425. {
  1426. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1427. igb_power_down_phy_copper_82575(&adapter->hw);
  1428. else
  1429. igb_shutdown_serdes_link_82575(&adapter->hw);
  1430. }
  1431. /**
  1432. * Detect and switch function for Media Auto Sense
  1433. * @adapter: address of the board private structure
  1434. **/
  1435. static void igb_check_swap_media(struct igb_adapter *adapter)
  1436. {
  1437. struct e1000_hw *hw = &adapter->hw;
  1438. u32 ctrl_ext, connsw;
  1439. bool swap_now = false;
  1440. ctrl_ext = rd32(E1000_CTRL_EXT);
  1441. connsw = rd32(E1000_CONNSW);
  1442. /* need to live swap if current media is copper and we have fiber/serdes
  1443. * to go to.
  1444. */
  1445. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1446. (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
  1447. swap_now = true;
  1448. } else if (!(connsw & E1000_CONNSW_SERDESD)) {
  1449. /* copper signal takes time to appear */
  1450. if (adapter->copper_tries < 4) {
  1451. adapter->copper_tries++;
  1452. connsw |= E1000_CONNSW_AUTOSENSE_CONF;
  1453. wr32(E1000_CONNSW, connsw);
  1454. return;
  1455. } else {
  1456. adapter->copper_tries = 0;
  1457. if ((connsw & E1000_CONNSW_PHYSD) &&
  1458. (!(connsw & E1000_CONNSW_PHY_PDN))) {
  1459. swap_now = true;
  1460. connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
  1461. wr32(E1000_CONNSW, connsw);
  1462. }
  1463. }
  1464. }
  1465. if (!swap_now)
  1466. return;
  1467. switch (hw->phy.media_type) {
  1468. case e1000_media_type_copper:
  1469. netdev_info(adapter->netdev,
  1470. "MAS: changing media to fiber/serdes\n");
  1471. ctrl_ext |=
  1472. E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1473. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1474. adapter->copper_tries = 0;
  1475. break;
  1476. case e1000_media_type_internal_serdes:
  1477. case e1000_media_type_fiber:
  1478. netdev_info(adapter->netdev,
  1479. "MAS: changing media to copper\n");
  1480. ctrl_ext &=
  1481. ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1482. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1483. break;
  1484. default:
  1485. /* shouldn't get here during regular operation */
  1486. netdev_err(adapter->netdev,
  1487. "AMS: Invalid media type found, returning\n");
  1488. break;
  1489. }
  1490. wr32(E1000_CTRL_EXT, ctrl_ext);
  1491. }
  1492. /**
  1493. * igb_up - Open the interface and prepare it to handle traffic
  1494. * @adapter: board private structure
  1495. **/
  1496. int igb_up(struct igb_adapter *adapter)
  1497. {
  1498. struct e1000_hw *hw = &adapter->hw;
  1499. int i;
  1500. /* hardware has been reset, we need to reload some things */
  1501. igb_configure(adapter);
  1502. clear_bit(__IGB_DOWN, &adapter->state);
  1503. for (i = 0; i < adapter->num_q_vectors; i++)
  1504. napi_enable(&(adapter->q_vector[i]->napi));
  1505. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  1506. igb_configure_msix(adapter);
  1507. else
  1508. igb_assign_vector(adapter->q_vector[0], 0);
  1509. /* Clear any pending interrupts. */
  1510. rd32(E1000_ICR);
  1511. igb_irq_enable(adapter);
  1512. /* notify VFs that reset has been completed */
  1513. if (adapter->vfs_allocated_count) {
  1514. u32 reg_data = rd32(E1000_CTRL_EXT);
  1515. reg_data |= E1000_CTRL_EXT_PFRSTD;
  1516. wr32(E1000_CTRL_EXT, reg_data);
  1517. }
  1518. netif_tx_start_all_queues(adapter->netdev);
  1519. /* start the watchdog. */
  1520. hw->mac.get_link_status = 1;
  1521. schedule_work(&adapter->watchdog_task);
  1522. if ((adapter->flags & IGB_FLAG_EEE) &&
  1523. (!hw->dev_spec._82575.eee_disable))
  1524. adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
  1525. return 0;
  1526. }
  1527. void igb_down(struct igb_adapter *adapter)
  1528. {
  1529. struct net_device *netdev = adapter->netdev;
  1530. struct e1000_hw *hw = &adapter->hw;
  1531. u32 tctl, rctl;
  1532. int i;
  1533. /* signal that we're down so the interrupt handler does not
  1534. * reschedule our watchdog timer
  1535. */
  1536. set_bit(__IGB_DOWN, &adapter->state);
  1537. /* disable receives in the hardware */
  1538. rctl = rd32(E1000_RCTL);
  1539. wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
  1540. /* flush and sleep below */
  1541. netif_carrier_off(netdev);
  1542. netif_tx_stop_all_queues(netdev);
  1543. /* disable transmits in the hardware */
  1544. tctl = rd32(E1000_TCTL);
  1545. tctl &= ~E1000_TCTL_EN;
  1546. wr32(E1000_TCTL, tctl);
  1547. /* flush both disables and wait for them to finish */
  1548. wrfl();
  1549. usleep_range(10000, 11000);
  1550. igb_irq_disable(adapter);
  1551. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  1552. for (i = 0; i < adapter->num_q_vectors; i++) {
  1553. if (adapter->q_vector[i]) {
  1554. napi_synchronize(&adapter->q_vector[i]->napi);
  1555. napi_disable(&adapter->q_vector[i]->napi);
  1556. }
  1557. }
  1558. del_timer_sync(&adapter->watchdog_timer);
  1559. del_timer_sync(&adapter->phy_info_timer);
  1560. /* record the stats before reset*/
  1561. spin_lock(&adapter->stats64_lock);
  1562. igb_update_stats(adapter, &adapter->stats64);
  1563. spin_unlock(&adapter->stats64_lock);
  1564. adapter->link_speed = 0;
  1565. adapter->link_duplex = 0;
  1566. if (!pci_channel_offline(adapter->pdev))
  1567. igb_reset(adapter);
  1568. igb_clean_all_tx_rings(adapter);
  1569. igb_clean_all_rx_rings(adapter);
  1570. #ifdef CONFIG_IGB_DCA
  1571. /* since we reset the hardware DCA settings were cleared */
  1572. igb_setup_dca(adapter);
  1573. #endif
  1574. }
  1575. void igb_reinit_locked(struct igb_adapter *adapter)
  1576. {
  1577. WARN_ON(in_interrupt());
  1578. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  1579. usleep_range(1000, 2000);
  1580. igb_down(adapter);
  1581. igb_up(adapter);
  1582. clear_bit(__IGB_RESETTING, &adapter->state);
  1583. }
  1584. /** igb_enable_mas - Media Autosense re-enable after swap
  1585. *
  1586. * @adapter: adapter struct
  1587. **/
  1588. static void igb_enable_mas(struct igb_adapter *adapter)
  1589. {
  1590. struct e1000_hw *hw = &adapter->hw;
  1591. u32 connsw = rd32(E1000_CONNSW);
  1592. /* configure for SerDes media detect */
  1593. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1594. (!(connsw & E1000_CONNSW_SERDESD))) {
  1595. connsw |= E1000_CONNSW_ENRGSRC;
  1596. connsw |= E1000_CONNSW_AUTOSENSE_EN;
  1597. wr32(E1000_CONNSW, connsw);
  1598. wrfl();
  1599. }
  1600. }
  1601. void igb_reset(struct igb_adapter *adapter)
  1602. {
  1603. struct pci_dev *pdev = adapter->pdev;
  1604. struct e1000_hw *hw = &adapter->hw;
  1605. struct e1000_mac_info *mac = &hw->mac;
  1606. struct e1000_fc_info *fc = &hw->fc;
  1607. u32 pba = 0, tx_space, min_tx_space, min_rx_space, hwm;
  1608. /* Repartition Pba for greater than 9k mtu
  1609. * To take effect CTRL.RST is required.
  1610. */
  1611. switch (mac->type) {
  1612. case e1000_i350:
  1613. case e1000_i354:
  1614. case e1000_82580:
  1615. pba = rd32(E1000_RXPBS);
  1616. pba = igb_rxpbs_adjust_82580(pba);
  1617. break;
  1618. case e1000_82576:
  1619. pba = rd32(E1000_RXPBS);
  1620. pba &= E1000_RXPBS_SIZE_MASK_82576;
  1621. break;
  1622. case e1000_82575:
  1623. case e1000_i210:
  1624. case e1000_i211:
  1625. default:
  1626. pba = E1000_PBA_34K;
  1627. break;
  1628. }
  1629. if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
  1630. (mac->type < e1000_82576)) {
  1631. /* adjust PBA for jumbo frames */
  1632. wr32(E1000_PBA, pba);
  1633. /* To maintain wire speed transmits, the Tx FIFO should be
  1634. * large enough to accommodate two full transmit packets,
  1635. * rounded up to the next 1KB and expressed in KB. Likewise,
  1636. * the Rx FIFO should be large enough to accommodate at least
  1637. * one full receive packet and is similarly rounded up and
  1638. * expressed in KB.
  1639. */
  1640. pba = rd32(E1000_PBA);
  1641. /* upper 16 bits has Tx packet buffer allocation size in KB */
  1642. tx_space = pba >> 16;
  1643. /* lower 16 bits has Rx packet buffer allocation size in KB */
  1644. pba &= 0xffff;
  1645. /* the Tx fifo also stores 16 bytes of information about the Tx
  1646. * but don't include ethernet FCS because hardware appends it
  1647. */
  1648. min_tx_space = (adapter->max_frame_size +
  1649. sizeof(union e1000_adv_tx_desc) -
  1650. ETH_FCS_LEN) * 2;
  1651. min_tx_space = ALIGN(min_tx_space, 1024);
  1652. min_tx_space >>= 10;
  1653. /* software strips receive CRC, so leave room for it */
  1654. min_rx_space = adapter->max_frame_size;
  1655. min_rx_space = ALIGN(min_rx_space, 1024);
  1656. min_rx_space >>= 10;
  1657. /* If current Tx allocation is less than the min Tx FIFO size,
  1658. * and the min Tx FIFO size is less than the current Rx FIFO
  1659. * allocation, take space away from current Rx allocation
  1660. */
  1661. if (tx_space < min_tx_space &&
  1662. ((min_tx_space - tx_space) < pba)) {
  1663. pba = pba - (min_tx_space - tx_space);
  1664. /* if short on Rx space, Rx wins and must trump Tx
  1665. * adjustment
  1666. */
  1667. if (pba < min_rx_space)
  1668. pba = min_rx_space;
  1669. }
  1670. wr32(E1000_PBA, pba);
  1671. }
  1672. /* flow control settings */
  1673. /* The high water mark must be low enough to fit one full frame
  1674. * (or the size used for early receive) above it in the Rx FIFO.
  1675. * Set it to the lower of:
  1676. * - 90% of the Rx FIFO size, or
  1677. * - the full Rx FIFO size minus one full frame
  1678. */
  1679. hwm = min(((pba << 10) * 9 / 10),
  1680. ((pba << 10) - 2 * adapter->max_frame_size));
  1681. fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
  1682. fc->low_water = fc->high_water - 16;
  1683. fc->pause_time = 0xFFFF;
  1684. fc->send_xon = 1;
  1685. fc->current_mode = fc->requested_mode;
  1686. /* disable receive for all VFs and wait one second */
  1687. if (adapter->vfs_allocated_count) {
  1688. int i;
  1689. for (i = 0 ; i < adapter->vfs_allocated_count; i++)
  1690. adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
  1691. /* ping all the active vfs to let them know we are going down */
  1692. igb_ping_all_vfs(adapter);
  1693. /* disable transmits and receives */
  1694. wr32(E1000_VFRE, 0);
  1695. wr32(E1000_VFTE, 0);
  1696. }
  1697. /* Allow time for pending master requests to run */
  1698. hw->mac.ops.reset_hw(hw);
  1699. wr32(E1000_WUC, 0);
  1700. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  1701. /* need to resetup here after media swap */
  1702. adapter->ei.get_invariants(hw);
  1703. adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
  1704. }
  1705. if ((mac->type == e1000_82575) &&
  1706. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  1707. igb_enable_mas(adapter);
  1708. }
  1709. if (hw->mac.ops.init_hw(hw))
  1710. dev_err(&pdev->dev, "Hardware Error\n");
  1711. /* Flow control settings reset on hardware reset, so guarantee flow
  1712. * control is off when forcing speed.
  1713. */
  1714. if (!hw->mac.autoneg)
  1715. igb_force_mac_fc(hw);
  1716. igb_init_dmac(adapter, pba);
  1717. #ifdef CONFIG_IGB_HWMON
  1718. /* Re-initialize the thermal sensor on i350 devices. */
  1719. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  1720. if (mac->type == e1000_i350 && hw->bus.func == 0) {
  1721. /* If present, re-initialize the external thermal sensor
  1722. * interface.
  1723. */
  1724. if (adapter->ets)
  1725. mac->ops.init_thermal_sensor_thresh(hw);
  1726. }
  1727. }
  1728. #endif
  1729. /* Re-establish EEE setting */
  1730. if (hw->phy.media_type == e1000_media_type_copper) {
  1731. switch (mac->type) {
  1732. case e1000_i350:
  1733. case e1000_i210:
  1734. case e1000_i211:
  1735. igb_set_eee_i350(hw, true, true);
  1736. break;
  1737. case e1000_i354:
  1738. igb_set_eee_i354(hw, true, true);
  1739. break;
  1740. default:
  1741. break;
  1742. }
  1743. }
  1744. if (!netif_running(adapter->netdev))
  1745. igb_power_down_link(adapter);
  1746. igb_update_mng_vlan(adapter);
  1747. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  1748. wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
  1749. /* Re-enable PTP, where applicable. */
  1750. igb_ptp_reset(adapter);
  1751. igb_get_phy_info(hw);
  1752. }
  1753. static netdev_features_t igb_fix_features(struct net_device *netdev,
  1754. netdev_features_t features)
  1755. {
  1756. /* Since there is no support for separate Rx/Tx vlan accel
  1757. * enable/disable make sure Tx flag is always in same state as Rx.
  1758. */
  1759. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1760. features |= NETIF_F_HW_VLAN_CTAG_TX;
  1761. else
  1762. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  1763. return features;
  1764. }
  1765. static int igb_set_features(struct net_device *netdev,
  1766. netdev_features_t features)
  1767. {
  1768. netdev_features_t changed = netdev->features ^ features;
  1769. struct igb_adapter *adapter = netdev_priv(netdev);
  1770. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  1771. igb_vlan_mode(netdev, features);
  1772. if (!(changed & NETIF_F_RXALL))
  1773. return 0;
  1774. netdev->features = features;
  1775. if (netif_running(netdev))
  1776. igb_reinit_locked(adapter);
  1777. else
  1778. igb_reset(adapter);
  1779. return 0;
  1780. }
  1781. static const struct net_device_ops igb_netdev_ops = {
  1782. .ndo_open = igb_open,
  1783. .ndo_stop = igb_close,
  1784. .ndo_start_xmit = igb_xmit_frame,
  1785. .ndo_get_stats64 = igb_get_stats64,
  1786. .ndo_set_rx_mode = igb_set_rx_mode,
  1787. .ndo_set_mac_address = igb_set_mac,
  1788. .ndo_change_mtu = igb_change_mtu,
  1789. .ndo_do_ioctl = igb_ioctl,
  1790. .ndo_tx_timeout = igb_tx_timeout,
  1791. .ndo_validate_addr = eth_validate_addr,
  1792. .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
  1793. .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
  1794. .ndo_set_vf_mac = igb_ndo_set_vf_mac,
  1795. .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
  1796. .ndo_set_vf_rate = igb_ndo_set_vf_bw,
  1797. .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
  1798. .ndo_get_vf_config = igb_ndo_get_vf_config,
  1799. #ifdef CONFIG_NET_POLL_CONTROLLER
  1800. .ndo_poll_controller = igb_netpoll,
  1801. #endif
  1802. .ndo_fix_features = igb_fix_features,
  1803. .ndo_set_features = igb_set_features,
  1804. .ndo_features_check = passthru_features_check,
  1805. };
  1806. /**
  1807. * igb_set_fw_version - Configure version string for ethtool
  1808. * @adapter: adapter struct
  1809. **/
  1810. void igb_set_fw_version(struct igb_adapter *adapter)
  1811. {
  1812. struct e1000_hw *hw = &adapter->hw;
  1813. struct e1000_fw_version fw;
  1814. igb_get_fw_version(hw, &fw);
  1815. switch (hw->mac.type) {
  1816. case e1000_i210:
  1817. case e1000_i211:
  1818. if (!(igb_get_flash_presence_i210(hw))) {
  1819. snprintf(adapter->fw_version,
  1820. sizeof(adapter->fw_version),
  1821. "%2d.%2d-%d",
  1822. fw.invm_major, fw.invm_minor,
  1823. fw.invm_img_type);
  1824. break;
  1825. }
  1826. /* fall through */
  1827. default:
  1828. /* if option is rom valid, display its version too */
  1829. if (fw.or_valid) {
  1830. snprintf(adapter->fw_version,
  1831. sizeof(adapter->fw_version),
  1832. "%d.%d, 0x%08x, %d.%d.%d",
  1833. fw.eep_major, fw.eep_minor, fw.etrack_id,
  1834. fw.or_major, fw.or_build, fw.or_patch);
  1835. /* no option rom */
  1836. } else if (fw.etrack_id != 0X0000) {
  1837. snprintf(adapter->fw_version,
  1838. sizeof(adapter->fw_version),
  1839. "%d.%d, 0x%08x",
  1840. fw.eep_major, fw.eep_minor, fw.etrack_id);
  1841. } else {
  1842. snprintf(adapter->fw_version,
  1843. sizeof(adapter->fw_version),
  1844. "%d.%d.%d",
  1845. fw.eep_major, fw.eep_minor, fw.eep_build);
  1846. }
  1847. break;
  1848. }
  1849. }
  1850. /**
  1851. * igb_init_mas - init Media Autosense feature if enabled in the NVM
  1852. *
  1853. * @adapter: adapter struct
  1854. **/
  1855. static void igb_init_mas(struct igb_adapter *adapter)
  1856. {
  1857. struct e1000_hw *hw = &adapter->hw;
  1858. u16 eeprom_data;
  1859. hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
  1860. switch (hw->bus.func) {
  1861. case E1000_FUNC_0:
  1862. if (eeprom_data & IGB_MAS_ENABLE_0) {
  1863. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1864. netdev_info(adapter->netdev,
  1865. "MAS: Enabling Media Autosense for port %d\n",
  1866. hw->bus.func);
  1867. }
  1868. break;
  1869. case E1000_FUNC_1:
  1870. if (eeprom_data & IGB_MAS_ENABLE_1) {
  1871. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1872. netdev_info(adapter->netdev,
  1873. "MAS: Enabling Media Autosense for port %d\n",
  1874. hw->bus.func);
  1875. }
  1876. break;
  1877. case E1000_FUNC_2:
  1878. if (eeprom_data & IGB_MAS_ENABLE_2) {
  1879. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1880. netdev_info(adapter->netdev,
  1881. "MAS: Enabling Media Autosense for port %d\n",
  1882. hw->bus.func);
  1883. }
  1884. break;
  1885. case E1000_FUNC_3:
  1886. if (eeprom_data & IGB_MAS_ENABLE_3) {
  1887. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1888. netdev_info(adapter->netdev,
  1889. "MAS: Enabling Media Autosense for port %d\n",
  1890. hw->bus.func);
  1891. }
  1892. break;
  1893. default:
  1894. /* Shouldn't get here */
  1895. netdev_err(adapter->netdev,
  1896. "MAS: Invalid port configuration, returning\n");
  1897. break;
  1898. }
  1899. }
  1900. /**
  1901. * igb_init_i2c - Init I2C interface
  1902. * @adapter: pointer to adapter structure
  1903. **/
  1904. static s32 igb_init_i2c(struct igb_adapter *adapter)
  1905. {
  1906. s32 status = 0;
  1907. /* I2C interface supported on i350 devices */
  1908. if (adapter->hw.mac.type != e1000_i350)
  1909. return 0;
  1910. /* Initialize the i2c bus which is controlled by the registers.
  1911. * This bus will use the i2c_algo_bit structue that implements
  1912. * the protocol through toggling of the 4 bits in the register.
  1913. */
  1914. adapter->i2c_adap.owner = THIS_MODULE;
  1915. adapter->i2c_algo = igb_i2c_algo;
  1916. adapter->i2c_algo.data = adapter;
  1917. adapter->i2c_adap.algo_data = &adapter->i2c_algo;
  1918. adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
  1919. strlcpy(adapter->i2c_adap.name, "igb BB",
  1920. sizeof(adapter->i2c_adap.name));
  1921. status = i2c_bit_add_bus(&adapter->i2c_adap);
  1922. return status;
  1923. }
  1924. /**
  1925. * igb_probe - Device Initialization Routine
  1926. * @pdev: PCI device information struct
  1927. * @ent: entry in igb_pci_tbl
  1928. *
  1929. * Returns 0 on success, negative on failure
  1930. *
  1931. * igb_probe initializes an adapter identified by a pci_dev structure.
  1932. * The OS initialization, configuring of the adapter private structure,
  1933. * and a hardware reset occur.
  1934. **/
  1935. static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1936. {
  1937. struct net_device *netdev;
  1938. struct igb_adapter *adapter;
  1939. struct e1000_hw *hw;
  1940. u16 eeprom_data = 0;
  1941. s32 ret_val;
  1942. static int global_quad_port_a; /* global quad port a indication */
  1943. const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
  1944. int err, pci_using_dac;
  1945. u8 part_str[E1000_PBANUM_LENGTH];
  1946. /* Catch broken hardware that put the wrong VF device ID in
  1947. * the PCIe SR-IOV capability.
  1948. */
  1949. if (pdev->is_virtfn) {
  1950. WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
  1951. pci_name(pdev), pdev->vendor, pdev->device);
  1952. return -EINVAL;
  1953. }
  1954. err = pci_enable_device_mem(pdev);
  1955. if (err)
  1956. return err;
  1957. pci_using_dac = 0;
  1958. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  1959. if (!err) {
  1960. pci_using_dac = 1;
  1961. } else {
  1962. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1963. if (err) {
  1964. dev_err(&pdev->dev,
  1965. "No usable DMA configuration, aborting\n");
  1966. goto err_dma;
  1967. }
  1968. }
  1969. err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
  1970. IORESOURCE_MEM),
  1971. igb_driver_name);
  1972. if (err)
  1973. goto err_pci_reg;
  1974. pci_enable_pcie_error_reporting(pdev);
  1975. pci_set_master(pdev);
  1976. pci_save_state(pdev);
  1977. err = -ENOMEM;
  1978. netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
  1979. IGB_MAX_TX_QUEUES);
  1980. if (!netdev)
  1981. goto err_alloc_etherdev;
  1982. SET_NETDEV_DEV(netdev, &pdev->dev);
  1983. pci_set_drvdata(pdev, netdev);
  1984. adapter = netdev_priv(netdev);
  1985. adapter->netdev = netdev;
  1986. adapter->pdev = pdev;
  1987. hw = &adapter->hw;
  1988. hw->back = adapter;
  1989. adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1990. err = -EIO;
  1991. hw->hw_addr = pci_iomap(pdev, 0, 0);
  1992. if (!hw->hw_addr)
  1993. goto err_ioremap;
  1994. netdev->netdev_ops = &igb_netdev_ops;
  1995. igb_set_ethtool_ops(netdev);
  1996. netdev->watchdog_timeo = 5 * HZ;
  1997. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1998. netdev->mem_start = pci_resource_start(pdev, 0);
  1999. netdev->mem_end = pci_resource_end(pdev, 0);
  2000. /* PCI config space info */
  2001. hw->vendor_id = pdev->vendor;
  2002. hw->device_id = pdev->device;
  2003. hw->revision_id = pdev->revision;
  2004. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2005. hw->subsystem_device_id = pdev->subsystem_device;
  2006. /* Copy the default MAC, PHY and NVM function pointers */
  2007. memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
  2008. memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
  2009. memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
  2010. /* Initialize skew-specific constants */
  2011. err = ei->get_invariants(hw);
  2012. if (err)
  2013. goto err_sw_init;
  2014. /* setup the private structure */
  2015. err = igb_sw_init(adapter);
  2016. if (err)
  2017. goto err_sw_init;
  2018. igb_get_bus_info_pcie(hw);
  2019. hw->phy.autoneg_wait_to_complete = false;
  2020. /* Copper options */
  2021. if (hw->phy.media_type == e1000_media_type_copper) {
  2022. hw->phy.mdix = AUTO_ALL_MODES;
  2023. hw->phy.disable_polarity_correction = false;
  2024. hw->phy.ms_type = e1000_ms_hw_default;
  2025. }
  2026. if (igb_check_reset_block(hw))
  2027. dev_info(&pdev->dev,
  2028. "PHY reset is blocked due to SOL/IDER session.\n");
  2029. /* features is initialized to 0 in allocation, it might have bits
  2030. * set by igb_sw_init so we should use an or instead of an
  2031. * assignment.
  2032. */
  2033. netdev->features |= NETIF_F_SG |
  2034. NETIF_F_IP_CSUM |
  2035. NETIF_F_IPV6_CSUM |
  2036. NETIF_F_TSO |
  2037. NETIF_F_TSO6 |
  2038. NETIF_F_RXHASH |
  2039. NETIF_F_RXCSUM |
  2040. NETIF_F_HW_VLAN_CTAG_RX |
  2041. NETIF_F_HW_VLAN_CTAG_TX;
  2042. /* copy netdev features into list of user selectable features */
  2043. netdev->hw_features |= netdev->features;
  2044. netdev->hw_features |= NETIF_F_RXALL;
  2045. /* set this bit last since it cannot be part of hw_features */
  2046. netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
  2047. netdev->vlan_features |= NETIF_F_TSO |
  2048. NETIF_F_TSO6 |
  2049. NETIF_F_IP_CSUM |
  2050. NETIF_F_IPV6_CSUM |
  2051. NETIF_F_SG;
  2052. netdev->priv_flags |= IFF_SUPP_NOFCS;
  2053. if (pci_using_dac) {
  2054. netdev->features |= NETIF_F_HIGHDMA;
  2055. netdev->vlan_features |= NETIF_F_HIGHDMA;
  2056. }
  2057. if (hw->mac.type >= e1000_82576) {
  2058. netdev->hw_features |= NETIF_F_SCTP_CSUM;
  2059. netdev->features |= NETIF_F_SCTP_CSUM;
  2060. }
  2061. netdev->priv_flags |= IFF_UNICAST_FLT;
  2062. adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
  2063. /* before reading the NVM, reset the controller to put the device in a
  2064. * known good starting state
  2065. */
  2066. hw->mac.ops.reset_hw(hw);
  2067. /* make sure the NVM is good , i211/i210 parts can have special NVM
  2068. * that doesn't contain a checksum
  2069. */
  2070. switch (hw->mac.type) {
  2071. case e1000_i210:
  2072. case e1000_i211:
  2073. if (igb_get_flash_presence_i210(hw)) {
  2074. if (hw->nvm.ops.validate(hw) < 0) {
  2075. dev_err(&pdev->dev,
  2076. "The NVM Checksum Is Not Valid\n");
  2077. err = -EIO;
  2078. goto err_eeprom;
  2079. }
  2080. }
  2081. break;
  2082. default:
  2083. if (hw->nvm.ops.validate(hw) < 0) {
  2084. dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
  2085. err = -EIO;
  2086. goto err_eeprom;
  2087. }
  2088. break;
  2089. }
  2090. /* copy the MAC address out of the NVM */
  2091. if (hw->mac.ops.read_mac_addr(hw))
  2092. dev_err(&pdev->dev, "NVM Read Error\n");
  2093. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  2094. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2095. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2096. err = -EIO;
  2097. goto err_eeprom;
  2098. }
  2099. /* get firmware version for ethtool -i */
  2100. igb_set_fw_version(adapter);
  2101. /* configure RXPBSIZE and TXPBSIZE */
  2102. if (hw->mac.type == e1000_i210) {
  2103. wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
  2104. wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
  2105. }
  2106. setup_timer(&adapter->watchdog_timer, igb_watchdog,
  2107. (unsigned long) adapter);
  2108. setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
  2109. (unsigned long) adapter);
  2110. INIT_WORK(&adapter->reset_task, igb_reset_task);
  2111. INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
  2112. /* Initialize link properties that are user-changeable */
  2113. adapter->fc_autoneg = true;
  2114. hw->mac.autoneg = true;
  2115. hw->phy.autoneg_advertised = 0x2f;
  2116. hw->fc.requested_mode = e1000_fc_default;
  2117. hw->fc.current_mode = e1000_fc_default;
  2118. igb_validate_mdi_setting(hw);
  2119. /* By default, support wake on port A */
  2120. if (hw->bus.func == 0)
  2121. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2122. /* Check the NVM for wake support on non-port A ports */
  2123. if (hw->mac.type >= e1000_82580)
  2124. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
  2125. NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
  2126. &eeprom_data);
  2127. else if (hw->bus.func == 1)
  2128. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
  2129. if (eeprom_data & IGB_EEPROM_APME)
  2130. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2131. /* now that we have the eeprom settings, apply the special cases where
  2132. * the eeprom may be wrong or the board simply won't support wake on
  2133. * lan on a particular port
  2134. */
  2135. switch (pdev->device) {
  2136. case E1000_DEV_ID_82575GB_QUAD_COPPER:
  2137. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2138. break;
  2139. case E1000_DEV_ID_82575EB_FIBER_SERDES:
  2140. case E1000_DEV_ID_82576_FIBER:
  2141. case E1000_DEV_ID_82576_SERDES:
  2142. /* Wake events only supported on port A for dual fiber
  2143. * regardless of eeprom setting
  2144. */
  2145. if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
  2146. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2147. break;
  2148. case E1000_DEV_ID_82576_QUAD_COPPER:
  2149. case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
  2150. /* if quad port adapter, disable WoL on all but port A */
  2151. if (global_quad_port_a != 0)
  2152. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2153. else
  2154. adapter->flags |= IGB_FLAG_QUAD_PORT_A;
  2155. /* Reset for multiple quad port adapters */
  2156. if (++global_quad_port_a == 4)
  2157. global_quad_port_a = 0;
  2158. break;
  2159. default:
  2160. /* If the device can't wake, don't set software support */
  2161. if (!device_can_wakeup(&adapter->pdev->dev))
  2162. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2163. }
  2164. /* initialize the wol settings based on the eeprom settings */
  2165. if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
  2166. adapter->wol |= E1000_WUFC_MAG;
  2167. /* Some vendors want WoL disabled by default, but still supported */
  2168. if ((hw->mac.type == e1000_i350) &&
  2169. (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  2170. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2171. adapter->wol = 0;
  2172. }
  2173. device_set_wakeup_enable(&adapter->pdev->dev,
  2174. adapter->flags & IGB_FLAG_WOL_SUPPORTED);
  2175. /* reset the hardware with the new settings */
  2176. igb_reset(adapter);
  2177. /* Init the I2C interface */
  2178. err = igb_init_i2c(adapter);
  2179. if (err) {
  2180. dev_err(&pdev->dev, "failed to init i2c interface\n");
  2181. goto err_eeprom;
  2182. }
  2183. /* let the f/w know that the h/w is now under the control of the
  2184. * driver.
  2185. */
  2186. igb_get_hw_control(adapter);
  2187. strcpy(netdev->name, "eth%d");
  2188. err = register_netdev(netdev);
  2189. if (err)
  2190. goto err_register;
  2191. /* carrier off reporting is important to ethtool even BEFORE open */
  2192. netif_carrier_off(netdev);
  2193. #ifdef CONFIG_IGB_DCA
  2194. if (dca_add_requester(&pdev->dev) == 0) {
  2195. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  2196. dev_info(&pdev->dev, "DCA enabled\n");
  2197. igb_setup_dca(adapter);
  2198. }
  2199. #endif
  2200. #ifdef CONFIG_IGB_HWMON
  2201. /* Initialize the thermal sensor on i350 devices. */
  2202. if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
  2203. u16 ets_word;
  2204. /* Read the NVM to determine if this i350 device supports an
  2205. * external thermal sensor.
  2206. */
  2207. hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
  2208. if (ets_word != 0x0000 && ets_word != 0xFFFF)
  2209. adapter->ets = true;
  2210. else
  2211. adapter->ets = false;
  2212. if (igb_sysfs_init(adapter))
  2213. dev_err(&pdev->dev,
  2214. "failed to allocate sysfs resources\n");
  2215. } else {
  2216. adapter->ets = false;
  2217. }
  2218. #endif
  2219. /* Check if Media Autosense is enabled */
  2220. adapter->ei = *ei;
  2221. if (hw->dev_spec._82575.mas_capable)
  2222. igb_init_mas(adapter);
  2223. /* do hw tstamp init after resetting */
  2224. igb_ptp_init(adapter);
  2225. dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
  2226. /* print bus type/speed/width info, not applicable to i354 */
  2227. if (hw->mac.type != e1000_i354) {
  2228. dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
  2229. netdev->name,
  2230. ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  2231. (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
  2232. "unknown"),
  2233. ((hw->bus.width == e1000_bus_width_pcie_x4) ?
  2234. "Width x4" :
  2235. (hw->bus.width == e1000_bus_width_pcie_x2) ?
  2236. "Width x2" :
  2237. (hw->bus.width == e1000_bus_width_pcie_x1) ?
  2238. "Width x1" : "unknown"), netdev->dev_addr);
  2239. }
  2240. if ((hw->mac.type >= e1000_i210 ||
  2241. igb_get_flash_presence_i210(hw))) {
  2242. ret_val = igb_read_part_string(hw, part_str,
  2243. E1000_PBANUM_LENGTH);
  2244. } else {
  2245. ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
  2246. }
  2247. if (ret_val)
  2248. strcpy(part_str, "Unknown");
  2249. dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
  2250. dev_info(&pdev->dev,
  2251. "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
  2252. (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
  2253. (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
  2254. adapter->num_rx_queues, adapter->num_tx_queues);
  2255. if (hw->phy.media_type == e1000_media_type_copper) {
  2256. switch (hw->mac.type) {
  2257. case e1000_i350:
  2258. case e1000_i210:
  2259. case e1000_i211:
  2260. /* Enable EEE for internal copper PHY devices */
  2261. err = igb_set_eee_i350(hw, true, true);
  2262. if ((!err) &&
  2263. (!hw->dev_spec._82575.eee_disable)) {
  2264. adapter->eee_advert =
  2265. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2266. adapter->flags |= IGB_FLAG_EEE;
  2267. }
  2268. break;
  2269. case e1000_i354:
  2270. if ((rd32(E1000_CTRL_EXT) &
  2271. E1000_CTRL_EXT_LINK_MODE_SGMII)) {
  2272. err = igb_set_eee_i354(hw, true, true);
  2273. if ((!err) &&
  2274. (!hw->dev_spec._82575.eee_disable)) {
  2275. adapter->eee_advert =
  2276. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2277. adapter->flags |= IGB_FLAG_EEE;
  2278. }
  2279. }
  2280. break;
  2281. default:
  2282. break;
  2283. }
  2284. }
  2285. pm_runtime_put_noidle(&pdev->dev);
  2286. return 0;
  2287. err_register:
  2288. igb_release_hw_control(adapter);
  2289. memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
  2290. err_eeprom:
  2291. if (!igb_check_reset_block(hw))
  2292. igb_reset_phy(hw);
  2293. if (hw->flash_address)
  2294. iounmap(hw->flash_address);
  2295. err_sw_init:
  2296. igb_clear_interrupt_scheme(adapter);
  2297. pci_iounmap(pdev, hw->hw_addr);
  2298. err_ioremap:
  2299. free_netdev(netdev);
  2300. err_alloc_etherdev:
  2301. pci_release_selected_regions(pdev,
  2302. pci_select_bars(pdev, IORESOURCE_MEM));
  2303. err_pci_reg:
  2304. err_dma:
  2305. pci_disable_device(pdev);
  2306. return err;
  2307. }
  2308. #ifdef CONFIG_PCI_IOV
  2309. static int igb_disable_sriov(struct pci_dev *pdev)
  2310. {
  2311. struct net_device *netdev = pci_get_drvdata(pdev);
  2312. struct igb_adapter *adapter = netdev_priv(netdev);
  2313. struct e1000_hw *hw = &adapter->hw;
  2314. /* reclaim resources allocated to VFs */
  2315. if (adapter->vf_data) {
  2316. /* disable iov and allow time for transactions to clear */
  2317. if (pci_vfs_assigned(pdev)) {
  2318. dev_warn(&pdev->dev,
  2319. "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
  2320. return -EPERM;
  2321. } else {
  2322. pci_disable_sriov(pdev);
  2323. msleep(500);
  2324. }
  2325. kfree(adapter->vf_data);
  2326. adapter->vf_data = NULL;
  2327. adapter->vfs_allocated_count = 0;
  2328. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  2329. wrfl();
  2330. msleep(100);
  2331. dev_info(&pdev->dev, "IOV Disabled\n");
  2332. /* Re-enable DMA Coalescing flag since IOV is turned off */
  2333. adapter->flags |= IGB_FLAG_DMAC;
  2334. }
  2335. return 0;
  2336. }
  2337. static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
  2338. {
  2339. struct net_device *netdev = pci_get_drvdata(pdev);
  2340. struct igb_adapter *adapter = netdev_priv(netdev);
  2341. int old_vfs = pci_num_vf(pdev);
  2342. int err = 0;
  2343. int i;
  2344. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
  2345. err = -EPERM;
  2346. goto out;
  2347. }
  2348. if (!num_vfs)
  2349. goto out;
  2350. if (old_vfs) {
  2351. dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
  2352. old_vfs, max_vfs);
  2353. adapter->vfs_allocated_count = old_vfs;
  2354. } else
  2355. adapter->vfs_allocated_count = num_vfs;
  2356. adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
  2357. sizeof(struct vf_data_storage), GFP_KERNEL);
  2358. /* if allocation failed then we do not support SR-IOV */
  2359. if (!adapter->vf_data) {
  2360. adapter->vfs_allocated_count = 0;
  2361. dev_err(&pdev->dev,
  2362. "Unable to allocate memory for VF Data Storage\n");
  2363. err = -ENOMEM;
  2364. goto out;
  2365. }
  2366. /* only call pci_enable_sriov() if no VFs are allocated already */
  2367. if (!old_vfs) {
  2368. err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
  2369. if (err)
  2370. goto err_out;
  2371. }
  2372. dev_info(&pdev->dev, "%d VFs allocated\n",
  2373. adapter->vfs_allocated_count);
  2374. for (i = 0; i < adapter->vfs_allocated_count; i++)
  2375. igb_vf_configure(adapter, i);
  2376. /* DMA Coalescing is not supported in IOV mode. */
  2377. adapter->flags &= ~IGB_FLAG_DMAC;
  2378. goto out;
  2379. err_out:
  2380. kfree(adapter->vf_data);
  2381. adapter->vf_data = NULL;
  2382. adapter->vfs_allocated_count = 0;
  2383. out:
  2384. return err;
  2385. }
  2386. #endif
  2387. /**
  2388. * igb_remove_i2c - Cleanup I2C interface
  2389. * @adapter: pointer to adapter structure
  2390. **/
  2391. static void igb_remove_i2c(struct igb_adapter *adapter)
  2392. {
  2393. /* free the adapter bus structure */
  2394. i2c_del_adapter(&adapter->i2c_adap);
  2395. }
  2396. /**
  2397. * igb_remove - Device Removal Routine
  2398. * @pdev: PCI device information struct
  2399. *
  2400. * igb_remove is called by the PCI subsystem to alert the driver
  2401. * that it should release a PCI device. The could be caused by a
  2402. * Hot-Plug event, or because the driver is going to be removed from
  2403. * memory.
  2404. **/
  2405. static void igb_remove(struct pci_dev *pdev)
  2406. {
  2407. struct net_device *netdev = pci_get_drvdata(pdev);
  2408. struct igb_adapter *adapter = netdev_priv(netdev);
  2409. struct e1000_hw *hw = &adapter->hw;
  2410. pm_runtime_get_noresume(&pdev->dev);
  2411. #ifdef CONFIG_IGB_HWMON
  2412. igb_sysfs_exit(adapter);
  2413. #endif
  2414. igb_remove_i2c(adapter);
  2415. igb_ptp_stop(adapter);
  2416. /* The watchdog timer may be rescheduled, so explicitly
  2417. * disable watchdog from being rescheduled.
  2418. */
  2419. set_bit(__IGB_DOWN, &adapter->state);
  2420. del_timer_sync(&adapter->watchdog_timer);
  2421. del_timer_sync(&adapter->phy_info_timer);
  2422. cancel_work_sync(&adapter->reset_task);
  2423. cancel_work_sync(&adapter->watchdog_task);
  2424. #ifdef CONFIG_IGB_DCA
  2425. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  2426. dev_info(&pdev->dev, "DCA disabled\n");
  2427. dca_remove_requester(&pdev->dev);
  2428. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  2429. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  2430. }
  2431. #endif
  2432. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  2433. * would have already happened in close and is redundant.
  2434. */
  2435. igb_release_hw_control(adapter);
  2436. unregister_netdev(netdev);
  2437. igb_clear_interrupt_scheme(adapter);
  2438. #ifdef CONFIG_PCI_IOV
  2439. igb_disable_sriov(pdev);
  2440. #endif
  2441. pci_iounmap(pdev, hw->hw_addr);
  2442. if (hw->flash_address)
  2443. iounmap(hw->flash_address);
  2444. pci_release_selected_regions(pdev,
  2445. pci_select_bars(pdev, IORESOURCE_MEM));
  2446. kfree(adapter->shadow_vfta);
  2447. free_netdev(netdev);
  2448. pci_disable_pcie_error_reporting(pdev);
  2449. pci_disable_device(pdev);
  2450. }
  2451. /**
  2452. * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
  2453. * @adapter: board private structure to initialize
  2454. *
  2455. * This function initializes the vf specific data storage and then attempts to
  2456. * allocate the VFs. The reason for ordering it this way is because it is much
  2457. * mor expensive time wise to disable SR-IOV than it is to allocate and free
  2458. * the memory for the VFs.
  2459. **/
  2460. static void igb_probe_vfs(struct igb_adapter *adapter)
  2461. {
  2462. #ifdef CONFIG_PCI_IOV
  2463. struct pci_dev *pdev = adapter->pdev;
  2464. struct e1000_hw *hw = &adapter->hw;
  2465. /* Virtualization features not supported on i210 family. */
  2466. if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
  2467. return;
  2468. pci_sriov_set_totalvfs(pdev, 7);
  2469. igb_pci_enable_sriov(pdev, max_vfs);
  2470. #endif /* CONFIG_PCI_IOV */
  2471. }
  2472. static void igb_init_queue_configuration(struct igb_adapter *adapter)
  2473. {
  2474. struct e1000_hw *hw = &adapter->hw;
  2475. u32 max_rss_queues;
  2476. /* Determine the maximum number of RSS queues supported. */
  2477. switch (hw->mac.type) {
  2478. case e1000_i211:
  2479. max_rss_queues = IGB_MAX_RX_QUEUES_I211;
  2480. break;
  2481. case e1000_82575:
  2482. case e1000_i210:
  2483. max_rss_queues = IGB_MAX_RX_QUEUES_82575;
  2484. break;
  2485. case e1000_i350:
  2486. /* I350 cannot do RSS and SR-IOV at the same time */
  2487. if (!!adapter->vfs_allocated_count) {
  2488. max_rss_queues = 1;
  2489. break;
  2490. }
  2491. /* fall through */
  2492. case e1000_82576:
  2493. if (!!adapter->vfs_allocated_count) {
  2494. max_rss_queues = 2;
  2495. break;
  2496. }
  2497. /* fall through */
  2498. case e1000_82580:
  2499. case e1000_i354:
  2500. default:
  2501. max_rss_queues = IGB_MAX_RX_QUEUES;
  2502. break;
  2503. }
  2504. adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
  2505. /* Determine if we need to pair queues. */
  2506. switch (hw->mac.type) {
  2507. case e1000_82575:
  2508. case e1000_i211:
  2509. /* Device supports enough interrupts without queue pairing. */
  2510. break;
  2511. case e1000_82576:
  2512. /* If VFs are going to be allocated with RSS queues then we
  2513. * should pair the queues in order to conserve interrupts due
  2514. * to limited supply.
  2515. */
  2516. if ((adapter->rss_queues > 1) &&
  2517. (adapter->vfs_allocated_count > 6))
  2518. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  2519. /* fall through */
  2520. case e1000_82580:
  2521. case e1000_i350:
  2522. case e1000_i354:
  2523. case e1000_i210:
  2524. default:
  2525. /* If rss_queues > half of max_rss_queues, pair the queues in
  2526. * order to conserve interrupts due to limited supply.
  2527. */
  2528. if (adapter->rss_queues > (max_rss_queues / 2))
  2529. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  2530. break;
  2531. }
  2532. }
  2533. /**
  2534. * igb_sw_init - Initialize general software structures (struct igb_adapter)
  2535. * @adapter: board private structure to initialize
  2536. *
  2537. * igb_sw_init initializes the Adapter private data structure.
  2538. * Fields are initialized based on PCI device information and
  2539. * OS network device settings (MTU size).
  2540. **/
  2541. static int igb_sw_init(struct igb_adapter *adapter)
  2542. {
  2543. struct e1000_hw *hw = &adapter->hw;
  2544. struct net_device *netdev = adapter->netdev;
  2545. struct pci_dev *pdev = adapter->pdev;
  2546. pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
  2547. /* set default ring sizes */
  2548. adapter->tx_ring_count = IGB_DEFAULT_TXD;
  2549. adapter->rx_ring_count = IGB_DEFAULT_RXD;
  2550. /* set default ITR values */
  2551. adapter->rx_itr_setting = IGB_DEFAULT_ITR;
  2552. adapter->tx_itr_setting = IGB_DEFAULT_ITR;
  2553. /* set default work limits */
  2554. adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
  2555. adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
  2556. VLAN_HLEN;
  2557. adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  2558. spin_lock_init(&adapter->stats64_lock);
  2559. #ifdef CONFIG_PCI_IOV
  2560. switch (hw->mac.type) {
  2561. case e1000_82576:
  2562. case e1000_i350:
  2563. if (max_vfs > 7) {
  2564. dev_warn(&pdev->dev,
  2565. "Maximum of 7 VFs per PF, using max\n");
  2566. max_vfs = adapter->vfs_allocated_count = 7;
  2567. } else
  2568. adapter->vfs_allocated_count = max_vfs;
  2569. if (adapter->vfs_allocated_count)
  2570. dev_warn(&pdev->dev,
  2571. "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
  2572. break;
  2573. default:
  2574. break;
  2575. }
  2576. #endif /* CONFIG_PCI_IOV */
  2577. igb_init_queue_configuration(adapter);
  2578. /* Setup and initialize a copy of the hw vlan table array */
  2579. adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
  2580. GFP_ATOMIC);
  2581. /* This call may decrease the number of queues */
  2582. if (igb_init_interrupt_scheme(adapter, true)) {
  2583. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  2584. return -ENOMEM;
  2585. }
  2586. igb_probe_vfs(adapter);
  2587. /* Explicitly disable IRQ since the NIC can be in any state. */
  2588. igb_irq_disable(adapter);
  2589. if (hw->mac.type >= e1000_i350)
  2590. adapter->flags &= ~IGB_FLAG_DMAC;
  2591. set_bit(__IGB_DOWN, &adapter->state);
  2592. return 0;
  2593. }
  2594. /**
  2595. * igb_open - Called when a network interface is made active
  2596. * @netdev: network interface device structure
  2597. *
  2598. * Returns 0 on success, negative value on failure
  2599. *
  2600. * The open entry point is called when a network interface is made
  2601. * active by the system (IFF_UP). At this point all resources needed
  2602. * for transmit and receive operations are allocated, the interrupt
  2603. * handler is registered with the OS, the watchdog timer is started,
  2604. * and the stack is notified that the interface is ready.
  2605. **/
  2606. static int __igb_open(struct net_device *netdev, bool resuming)
  2607. {
  2608. struct igb_adapter *adapter = netdev_priv(netdev);
  2609. struct e1000_hw *hw = &adapter->hw;
  2610. struct pci_dev *pdev = adapter->pdev;
  2611. int err;
  2612. int i;
  2613. /* disallow open during test */
  2614. if (test_bit(__IGB_TESTING, &adapter->state)) {
  2615. WARN_ON(resuming);
  2616. return -EBUSY;
  2617. }
  2618. if (!resuming)
  2619. pm_runtime_get_sync(&pdev->dev);
  2620. netif_carrier_off(netdev);
  2621. /* allocate transmit descriptors */
  2622. err = igb_setup_all_tx_resources(adapter);
  2623. if (err)
  2624. goto err_setup_tx;
  2625. /* allocate receive descriptors */
  2626. err = igb_setup_all_rx_resources(adapter);
  2627. if (err)
  2628. goto err_setup_rx;
  2629. igb_power_up_link(adapter);
  2630. /* before we allocate an interrupt, we must be ready to handle it.
  2631. * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
  2632. * as soon as we call pci_request_irq, so we have to setup our
  2633. * clean_rx handler before we do so.
  2634. */
  2635. igb_configure(adapter);
  2636. err = igb_request_irq(adapter);
  2637. if (err)
  2638. goto err_req_irq;
  2639. /* Notify the stack of the actual queue counts. */
  2640. err = netif_set_real_num_tx_queues(adapter->netdev,
  2641. adapter->num_tx_queues);
  2642. if (err)
  2643. goto err_set_queues;
  2644. err = netif_set_real_num_rx_queues(adapter->netdev,
  2645. adapter->num_rx_queues);
  2646. if (err)
  2647. goto err_set_queues;
  2648. /* From here on the code is the same as igb_up() */
  2649. clear_bit(__IGB_DOWN, &adapter->state);
  2650. for (i = 0; i < adapter->num_q_vectors; i++)
  2651. napi_enable(&(adapter->q_vector[i]->napi));
  2652. /* Clear any pending interrupts. */
  2653. rd32(E1000_ICR);
  2654. igb_irq_enable(adapter);
  2655. /* notify VFs that reset has been completed */
  2656. if (adapter->vfs_allocated_count) {
  2657. u32 reg_data = rd32(E1000_CTRL_EXT);
  2658. reg_data |= E1000_CTRL_EXT_PFRSTD;
  2659. wr32(E1000_CTRL_EXT, reg_data);
  2660. }
  2661. netif_tx_start_all_queues(netdev);
  2662. if (!resuming)
  2663. pm_runtime_put(&pdev->dev);
  2664. /* start the watchdog. */
  2665. hw->mac.get_link_status = 1;
  2666. schedule_work(&adapter->watchdog_task);
  2667. return 0;
  2668. err_set_queues:
  2669. igb_free_irq(adapter);
  2670. err_req_irq:
  2671. igb_release_hw_control(adapter);
  2672. igb_power_down_link(adapter);
  2673. igb_free_all_rx_resources(adapter);
  2674. err_setup_rx:
  2675. igb_free_all_tx_resources(adapter);
  2676. err_setup_tx:
  2677. igb_reset(adapter);
  2678. if (!resuming)
  2679. pm_runtime_put(&pdev->dev);
  2680. return err;
  2681. }
  2682. static int igb_open(struct net_device *netdev)
  2683. {
  2684. return __igb_open(netdev, false);
  2685. }
  2686. /**
  2687. * igb_close - Disables a network interface
  2688. * @netdev: network interface device structure
  2689. *
  2690. * Returns 0, this is not allowed to fail
  2691. *
  2692. * The close entry point is called when an interface is de-activated
  2693. * by the OS. The hardware is still under the driver's control, but
  2694. * needs to be disabled. A global MAC reset is issued to stop the
  2695. * hardware, and all transmit and receive resources are freed.
  2696. **/
  2697. static int __igb_close(struct net_device *netdev, bool suspending)
  2698. {
  2699. struct igb_adapter *adapter = netdev_priv(netdev);
  2700. struct pci_dev *pdev = adapter->pdev;
  2701. WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
  2702. if (!suspending)
  2703. pm_runtime_get_sync(&pdev->dev);
  2704. igb_down(adapter);
  2705. igb_free_irq(adapter);
  2706. igb_free_all_tx_resources(adapter);
  2707. igb_free_all_rx_resources(adapter);
  2708. if (!suspending)
  2709. pm_runtime_put_sync(&pdev->dev);
  2710. return 0;
  2711. }
  2712. static int igb_close(struct net_device *netdev)
  2713. {
  2714. return __igb_close(netdev, false);
  2715. }
  2716. /**
  2717. * igb_setup_tx_resources - allocate Tx resources (Descriptors)
  2718. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2719. *
  2720. * Return 0 on success, negative on failure
  2721. **/
  2722. int igb_setup_tx_resources(struct igb_ring *tx_ring)
  2723. {
  2724. struct device *dev = tx_ring->dev;
  2725. int size;
  2726. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  2727. tx_ring->tx_buffer_info = vzalloc(size);
  2728. if (!tx_ring->tx_buffer_info)
  2729. goto err;
  2730. /* round up to nearest 4K */
  2731. tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
  2732. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2733. tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
  2734. &tx_ring->dma, GFP_KERNEL);
  2735. if (!tx_ring->desc)
  2736. goto err;
  2737. tx_ring->next_to_use = 0;
  2738. tx_ring->next_to_clean = 0;
  2739. return 0;
  2740. err:
  2741. vfree(tx_ring->tx_buffer_info);
  2742. tx_ring->tx_buffer_info = NULL;
  2743. dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
  2744. return -ENOMEM;
  2745. }
  2746. /**
  2747. * igb_setup_all_tx_resources - wrapper to allocate Tx resources
  2748. * (Descriptors) for all queues
  2749. * @adapter: board private structure
  2750. *
  2751. * Return 0 on success, negative on failure
  2752. **/
  2753. static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
  2754. {
  2755. struct pci_dev *pdev = adapter->pdev;
  2756. int i, err = 0;
  2757. for (i = 0; i < adapter->num_tx_queues; i++) {
  2758. err = igb_setup_tx_resources(adapter->tx_ring[i]);
  2759. if (err) {
  2760. dev_err(&pdev->dev,
  2761. "Allocation for Tx Queue %u failed\n", i);
  2762. for (i--; i >= 0; i--)
  2763. igb_free_tx_resources(adapter->tx_ring[i]);
  2764. break;
  2765. }
  2766. }
  2767. return err;
  2768. }
  2769. /**
  2770. * igb_setup_tctl - configure the transmit control registers
  2771. * @adapter: Board private structure
  2772. **/
  2773. void igb_setup_tctl(struct igb_adapter *adapter)
  2774. {
  2775. struct e1000_hw *hw = &adapter->hw;
  2776. u32 tctl;
  2777. /* disable queue 0 which is enabled by default on 82575 and 82576 */
  2778. wr32(E1000_TXDCTL(0), 0);
  2779. /* Program the Transmit Control Register */
  2780. tctl = rd32(E1000_TCTL);
  2781. tctl &= ~E1000_TCTL_CT;
  2782. tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
  2783. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  2784. igb_config_collision_dist(hw);
  2785. /* Enable transmits */
  2786. tctl |= E1000_TCTL_EN;
  2787. wr32(E1000_TCTL, tctl);
  2788. }
  2789. /**
  2790. * igb_configure_tx_ring - Configure transmit ring after Reset
  2791. * @adapter: board private structure
  2792. * @ring: tx ring to configure
  2793. *
  2794. * Configure a transmit ring after a reset.
  2795. **/
  2796. void igb_configure_tx_ring(struct igb_adapter *adapter,
  2797. struct igb_ring *ring)
  2798. {
  2799. struct e1000_hw *hw = &adapter->hw;
  2800. u32 txdctl = 0;
  2801. u64 tdba = ring->dma;
  2802. int reg_idx = ring->reg_idx;
  2803. /* disable the queue */
  2804. wr32(E1000_TXDCTL(reg_idx), 0);
  2805. wrfl();
  2806. mdelay(10);
  2807. wr32(E1000_TDLEN(reg_idx),
  2808. ring->count * sizeof(union e1000_adv_tx_desc));
  2809. wr32(E1000_TDBAL(reg_idx),
  2810. tdba & 0x00000000ffffffffULL);
  2811. wr32(E1000_TDBAH(reg_idx), tdba >> 32);
  2812. ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
  2813. wr32(E1000_TDH(reg_idx), 0);
  2814. writel(0, ring->tail);
  2815. txdctl |= IGB_TX_PTHRESH;
  2816. txdctl |= IGB_TX_HTHRESH << 8;
  2817. txdctl |= IGB_TX_WTHRESH << 16;
  2818. txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
  2819. wr32(E1000_TXDCTL(reg_idx), txdctl);
  2820. }
  2821. /**
  2822. * igb_configure_tx - Configure transmit Unit after Reset
  2823. * @adapter: board private structure
  2824. *
  2825. * Configure the Tx unit of the MAC after a reset.
  2826. **/
  2827. static void igb_configure_tx(struct igb_adapter *adapter)
  2828. {
  2829. int i;
  2830. for (i = 0; i < adapter->num_tx_queues; i++)
  2831. igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
  2832. }
  2833. /**
  2834. * igb_setup_rx_resources - allocate Rx resources (Descriptors)
  2835. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  2836. *
  2837. * Returns 0 on success, negative on failure
  2838. **/
  2839. int igb_setup_rx_resources(struct igb_ring *rx_ring)
  2840. {
  2841. struct device *dev = rx_ring->dev;
  2842. int size;
  2843. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  2844. rx_ring->rx_buffer_info = vzalloc(size);
  2845. if (!rx_ring->rx_buffer_info)
  2846. goto err;
  2847. /* Round up to nearest 4K */
  2848. rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
  2849. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2850. rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
  2851. &rx_ring->dma, GFP_KERNEL);
  2852. if (!rx_ring->desc)
  2853. goto err;
  2854. rx_ring->next_to_alloc = 0;
  2855. rx_ring->next_to_clean = 0;
  2856. rx_ring->next_to_use = 0;
  2857. return 0;
  2858. err:
  2859. vfree(rx_ring->rx_buffer_info);
  2860. rx_ring->rx_buffer_info = NULL;
  2861. dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
  2862. return -ENOMEM;
  2863. }
  2864. /**
  2865. * igb_setup_all_rx_resources - wrapper to allocate Rx resources
  2866. * (Descriptors) for all queues
  2867. * @adapter: board private structure
  2868. *
  2869. * Return 0 on success, negative on failure
  2870. **/
  2871. static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
  2872. {
  2873. struct pci_dev *pdev = adapter->pdev;
  2874. int i, err = 0;
  2875. for (i = 0; i < adapter->num_rx_queues; i++) {
  2876. err = igb_setup_rx_resources(adapter->rx_ring[i]);
  2877. if (err) {
  2878. dev_err(&pdev->dev,
  2879. "Allocation for Rx Queue %u failed\n", i);
  2880. for (i--; i >= 0; i--)
  2881. igb_free_rx_resources(adapter->rx_ring[i]);
  2882. break;
  2883. }
  2884. }
  2885. return err;
  2886. }
  2887. /**
  2888. * igb_setup_mrqc - configure the multiple receive queue control registers
  2889. * @adapter: Board private structure
  2890. **/
  2891. static void igb_setup_mrqc(struct igb_adapter *adapter)
  2892. {
  2893. struct e1000_hw *hw = &adapter->hw;
  2894. u32 mrqc, rxcsum;
  2895. u32 j, num_rx_queues;
  2896. u32 rss_key[10];
  2897. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  2898. for (j = 0; j < 10; j++)
  2899. wr32(E1000_RSSRK(j), rss_key[j]);
  2900. num_rx_queues = adapter->rss_queues;
  2901. switch (hw->mac.type) {
  2902. case e1000_82576:
  2903. /* 82576 supports 2 RSS queues for SR-IOV */
  2904. if (adapter->vfs_allocated_count)
  2905. num_rx_queues = 2;
  2906. break;
  2907. default:
  2908. break;
  2909. }
  2910. if (adapter->rss_indir_tbl_init != num_rx_queues) {
  2911. for (j = 0; j < IGB_RETA_SIZE; j++)
  2912. adapter->rss_indir_tbl[j] =
  2913. (j * num_rx_queues) / IGB_RETA_SIZE;
  2914. adapter->rss_indir_tbl_init = num_rx_queues;
  2915. }
  2916. igb_write_rss_indir_tbl(adapter);
  2917. /* Disable raw packet checksumming so that RSS hash is placed in
  2918. * descriptor on writeback. No need to enable TCP/UDP/IP checksum
  2919. * offloads as they are enabled by default
  2920. */
  2921. rxcsum = rd32(E1000_RXCSUM);
  2922. rxcsum |= E1000_RXCSUM_PCSD;
  2923. if (adapter->hw.mac.type >= e1000_82576)
  2924. /* Enable Receive Checksum Offload for SCTP */
  2925. rxcsum |= E1000_RXCSUM_CRCOFL;
  2926. /* Don't need to set TUOFL or IPOFL, they default to 1 */
  2927. wr32(E1000_RXCSUM, rxcsum);
  2928. /* Generate RSS hash based on packet types, TCP/UDP
  2929. * port numbers and/or IPv4/v6 src and dst addresses
  2930. */
  2931. mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
  2932. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  2933. E1000_MRQC_RSS_FIELD_IPV6 |
  2934. E1000_MRQC_RSS_FIELD_IPV6_TCP |
  2935. E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
  2936. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  2937. mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
  2938. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2939. mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
  2940. /* If VMDq is enabled then we set the appropriate mode for that, else
  2941. * we default to RSS so that an RSS hash is calculated per packet even
  2942. * if we are only using one queue
  2943. */
  2944. if (adapter->vfs_allocated_count) {
  2945. if (hw->mac.type > e1000_82575) {
  2946. /* Set the default pool for the PF's first queue */
  2947. u32 vtctl = rd32(E1000_VT_CTL);
  2948. vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
  2949. E1000_VT_CTL_DISABLE_DEF_POOL);
  2950. vtctl |= adapter->vfs_allocated_count <<
  2951. E1000_VT_CTL_DEFAULT_POOL_SHIFT;
  2952. wr32(E1000_VT_CTL, vtctl);
  2953. }
  2954. if (adapter->rss_queues > 1)
  2955. mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
  2956. else
  2957. mrqc |= E1000_MRQC_ENABLE_VMDQ;
  2958. } else {
  2959. if (hw->mac.type != e1000_i211)
  2960. mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
  2961. }
  2962. igb_vmm_control(adapter);
  2963. wr32(E1000_MRQC, mrqc);
  2964. }
  2965. /**
  2966. * igb_setup_rctl - configure the receive control registers
  2967. * @adapter: Board private structure
  2968. **/
  2969. void igb_setup_rctl(struct igb_adapter *adapter)
  2970. {
  2971. struct e1000_hw *hw = &adapter->hw;
  2972. u32 rctl;
  2973. rctl = rd32(E1000_RCTL);
  2974. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  2975. rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
  2976. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
  2977. (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
  2978. /* enable stripping of CRC. It's unlikely this will break BMC
  2979. * redirection as it did with e1000. Newer features require
  2980. * that the HW strips the CRC.
  2981. */
  2982. rctl |= E1000_RCTL_SECRC;
  2983. /* disable store bad packets and clear size bits. */
  2984. rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
  2985. /* enable LPE to prevent packets larger than max_frame_size */
  2986. rctl |= E1000_RCTL_LPE;
  2987. /* disable queue 0 to prevent tail write w/o re-config */
  2988. wr32(E1000_RXDCTL(0), 0);
  2989. /* Attention!!! For SR-IOV PF driver operations you must enable
  2990. * queue drop for all VF and PF queues to prevent head of line blocking
  2991. * if an un-trusted VF does not provide descriptors to hardware.
  2992. */
  2993. if (adapter->vfs_allocated_count) {
  2994. /* set all queue drop enable bits */
  2995. wr32(E1000_QDE, ALL_QUEUES);
  2996. }
  2997. /* This is useful for sniffing bad packets. */
  2998. if (adapter->netdev->features & NETIF_F_RXALL) {
  2999. /* UPE and MPE will be handled by normal PROMISC logic
  3000. * in e1000e_set_rx_mode
  3001. */
  3002. rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
  3003. E1000_RCTL_BAM | /* RX All Bcast Pkts */
  3004. E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
  3005. rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
  3006. E1000_RCTL_DPF | /* Allow filtered pause */
  3007. E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
  3008. /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
  3009. * and that breaks VLANs.
  3010. */
  3011. }
  3012. wr32(E1000_RCTL, rctl);
  3013. }
  3014. static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
  3015. int vfn)
  3016. {
  3017. struct e1000_hw *hw = &adapter->hw;
  3018. u32 vmolr;
  3019. /* if it isn't the PF check to see if VFs are enabled and
  3020. * increase the size to support vlan tags
  3021. */
  3022. if (vfn < adapter->vfs_allocated_count &&
  3023. adapter->vf_data[vfn].vlans_enabled)
  3024. size += VLAN_TAG_SIZE;
  3025. vmolr = rd32(E1000_VMOLR(vfn));
  3026. vmolr &= ~E1000_VMOLR_RLPML_MASK;
  3027. vmolr |= size | E1000_VMOLR_LPE;
  3028. wr32(E1000_VMOLR(vfn), vmolr);
  3029. return 0;
  3030. }
  3031. /**
  3032. * igb_rlpml_set - set maximum receive packet size
  3033. * @adapter: board private structure
  3034. *
  3035. * Configure maximum receivable packet size.
  3036. **/
  3037. static void igb_rlpml_set(struct igb_adapter *adapter)
  3038. {
  3039. u32 max_frame_size = adapter->max_frame_size;
  3040. struct e1000_hw *hw = &adapter->hw;
  3041. u16 pf_id = adapter->vfs_allocated_count;
  3042. if (pf_id) {
  3043. igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
  3044. /* If we're in VMDQ or SR-IOV mode, then set global RLPML
  3045. * to our max jumbo frame size, in case we need to enable
  3046. * jumbo frames on one of the rings later.
  3047. * This will not pass over-length frames into the default
  3048. * queue because it's gated by the VMOLR.RLPML.
  3049. */
  3050. max_frame_size = MAX_JUMBO_FRAME_SIZE;
  3051. }
  3052. wr32(E1000_RLPML, max_frame_size);
  3053. }
  3054. static inline void igb_set_vmolr(struct igb_adapter *adapter,
  3055. int vfn, bool aupe)
  3056. {
  3057. struct e1000_hw *hw = &adapter->hw;
  3058. u32 vmolr;
  3059. /* This register exists only on 82576 and newer so if we are older then
  3060. * we should exit and do nothing
  3061. */
  3062. if (hw->mac.type < e1000_82576)
  3063. return;
  3064. vmolr = rd32(E1000_VMOLR(vfn));
  3065. vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
  3066. if (hw->mac.type == e1000_i350) {
  3067. u32 dvmolr;
  3068. dvmolr = rd32(E1000_DVMOLR(vfn));
  3069. dvmolr |= E1000_DVMOLR_STRVLAN;
  3070. wr32(E1000_DVMOLR(vfn), dvmolr);
  3071. }
  3072. if (aupe)
  3073. vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
  3074. else
  3075. vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
  3076. /* clear all bits that might not be set */
  3077. vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
  3078. if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
  3079. vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
  3080. /* for VMDq only allow the VFs and pool 0 to accept broadcast and
  3081. * multicast packets
  3082. */
  3083. if (vfn <= adapter->vfs_allocated_count)
  3084. vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
  3085. wr32(E1000_VMOLR(vfn), vmolr);
  3086. }
  3087. /**
  3088. * igb_configure_rx_ring - Configure a receive ring after Reset
  3089. * @adapter: board private structure
  3090. * @ring: receive ring to be configured
  3091. *
  3092. * Configure the Rx unit of the MAC after a reset.
  3093. **/
  3094. void igb_configure_rx_ring(struct igb_adapter *adapter,
  3095. struct igb_ring *ring)
  3096. {
  3097. struct e1000_hw *hw = &adapter->hw;
  3098. u64 rdba = ring->dma;
  3099. int reg_idx = ring->reg_idx;
  3100. u32 srrctl = 0, rxdctl = 0;
  3101. /* disable the queue */
  3102. wr32(E1000_RXDCTL(reg_idx), 0);
  3103. /* Set DMA base address registers */
  3104. wr32(E1000_RDBAL(reg_idx),
  3105. rdba & 0x00000000ffffffffULL);
  3106. wr32(E1000_RDBAH(reg_idx), rdba >> 32);
  3107. wr32(E1000_RDLEN(reg_idx),
  3108. ring->count * sizeof(union e1000_adv_rx_desc));
  3109. /* initialize head and tail */
  3110. ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
  3111. wr32(E1000_RDH(reg_idx), 0);
  3112. writel(0, ring->tail);
  3113. /* set descriptor configuration */
  3114. srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
  3115. srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
  3116. srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
  3117. if (hw->mac.type >= e1000_82580)
  3118. srrctl |= E1000_SRRCTL_TIMESTAMP;
  3119. /* Only set Drop Enable if we are supporting multiple queues */
  3120. if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
  3121. srrctl |= E1000_SRRCTL_DROP_EN;
  3122. wr32(E1000_SRRCTL(reg_idx), srrctl);
  3123. /* set filtering for VMDQ pools */
  3124. igb_set_vmolr(adapter, reg_idx & 0x7, true);
  3125. rxdctl |= IGB_RX_PTHRESH;
  3126. rxdctl |= IGB_RX_HTHRESH << 8;
  3127. rxdctl |= IGB_RX_WTHRESH << 16;
  3128. /* enable receive descriptor fetching */
  3129. rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
  3130. wr32(E1000_RXDCTL(reg_idx), rxdctl);
  3131. }
  3132. /**
  3133. * igb_configure_rx - Configure receive Unit after Reset
  3134. * @adapter: board private structure
  3135. *
  3136. * Configure the Rx unit of the MAC after a reset.
  3137. **/
  3138. static void igb_configure_rx(struct igb_adapter *adapter)
  3139. {
  3140. int i;
  3141. /* set UTA to appropriate mode */
  3142. igb_set_uta(adapter);
  3143. /* set the correct pool for the PF default MAC address in entry 0 */
  3144. igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
  3145. adapter->vfs_allocated_count);
  3146. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  3147. * the Base and Length of the Rx Descriptor Ring
  3148. */
  3149. for (i = 0; i < adapter->num_rx_queues; i++)
  3150. igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
  3151. }
  3152. /**
  3153. * igb_free_tx_resources - Free Tx Resources per Queue
  3154. * @tx_ring: Tx descriptor ring for a specific queue
  3155. *
  3156. * Free all transmit software resources
  3157. **/
  3158. void igb_free_tx_resources(struct igb_ring *tx_ring)
  3159. {
  3160. igb_clean_tx_ring(tx_ring);
  3161. vfree(tx_ring->tx_buffer_info);
  3162. tx_ring->tx_buffer_info = NULL;
  3163. /* if not set, then don't free */
  3164. if (!tx_ring->desc)
  3165. return;
  3166. dma_free_coherent(tx_ring->dev, tx_ring->size,
  3167. tx_ring->desc, tx_ring->dma);
  3168. tx_ring->desc = NULL;
  3169. }
  3170. /**
  3171. * igb_free_all_tx_resources - Free Tx Resources for All Queues
  3172. * @adapter: board private structure
  3173. *
  3174. * Free all transmit software resources
  3175. **/
  3176. static void igb_free_all_tx_resources(struct igb_adapter *adapter)
  3177. {
  3178. int i;
  3179. for (i = 0; i < adapter->num_tx_queues; i++)
  3180. if (adapter->tx_ring[i])
  3181. igb_free_tx_resources(adapter->tx_ring[i]);
  3182. }
  3183. void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
  3184. struct igb_tx_buffer *tx_buffer)
  3185. {
  3186. if (tx_buffer->skb) {
  3187. dev_kfree_skb_any(tx_buffer->skb);
  3188. if (dma_unmap_len(tx_buffer, len))
  3189. dma_unmap_single(ring->dev,
  3190. dma_unmap_addr(tx_buffer, dma),
  3191. dma_unmap_len(tx_buffer, len),
  3192. DMA_TO_DEVICE);
  3193. } else if (dma_unmap_len(tx_buffer, len)) {
  3194. dma_unmap_page(ring->dev,
  3195. dma_unmap_addr(tx_buffer, dma),
  3196. dma_unmap_len(tx_buffer, len),
  3197. DMA_TO_DEVICE);
  3198. }
  3199. tx_buffer->next_to_watch = NULL;
  3200. tx_buffer->skb = NULL;
  3201. dma_unmap_len_set(tx_buffer, len, 0);
  3202. /* buffer_info must be completely set up in the transmit path */
  3203. }
  3204. /**
  3205. * igb_clean_tx_ring - Free Tx Buffers
  3206. * @tx_ring: ring to be cleaned
  3207. **/
  3208. static void igb_clean_tx_ring(struct igb_ring *tx_ring)
  3209. {
  3210. struct igb_tx_buffer *buffer_info;
  3211. unsigned long size;
  3212. u16 i;
  3213. if (!tx_ring->tx_buffer_info)
  3214. return;
  3215. /* Free all the Tx ring sk_buffs */
  3216. for (i = 0; i < tx_ring->count; i++) {
  3217. buffer_info = &tx_ring->tx_buffer_info[i];
  3218. igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
  3219. }
  3220. netdev_tx_reset_queue(txring_txq(tx_ring));
  3221. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  3222. memset(tx_ring->tx_buffer_info, 0, size);
  3223. /* Zero out the descriptor ring */
  3224. memset(tx_ring->desc, 0, tx_ring->size);
  3225. tx_ring->next_to_use = 0;
  3226. tx_ring->next_to_clean = 0;
  3227. }
  3228. /**
  3229. * igb_clean_all_tx_rings - Free Tx Buffers for all queues
  3230. * @adapter: board private structure
  3231. **/
  3232. static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
  3233. {
  3234. int i;
  3235. for (i = 0; i < adapter->num_tx_queues; i++)
  3236. if (adapter->tx_ring[i])
  3237. igb_clean_tx_ring(adapter->tx_ring[i]);
  3238. }
  3239. /**
  3240. * igb_free_rx_resources - Free Rx Resources
  3241. * @rx_ring: ring to clean the resources from
  3242. *
  3243. * Free all receive software resources
  3244. **/
  3245. void igb_free_rx_resources(struct igb_ring *rx_ring)
  3246. {
  3247. igb_clean_rx_ring(rx_ring);
  3248. vfree(rx_ring->rx_buffer_info);
  3249. rx_ring->rx_buffer_info = NULL;
  3250. /* if not set, then don't free */
  3251. if (!rx_ring->desc)
  3252. return;
  3253. dma_free_coherent(rx_ring->dev, rx_ring->size,
  3254. rx_ring->desc, rx_ring->dma);
  3255. rx_ring->desc = NULL;
  3256. }
  3257. /**
  3258. * igb_free_all_rx_resources - Free Rx Resources for All Queues
  3259. * @adapter: board private structure
  3260. *
  3261. * Free all receive software resources
  3262. **/
  3263. static void igb_free_all_rx_resources(struct igb_adapter *adapter)
  3264. {
  3265. int i;
  3266. for (i = 0; i < adapter->num_rx_queues; i++)
  3267. if (adapter->rx_ring[i])
  3268. igb_free_rx_resources(adapter->rx_ring[i]);
  3269. }
  3270. /**
  3271. * igb_clean_rx_ring - Free Rx Buffers per Queue
  3272. * @rx_ring: ring to free buffers from
  3273. **/
  3274. static void igb_clean_rx_ring(struct igb_ring *rx_ring)
  3275. {
  3276. unsigned long size;
  3277. u16 i;
  3278. if (rx_ring->skb)
  3279. dev_kfree_skb(rx_ring->skb);
  3280. rx_ring->skb = NULL;
  3281. if (!rx_ring->rx_buffer_info)
  3282. return;
  3283. /* Free all the Rx ring sk_buffs */
  3284. for (i = 0; i < rx_ring->count; i++) {
  3285. struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
  3286. if (!buffer_info->page)
  3287. continue;
  3288. dma_unmap_page(rx_ring->dev,
  3289. buffer_info->dma,
  3290. PAGE_SIZE,
  3291. DMA_FROM_DEVICE);
  3292. __free_page(buffer_info->page);
  3293. buffer_info->page = NULL;
  3294. }
  3295. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  3296. memset(rx_ring->rx_buffer_info, 0, size);
  3297. /* Zero out the descriptor ring */
  3298. memset(rx_ring->desc, 0, rx_ring->size);
  3299. rx_ring->next_to_alloc = 0;
  3300. rx_ring->next_to_clean = 0;
  3301. rx_ring->next_to_use = 0;
  3302. }
  3303. /**
  3304. * igb_clean_all_rx_rings - Free Rx Buffers for all queues
  3305. * @adapter: board private structure
  3306. **/
  3307. static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
  3308. {
  3309. int i;
  3310. for (i = 0; i < adapter->num_rx_queues; i++)
  3311. if (adapter->rx_ring[i])
  3312. igb_clean_rx_ring(adapter->rx_ring[i]);
  3313. }
  3314. /**
  3315. * igb_set_mac - Change the Ethernet Address of the NIC
  3316. * @netdev: network interface device structure
  3317. * @p: pointer to an address structure
  3318. *
  3319. * Returns 0 on success, negative on failure
  3320. **/
  3321. static int igb_set_mac(struct net_device *netdev, void *p)
  3322. {
  3323. struct igb_adapter *adapter = netdev_priv(netdev);
  3324. struct e1000_hw *hw = &adapter->hw;
  3325. struct sockaddr *addr = p;
  3326. if (!is_valid_ether_addr(addr->sa_data))
  3327. return -EADDRNOTAVAIL;
  3328. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  3329. memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
  3330. /* set the correct pool for the new PF MAC address in entry 0 */
  3331. igb_rar_set_qsel(adapter, hw->mac.addr, 0,
  3332. adapter->vfs_allocated_count);
  3333. return 0;
  3334. }
  3335. /**
  3336. * igb_write_mc_addr_list - write multicast addresses to MTA
  3337. * @netdev: network interface device structure
  3338. *
  3339. * Writes multicast address list to the MTA hash table.
  3340. * Returns: -ENOMEM on failure
  3341. * 0 on no addresses written
  3342. * X on writing X addresses to MTA
  3343. **/
  3344. static int igb_write_mc_addr_list(struct net_device *netdev)
  3345. {
  3346. struct igb_adapter *adapter = netdev_priv(netdev);
  3347. struct e1000_hw *hw = &adapter->hw;
  3348. struct netdev_hw_addr *ha;
  3349. u8 *mta_list;
  3350. int i;
  3351. if (netdev_mc_empty(netdev)) {
  3352. /* nothing to program, so clear mc list */
  3353. igb_update_mc_addr_list(hw, NULL, 0);
  3354. igb_restore_vf_multicasts(adapter);
  3355. return 0;
  3356. }
  3357. mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
  3358. if (!mta_list)
  3359. return -ENOMEM;
  3360. /* The shared function expects a packed array of only addresses. */
  3361. i = 0;
  3362. netdev_for_each_mc_addr(ha, netdev)
  3363. memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
  3364. igb_update_mc_addr_list(hw, mta_list, i);
  3365. kfree(mta_list);
  3366. return netdev_mc_count(netdev);
  3367. }
  3368. /**
  3369. * igb_write_uc_addr_list - write unicast addresses to RAR table
  3370. * @netdev: network interface device structure
  3371. *
  3372. * Writes unicast address list to the RAR table.
  3373. * Returns: -ENOMEM on failure/insufficient address space
  3374. * 0 on no addresses written
  3375. * X on writing X addresses to the RAR table
  3376. **/
  3377. static int igb_write_uc_addr_list(struct net_device *netdev)
  3378. {
  3379. struct igb_adapter *adapter = netdev_priv(netdev);
  3380. struct e1000_hw *hw = &adapter->hw;
  3381. unsigned int vfn = adapter->vfs_allocated_count;
  3382. unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
  3383. int count = 0;
  3384. /* return ENOMEM indicating insufficient memory for addresses */
  3385. if (netdev_uc_count(netdev) > rar_entries)
  3386. return -ENOMEM;
  3387. if (!netdev_uc_empty(netdev) && rar_entries) {
  3388. struct netdev_hw_addr *ha;
  3389. netdev_for_each_uc_addr(ha, netdev) {
  3390. if (!rar_entries)
  3391. break;
  3392. igb_rar_set_qsel(adapter, ha->addr,
  3393. rar_entries--,
  3394. vfn);
  3395. count++;
  3396. }
  3397. }
  3398. /* write the addresses in reverse order to avoid write combining */
  3399. for (; rar_entries > 0 ; rar_entries--) {
  3400. wr32(E1000_RAH(rar_entries), 0);
  3401. wr32(E1000_RAL(rar_entries), 0);
  3402. }
  3403. wrfl();
  3404. return count;
  3405. }
  3406. /**
  3407. * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
  3408. * @netdev: network interface device structure
  3409. *
  3410. * The set_rx_mode entry point is called whenever the unicast or multicast
  3411. * address lists or the network interface flags are updated. This routine is
  3412. * responsible for configuring the hardware for proper unicast, multicast,
  3413. * promiscuous mode, and all-multi behavior.
  3414. **/
  3415. static void igb_set_rx_mode(struct net_device *netdev)
  3416. {
  3417. struct igb_adapter *adapter = netdev_priv(netdev);
  3418. struct e1000_hw *hw = &adapter->hw;
  3419. unsigned int vfn = adapter->vfs_allocated_count;
  3420. u32 rctl, vmolr = 0;
  3421. int count;
  3422. /* Check for Promiscuous and All Multicast modes */
  3423. rctl = rd32(E1000_RCTL);
  3424. /* clear the effected bits */
  3425. rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
  3426. if (netdev->flags & IFF_PROMISC) {
  3427. /* retain VLAN HW filtering if in VT mode */
  3428. if (adapter->vfs_allocated_count)
  3429. rctl |= E1000_RCTL_VFE;
  3430. rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
  3431. vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
  3432. } else {
  3433. if (netdev->flags & IFF_ALLMULTI) {
  3434. rctl |= E1000_RCTL_MPE;
  3435. vmolr |= E1000_VMOLR_MPME;
  3436. } else {
  3437. /* Write addresses to the MTA, if the attempt fails
  3438. * then we should just turn on promiscuous mode so
  3439. * that we can at least receive multicast traffic
  3440. */
  3441. count = igb_write_mc_addr_list(netdev);
  3442. if (count < 0) {
  3443. rctl |= E1000_RCTL_MPE;
  3444. vmolr |= E1000_VMOLR_MPME;
  3445. } else if (count) {
  3446. vmolr |= E1000_VMOLR_ROMPE;
  3447. }
  3448. }
  3449. /* Write addresses to available RAR registers, if there is not
  3450. * sufficient space to store all the addresses then enable
  3451. * unicast promiscuous mode
  3452. */
  3453. count = igb_write_uc_addr_list(netdev);
  3454. if (count < 0) {
  3455. rctl |= E1000_RCTL_UPE;
  3456. vmolr |= E1000_VMOLR_ROPE;
  3457. }
  3458. rctl |= E1000_RCTL_VFE;
  3459. }
  3460. wr32(E1000_RCTL, rctl);
  3461. /* In order to support SR-IOV and eventually VMDq it is necessary to set
  3462. * the VMOLR to enable the appropriate modes. Without this workaround
  3463. * we will have issues with VLAN tag stripping not being done for frames
  3464. * that are only arriving because we are the default pool
  3465. */
  3466. if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
  3467. return;
  3468. vmolr |= rd32(E1000_VMOLR(vfn)) &
  3469. ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
  3470. wr32(E1000_VMOLR(vfn), vmolr);
  3471. igb_restore_vf_multicasts(adapter);
  3472. }
  3473. static void igb_check_wvbr(struct igb_adapter *adapter)
  3474. {
  3475. struct e1000_hw *hw = &adapter->hw;
  3476. u32 wvbr = 0;
  3477. switch (hw->mac.type) {
  3478. case e1000_82576:
  3479. case e1000_i350:
  3480. wvbr = rd32(E1000_WVBR);
  3481. if (!wvbr)
  3482. return;
  3483. break;
  3484. default:
  3485. break;
  3486. }
  3487. adapter->wvbr |= wvbr;
  3488. }
  3489. #define IGB_STAGGERED_QUEUE_OFFSET 8
  3490. static void igb_spoof_check(struct igb_adapter *adapter)
  3491. {
  3492. int j;
  3493. if (!adapter->wvbr)
  3494. return;
  3495. for (j = 0; j < adapter->vfs_allocated_count; j++) {
  3496. if (adapter->wvbr & (1 << j) ||
  3497. adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
  3498. dev_warn(&adapter->pdev->dev,
  3499. "Spoof event(s) detected on VF %d\n", j);
  3500. adapter->wvbr &=
  3501. ~((1 << j) |
  3502. (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
  3503. }
  3504. }
  3505. }
  3506. /* Need to wait a few seconds after link up to get diagnostic information from
  3507. * the phy
  3508. */
  3509. static void igb_update_phy_info(unsigned long data)
  3510. {
  3511. struct igb_adapter *adapter = (struct igb_adapter *) data;
  3512. igb_get_phy_info(&adapter->hw);
  3513. }
  3514. /**
  3515. * igb_has_link - check shared code for link and determine up/down
  3516. * @adapter: pointer to driver private info
  3517. **/
  3518. bool igb_has_link(struct igb_adapter *adapter)
  3519. {
  3520. struct e1000_hw *hw = &adapter->hw;
  3521. bool link_active = false;
  3522. /* get_link_status is set on LSC (link status) interrupt or
  3523. * rx sequence error interrupt. get_link_status will stay
  3524. * false until the e1000_check_for_link establishes link
  3525. * for copper adapters ONLY
  3526. */
  3527. switch (hw->phy.media_type) {
  3528. case e1000_media_type_copper:
  3529. if (!hw->mac.get_link_status)
  3530. return true;
  3531. case e1000_media_type_internal_serdes:
  3532. hw->mac.ops.check_for_link(hw);
  3533. link_active = !hw->mac.get_link_status;
  3534. break;
  3535. default:
  3536. case e1000_media_type_unknown:
  3537. break;
  3538. }
  3539. if (((hw->mac.type == e1000_i210) ||
  3540. (hw->mac.type == e1000_i211)) &&
  3541. (hw->phy.id == I210_I_PHY_ID)) {
  3542. if (!netif_carrier_ok(adapter->netdev)) {
  3543. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3544. } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
  3545. adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
  3546. adapter->link_check_timeout = jiffies;
  3547. }
  3548. }
  3549. return link_active;
  3550. }
  3551. static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
  3552. {
  3553. bool ret = false;
  3554. u32 ctrl_ext, thstat;
  3555. /* check for thermal sensor event on i350 copper only */
  3556. if (hw->mac.type == e1000_i350) {
  3557. thstat = rd32(E1000_THSTAT);
  3558. ctrl_ext = rd32(E1000_CTRL_EXT);
  3559. if ((hw->phy.media_type == e1000_media_type_copper) &&
  3560. !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
  3561. ret = !!(thstat & event);
  3562. }
  3563. return ret;
  3564. }
  3565. /**
  3566. * igb_check_lvmmc - check for malformed packets received
  3567. * and indicated in LVMMC register
  3568. * @adapter: pointer to adapter
  3569. **/
  3570. static void igb_check_lvmmc(struct igb_adapter *adapter)
  3571. {
  3572. struct e1000_hw *hw = &adapter->hw;
  3573. u32 lvmmc;
  3574. lvmmc = rd32(E1000_LVMMC);
  3575. if (lvmmc) {
  3576. if (unlikely(net_ratelimit())) {
  3577. netdev_warn(adapter->netdev,
  3578. "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
  3579. lvmmc);
  3580. }
  3581. }
  3582. }
  3583. /**
  3584. * igb_watchdog - Timer Call-back
  3585. * @data: pointer to adapter cast into an unsigned long
  3586. **/
  3587. static void igb_watchdog(unsigned long data)
  3588. {
  3589. struct igb_adapter *adapter = (struct igb_adapter *)data;
  3590. /* Do the rest outside of interrupt context */
  3591. schedule_work(&adapter->watchdog_task);
  3592. }
  3593. static void igb_watchdog_task(struct work_struct *work)
  3594. {
  3595. struct igb_adapter *adapter = container_of(work,
  3596. struct igb_adapter,
  3597. watchdog_task);
  3598. struct e1000_hw *hw = &adapter->hw;
  3599. struct e1000_phy_info *phy = &hw->phy;
  3600. struct net_device *netdev = adapter->netdev;
  3601. u32 link;
  3602. int i;
  3603. u32 connsw;
  3604. link = igb_has_link(adapter);
  3605. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
  3606. if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
  3607. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3608. else
  3609. link = false;
  3610. }
  3611. /* Force link down if we have fiber to swap to */
  3612. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3613. if (hw->phy.media_type == e1000_media_type_copper) {
  3614. connsw = rd32(E1000_CONNSW);
  3615. if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
  3616. link = 0;
  3617. }
  3618. }
  3619. if (link) {
  3620. /* Perform a reset if the media type changed. */
  3621. if (hw->dev_spec._82575.media_changed) {
  3622. hw->dev_spec._82575.media_changed = false;
  3623. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  3624. igb_reset(adapter);
  3625. }
  3626. /* Cancel scheduled suspend requests. */
  3627. pm_runtime_resume(netdev->dev.parent);
  3628. if (!netif_carrier_ok(netdev)) {
  3629. u32 ctrl;
  3630. hw->mac.ops.get_speed_and_duplex(hw,
  3631. &adapter->link_speed,
  3632. &adapter->link_duplex);
  3633. ctrl = rd32(E1000_CTRL);
  3634. /* Links status message must follow this format */
  3635. netdev_info(netdev,
  3636. "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
  3637. netdev->name,
  3638. adapter->link_speed,
  3639. adapter->link_duplex == FULL_DUPLEX ?
  3640. "Full" : "Half",
  3641. (ctrl & E1000_CTRL_TFCE) &&
  3642. (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
  3643. (ctrl & E1000_CTRL_RFCE) ? "RX" :
  3644. (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
  3645. /* disable EEE if enabled */
  3646. if ((adapter->flags & IGB_FLAG_EEE) &&
  3647. (adapter->link_duplex == HALF_DUPLEX)) {
  3648. dev_info(&adapter->pdev->dev,
  3649. "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
  3650. adapter->hw.dev_spec._82575.eee_disable = true;
  3651. adapter->flags &= ~IGB_FLAG_EEE;
  3652. }
  3653. /* check if SmartSpeed worked */
  3654. igb_check_downshift(hw);
  3655. if (phy->speed_downgraded)
  3656. netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
  3657. /* check for thermal sensor event */
  3658. if (igb_thermal_sensor_event(hw,
  3659. E1000_THSTAT_LINK_THROTTLE))
  3660. netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
  3661. /* adjust timeout factor according to speed/duplex */
  3662. adapter->tx_timeout_factor = 1;
  3663. switch (adapter->link_speed) {
  3664. case SPEED_10:
  3665. adapter->tx_timeout_factor = 14;
  3666. break;
  3667. case SPEED_100:
  3668. /* maybe add some timeout factor ? */
  3669. break;
  3670. }
  3671. netif_carrier_on(netdev);
  3672. igb_ping_all_vfs(adapter);
  3673. igb_check_vf_rate_limit(adapter);
  3674. /* link state has changed, schedule phy info update */
  3675. if (!test_bit(__IGB_DOWN, &adapter->state))
  3676. mod_timer(&adapter->phy_info_timer,
  3677. round_jiffies(jiffies + 2 * HZ));
  3678. }
  3679. } else {
  3680. if (netif_carrier_ok(netdev)) {
  3681. adapter->link_speed = 0;
  3682. adapter->link_duplex = 0;
  3683. /* check for thermal sensor event */
  3684. if (igb_thermal_sensor_event(hw,
  3685. E1000_THSTAT_PWR_DOWN)) {
  3686. netdev_err(netdev, "The network adapter was stopped because it overheated\n");
  3687. }
  3688. /* Links status message must follow this format */
  3689. netdev_info(netdev, "igb: %s NIC Link is Down\n",
  3690. netdev->name);
  3691. netif_carrier_off(netdev);
  3692. igb_ping_all_vfs(adapter);
  3693. /* link state has changed, schedule phy info update */
  3694. if (!test_bit(__IGB_DOWN, &adapter->state))
  3695. mod_timer(&adapter->phy_info_timer,
  3696. round_jiffies(jiffies + 2 * HZ));
  3697. /* link is down, time to check for alternate media */
  3698. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3699. igb_check_swap_media(adapter);
  3700. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3701. schedule_work(&adapter->reset_task);
  3702. /* return immediately */
  3703. return;
  3704. }
  3705. }
  3706. pm_schedule_suspend(netdev->dev.parent,
  3707. MSEC_PER_SEC * 5);
  3708. /* also check for alternate media here */
  3709. } else if (!netif_carrier_ok(netdev) &&
  3710. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  3711. igb_check_swap_media(adapter);
  3712. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3713. schedule_work(&adapter->reset_task);
  3714. /* return immediately */
  3715. return;
  3716. }
  3717. }
  3718. }
  3719. spin_lock(&adapter->stats64_lock);
  3720. igb_update_stats(adapter, &adapter->stats64);
  3721. spin_unlock(&adapter->stats64_lock);
  3722. for (i = 0; i < adapter->num_tx_queues; i++) {
  3723. struct igb_ring *tx_ring = adapter->tx_ring[i];
  3724. if (!netif_carrier_ok(netdev)) {
  3725. /* We've lost link, so the controller stops DMA,
  3726. * but we've got queued Tx work that's never going
  3727. * to get done, so reset controller to flush Tx.
  3728. * (Do the reset outside of interrupt context).
  3729. */
  3730. if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
  3731. adapter->tx_timeout_count++;
  3732. schedule_work(&adapter->reset_task);
  3733. /* return immediately since reset is imminent */
  3734. return;
  3735. }
  3736. }
  3737. /* Force detection of hung controller every watchdog period */
  3738. set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  3739. }
  3740. /* Cause software interrupt to ensure Rx ring is cleaned */
  3741. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  3742. u32 eics = 0;
  3743. for (i = 0; i < adapter->num_q_vectors; i++)
  3744. eics |= adapter->q_vector[i]->eims_value;
  3745. wr32(E1000_EICS, eics);
  3746. } else {
  3747. wr32(E1000_ICS, E1000_ICS_RXDMT0);
  3748. }
  3749. igb_spoof_check(adapter);
  3750. igb_ptp_rx_hang(adapter);
  3751. /* Check LVMMC register on i350/i354 only */
  3752. if ((adapter->hw.mac.type == e1000_i350) ||
  3753. (adapter->hw.mac.type == e1000_i354))
  3754. igb_check_lvmmc(adapter);
  3755. /* Reset the timer */
  3756. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  3757. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
  3758. mod_timer(&adapter->watchdog_timer,
  3759. round_jiffies(jiffies + HZ));
  3760. else
  3761. mod_timer(&adapter->watchdog_timer,
  3762. round_jiffies(jiffies + 2 * HZ));
  3763. }
  3764. }
  3765. enum latency_range {
  3766. lowest_latency = 0,
  3767. low_latency = 1,
  3768. bulk_latency = 2,
  3769. latency_invalid = 255
  3770. };
  3771. /**
  3772. * igb_update_ring_itr - update the dynamic ITR value based on packet size
  3773. * @q_vector: pointer to q_vector
  3774. *
  3775. * Stores a new ITR value based on strictly on packet size. This
  3776. * algorithm is less sophisticated than that used in igb_update_itr,
  3777. * due to the difficulty of synchronizing statistics across multiple
  3778. * receive rings. The divisors and thresholds used by this function
  3779. * were determined based on theoretical maximum wire speed and testing
  3780. * data, in order to minimize response time while increasing bulk
  3781. * throughput.
  3782. * This functionality is controlled by ethtool's coalescing settings.
  3783. * NOTE: This function is called only when operating in a multiqueue
  3784. * receive environment.
  3785. **/
  3786. static void igb_update_ring_itr(struct igb_q_vector *q_vector)
  3787. {
  3788. int new_val = q_vector->itr_val;
  3789. int avg_wire_size = 0;
  3790. struct igb_adapter *adapter = q_vector->adapter;
  3791. unsigned int packets;
  3792. /* For non-gigabit speeds, just fix the interrupt rate at 4000
  3793. * ints/sec - ITR timer value of 120 ticks.
  3794. */
  3795. if (adapter->link_speed != SPEED_1000) {
  3796. new_val = IGB_4K_ITR;
  3797. goto set_itr_val;
  3798. }
  3799. packets = q_vector->rx.total_packets;
  3800. if (packets)
  3801. avg_wire_size = q_vector->rx.total_bytes / packets;
  3802. packets = q_vector->tx.total_packets;
  3803. if (packets)
  3804. avg_wire_size = max_t(u32, avg_wire_size,
  3805. q_vector->tx.total_bytes / packets);
  3806. /* if avg_wire_size isn't set no work was done */
  3807. if (!avg_wire_size)
  3808. goto clear_counts;
  3809. /* Add 24 bytes to size to account for CRC, preamble, and gap */
  3810. avg_wire_size += 24;
  3811. /* Don't starve jumbo frames */
  3812. avg_wire_size = min(avg_wire_size, 3000);
  3813. /* Give a little boost to mid-size frames */
  3814. if ((avg_wire_size > 300) && (avg_wire_size < 1200))
  3815. new_val = avg_wire_size / 3;
  3816. else
  3817. new_val = avg_wire_size / 2;
  3818. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  3819. if (new_val < IGB_20K_ITR &&
  3820. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  3821. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  3822. new_val = IGB_20K_ITR;
  3823. set_itr_val:
  3824. if (new_val != q_vector->itr_val) {
  3825. q_vector->itr_val = new_val;
  3826. q_vector->set_itr = 1;
  3827. }
  3828. clear_counts:
  3829. q_vector->rx.total_bytes = 0;
  3830. q_vector->rx.total_packets = 0;
  3831. q_vector->tx.total_bytes = 0;
  3832. q_vector->tx.total_packets = 0;
  3833. }
  3834. /**
  3835. * igb_update_itr - update the dynamic ITR value based on statistics
  3836. * @q_vector: pointer to q_vector
  3837. * @ring_container: ring info to update the itr for
  3838. *
  3839. * Stores a new ITR value based on packets and byte
  3840. * counts during the last interrupt. The advantage of per interrupt
  3841. * computation is faster updates and more accurate ITR for the current
  3842. * traffic pattern. Constants in this function were computed
  3843. * based on theoretical maximum wire speed and thresholds were set based
  3844. * on testing data as well as attempting to minimize response time
  3845. * while increasing bulk throughput.
  3846. * This functionality is controlled by ethtool's coalescing settings.
  3847. * NOTE: These calculations are only valid when operating in a single-
  3848. * queue environment.
  3849. **/
  3850. static void igb_update_itr(struct igb_q_vector *q_vector,
  3851. struct igb_ring_container *ring_container)
  3852. {
  3853. unsigned int packets = ring_container->total_packets;
  3854. unsigned int bytes = ring_container->total_bytes;
  3855. u8 itrval = ring_container->itr;
  3856. /* no packets, exit with status unchanged */
  3857. if (packets == 0)
  3858. return;
  3859. switch (itrval) {
  3860. case lowest_latency:
  3861. /* handle TSO and jumbo frames */
  3862. if (bytes/packets > 8000)
  3863. itrval = bulk_latency;
  3864. else if ((packets < 5) && (bytes > 512))
  3865. itrval = low_latency;
  3866. break;
  3867. case low_latency: /* 50 usec aka 20000 ints/s */
  3868. if (bytes > 10000) {
  3869. /* this if handles the TSO accounting */
  3870. if (bytes/packets > 8000)
  3871. itrval = bulk_latency;
  3872. else if ((packets < 10) || ((bytes/packets) > 1200))
  3873. itrval = bulk_latency;
  3874. else if ((packets > 35))
  3875. itrval = lowest_latency;
  3876. } else if (bytes/packets > 2000) {
  3877. itrval = bulk_latency;
  3878. } else if (packets <= 2 && bytes < 512) {
  3879. itrval = lowest_latency;
  3880. }
  3881. break;
  3882. case bulk_latency: /* 250 usec aka 4000 ints/s */
  3883. if (bytes > 25000) {
  3884. if (packets > 35)
  3885. itrval = low_latency;
  3886. } else if (bytes < 1500) {
  3887. itrval = low_latency;
  3888. }
  3889. break;
  3890. }
  3891. /* clear work counters since we have the values we need */
  3892. ring_container->total_bytes = 0;
  3893. ring_container->total_packets = 0;
  3894. /* write updated itr to ring container */
  3895. ring_container->itr = itrval;
  3896. }
  3897. static void igb_set_itr(struct igb_q_vector *q_vector)
  3898. {
  3899. struct igb_adapter *adapter = q_vector->adapter;
  3900. u32 new_itr = q_vector->itr_val;
  3901. u8 current_itr = 0;
  3902. /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
  3903. if (adapter->link_speed != SPEED_1000) {
  3904. current_itr = 0;
  3905. new_itr = IGB_4K_ITR;
  3906. goto set_itr_now;
  3907. }
  3908. igb_update_itr(q_vector, &q_vector->tx);
  3909. igb_update_itr(q_vector, &q_vector->rx);
  3910. current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
  3911. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  3912. if (current_itr == lowest_latency &&
  3913. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  3914. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  3915. current_itr = low_latency;
  3916. switch (current_itr) {
  3917. /* counts and packets in update_itr are dependent on these numbers */
  3918. case lowest_latency:
  3919. new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
  3920. break;
  3921. case low_latency:
  3922. new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
  3923. break;
  3924. case bulk_latency:
  3925. new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
  3926. break;
  3927. default:
  3928. break;
  3929. }
  3930. set_itr_now:
  3931. if (new_itr != q_vector->itr_val) {
  3932. /* this attempts to bias the interrupt rate towards Bulk
  3933. * by adding intermediate steps when interrupt rate is
  3934. * increasing
  3935. */
  3936. new_itr = new_itr > q_vector->itr_val ?
  3937. max((new_itr * q_vector->itr_val) /
  3938. (new_itr + (q_vector->itr_val >> 2)),
  3939. new_itr) : new_itr;
  3940. /* Don't write the value here; it resets the adapter's
  3941. * internal timer, and causes us to delay far longer than
  3942. * we should between interrupts. Instead, we write the ITR
  3943. * value at the beginning of the next interrupt so the timing
  3944. * ends up being correct.
  3945. */
  3946. q_vector->itr_val = new_itr;
  3947. q_vector->set_itr = 1;
  3948. }
  3949. }
  3950. static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
  3951. u32 type_tucmd, u32 mss_l4len_idx)
  3952. {
  3953. struct e1000_adv_tx_context_desc *context_desc;
  3954. u16 i = tx_ring->next_to_use;
  3955. context_desc = IGB_TX_CTXTDESC(tx_ring, i);
  3956. i++;
  3957. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  3958. /* set bits to identify this as an advanced context descriptor */
  3959. type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
  3960. /* For 82575, context index must be unique per ring. */
  3961. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  3962. mss_l4len_idx |= tx_ring->reg_idx << 4;
  3963. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  3964. context_desc->seqnum_seed = 0;
  3965. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
  3966. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  3967. }
  3968. static int igb_tso(struct igb_ring *tx_ring,
  3969. struct igb_tx_buffer *first,
  3970. u8 *hdr_len)
  3971. {
  3972. struct sk_buff *skb = first->skb;
  3973. u32 vlan_macip_lens, type_tucmd;
  3974. u32 mss_l4len_idx, l4len;
  3975. int err;
  3976. if (skb->ip_summed != CHECKSUM_PARTIAL)
  3977. return 0;
  3978. if (!skb_is_gso(skb))
  3979. return 0;
  3980. err = skb_cow_head(skb, 0);
  3981. if (err < 0)
  3982. return err;
  3983. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  3984. type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
  3985. if (first->protocol == htons(ETH_P_IP)) {
  3986. struct iphdr *iph = ip_hdr(skb);
  3987. iph->tot_len = 0;
  3988. iph->check = 0;
  3989. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3990. iph->daddr, 0,
  3991. IPPROTO_TCP,
  3992. 0);
  3993. type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
  3994. first->tx_flags |= IGB_TX_FLAGS_TSO |
  3995. IGB_TX_FLAGS_CSUM |
  3996. IGB_TX_FLAGS_IPV4;
  3997. } else if (skb_is_gso_v6(skb)) {
  3998. ipv6_hdr(skb)->payload_len = 0;
  3999. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  4000. &ipv6_hdr(skb)->daddr,
  4001. 0, IPPROTO_TCP, 0);
  4002. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4003. IGB_TX_FLAGS_CSUM;
  4004. }
  4005. /* compute header lengths */
  4006. l4len = tcp_hdrlen(skb);
  4007. *hdr_len = skb_transport_offset(skb) + l4len;
  4008. /* update gso size and bytecount with header size */
  4009. first->gso_segs = skb_shinfo(skb)->gso_segs;
  4010. first->bytecount += (first->gso_segs - 1) * *hdr_len;
  4011. /* MSS L4LEN IDX */
  4012. mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
  4013. mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
  4014. /* VLAN MACLEN IPLEN */
  4015. vlan_macip_lens = skb_network_header_len(skb);
  4016. vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
  4017. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4018. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
  4019. return 1;
  4020. }
  4021. static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
  4022. {
  4023. struct sk_buff *skb = first->skb;
  4024. u32 vlan_macip_lens = 0;
  4025. u32 mss_l4len_idx = 0;
  4026. u32 type_tucmd = 0;
  4027. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  4028. if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
  4029. return;
  4030. } else {
  4031. u8 l4_hdr = 0;
  4032. switch (first->protocol) {
  4033. case htons(ETH_P_IP):
  4034. vlan_macip_lens |= skb_network_header_len(skb);
  4035. type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
  4036. l4_hdr = ip_hdr(skb)->protocol;
  4037. break;
  4038. case htons(ETH_P_IPV6):
  4039. vlan_macip_lens |= skb_network_header_len(skb);
  4040. l4_hdr = ipv6_hdr(skb)->nexthdr;
  4041. break;
  4042. default:
  4043. if (unlikely(net_ratelimit())) {
  4044. dev_warn(tx_ring->dev,
  4045. "partial checksum but proto=%x!\n",
  4046. first->protocol);
  4047. }
  4048. break;
  4049. }
  4050. switch (l4_hdr) {
  4051. case IPPROTO_TCP:
  4052. type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
  4053. mss_l4len_idx = tcp_hdrlen(skb) <<
  4054. E1000_ADVTXD_L4LEN_SHIFT;
  4055. break;
  4056. case IPPROTO_SCTP:
  4057. type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
  4058. mss_l4len_idx = sizeof(struct sctphdr) <<
  4059. E1000_ADVTXD_L4LEN_SHIFT;
  4060. break;
  4061. case IPPROTO_UDP:
  4062. mss_l4len_idx = sizeof(struct udphdr) <<
  4063. E1000_ADVTXD_L4LEN_SHIFT;
  4064. break;
  4065. default:
  4066. if (unlikely(net_ratelimit())) {
  4067. dev_warn(tx_ring->dev,
  4068. "partial checksum but l4 proto=%x!\n",
  4069. l4_hdr);
  4070. }
  4071. break;
  4072. }
  4073. /* update TX checksum flag */
  4074. first->tx_flags |= IGB_TX_FLAGS_CSUM;
  4075. }
  4076. vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
  4077. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4078. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
  4079. }
  4080. #define IGB_SET_FLAG(_input, _flag, _result) \
  4081. ((_flag <= _result) ? \
  4082. ((u32)(_input & _flag) * (_result / _flag)) : \
  4083. ((u32)(_input & _flag) / (_flag / _result)))
  4084. static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
  4085. {
  4086. /* set type for advanced descriptor with frame checksum insertion */
  4087. u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
  4088. E1000_ADVTXD_DCMD_DEXT |
  4089. E1000_ADVTXD_DCMD_IFCS;
  4090. /* set HW vlan bit if vlan is present */
  4091. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
  4092. (E1000_ADVTXD_DCMD_VLE));
  4093. /* set segmentation bits for TSO */
  4094. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
  4095. (E1000_ADVTXD_DCMD_TSE));
  4096. /* set timestamp bit if present */
  4097. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
  4098. (E1000_ADVTXD_MAC_TSTAMP));
  4099. /* insert frame checksum */
  4100. cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
  4101. return cmd_type;
  4102. }
  4103. static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
  4104. union e1000_adv_tx_desc *tx_desc,
  4105. u32 tx_flags, unsigned int paylen)
  4106. {
  4107. u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
  4108. /* 82575 requires a unique index per ring */
  4109. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  4110. olinfo_status |= tx_ring->reg_idx << 4;
  4111. /* insert L4 checksum */
  4112. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4113. IGB_TX_FLAGS_CSUM,
  4114. (E1000_TXD_POPTS_TXSM << 8));
  4115. /* insert IPv4 checksum */
  4116. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4117. IGB_TX_FLAGS_IPV4,
  4118. (E1000_TXD_POPTS_IXSM << 8));
  4119. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  4120. }
  4121. static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4122. {
  4123. struct net_device *netdev = tx_ring->netdev;
  4124. netif_stop_subqueue(netdev, tx_ring->queue_index);
  4125. /* Herbert's original patch had:
  4126. * smp_mb__after_netif_stop_queue();
  4127. * but since that doesn't exist yet, just open code it.
  4128. */
  4129. smp_mb();
  4130. /* We need to check again in a case another CPU has just
  4131. * made room available.
  4132. */
  4133. if (igb_desc_unused(tx_ring) < size)
  4134. return -EBUSY;
  4135. /* A reprieve! */
  4136. netif_wake_subqueue(netdev, tx_ring->queue_index);
  4137. u64_stats_update_begin(&tx_ring->tx_syncp2);
  4138. tx_ring->tx_stats.restart_queue2++;
  4139. u64_stats_update_end(&tx_ring->tx_syncp2);
  4140. return 0;
  4141. }
  4142. static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4143. {
  4144. if (igb_desc_unused(tx_ring) >= size)
  4145. return 0;
  4146. return __igb_maybe_stop_tx(tx_ring, size);
  4147. }
  4148. static void igb_tx_map(struct igb_ring *tx_ring,
  4149. struct igb_tx_buffer *first,
  4150. const u8 hdr_len)
  4151. {
  4152. struct sk_buff *skb = first->skb;
  4153. struct igb_tx_buffer *tx_buffer;
  4154. union e1000_adv_tx_desc *tx_desc;
  4155. struct skb_frag_struct *frag;
  4156. dma_addr_t dma;
  4157. unsigned int data_len, size;
  4158. u32 tx_flags = first->tx_flags;
  4159. u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
  4160. u16 i = tx_ring->next_to_use;
  4161. tx_desc = IGB_TX_DESC(tx_ring, i);
  4162. igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
  4163. size = skb_headlen(skb);
  4164. data_len = skb->data_len;
  4165. dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
  4166. tx_buffer = first;
  4167. for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
  4168. if (dma_mapping_error(tx_ring->dev, dma))
  4169. goto dma_error;
  4170. /* record length, and DMA address */
  4171. dma_unmap_len_set(tx_buffer, len, size);
  4172. dma_unmap_addr_set(tx_buffer, dma, dma);
  4173. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4174. while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
  4175. tx_desc->read.cmd_type_len =
  4176. cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
  4177. i++;
  4178. tx_desc++;
  4179. if (i == tx_ring->count) {
  4180. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4181. i = 0;
  4182. }
  4183. tx_desc->read.olinfo_status = 0;
  4184. dma += IGB_MAX_DATA_PER_TXD;
  4185. size -= IGB_MAX_DATA_PER_TXD;
  4186. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4187. }
  4188. if (likely(!data_len))
  4189. break;
  4190. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
  4191. i++;
  4192. tx_desc++;
  4193. if (i == tx_ring->count) {
  4194. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4195. i = 0;
  4196. }
  4197. tx_desc->read.olinfo_status = 0;
  4198. size = skb_frag_size(frag);
  4199. data_len -= size;
  4200. dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
  4201. size, DMA_TO_DEVICE);
  4202. tx_buffer = &tx_ring->tx_buffer_info[i];
  4203. }
  4204. /* write last descriptor with RS and EOP bits */
  4205. cmd_type |= size | IGB_TXD_DCMD;
  4206. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
  4207. netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
  4208. /* set the timestamp */
  4209. first->time_stamp = jiffies;
  4210. /* Force memory writes to complete before letting h/w know there
  4211. * are new descriptors to fetch. (Only applicable for weak-ordered
  4212. * memory model archs, such as IA-64).
  4213. *
  4214. * We also need this memory barrier to make certain all of the
  4215. * status bits have been updated before next_to_watch is written.
  4216. */
  4217. wmb();
  4218. /* set next_to_watch value indicating a packet is present */
  4219. first->next_to_watch = tx_desc;
  4220. i++;
  4221. if (i == tx_ring->count)
  4222. i = 0;
  4223. tx_ring->next_to_use = i;
  4224. /* Make sure there is space in the ring for the next send. */
  4225. igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
  4226. if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
  4227. writel(i, tx_ring->tail);
  4228. /* we need this if more than one processor can write to our tail
  4229. * at a time, it synchronizes IO on IA64/Altix systems
  4230. */
  4231. mmiowb();
  4232. }
  4233. return;
  4234. dma_error:
  4235. dev_err(tx_ring->dev, "TX DMA map failed\n");
  4236. /* clear dma mappings for failed tx_buffer_info map */
  4237. for (;;) {
  4238. tx_buffer = &tx_ring->tx_buffer_info[i];
  4239. igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
  4240. if (tx_buffer == first)
  4241. break;
  4242. if (i == 0)
  4243. i = tx_ring->count;
  4244. i--;
  4245. }
  4246. tx_ring->next_to_use = i;
  4247. }
  4248. netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
  4249. struct igb_ring *tx_ring)
  4250. {
  4251. struct igb_tx_buffer *first;
  4252. int tso;
  4253. u32 tx_flags = 0;
  4254. unsigned short f;
  4255. u16 count = TXD_USE_COUNT(skb_headlen(skb));
  4256. __be16 protocol = vlan_get_protocol(skb);
  4257. u8 hdr_len = 0;
  4258. /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
  4259. * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
  4260. * + 2 desc gap to keep tail from touching head,
  4261. * + 1 desc for context descriptor,
  4262. * otherwise try next time
  4263. */
  4264. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  4265. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  4266. if (igb_maybe_stop_tx(tx_ring, count + 3)) {
  4267. /* this is a hard error */
  4268. return NETDEV_TX_BUSY;
  4269. }
  4270. /* record the location of the first descriptor for this packet */
  4271. first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
  4272. first->skb = skb;
  4273. first->bytecount = skb->len;
  4274. first->gso_segs = 1;
  4275. if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
  4276. struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
  4277. if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
  4278. &adapter->state)) {
  4279. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  4280. tx_flags |= IGB_TX_FLAGS_TSTAMP;
  4281. adapter->ptp_tx_skb = skb_get(skb);
  4282. adapter->ptp_tx_start = jiffies;
  4283. if (adapter->hw.mac.type == e1000_82576)
  4284. schedule_work(&adapter->ptp_tx_work);
  4285. }
  4286. }
  4287. skb_tx_timestamp(skb);
  4288. if (skb_vlan_tag_present(skb)) {
  4289. tx_flags |= IGB_TX_FLAGS_VLAN;
  4290. tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
  4291. }
  4292. /* record initial flags and protocol */
  4293. first->tx_flags = tx_flags;
  4294. first->protocol = protocol;
  4295. tso = igb_tso(tx_ring, first, &hdr_len);
  4296. if (tso < 0)
  4297. goto out_drop;
  4298. else if (!tso)
  4299. igb_tx_csum(tx_ring, first);
  4300. igb_tx_map(tx_ring, first, hdr_len);
  4301. return NETDEV_TX_OK;
  4302. out_drop:
  4303. igb_unmap_and_free_tx_resource(tx_ring, first);
  4304. return NETDEV_TX_OK;
  4305. }
  4306. static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
  4307. struct sk_buff *skb)
  4308. {
  4309. unsigned int r_idx = skb->queue_mapping;
  4310. if (r_idx >= adapter->num_tx_queues)
  4311. r_idx = r_idx % adapter->num_tx_queues;
  4312. return adapter->tx_ring[r_idx];
  4313. }
  4314. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
  4315. struct net_device *netdev)
  4316. {
  4317. struct igb_adapter *adapter = netdev_priv(netdev);
  4318. if (test_bit(__IGB_DOWN, &adapter->state)) {
  4319. dev_kfree_skb_any(skb);
  4320. return NETDEV_TX_OK;
  4321. }
  4322. if (skb->len <= 0) {
  4323. dev_kfree_skb_any(skb);
  4324. return NETDEV_TX_OK;
  4325. }
  4326. /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
  4327. * in order to meet this minimum size requirement.
  4328. */
  4329. if (skb_put_padto(skb, 17))
  4330. return NETDEV_TX_OK;
  4331. return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
  4332. }
  4333. /**
  4334. * igb_tx_timeout - Respond to a Tx Hang
  4335. * @netdev: network interface device structure
  4336. **/
  4337. static void igb_tx_timeout(struct net_device *netdev)
  4338. {
  4339. struct igb_adapter *adapter = netdev_priv(netdev);
  4340. struct e1000_hw *hw = &adapter->hw;
  4341. /* Do the reset outside of interrupt context */
  4342. adapter->tx_timeout_count++;
  4343. if (hw->mac.type >= e1000_82580)
  4344. hw->dev_spec._82575.global_device_reset = true;
  4345. schedule_work(&adapter->reset_task);
  4346. wr32(E1000_EICS,
  4347. (adapter->eims_enable_mask & ~adapter->eims_other));
  4348. }
  4349. static void igb_reset_task(struct work_struct *work)
  4350. {
  4351. struct igb_adapter *adapter;
  4352. adapter = container_of(work, struct igb_adapter, reset_task);
  4353. igb_dump(adapter);
  4354. netdev_err(adapter->netdev, "Reset adapter\n");
  4355. igb_reinit_locked(adapter);
  4356. }
  4357. /**
  4358. * igb_get_stats64 - Get System Network Statistics
  4359. * @netdev: network interface device structure
  4360. * @stats: rtnl_link_stats64 pointer
  4361. **/
  4362. static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
  4363. struct rtnl_link_stats64 *stats)
  4364. {
  4365. struct igb_adapter *adapter = netdev_priv(netdev);
  4366. spin_lock(&adapter->stats64_lock);
  4367. igb_update_stats(adapter, &adapter->stats64);
  4368. memcpy(stats, &adapter->stats64, sizeof(*stats));
  4369. spin_unlock(&adapter->stats64_lock);
  4370. return stats;
  4371. }
  4372. /**
  4373. * igb_change_mtu - Change the Maximum Transfer Unit
  4374. * @netdev: network interface device structure
  4375. * @new_mtu: new value for maximum frame size
  4376. *
  4377. * Returns 0 on success, negative on failure
  4378. **/
  4379. static int igb_change_mtu(struct net_device *netdev, int new_mtu)
  4380. {
  4381. struct igb_adapter *adapter = netdev_priv(netdev);
  4382. struct pci_dev *pdev = adapter->pdev;
  4383. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  4384. if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  4385. dev_err(&pdev->dev, "Invalid MTU setting\n");
  4386. return -EINVAL;
  4387. }
  4388. #define MAX_STD_JUMBO_FRAME_SIZE 9238
  4389. if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
  4390. dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
  4391. return -EINVAL;
  4392. }
  4393. /* adjust max frame to be at least the size of a standard frame */
  4394. if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
  4395. max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
  4396. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  4397. usleep_range(1000, 2000);
  4398. /* igb_down has a dependency on max_frame_size */
  4399. adapter->max_frame_size = max_frame;
  4400. if (netif_running(netdev))
  4401. igb_down(adapter);
  4402. dev_info(&pdev->dev, "changing MTU from %d to %d\n",
  4403. netdev->mtu, new_mtu);
  4404. netdev->mtu = new_mtu;
  4405. if (netif_running(netdev))
  4406. igb_up(adapter);
  4407. else
  4408. igb_reset(adapter);
  4409. clear_bit(__IGB_RESETTING, &adapter->state);
  4410. return 0;
  4411. }
  4412. /**
  4413. * igb_update_stats - Update the board statistics counters
  4414. * @adapter: board private structure
  4415. **/
  4416. void igb_update_stats(struct igb_adapter *adapter,
  4417. struct rtnl_link_stats64 *net_stats)
  4418. {
  4419. struct e1000_hw *hw = &adapter->hw;
  4420. struct pci_dev *pdev = adapter->pdev;
  4421. u32 reg, mpc;
  4422. int i;
  4423. u64 bytes, packets;
  4424. unsigned int start;
  4425. u64 _bytes, _packets;
  4426. /* Prevent stats update while adapter is being reset, or if the pci
  4427. * connection is down.
  4428. */
  4429. if (adapter->link_speed == 0)
  4430. return;
  4431. if (pci_channel_offline(pdev))
  4432. return;
  4433. bytes = 0;
  4434. packets = 0;
  4435. rcu_read_lock();
  4436. for (i = 0; i < adapter->num_rx_queues; i++) {
  4437. struct igb_ring *ring = adapter->rx_ring[i];
  4438. u32 rqdpc = rd32(E1000_RQDPC(i));
  4439. if (hw->mac.type >= e1000_i210)
  4440. wr32(E1000_RQDPC(i), 0);
  4441. if (rqdpc) {
  4442. ring->rx_stats.drops += rqdpc;
  4443. net_stats->rx_fifo_errors += rqdpc;
  4444. }
  4445. do {
  4446. start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
  4447. _bytes = ring->rx_stats.bytes;
  4448. _packets = ring->rx_stats.packets;
  4449. } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
  4450. bytes += _bytes;
  4451. packets += _packets;
  4452. }
  4453. net_stats->rx_bytes = bytes;
  4454. net_stats->rx_packets = packets;
  4455. bytes = 0;
  4456. packets = 0;
  4457. for (i = 0; i < adapter->num_tx_queues; i++) {
  4458. struct igb_ring *ring = adapter->tx_ring[i];
  4459. do {
  4460. start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
  4461. _bytes = ring->tx_stats.bytes;
  4462. _packets = ring->tx_stats.packets;
  4463. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
  4464. bytes += _bytes;
  4465. packets += _packets;
  4466. }
  4467. net_stats->tx_bytes = bytes;
  4468. net_stats->tx_packets = packets;
  4469. rcu_read_unlock();
  4470. /* read stats registers */
  4471. adapter->stats.crcerrs += rd32(E1000_CRCERRS);
  4472. adapter->stats.gprc += rd32(E1000_GPRC);
  4473. adapter->stats.gorc += rd32(E1000_GORCL);
  4474. rd32(E1000_GORCH); /* clear GORCL */
  4475. adapter->stats.bprc += rd32(E1000_BPRC);
  4476. adapter->stats.mprc += rd32(E1000_MPRC);
  4477. adapter->stats.roc += rd32(E1000_ROC);
  4478. adapter->stats.prc64 += rd32(E1000_PRC64);
  4479. adapter->stats.prc127 += rd32(E1000_PRC127);
  4480. adapter->stats.prc255 += rd32(E1000_PRC255);
  4481. adapter->stats.prc511 += rd32(E1000_PRC511);
  4482. adapter->stats.prc1023 += rd32(E1000_PRC1023);
  4483. adapter->stats.prc1522 += rd32(E1000_PRC1522);
  4484. adapter->stats.symerrs += rd32(E1000_SYMERRS);
  4485. adapter->stats.sec += rd32(E1000_SEC);
  4486. mpc = rd32(E1000_MPC);
  4487. adapter->stats.mpc += mpc;
  4488. net_stats->rx_fifo_errors += mpc;
  4489. adapter->stats.scc += rd32(E1000_SCC);
  4490. adapter->stats.ecol += rd32(E1000_ECOL);
  4491. adapter->stats.mcc += rd32(E1000_MCC);
  4492. adapter->stats.latecol += rd32(E1000_LATECOL);
  4493. adapter->stats.dc += rd32(E1000_DC);
  4494. adapter->stats.rlec += rd32(E1000_RLEC);
  4495. adapter->stats.xonrxc += rd32(E1000_XONRXC);
  4496. adapter->stats.xontxc += rd32(E1000_XONTXC);
  4497. adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
  4498. adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
  4499. adapter->stats.fcruc += rd32(E1000_FCRUC);
  4500. adapter->stats.gptc += rd32(E1000_GPTC);
  4501. adapter->stats.gotc += rd32(E1000_GOTCL);
  4502. rd32(E1000_GOTCH); /* clear GOTCL */
  4503. adapter->stats.rnbc += rd32(E1000_RNBC);
  4504. adapter->stats.ruc += rd32(E1000_RUC);
  4505. adapter->stats.rfc += rd32(E1000_RFC);
  4506. adapter->stats.rjc += rd32(E1000_RJC);
  4507. adapter->stats.tor += rd32(E1000_TORH);
  4508. adapter->stats.tot += rd32(E1000_TOTH);
  4509. adapter->stats.tpr += rd32(E1000_TPR);
  4510. adapter->stats.ptc64 += rd32(E1000_PTC64);
  4511. adapter->stats.ptc127 += rd32(E1000_PTC127);
  4512. adapter->stats.ptc255 += rd32(E1000_PTC255);
  4513. adapter->stats.ptc511 += rd32(E1000_PTC511);
  4514. adapter->stats.ptc1023 += rd32(E1000_PTC1023);
  4515. adapter->stats.ptc1522 += rd32(E1000_PTC1522);
  4516. adapter->stats.mptc += rd32(E1000_MPTC);
  4517. adapter->stats.bptc += rd32(E1000_BPTC);
  4518. adapter->stats.tpt += rd32(E1000_TPT);
  4519. adapter->stats.colc += rd32(E1000_COLC);
  4520. adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
  4521. /* read internal phy specific stats */
  4522. reg = rd32(E1000_CTRL_EXT);
  4523. if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
  4524. adapter->stats.rxerrc += rd32(E1000_RXERRC);
  4525. /* this stat has invalid values on i210/i211 */
  4526. if ((hw->mac.type != e1000_i210) &&
  4527. (hw->mac.type != e1000_i211))
  4528. adapter->stats.tncrs += rd32(E1000_TNCRS);
  4529. }
  4530. adapter->stats.tsctc += rd32(E1000_TSCTC);
  4531. adapter->stats.tsctfc += rd32(E1000_TSCTFC);
  4532. adapter->stats.iac += rd32(E1000_IAC);
  4533. adapter->stats.icrxoc += rd32(E1000_ICRXOC);
  4534. adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
  4535. adapter->stats.icrxatc += rd32(E1000_ICRXATC);
  4536. adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
  4537. adapter->stats.ictxatc += rd32(E1000_ICTXATC);
  4538. adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
  4539. adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
  4540. adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
  4541. /* Fill out the OS statistics structure */
  4542. net_stats->multicast = adapter->stats.mprc;
  4543. net_stats->collisions = adapter->stats.colc;
  4544. /* Rx Errors */
  4545. /* RLEC on some newer hardware can be incorrect so build
  4546. * our own version based on RUC and ROC
  4547. */
  4548. net_stats->rx_errors = adapter->stats.rxerrc +
  4549. adapter->stats.crcerrs + adapter->stats.algnerrc +
  4550. adapter->stats.ruc + adapter->stats.roc +
  4551. adapter->stats.cexterr;
  4552. net_stats->rx_length_errors = adapter->stats.ruc +
  4553. adapter->stats.roc;
  4554. net_stats->rx_crc_errors = adapter->stats.crcerrs;
  4555. net_stats->rx_frame_errors = adapter->stats.algnerrc;
  4556. net_stats->rx_missed_errors = adapter->stats.mpc;
  4557. /* Tx Errors */
  4558. net_stats->tx_errors = adapter->stats.ecol +
  4559. adapter->stats.latecol;
  4560. net_stats->tx_aborted_errors = adapter->stats.ecol;
  4561. net_stats->tx_window_errors = adapter->stats.latecol;
  4562. net_stats->tx_carrier_errors = adapter->stats.tncrs;
  4563. /* Tx Dropped needs to be maintained elsewhere */
  4564. /* Management Stats */
  4565. adapter->stats.mgptc += rd32(E1000_MGTPTC);
  4566. adapter->stats.mgprc += rd32(E1000_MGTPRC);
  4567. adapter->stats.mgpdc += rd32(E1000_MGTPDC);
  4568. /* OS2BMC Stats */
  4569. reg = rd32(E1000_MANC);
  4570. if (reg & E1000_MANC_EN_BMC2OS) {
  4571. adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
  4572. adapter->stats.o2bspc += rd32(E1000_O2BSPC);
  4573. adapter->stats.b2ospc += rd32(E1000_B2OSPC);
  4574. adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
  4575. }
  4576. }
  4577. static void igb_tsync_interrupt(struct igb_adapter *adapter)
  4578. {
  4579. struct e1000_hw *hw = &adapter->hw;
  4580. struct ptp_clock_event event;
  4581. struct timespec ts;
  4582. u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
  4583. if (tsicr & TSINTR_SYS_WRAP) {
  4584. event.type = PTP_CLOCK_PPS;
  4585. if (adapter->ptp_caps.pps)
  4586. ptp_clock_event(adapter->ptp_clock, &event);
  4587. else
  4588. dev_err(&adapter->pdev->dev, "unexpected SYS WRAP");
  4589. ack |= TSINTR_SYS_WRAP;
  4590. }
  4591. if (tsicr & E1000_TSICR_TXTS) {
  4592. /* retrieve hardware timestamp */
  4593. schedule_work(&adapter->ptp_tx_work);
  4594. ack |= E1000_TSICR_TXTS;
  4595. }
  4596. if (tsicr & TSINTR_TT0) {
  4597. spin_lock(&adapter->tmreg_lock);
  4598. ts = timespec_add(adapter->perout[0].start,
  4599. adapter->perout[0].period);
  4600. wr32(E1000_TRGTTIML0, ts.tv_nsec);
  4601. wr32(E1000_TRGTTIMH0, ts.tv_sec);
  4602. tsauxc = rd32(E1000_TSAUXC);
  4603. tsauxc |= TSAUXC_EN_TT0;
  4604. wr32(E1000_TSAUXC, tsauxc);
  4605. adapter->perout[0].start = ts;
  4606. spin_unlock(&adapter->tmreg_lock);
  4607. ack |= TSINTR_TT0;
  4608. }
  4609. if (tsicr & TSINTR_TT1) {
  4610. spin_lock(&adapter->tmreg_lock);
  4611. ts = timespec_add(adapter->perout[1].start,
  4612. adapter->perout[1].period);
  4613. wr32(E1000_TRGTTIML1, ts.tv_nsec);
  4614. wr32(E1000_TRGTTIMH1, ts.tv_sec);
  4615. tsauxc = rd32(E1000_TSAUXC);
  4616. tsauxc |= TSAUXC_EN_TT1;
  4617. wr32(E1000_TSAUXC, tsauxc);
  4618. adapter->perout[1].start = ts;
  4619. spin_unlock(&adapter->tmreg_lock);
  4620. ack |= TSINTR_TT1;
  4621. }
  4622. if (tsicr & TSINTR_AUTT0) {
  4623. nsec = rd32(E1000_AUXSTMPL0);
  4624. sec = rd32(E1000_AUXSTMPH0);
  4625. event.type = PTP_CLOCK_EXTTS;
  4626. event.index = 0;
  4627. event.timestamp = sec * 1000000000ULL + nsec;
  4628. ptp_clock_event(adapter->ptp_clock, &event);
  4629. ack |= TSINTR_AUTT0;
  4630. }
  4631. if (tsicr & TSINTR_AUTT1) {
  4632. nsec = rd32(E1000_AUXSTMPL1);
  4633. sec = rd32(E1000_AUXSTMPH1);
  4634. event.type = PTP_CLOCK_EXTTS;
  4635. event.index = 1;
  4636. event.timestamp = sec * 1000000000ULL + nsec;
  4637. ptp_clock_event(adapter->ptp_clock, &event);
  4638. ack |= TSINTR_AUTT1;
  4639. }
  4640. /* acknowledge the interrupts */
  4641. wr32(E1000_TSICR, ack);
  4642. }
  4643. static irqreturn_t igb_msix_other(int irq, void *data)
  4644. {
  4645. struct igb_adapter *adapter = data;
  4646. struct e1000_hw *hw = &adapter->hw;
  4647. u32 icr = rd32(E1000_ICR);
  4648. /* reading ICR causes bit 31 of EICR to be cleared */
  4649. if (icr & E1000_ICR_DRSTA)
  4650. schedule_work(&adapter->reset_task);
  4651. if (icr & E1000_ICR_DOUTSYNC) {
  4652. /* HW is reporting DMA is out of sync */
  4653. adapter->stats.doosync++;
  4654. /* The DMA Out of Sync is also indication of a spoof event
  4655. * in IOV mode. Check the Wrong VM Behavior register to
  4656. * see if it is really a spoof event.
  4657. */
  4658. igb_check_wvbr(adapter);
  4659. }
  4660. /* Check for a mailbox event */
  4661. if (icr & E1000_ICR_VMMB)
  4662. igb_msg_task(adapter);
  4663. if (icr & E1000_ICR_LSC) {
  4664. hw->mac.get_link_status = 1;
  4665. /* guard against interrupt when we're going down */
  4666. if (!test_bit(__IGB_DOWN, &adapter->state))
  4667. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  4668. }
  4669. if (icr & E1000_ICR_TS)
  4670. igb_tsync_interrupt(adapter);
  4671. wr32(E1000_EIMS, adapter->eims_other);
  4672. return IRQ_HANDLED;
  4673. }
  4674. static void igb_write_itr(struct igb_q_vector *q_vector)
  4675. {
  4676. struct igb_adapter *adapter = q_vector->adapter;
  4677. u32 itr_val = q_vector->itr_val & 0x7FFC;
  4678. if (!q_vector->set_itr)
  4679. return;
  4680. if (!itr_val)
  4681. itr_val = 0x4;
  4682. if (adapter->hw.mac.type == e1000_82575)
  4683. itr_val |= itr_val << 16;
  4684. else
  4685. itr_val |= E1000_EITR_CNT_IGNR;
  4686. writel(itr_val, q_vector->itr_register);
  4687. q_vector->set_itr = 0;
  4688. }
  4689. static irqreturn_t igb_msix_ring(int irq, void *data)
  4690. {
  4691. struct igb_q_vector *q_vector = data;
  4692. /* Write the ITR value calculated from the previous interrupt. */
  4693. igb_write_itr(q_vector);
  4694. napi_schedule(&q_vector->napi);
  4695. return IRQ_HANDLED;
  4696. }
  4697. #ifdef CONFIG_IGB_DCA
  4698. static void igb_update_tx_dca(struct igb_adapter *adapter,
  4699. struct igb_ring *tx_ring,
  4700. int cpu)
  4701. {
  4702. struct e1000_hw *hw = &adapter->hw;
  4703. u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
  4704. if (hw->mac.type != e1000_82575)
  4705. txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
  4706. /* We can enable relaxed ordering for reads, but not writes when
  4707. * DCA is enabled. This is due to a known issue in some chipsets
  4708. * which will cause the DCA tag to be cleared.
  4709. */
  4710. txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
  4711. E1000_DCA_TXCTRL_DATA_RRO_EN |
  4712. E1000_DCA_TXCTRL_DESC_DCA_EN;
  4713. wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
  4714. }
  4715. static void igb_update_rx_dca(struct igb_adapter *adapter,
  4716. struct igb_ring *rx_ring,
  4717. int cpu)
  4718. {
  4719. struct e1000_hw *hw = &adapter->hw;
  4720. u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
  4721. if (hw->mac.type != e1000_82575)
  4722. rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
  4723. /* We can enable relaxed ordering for reads, but not writes when
  4724. * DCA is enabled. This is due to a known issue in some chipsets
  4725. * which will cause the DCA tag to be cleared.
  4726. */
  4727. rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
  4728. E1000_DCA_RXCTRL_DESC_DCA_EN;
  4729. wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
  4730. }
  4731. static void igb_update_dca(struct igb_q_vector *q_vector)
  4732. {
  4733. struct igb_adapter *adapter = q_vector->adapter;
  4734. int cpu = get_cpu();
  4735. if (q_vector->cpu == cpu)
  4736. goto out_no_update;
  4737. if (q_vector->tx.ring)
  4738. igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
  4739. if (q_vector->rx.ring)
  4740. igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
  4741. q_vector->cpu = cpu;
  4742. out_no_update:
  4743. put_cpu();
  4744. }
  4745. static void igb_setup_dca(struct igb_adapter *adapter)
  4746. {
  4747. struct e1000_hw *hw = &adapter->hw;
  4748. int i;
  4749. if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
  4750. return;
  4751. /* Always use CB2 mode, difference is masked in the CB driver. */
  4752. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
  4753. for (i = 0; i < adapter->num_q_vectors; i++) {
  4754. adapter->q_vector[i]->cpu = -1;
  4755. igb_update_dca(adapter->q_vector[i]);
  4756. }
  4757. }
  4758. static int __igb_notify_dca(struct device *dev, void *data)
  4759. {
  4760. struct net_device *netdev = dev_get_drvdata(dev);
  4761. struct igb_adapter *adapter = netdev_priv(netdev);
  4762. struct pci_dev *pdev = adapter->pdev;
  4763. struct e1000_hw *hw = &adapter->hw;
  4764. unsigned long event = *(unsigned long *)data;
  4765. switch (event) {
  4766. case DCA_PROVIDER_ADD:
  4767. /* if already enabled, don't do it again */
  4768. if (adapter->flags & IGB_FLAG_DCA_ENABLED)
  4769. break;
  4770. if (dca_add_requester(dev) == 0) {
  4771. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  4772. dev_info(&pdev->dev, "DCA enabled\n");
  4773. igb_setup_dca(adapter);
  4774. break;
  4775. }
  4776. /* Fall Through since DCA is disabled. */
  4777. case DCA_PROVIDER_REMOVE:
  4778. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  4779. /* without this a class_device is left
  4780. * hanging around in the sysfs model
  4781. */
  4782. dca_remove_requester(dev);
  4783. dev_info(&pdev->dev, "DCA disabled\n");
  4784. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  4785. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  4786. }
  4787. break;
  4788. }
  4789. return 0;
  4790. }
  4791. static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
  4792. void *p)
  4793. {
  4794. int ret_val;
  4795. ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
  4796. __igb_notify_dca);
  4797. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  4798. }
  4799. #endif /* CONFIG_IGB_DCA */
  4800. #ifdef CONFIG_PCI_IOV
  4801. static int igb_vf_configure(struct igb_adapter *adapter, int vf)
  4802. {
  4803. unsigned char mac_addr[ETH_ALEN];
  4804. eth_zero_addr(mac_addr);
  4805. igb_set_vf_mac(adapter, vf, mac_addr);
  4806. /* By default spoof check is enabled for all VFs */
  4807. adapter->vf_data[vf].spoofchk_enabled = true;
  4808. return 0;
  4809. }
  4810. #endif
  4811. static void igb_ping_all_vfs(struct igb_adapter *adapter)
  4812. {
  4813. struct e1000_hw *hw = &adapter->hw;
  4814. u32 ping;
  4815. int i;
  4816. for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
  4817. ping = E1000_PF_CONTROL_MSG;
  4818. if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
  4819. ping |= E1000_VT_MSGTYPE_CTS;
  4820. igb_write_mbx(hw, &ping, 1, i);
  4821. }
  4822. }
  4823. static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  4824. {
  4825. struct e1000_hw *hw = &adapter->hw;
  4826. u32 vmolr = rd32(E1000_VMOLR(vf));
  4827. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  4828. vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
  4829. IGB_VF_FLAG_MULTI_PROMISC);
  4830. vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  4831. if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
  4832. vmolr |= E1000_VMOLR_MPME;
  4833. vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
  4834. *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
  4835. } else {
  4836. /* if we have hashes and we are clearing a multicast promisc
  4837. * flag we need to write the hashes to the MTA as this step
  4838. * was previously skipped
  4839. */
  4840. if (vf_data->num_vf_mc_hashes > 30) {
  4841. vmolr |= E1000_VMOLR_MPME;
  4842. } else if (vf_data->num_vf_mc_hashes) {
  4843. int j;
  4844. vmolr |= E1000_VMOLR_ROMPE;
  4845. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  4846. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  4847. }
  4848. }
  4849. wr32(E1000_VMOLR(vf), vmolr);
  4850. /* there are flags left unprocessed, likely not supported */
  4851. if (*msgbuf & E1000_VT_MSGINFO_MASK)
  4852. return -EINVAL;
  4853. return 0;
  4854. }
  4855. static int igb_set_vf_multicasts(struct igb_adapter *adapter,
  4856. u32 *msgbuf, u32 vf)
  4857. {
  4858. int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  4859. u16 *hash_list = (u16 *)&msgbuf[1];
  4860. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  4861. int i;
  4862. /* salt away the number of multicast addresses assigned
  4863. * to this VF for later use to restore when the PF multi cast
  4864. * list changes
  4865. */
  4866. vf_data->num_vf_mc_hashes = n;
  4867. /* only up to 30 hash values supported */
  4868. if (n > 30)
  4869. n = 30;
  4870. /* store the hashes for later use */
  4871. for (i = 0; i < n; i++)
  4872. vf_data->vf_mc_hashes[i] = hash_list[i];
  4873. /* Flush and reset the mta with the new values */
  4874. igb_set_rx_mode(adapter->netdev);
  4875. return 0;
  4876. }
  4877. static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
  4878. {
  4879. struct e1000_hw *hw = &adapter->hw;
  4880. struct vf_data_storage *vf_data;
  4881. int i, j;
  4882. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  4883. u32 vmolr = rd32(E1000_VMOLR(i));
  4884. vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  4885. vf_data = &adapter->vf_data[i];
  4886. if ((vf_data->num_vf_mc_hashes > 30) ||
  4887. (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
  4888. vmolr |= E1000_VMOLR_MPME;
  4889. } else if (vf_data->num_vf_mc_hashes) {
  4890. vmolr |= E1000_VMOLR_ROMPE;
  4891. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  4892. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  4893. }
  4894. wr32(E1000_VMOLR(i), vmolr);
  4895. }
  4896. }
  4897. static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
  4898. {
  4899. struct e1000_hw *hw = &adapter->hw;
  4900. u32 pool_mask, reg, vid;
  4901. int i;
  4902. pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
  4903. /* Find the vlan filter for this id */
  4904. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  4905. reg = rd32(E1000_VLVF(i));
  4906. /* remove the vf from the pool */
  4907. reg &= ~pool_mask;
  4908. /* if pool is empty then remove entry from vfta */
  4909. if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
  4910. (reg & E1000_VLVF_VLANID_ENABLE)) {
  4911. reg = 0;
  4912. vid = reg & E1000_VLVF_VLANID_MASK;
  4913. igb_vfta_set(hw, vid, false);
  4914. }
  4915. wr32(E1000_VLVF(i), reg);
  4916. }
  4917. adapter->vf_data[vf].vlans_enabled = 0;
  4918. }
  4919. static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
  4920. {
  4921. struct e1000_hw *hw = &adapter->hw;
  4922. u32 reg, i;
  4923. /* The vlvf table only exists on 82576 hardware and newer */
  4924. if (hw->mac.type < e1000_82576)
  4925. return -1;
  4926. /* we only need to do this if VMDq is enabled */
  4927. if (!adapter->vfs_allocated_count)
  4928. return -1;
  4929. /* Find the vlan filter for this id */
  4930. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  4931. reg = rd32(E1000_VLVF(i));
  4932. if ((reg & E1000_VLVF_VLANID_ENABLE) &&
  4933. vid == (reg & E1000_VLVF_VLANID_MASK))
  4934. break;
  4935. }
  4936. if (add) {
  4937. if (i == E1000_VLVF_ARRAY_SIZE) {
  4938. /* Did not find a matching VLAN ID entry that was
  4939. * enabled. Search for a free filter entry, i.e.
  4940. * one without the enable bit set
  4941. */
  4942. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  4943. reg = rd32(E1000_VLVF(i));
  4944. if (!(reg & E1000_VLVF_VLANID_ENABLE))
  4945. break;
  4946. }
  4947. }
  4948. if (i < E1000_VLVF_ARRAY_SIZE) {
  4949. /* Found an enabled/available entry */
  4950. reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
  4951. /* if !enabled we need to set this up in vfta */
  4952. if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
  4953. /* add VID to filter table */
  4954. igb_vfta_set(hw, vid, true);
  4955. reg |= E1000_VLVF_VLANID_ENABLE;
  4956. }
  4957. reg &= ~E1000_VLVF_VLANID_MASK;
  4958. reg |= vid;
  4959. wr32(E1000_VLVF(i), reg);
  4960. /* do not modify RLPML for PF devices */
  4961. if (vf >= adapter->vfs_allocated_count)
  4962. return 0;
  4963. if (!adapter->vf_data[vf].vlans_enabled) {
  4964. u32 size;
  4965. reg = rd32(E1000_VMOLR(vf));
  4966. size = reg & E1000_VMOLR_RLPML_MASK;
  4967. size += 4;
  4968. reg &= ~E1000_VMOLR_RLPML_MASK;
  4969. reg |= size;
  4970. wr32(E1000_VMOLR(vf), reg);
  4971. }
  4972. adapter->vf_data[vf].vlans_enabled++;
  4973. }
  4974. } else {
  4975. if (i < E1000_VLVF_ARRAY_SIZE) {
  4976. /* remove vf from the pool */
  4977. reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
  4978. /* if pool is empty then remove entry from vfta */
  4979. if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
  4980. reg = 0;
  4981. igb_vfta_set(hw, vid, false);
  4982. }
  4983. wr32(E1000_VLVF(i), reg);
  4984. /* do not modify RLPML for PF devices */
  4985. if (vf >= adapter->vfs_allocated_count)
  4986. return 0;
  4987. adapter->vf_data[vf].vlans_enabled--;
  4988. if (!adapter->vf_data[vf].vlans_enabled) {
  4989. u32 size;
  4990. reg = rd32(E1000_VMOLR(vf));
  4991. size = reg & E1000_VMOLR_RLPML_MASK;
  4992. size -= 4;
  4993. reg &= ~E1000_VMOLR_RLPML_MASK;
  4994. reg |= size;
  4995. wr32(E1000_VMOLR(vf), reg);
  4996. }
  4997. }
  4998. }
  4999. return 0;
  5000. }
  5001. static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
  5002. {
  5003. struct e1000_hw *hw = &adapter->hw;
  5004. if (vid)
  5005. wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
  5006. else
  5007. wr32(E1000_VMVIR(vf), 0);
  5008. }
  5009. static int igb_ndo_set_vf_vlan(struct net_device *netdev,
  5010. int vf, u16 vlan, u8 qos)
  5011. {
  5012. int err = 0;
  5013. struct igb_adapter *adapter = netdev_priv(netdev);
  5014. if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
  5015. return -EINVAL;
  5016. if (vlan || qos) {
  5017. err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
  5018. if (err)
  5019. goto out;
  5020. igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
  5021. igb_set_vmolr(adapter, vf, !vlan);
  5022. adapter->vf_data[vf].pf_vlan = vlan;
  5023. adapter->vf_data[vf].pf_qos = qos;
  5024. dev_info(&adapter->pdev->dev,
  5025. "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
  5026. if (test_bit(__IGB_DOWN, &adapter->state)) {
  5027. dev_warn(&adapter->pdev->dev,
  5028. "The VF VLAN has been set, but the PF device is not up.\n");
  5029. dev_warn(&adapter->pdev->dev,
  5030. "Bring the PF device up before attempting to use the VF device.\n");
  5031. }
  5032. } else {
  5033. igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
  5034. false, vf);
  5035. igb_set_vmvir(adapter, vlan, vf);
  5036. igb_set_vmolr(adapter, vf, true);
  5037. adapter->vf_data[vf].pf_vlan = 0;
  5038. adapter->vf_data[vf].pf_qos = 0;
  5039. }
  5040. out:
  5041. return err;
  5042. }
  5043. static int igb_find_vlvf_entry(struct igb_adapter *adapter, int vid)
  5044. {
  5045. struct e1000_hw *hw = &adapter->hw;
  5046. int i;
  5047. u32 reg;
  5048. /* Find the vlan filter for this id */
  5049. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  5050. reg = rd32(E1000_VLVF(i));
  5051. if ((reg & E1000_VLVF_VLANID_ENABLE) &&
  5052. vid == (reg & E1000_VLVF_VLANID_MASK))
  5053. break;
  5054. }
  5055. if (i >= E1000_VLVF_ARRAY_SIZE)
  5056. i = -1;
  5057. return i;
  5058. }
  5059. static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  5060. {
  5061. struct e1000_hw *hw = &adapter->hw;
  5062. int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  5063. int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
  5064. int err = 0;
  5065. /* If in promiscuous mode we need to make sure the PF also has
  5066. * the VLAN filter set.
  5067. */
  5068. if (add && (adapter->netdev->flags & IFF_PROMISC))
  5069. err = igb_vlvf_set(adapter, vid, add,
  5070. adapter->vfs_allocated_count);
  5071. if (err)
  5072. goto out;
  5073. err = igb_vlvf_set(adapter, vid, add, vf);
  5074. if (err)
  5075. goto out;
  5076. /* Go through all the checks to see if the VLAN filter should
  5077. * be wiped completely.
  5078. */
  5079. if (!add && (adapter->netdev->flags & IFF_PROMISC)) {
  5080. u32 vlvf, bits;
  5081. int regndx = igb_find_vlvf_entry(adapter, vid);
  5082. if (regndx < 0)
  5083. goto out;
  5084. /* See if any other pools are set for this VLAN filter
  5085. * entry other than the PF.
  5086. */
  5087. vlvf = bits = rd32(E1000_VLVF(regndx));
  5088. bits &= 1 << (E1000_VLVF_POOLSEL_SHIFT +
  5089. adapter->vfs_allocated_count);
  5090. /* If the filter was removed then ensure PF pool bit
  5091. * is cleared if the PF only added itself to the pool
  5092. * because the PF is in promiscuous mode.
  5093. */
  5094. if ((vlvf & VLAN_VID_MASK) == vid &&
  5095. !test_bit(vid, adapter->active_vlans) &&
  5096. !bits)
  5097. igb_vlvf_set(adapter, vid, add,
  5098. adapter->vfs_allocated_count);
  5099. }
  5100. out:
  5101. return err;
  5102. }
  5103. static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
  5104. {
  5105. /* clear flags - except flag that indicates PF has set the MAC */
  5106. adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
  5107. adapter->vf_data[vf].last_nack = jiffies;
  5108. /* reset offloads to defaults */
  5109. igb_set_vmolr(adapter, vf, true);
  5110. /* reset vlans for device */
  5111. igb_clear_vf_vfta(adapter, vf);
  5112. if (adapter->vf_data[vf].pf_vlan)
  5113. igb_ndo_set_vf_vlan(adapter->netdev, vf,
  5114. adapter->vf_data[vf].pf_vlan,
  5115. adapter->vf_data[vf].pf_qos);
  5116. else
  5117. igb_clear_vf_vfta(adapter, vf);
  5118. /* reset multicast table array for vf */
  5119. adapter->vf_data[vf].num_vf_mc_hashes = 0;
  5120. /* Flush and reset the mta with the new values */
  5121. igb_set_rx_mode(adapter->netdev);
  5122. }
  5123. static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
  5124. {
  5125. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5126. /* clear mac address as we were hotplug removed/added */
  5127. if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
  5128. eth_zero_addr(vf_mac);
  5129. /* process remaining reset events */
  5130. igb_vf_reset(adapter, vf);
  5131. }
  5132. static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
  5133. {
  5134. struct e1000_hw *hw = &adapter->hw;
  5135. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5136. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  5137. u32 reg, msgbuf[3];
  5138. u8 *addr = (u8 *)(&msgbuf[1]);
  5139. /* process all the same items cleared in a function level reset */
  5140. igb_vf_reset(adapter, vf);
  5141. /* set vf mac address */
  5142. igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
  5143. /* enable transmit and receive for vf */
  5144. reg = rd32(E1000_VFTE);
  5145. wr32(E1000_VFTE, reg | (1 << vf));
  5146. reg = rd32(E1000_VFRE);
  5147. wr32(E1000_VFRE, reg | (1 << vf));
  5148. adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
  5149. /* reply to reset with ack and vf mac address */
  5150. if (!is_zero_ether_addr(vf_mac)) {
  5151. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
  5152. memcpy(addr, vf_mac, ETH_ALEN);
  5153. } else {
  5154. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
  5155. }
  5156. igb_write_mbx(hw, msgbuf, 3, vf);
  5157. }
  5158. static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
  5159. {
  5160. /* The VF MAC Address is stored in a packed array of bytes
  5161. * starting at the second 32 bit word of the msg array
  5162. */
  5163. unsigned char *addr = (char *)&msg[1];
  5164. int err = -1;
  5165. if (is_valid_ether_addr(addr))
  5166. err = igb_set_vf_mac(adapter, vf, addr);
  5167. return err;
  5168. }
  5169. static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
  5170. {
  5171. struct e1000_hw *hw = &adapter->hw;
  5172. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5173. u32 msg = E1000_VT_MSGTYPE_NACK;
  5174. /* if device isn't clear to send it shouldn't be reading either */
  5175. if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
  5176. time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
  5177. igb_write_mbx(hw, &msg, 1, vf);
  5178. vf_data->last_nack = jiffies;
  5179. }
  5180. }
  5181. static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
  5182. {
  5183. struct pci_dev *pdev = adapter->pdev;
  5184. u32 msgbuf[E1000_VFMAILBOX_SIZE];
  5185. struct e1000_hw *hw = &adapter->hw;
  5186. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5187. s32 retval;
  5188. retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
  5189. if (retval) {
  5190. /* if receive failed revoke VF CTS stats and restart init */
  5191. dev_err(&pdev->dev, "Error receiving message from VF\n");
  5192. vf_data->flags &= ~IGB_VF_FLAG_CTS;
  5193. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5194. return;
  5195. goto out;
  5196. }
  5197. /* this is a message we already processed, do nothing */
  5198. if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
  5199. return;
  5200. /* until the vf completes a reset it should not be
  5201. * allowed to start any configuration.
  5202. */
  5203. if (msgbuf[0] == E1000_VF_RESET) {
  5204. igb_vf_reset_msg(adapter, vf);
  5205. return;
  5206. }
  5207. if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
  5208. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5209. return;
  5210. retval = -1;
  5211. goto out;
  5212. }
  5213. switch ((msgbuf[0] & 0xFFFF)) {
  5214. case E1000_VF_SET_MAC_ADDR:
  5215. retval = -EINVAL;
  5216. if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
  5217. retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
  5218. else
  5219. dev_warn(&pdev->dev,
  5220. "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
  5221. vf);
  5222. break;
  5223. case E1000_VF_SET_PROMISC:
  5224. retval = igb_set_vf_promisc(adapter, msgbuf, vf);
  5225. break;
  5226. case E1000_VF_SET_MULTICAST:
  5227. retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
  5228. break;
  5229. case E1000_VF_SET_LPE:
  5230. retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
  5231. break;
  5232. case E1000_VF_SET_VLAN:
  5233. retval = -1;
  5234. if (vf_data->pf_vlan)
  5235. dev_warn(&pdev->dev,
  5236. "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
  5237. vf);
  5238. else
  5239. retval = igb_set_vf_vlan(adapter, msgbuf, vf);
  5240. break;
  5241. default:
  5242. dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
  5243. retval = -1;
  5244. break;
  5245. }
  5246. msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
  5247. out:
  5248. /* notify the VF of the results of what it sent us */
  5249. if (retval)
  5250. msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
  5251. else
  5252. msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
  5253. igb_write_mbx(hw, msgbuf, 1, vf);
  5254. }
  5255. static void igb_msg_task(struct igb_adapter *adapter)
  5256. {
  5257. struct e1000_hw *hw = &adapter->hw;
  5258. u32 vf;
  5259. for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
  5260. /* process any reset requests */
  5261. if (!igb_check_for_rst(hw, vf))
  5262. igb_vf_reset_event(adapter, vf);
  5263. /* process any messages pending */
  5264. if (!igb_check_for_msg(hw, vf))
  5265. igb_rcv_msg_from_vf(adapter, vf);
  5266. /* process any acks */
  5267. if (!igb_check_for_ack(hw, vf))
  5268. igb_rcv_ack_from_vf(adapter, vf);
  5269. }
  5270. }
  5271. /**
  5272. * igb_set_uta - Set unicast filter table address
  5273. * @adapter: board private structure
  5274. *
  5275. * The unicast table address is a register array of 32-bit registers.
  5276. * The table is meant to be used in a way similar to how the MTA is used
  5277. * however due to certain limitations in the hardware it is necessary to
  5278. * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
  5279. * enable bit to allow vlan tag stripping when promiscuous mode is enabled
  5280. **/
  5281. static void igb_set_uta(struct igb_adapter *adapter)
  5282. {
  5283. struct e1000_hw *hw = &adapter->hw;
  5284. int i;
  5285. /* The UTA table only exists on 82576 hardware and newer */
  5286. if (hw->mac.type < e1000_82576)
  5287. return;
  5288. /* we only need to do this if VMDq is enabled */
  5289. if (!adapter->vfs_allocated_count)
  5290. return;
  5291. for (i = 0; i < hw->mac.uta_reg_count; i++)
  5292. array_wr32(E1000_UTA, i, ~0);
  5293. }
  5294. /**
  5295. * igb_intr_msi - Interrupt Handler
  5296. * @irq: interrupt number
  5297. * @data: pointer to a network interface device structure
  5298. **/
  5299. static irqreturn_t igb_intr_msi(int irq, void *data)
  5300. {
  5301. struct igb_adapter *adapter = data;
  5302. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5303. struct e1000_hw *hw = &adapter->hw;
  5304. /* read ICR disables interrupts using IAM */
  5305. u32 icr = rd32(E1000_ICR);
  5306. igb_write_itr(q_vector);
  5307. if (icr & E1000_ICR_DRSTA)
  5308. schedule_work(&adapter->reset_task);
  5309. if (icr & E1000_ICR_DOUTSYNC) {
  5310. /* HW is reporting DMA is out of sync */
  5311. adapter->stats.doosync++;
  5312. }
  5313. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5314. hw->mac.get_link_status = 1;
  5315. if (!test_bit(__IGB_DOWN, &adapter->state))
  5316. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5317. }
  5318. if (icr & E1000_ICR_TS)
  5319. igb_tsync_interrupt(adapter);
  5320. napi_schedule(&q_vector->napi);
  5321. return IRQ_HANDLED;
  5322. }
  5323. /**
  5324. * igb_intr - Legacy Interrupt Handler
  5325. * @irq: interrupt number
  5326. * @data: pointer to a network interface device structure
  5327. **/
  5328. static irqreturn_t igb_intr(int irq, void *data)
  5329. {
  5330. struct igb_adapter *adapter = data;
  5331. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5332. struct e1000_hw *hw = &adapter->hw;
  5333. /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
  5334. * need for the IMC write
  5335. */
  5336. u32 icr = rd32(E1000_ICR);
  5337. /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
  5338. * not set, then the adapter didn't send an interrupt
  5339. */
  5340. if (!(icr & E1000_ICR_INT_ASSERTED))
  5341. return IRQ_NONE;
  5342. igb_write_itr(q_vector);
  5343. if (icr & E1000_ICR_DRSTA)
  5344. schedule_work(&adapter->reset_task);
  5345. if (icr & E1000_ICR_DOUTSYNC) {
  5346. /* HW is reporting DMA is out of sync */
  5347. adapter->stats.doosync++;
  5348. }
  5349. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5350. hw->mac.get_link_status = 1;
  5351. /* guard against interrupt when we're going down */
  5352. if (!test_bit(__IGB_DOWN, &adapter->state))
  5353. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5354. }
  5355. if (icr & E1000_ICR_TS)
  5356. igb_tsync_interrupt(adapter);
  5357. napi_schedule(&q_vector->napi);
  5358. return IRQ_HANDLED;
  5359. }
  5360. static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
  5361. {
  5362. struct igb_adapter *adapter = q_vector->adapter;
  5363. struct e1000_hw *hw = &adapter->hw;
  5364. if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
  5365. (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
  5366. if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
  5367. igb_set_itr(q_vector);
  5368. else
  5369. igb_update_ring_itr(q_vector);
  5370. }
  5371. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  5372. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  5373. wr32(E1000_EIMS, q_vector->eims_value);
  5374. else
  5375. igb_irq_enable(adapter);
  5376. }
  5377. }
  5378. /**
  5379. * igb_poll - NAPI Rx polling callback
  5380. * @napi: napi polling structure
  5381. * @budget: count of how many packets we should handle
  5382. **/
  5383. static int igb_poll(struct napi_struct *napi, int budget)
  5384. {
  5385. struct igb_q_vector *q_vector = container_of(napi,
  5386. struct igb_q_vector,
  5387. napi);
  5388. bool clean_complete = true;
  5389. #ifdef CONFIG_IGB_DCA
  5390. if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
  5391. igb_update_dca(q_vector);
  5392. #endif
  5393. if (q_vector->tx.ring)
  5394. clean_complete = igb_clean_tx_irq(q_vector);
  5395. if (q_vector->rx.ring)
  5396. clean_complete &= igb_clean_rx_irq(q_vector, budget);
  5397. /* If all work not completed, return budget and keep polling */
  5398. if (!clean_complete)
  5399. return budget;
  5400. /* If not enough Rx work done, exit the polling mode */
  5401. napi_complete(napi);
  5402. igb_ring_irq_enable(q_vector);
  5403. return 0;
  5404. }
  5405. /**
  5406. * igb_clean_tx_irq - Reclaim resources after transmit completes
  5407. * @q_vector: pointer to q_vector containing needed info
  5408. *
  5409. * returns true if ring is completely cleaned
  5410. **/
  5411. static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
  5412. {
  5413. struct igb_adapter *adapter = q_vector->adapter;
  5414. struct igb_ring *tx_ring = q_vector->tx.ring;
  5415. struct igb_tx_buffer *tx_buffer;
  5416. union e1000_adv_tx_desc *tx_desc;
  5417. unsigned int total_bytes = 0, total_packets = 0;
  5418. unsigned int budget = q_vector->tx.work_limit;
  5419. unsigned int i = tx_ring->next_to_clean;
  5420. if (test_bit(__IGB_DOWN, &adapter->state))
  5421. return true;
  5422. tx_buffer = &tx_ring->tx_buffer_info[i];
  5423. tx_desc = IGB_TX_DESC(tx_ring, i);
  5424. i -= tx_ring->count;
  5425. do {
  5426. union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
  5427. /* if next_to_watch is not set then there is no work pending */
  5428. if (!eop_desc)
  5429. break;
  5430. /* prevent any other reads prior to eop_desc */
  5431. read_barrier_depends();
  5432. /* if DD is not set pending work has not been completed */
  5433. if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
  5434. break;
  5435. /* clear next_to_watch to prevent false hangs */
  5436. tx_buffer->next_to_watch = NULL;
  5437. /* update the statistics for this packet */
  5438. total_bytes += tx_buffer->bytecount;
  5439. total_packets += tx_buffer->gso_segs;
  5440. /* free the skb */
  5441. dev_consume_skb_any(tx_buffer->skb);
  5442. /* unmap skb header data */
  5443. dma_unmap_single(tx_ring->dev,
  5444. dma_unmap_addr(tx_buffer, dma),
  5445. dma_unmap_len(tx_buffer, len),
  5446. DMA_TO_DEVICE);
  5447. /* clear tx_buffer data */
  5448. tx_buffer->skb = NULL;
  5449. dma_unmap_len_set(tx_buffer, len, 0);
  5450. /* clear last DMA location and unmap remaining buffers */
  5451. while (tx_desc != eop_desc) {
  5452. tx_buffer++;
  5453. tx_desc++;
  5454. i++;
  5455. if (unlikely(!i)) {
  5456. i -= tx_ring->count;
  5457. tx_buffer = tx_ring->tx_buffer_info;
  5458. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5459. }
  5460. /* unmap any remaining paged data */
  5461. if (dma_unmap_len(tx_buffer, len)) {
  5462. dma_unmap_page(tx_ring->dev,
  5463. dma_unmap_addr(tx_buffer, dma),
  5464. dma_unmap_len(tx_buffer, len),
  5465. DMA_TO_DEVICE);
  5466. dma_unmap_len_set(tx_buffer, len, 0);
  5467. }
  5468. }
  5469. /* move us one more past the eop_desc for start of next pkt */
  5470. tx_buffer++;
  5471. tx_desc++;
  5472. i++;
  5473. if (unlikely(!i)) {
  5474. i -= tx_ring->count;
  5475. tx_buffer = tx_ring->tx_buffer_info;
  5476. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5477. }
  5478. /* issue prefetch for next Tx descriptor */
  5479. prefetch(tx_desc);
  5480. /* update budget accounting */
  5481. budget--;
  5482. } while (likely(budget));
  5483. netdev_tx_completed_queue(txring_txq(tx_ring),
  5484. total_packets, total_bytes);
  5485. i += tx_ring->count;
  5486. tx_ring->next_to_clean = i;
  5487. u64_stats_update_begin(&tx_ring->tx_syncp);
  5488. tx_ring->tx_stats.bytes += total_bytes;
  5489. tx_ring->tx_stats.packets += total_packets;
  5490. u64_stats_update_end(&tx_ring->tx_syncp);
  5491. q_vector->tx.total_bytes += total_bytes;
  5492. q_vector->tx.total_packets += total_packets;
  5493. if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
  5494. struct e1000_hw *hw = &adapter->hw;
  5495. /* Detect a transmit hang in hardware, this serializes the
  5496. * check with the clearing of time_stamp and movement of i
  5497. */
  5498. clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  5499. if (tx_buffer->next_to_watch &&
  5500. time_after(jiffies, tx_buffer->time_stamp +
  5501. (adapter->tx_timeout_factor * HZ)) &&
  5502. !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
  5503. /* detected Tx unit hang */
  5504. dev_err(tx_ring->dev,
  5505. "Detected Tx Unit Hang\n"
  5506. " Tx Queue <%d>\n"
  5507. " TDH <%x>\n"
  5508. " TDT <%x>\n"
  5509. " next_to_use <%x>\n"
  5510. " next_to_clean <%x>\n"
  5511. "buffer_info[next_to_clean]\n"
  5512. " time_stamp <%lx>\n"
  5513. " next_to_watch <%p>\n"
  5514. " jiffies <%lx>\n"
  5515. " desc.status <%x>\n",
  5516. tx_ring->queue_index,
  5517. rd32(E1000_TDH(tx_ring->reg_idx)),
  5518. readl(tx_ring->tail),
  5519. tx_ring->next_to_use,
  5520. tx_ring->next_to_clean,
  5521. tx_buffer->time_stamp,
  5522. tx_buffer->next_to_watch,
  5523. jiffies,
  5524. tx_buffer->next_to_watch->wb.status);
  5525. netif_stop_subqueue(tx_ring->netdev,
  5526. tx_ring->queue_index);
  5527. /* we are about to reset, no point in enabling stuff */
  5528. return true;
  5529. }
  5530. }
  5531. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  5532. if (unlikely(total_packets &&
  5533. netif_carrier_ok(tx_ring->netdev) &&
  5534. igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
  5535. /* Make sure that anybody stopping the queue after this
  5536. * sees the new next_to_clean.
  5537. */
  5538. smp_mb();
  5539. if (__netif_subqueue_stopped(tx_ring->netdev,
  5540. tx_ring->queue_index) &&
  5541. !(test_bit(__IGB_DOWN, &adapter->state))) {
  5542. netif_wake_subqueue(tx_ring->netdev,
  5543. tx_ring->queue_index);
  5544. u64_stats_update_begin(&tx_ring->tx_syncp);
  5545. tx_ring->tx_stats.restart_queue++;
  5546. u64_stats_update_end(&tx_ring->tx_syncp);
  5547. }
  5548. }
  5549. return !!budget;
  5550. }
  5551. /**
  5552. * igb_reuse_rx_page - page flip buffer and store it back on the ring
  5553. * @rx_ring: rx descriptor ring to store buffers on
  5554. * @old_buff: donor buffer to have page reused
  5555. *
  5556. * Synchronizes page for reuse by the adapter
  5557. **/
  5558. static void igb_reuse_rx_page(struct igb_ring *rx_ring,
  5559. struct igb_rx_buffer *old_buff)
  5560. {
  5561. struct igb_rx_buffer *new_buff;
  5562. u16 nta = rx_ring->next_to_alloc;
  5563. new_buff = &rx_ring->rx_buffer_info[nta];
  5564. /* update, and store next to alloc */
  5565. nta++;
  5566. rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
  5567. /* transfer page from old buffer to new buffer */
  5568. *new_buff = *old_buff;
  5569. /* sync the buffer for use by the device */
  5570. dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
  5571. old_buff->page_offset,
  5572. IGB_RX_BUFSZ,
  5573. DMA_FROM_DEVICE);
  5574. }
  5575. static inline bool igb_page_is_reserved(struct page *page)
  5576. {
  5577. return (page_to_nid(page) != numa_mem_id()) || page->pfmemalloc;
  5578. }
  5579. static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
  5580. struct page *page,
  5581. unsigned int truesize)
  5582. {
  5583. /* avoid re-using remote pages */
  5584. if (unlikely(igb_page_is_reserved(page)))
  5585. return false;
  5586. #if (PAGE_SIZE < 8192)
  5587. /* if we are only owner of page we can reuse it */
  5588. if (unlikely(page_count(page) != 1))
  5589. return false;
  5590. /* flip page offset to other buffer */
  5591. rx_buffer->page_offset ^= IGB_RX_BUFSZ;
  5592. #else
  5593. /* move offset up to the next cache line */
  5594. rx_buffer->page_offset += truesize;
  5595. if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
  5596. return false;
  5597. #endif
  5598. /* Even if we own the page, we are not allowed to use atomic_set()
  5599. * This would break get_page_unless_zero() users.
  5600. */
  5601. atomic_inc(&page->_count);
  5602. return true;
  5603. }
  5604. /**
  5605. * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
  5606. * @rx_ring: rx descriptor ring to transact packets on
  5607. * @rx_buffer: buffer containing page to add
  5608. * @rx_desc: descriptor containing length of buffer written by hardware
  5609. * @skb: sk_buff to place the data into
  5610. *
  5611. * This function will add the data contained in rx_buffer->page to the skb.
  5612. * This is done either through a direct copy if the data in the buffer is
  5613. * less than the skb header size, otherwise it will just attach the page as
  5614. * a frag to the skb.
  5615. *
  5616. * The function will then update the page offset if necessary and return
  5617. * true if the buffer can be reused by the adapter.
  5618. **/
  5619. static bool igb_add_rx_frag(struct igb_ring *rx_ring,
  5620. struct igb_rx_buffer *rx_buffer,
  5621. union e1000_adv_rx_desc *rx_desc,
  5622. struct sk_buff *skb)
  5623. {
  5624. struct page *page = rx_buffer->page;
  5625. unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
  5626. #if (PAGE_SIZE < 8192)
  5627. unsigned int truesize = IGB_RX_BUFSZ;
  5628. #else
  5629. unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
  5630. #endif
  5631. if ((size <= IGB_RX_HDR_LEN) && !skb_is_nonlinear(skb)) {
  5632. unsigned char *va = page_address(page) + rx_buffer->page_offset;
  5633. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
  5634. igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
  5635. va += IGB_TS_HDR_LEN;
  5636. size -= IGB_TS_HDR_LEN;
  5637. }
  5638. memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
  5639. /* page is not reserved, we can reuse buffer as-is */
  5640. if (likely(!igb_page_is_reserved(page)))
  5641. return true;
  5642. /* this page cannot be reused so discard it */
  5643. __free_page(page);
  5644. return false;
  5645. }
  5646. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
  5647. rx_buffer->page_offset, size, truesize);
  5648. return igb_can_reuse_rx_page(rx_buffer, page, truesize);
  5649. }
  5650. static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
  5651. union e1000_adv_rx_desc *rx_desc,
  5652. struct sk_buff *skb)
  5653. {
  5654. struct igb_rx_buffer *rx_buffer;
  5655. struct page *page;
  5656. rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
  5657. page = rx_buffer->page;
  5658. prefetchw(page);
  5659. if (likely(!skb)) {
  5660. void *page_addr = page_address(page) +
  5661. rx_buffer->page_offset;
  5662. /* prefetch first cache line of first page */
  5663. prefetch(page_addr);
  5664. #if L1_CACHE_BYTES < 128
  5665. prefetch(page_addr + L1_CACHE_BYTES);
  5666. #endif
  5667. /* allocate a skb to store the frags */
  5668. skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
  5669. if (unlikely(!skb)) {
  5670. rx_ring->rx_stats.alloc_failed++;
  5671. return NULL;
  5672. }
  5673. /* we will be copying header into skb->data in
  5674. * pskb_may_pull so it is in our interest to prefetch
  5675. * it now to avoid a possible cache miss
  5676. */
  5677. prefetchw(skb->data);
  5678. }
  5679. /* we are reusing so sync this buffer for CPU use */
  5680. dma_sync_single_range_for_cpu(rx_ring->dev,
  5681. rx_buffer->dma,
  5682. rx_buffer->page_offset,
  5683. IGB_RX_BUFSZ,
  5684. DMA_FROM_DEVICE);
  5685. /* pull page into skb */
  5686. if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
  5687. /* hand second half of page back to the ring */
  5688. igb_reuse_rx_page(rx_ring, rx_buffer);
  5689. } else {
  5690. /* we are not reusing the buffer so unmap it */
  5691. dma_unmap_page(rx_ring->dev, rx_buffer->dma,
  5692. PAGE_SIZE, DMA_FROM_DEVICE);
  5693. }
  5694. /* clear contents of rx_buffer */
  5695. rx_buffer->page = NULL;
  5696. return skb;
  5697. }
  5698. static inline void igb_rx_checksum(struct igb_ring *ring,
  5699. union e1000_adv_rx_desc *rx_desc,
  5700. struct sk_buff *skb)
  5701. {
  5702. skb_checksum_none_assert(skb);
  5703. /* Ignore Checksum bit is set */
  5704. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
  5705. return;
  5706. /* Rx checksum disabled via ethtool */
  5707. if (!(ring->netdev->features & NETIF_F_RXCSUM))
  5708. return;
  5709. /* TCP/UDP checksum error bit is set */
  5710. if (igb_test_staterr(rx_desc,
  5711. E1000_RXDEXT_STATERR_TCPE |
  5712. E1000_RXDEXT_STATERR_IPE)) {
  5713. /* work around errata with sctp packets where the TCPE aka
  5714. * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
  5715. * packets, (aka let the stack check the crc32c)
  5716. */
  5717. if (!((skb->len == 60) &&
  5718. test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
  5719. u64_stats_update_begin(&ring->rx_syncp);
  5720. ring->rx_stats.csum_err++;
  5721. u64_stats_update_end(&ring->rx_syncp);
  5722. }
  5723. /* let the stack verify checksum errors */
  5724. return;
  5725. }
  5726. /* It must be a TCP or UDP packet with a valid checksum */
  5727. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
  5728. E1000_RXD_STAT_UDPCS))
  5729. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5730. dev_dbg(ring->dev, "cksum success: bits %08X\n",
  5731. le32_to_cpu(rx_desc->wb.upper.status_error));
  5732. }
  5733. static inline void igb_rx_hash(struct igb_ring *ring,
  5734. union e1000_adv_rx_desc *rx_desc,
  5735. struct sk_buff *skb)
  5736. {
  5737. if (ring->netdev->features & NETIF_F_RXHASH)
  5738. skb_set_hash(skb,
  5739. le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
  5740. PKT_HASH_TYPE_L3);
  5741. }
  5742. /**
  5743. * igb_is_non_eop - process handling of non-EOP buffers
  5744. * @rx_ring: Rx ring being processed
  5745. * @rx_desc: Rx descriptor for current buffer
  5746. * @skb: current socket buffer containing buffer in progress
  5747. *
  5748. * This function updates next to clean. If the buffer is an EOP buffer
  5749. * this function exits returning false, otherwise it will place the
  5750. * sk_buff in the next buffer to be chained and return true indicating
  5751. * that this is in fact a non-EOP buffer.
  5752. **/
  5753. static bool igb_is_non_eop(struct igb_ring *rx_ring,
  5754. union e1000_adv_rx_desc *rx_desc)
  5755. {
  5756. u32 ntc = rx_ring->next_to_clean + 1;
  5757. /* fetch, update, and store next to clean */
  5758. ntc = (ntc < rx_ring->count) ? ntc : 0;
  5759. rx_ring->next_to_clean = ntc;
  5760. prefetch(IGB_RX_DESC(rx_ring, ntc));
  5761. if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
  5762. return false;
  5763. return true;
  5764. }
  5765. /**
  5766. * igb_pull_tail - igb specific version of skb_pull_tail
  5767. * @rx_ring: rx descriptor ring packet is being transacted on
  5768. * @rx_desc: pointer to the EOP Rx descriptor
  5769. * @skb: pointer to current skb being adjusted
  5770. *
  5771. * This function is an igb specific version of __pskb_pull_tail. The
  5772. * main difference between this version and the original function is that
  5773. * this function can make several assumptions about the state of things
  5774. * that allow for significant optimizations versus the standard function.
  5775. * As a result we can do things like drop a frag and maintain an accurate
  5776. * truesize for the skb.
  5777. */
  5778. static void igb_pull_tail(struct igb_ring *rx_ring,
  5779. union e1000_adv_rx_desc *rx_desc,
  5780. struct sk_buff *skb)
  5781. {
  5782. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
  5783. unsigned char *va;
  5784. unsigned int pull_len;
  5785. /* it is valid to use page_address instead of kmap since we are
  5786. * working with pages allocated out of the lomem pool per
  5787. * alloc_page(GFP_ATOMIC)
  5788. */
  5789. va = skb_frag_address(frag);
  5790. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
  5791. /* retrieve timestamp from buffer */
  5792. igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
  5793. /* update pointers to remove timestamp header */
  5794. skb_frag_size_sub(frag, IGB_TS_HDR_LEN);
  5795. frag->page_offset += IGB_TS_HDR_LEN;
  5796. skb->data_len -= IGB_TS_HDR_LEN;
  5797. skb->len -= IGB_TS_HDR_LEN;
  5798. /* move va to start of packet data */
  5799. va += IGB_TS_HDR_LEN;
  5800. }
  5801. /* we need the header to contain the greater of either ETH_HLEN or
  5802. * 60 bytes if the skb->len is less than 60 for skb_pad.
  5803. */
  5804. pull_len = eth_get_headlen(va, IGB_RX_HDR_LEN);
  5805. /* align pull length to size of long to optimize memcpy performance */
  5806. skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
  5807. /* update all of the pointers */
  5808. skb_frag_size_sub(frag, pull_len);
  5809. frag->page_offset += pull_len;
  5810. skb->data_len -= pull_len;
  5811. skb->tail += pull_len;
  5812. }
  5813. /**
  5814. * igb_cleanup_headers - Correct corrupted or empty headers
  5815. * @rx_ring: rx descriptor ring packet is being transacted on
  5816. * @rx_desc: pointer to the EOP Rx descriptor
  5817. * @skb: pointer to current skb being fixed
  5818. *
  5819. * Address the case where we are pulling data in on pages only
  5820. * and as such no data is present in the skb header.
  5821. *
  5822. * In addition if skb is not at least 60 bytes we need to pad it so that
  5823. * it is large enough to qualify as a valid Ethernet frame.
  5824. *
  5825. * Returns true if an error was encountered and skb was freed.
  5826. **/
  5827. static bool igb_cleanup_headers(struct igb_ring *rx_ring,
  5828. union e1000_adv_rx_desc *rx_desc,
  5829. struct sk_buff *skb)
  5830. {
  5831. if (unlikely((igb_test_staterr(rx_desc,
  5832. E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
  5833. struct net_device *netdev = rx_ring->netdev;
  5834. if (!(netdev->features & NETIF_F_RXALL)) {
  5835. dev_kfree_skb_any(skb);
  5836. return true;
  5837. }
  5838. }
  5839. /* place header in linear portion of buffer */
  5840. if (skb_is_nonlinear(skb))
  5841. igb_pull_tail(rx_ring, rx_desc, skb);
  5842. /* if eth_skb_pad returns an error the skb was freed */
  5843. if (eth_skb_pad(skb))
  5844. return true;
  5845. return false;
  5846. }
  5847. /**
  5848. * igb_process_skb_fields - Populate skb header fields from Rx descriptor
  5849. * @rx_ring: rx descriptor ring packet is being transacted on
  5850. * @rx_desc: pointer to the EOP Rx descriptor
  5851. * @skb: pointer to current skb being populated
  5852. *
  5853. * This function checks the ring, descriptor, and packet information in
  5854. * order to populate the hash, checksum, VLAN, timestamp, protocol, and
  5855. * other fields within the skb.
  5856. **/
  5857. static void igb_process_skb_fields(struct igb_ring *rx_ring,
  5858. union e1000_adv_rx_desc *rx_desc,
  5859. struct sk_buff *skb)
  5860. {
  5861. struct net_device *dev = rx_ring->netdev;
  5862. igb_rx_hash(rx_ring, rx_desc, skb);
  5863. igb_rx_checksum(rx_ring, rx_desc, skb);
  5864. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
  5865. !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
  5866. igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
  5867. if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  5868. igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
  5869. u16 vid;
  5870. if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
  5871. test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
  5872. vid = be16_to_cpu(rx_desc->wb.upper.vlan);
  5873. else
  5874. vid = le16_to_cpu(rx_desc->wb.upper.vlan);
  5875. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
  5876. }
  5877. skb_record_rx_queue(skb, rx_ring->queue_index);
  5878. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  5879. }
  5880. static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
  5881. {
  5882. struct igb_ring *rx_ring = q_vector->rx.ring;
  5883. struct sk_buff *skb = rx_ring->skb;
  5884. unsigned int total_bytes = 0, total_packets = 0;
  5885. u16 cleaned_count = igb_desc_unused(rx_ring);
  5886. while (likely(total_packets < budget)) {
  5887. union e1000_adv_rx_desc *rx_desc;
  5888. /* return some buffers to hardware, one at a time is too slow */
  5889. if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
  5890. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  5891. cleaned_count = 0;
  5892. }
  5893. rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
  5894. if (!rx_desc->wb.upper.status_error)
  5895. break;
  5896. /* This memory barrier is needed to keep us from reading
  5897. * any other fields out of the rx_desc until we know the
  5898. * descriptor has been written back
  5899. */
  5900. dma_rmb();
  5901. /* retrieve a buffer from the ring */
  5902. skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
  5903. /* exit if we failed to retrieve a buffer */
  5904. if (!skb)
  5905. break;
  5906. cleaned_count++;
  5907. /* fetch next buffer in frame if non-eop */
  5908. if (igb_is_non_eop(rx_ring, rx_desc))
  5909. continue;
  5910. /* verify the packet layout is correct */
  5911. if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
  5912. skb = NULL;
  5913. continue;
  5914. }
  5915. /* probably a little skewed due to removing CRC */
  5916. total_bytes += skb->len;
  5917. /* populate checksum, timestamp, VLAN, and protocol */
  5918. igb_process_skb_fields(rx_ring, rx_desc, skb);
  5919. napi_gro_receive(&q_vector->napi, skb);
  5920. /* reset skb pointer */
  5921. skb = NULL;
  5922. /* update budget accounting */
  5923. total_packets++;
  5924. }
  5925. /* place incomplete frames back on ring for completion */
  5926. rx_ring->skb = skb;
  5927. u64_stats_update_begin(&rx_ring->rx_syncp);
  5928. rx_ring->rx_stats.packets += total_packets;
  5929. rx_ring->rx_stats.bytes += total_bytes;
  5930. u64_stats_update_end(&rx_ring->rx_syncp);
  5931. q_vector->rx.total_packets += total_packets;
  5932. q_vector->rx.total_bytes += total_bytes;
  5933. if (cleaned_count)
  5934. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  5935. return total_packets < budget;
  5936. }
  5937. static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
  5938. struct igb_rx_buffer *bi)
  5939. {
  5940. struct page *page = bi->page;
  5941. dma_addr_t dma;
  5942. /* since we are recycling buffers we should seldom need to alloc */
  5943. if (likely(page))
  5944. return true;
  5945. /* alloc new page for storage */
  5946. page = dev_alloc_page();
  5947. if (unlikely(!page)) {
  5948. rx_ring->rx_stats.alloc_failed++;
  5949. return false;
  5950. }
  5951. /* map page for use */
  5952. dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
  5953. /* if mapping failed free memory back to system since
  5954. * there isn't much point in holding memory we can't use
  5955. */
  5956. if (dma_mapping_error(rx_ring->dev, dma)) {
  5957. __free_page(page);
  5958. rx_ring->rx_stats.alloc_failed++;
  5959. return false;
  5960. }
  5961. bi->dma = dma;
  5962. bi->page = page;
  5963. bi->page_offset = 0;
  5964. return true;
  5965. }
  5966. /**
  5967. * igb_alloc_rx_buffers - Replace used receive buffers; packet split
  5968. * @adapter: address of board private structure
  5969. **/
  5970. void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
  5971. {
  5972. union e1000_adv_rx_desc *rx_desc;
  5973. struct igb_rx_buffer *bi;
  5974. u16 i = rx_ring->next_to_use;
  5975. /* nothing to do */
  5976. if (!cleaned_count)
  5977. return;
  5978. rx_desc = IGB_RX_DESC(rx_ring, i);
  5979. bi = &rx_ring->rx_buffer_info[i];
  5980. i -= rx_ring->count;
  5981. do {
  5982. if (!igb_alloc_mapped_page(rx_ring, bi))
  5983. break;
  5984. /* Refresh the desc even if buffer_addrs didn't change
  5985. * because each write-back erases this info.
  5986. */
  5987. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
  5988. rx_desc++;
  5989. bi++;
  5990. i++;
  5991. if (unlikely(!i)) {
  5992. rx_desc = IGB_RX_DESC(rx_ring, 0);
  5993. bi = rx_ring->rx_buffer_info;
  5994. i -= rx_ring->count;
  5995. }
  5996. /* clear the status bits for the next_to_use descriptor */
  5997. rx_desc->wb.upper.status_error = 0;
  5998. cleaned_count--;
  5999. } while (cleaned_count);
  6000. i += rx_ring->count;
  6001. if (rx_ring->next_to_use != i) {
  6002. /* record the next descriptor to use */
  6003. rx_ring->next_to_use = i;
  6004. /* update next to alloc since we have filled the ring */
  6005. rx_ring->next_to_alloc = i;
  6006. /* Force memory writes to complete before letting h/w
  6007. * know there are new descriptors to fetch. (Only
  6008. * applicable for weak-ordered memory model archs,
  6009. * such as IA-64).
  6010. */
  6011. wmb();
  6012. writel(i, rx_ring->tail);
  6013. }
  6014. }
  6015. /**
  6016. * igb_mii_ioctl -
  6017. * @netdev:
  6018. * @ifreq:
  6019. * @cmd:
  6020. **/
  6021. static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6022. {
  6023. struct igb_adapter *adapter = netdev_priv(netdev);
  6024. struct mii_ioctl_data *data = if_mii(ifr);
  6025. if (adapter->hw.phy.media_type != e1000_media_type_copper)
  6026. return -EOPNOTSUPP;
  6027. switch (cmd) {
  6028. case SIOCGMIIPHY:
  6029. data->phy_id = adapter->hw.phy.addr;
  6030. break;
  6031. case SIOCGMIIREG:
  6032. if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  6033. &data->val_out))
  6034. return -EIO;
  6035. break;
  6036. case SIOCSMIIREG:
  6037. default:
  6038. return -EOPNOTSUPP;
  6039. }
  6040. return 0;
  6041. }
  6042. /**
  6043. * igb_ioctl -
  6044. * @netdev:
  6045. * @ifreq:
  6046. * @cmd:
  6047. **/
  6048. static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6049. {
  6050. switch (cmd) {
  6051. case SIOCGMIIPHY:
  6052. case SIOCGMIIREG:
  6053. case SIOCSMIIREG:
  6054. return igb_mii_ioctl(netdev, ifr, cmd);
  6055. case SIOCGHWTSTAMP:
  6056. return igb_ptp_get_ts_config(netdev, ifr);
  6057. case SIOCSHWTSTAMP:
  6058. return igb_ptp_set_ts_config(netdev, ifr);
  6059. default:
  6060. return -EOPNOTSUPP;
  6061. }
  6062. }
  6063. void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6064. {
  6065. struct igb_adapter *adapter = hw->back;
  6066. pci_read_config_word(adapter->pdev, reg, value);
  6067. }
  6068. void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6069. {
  6070. struct igb_adapter *adapter = hw->back;
  6071. pci_write_config_word(adapter->pdev, reg, *value);
  6072. }
  6073. s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6074. {
  6075. struct igb_adapter *adapter = hw->back;
  6076. if (pcie_capability_read_word(adapter->pdev, reg, value))
  6077. return -E1000_ERR_CONFIG;
  6078. return 0;
  6079. }
  6080. s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6081. {
  6082. struct igb_adapter *adapter = hw->back;
  6083. if (pcie_capability_write_word(adapter->pdev, reg, *value))
  6084. return -E1000_ERR_CONFIG;
  6085. return 0;
  6086. }
  6087. static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
  6088. {
  6089. struct igb_adapter *adapter = netdev_priv(netdev);
  6090. struct e1000_hw *hw = &adapter->hw;
  6091. u32 ctrl, rctl;
  6092. bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
  6093. if (enable) {
  6094. /* enable VLAN tag insert/strip */
  6095. ctrl = rd32(E1000_CTRL);
  6096. ctrl |= E1000_CTRL_VME;
  6097. wr32(E1000_CTRL, ctrl);
  6098. /* Disable CFI check */
  6099. rctl = rd32(E1000_RCTL);
  6100. rctl &= ~E1000_RCTL_CFIEN;
  6101. wr32(E1000_RCTL, rctl);
  6102. } else {
  6103. /* disable VLAN tag insert/strip */
  6104. ctrl = rd32(E1000_CTRL);
  6105. ctrl &= ~E1000_CTRL_VME;
  6106. wr32(E1000_CTRL, ctrl);
  6107. }
  6108. igb_rlpml_set(adapter);
  6109. }
  6110. static int igb_vlan_rx_add_vid(struct net_device *netdev,
  6111. __be16 proto, u16 vid)
  6112. {
  6113. struct igb_adapter *adapter = netdev_priv(netdev);
  6114. struct e1000_hw *hw = &adapter->hw;
  6115. int pf_id = adapter->vfs_allocated_count;
  6116. /* attempt to add filter to vlvf array */
  6117. igb_vlvf_set(adapter, vid, true, pf_id);
  6118. /* add the filter since PF can receive vlans w/o entry in vlvf */
  6119. igb_vfta_set(hw, vid, true);
  6120. set_bit(vid, adapter->active_vlans);
  6121. return 0;
  6122. }
  6123. static int igb_vlan_rx_kill_vid(struct net_device *netdev,
  6124. __be16 proto, u16 vid)
  6125. {
  6126. struct igb_adapter *adapter = netdev_priv(netdev);
  6127. struct e1000_hw *hw = &adapter->hw;
  6128. int pf_id = adapter->vfs_allocated_count;
  6129. s32 err;
  6130. /* remove vlan from VLVF table array */
  6131. err = igb_vlvf_set(adapter, vid, false, pf_id);
  6132. /* if vid was not present in VLVF just remove it from table */
  6133. if (err)
  6134. igb_vfta_set(hw, vid, false);
  6135. clear_bit(vid, adapter->active_vlans);
  6136. return 0;
  6137. }
  6138. static void igb_restore_vlan(struct igb_adapter *adapter)
  6139. {
  6140. u16 vid;
  6141. igb_vlan_mode(adapter->netdev, adapter->netdev->features);
  6142. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  6143. igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
  6144. }
  6145. int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
  6146. {
  6147. struct pci_dev *pdev = adapter->pdev;
  6148. struct e1000_mac_info *mac = &adapter->hw.mac;
  6149. mac->autoneg = 0;
  6150. /* Make sure dplx is at most 1 bit and lsb of speed is not set
  6151. * for the switch() below to work
  6152. */
  6153. if ((spd & 1) || (dplx & ~1))
  6154. goto err_inval;
  6155. /* Fiber NIC's only allow 1000 gbps Full duplex
  6156. * and 100Mbps Full duplex for 100baseFx sfp
  6157. */
  6158. if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
  6159. switch (spd + dplx) {
  6160. case SPEED_10 + DUPLEX_HALF:
  6161. case SPEED_10 + DUPLEX_FULL:
  6162. case SPEED_100 + DUPLEX_HALF:
  6163. goto err_inval;
  6164. default:
  6165. break;
  6166. }
  6167. }
  6168. switch (spd + dplx) {
  6169. case SPEED_10 + DUPLEX_HALF:
  6170. mac->forced_speed_duplex = ADVERTISE_10_HALF;
  6171. break;
  6172. case SPEED_10 + DUPLEX_FULL:
  6173. mac->forced_speed_duplex = ADVERTISE_10_FULL;
  6174. break;
  6175. case SPEED_100 + DUPLEX_HALF:
  6176. mac->forced_speed_duplex = ADVERTISE_100_HALF;
  6177. break;
  6178. case SPEED_100 + DUPLEX_FULL:
  6179. mac->forced_speed_duplex = ADVERTISE_100_FULL;
  6180. break;
  6181. case SPEED_1000 + DUPLEX_FULL:
  6182. mac->autoneg = 1;
  6183. adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
  6184. break;
  6185. case SPEED_1000 + DUPLEX_HALF: /* not supported */
  6186. default:
  6187. goto err_inval;
  6188. }
  6189. /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
  6190. adapter->hw.phy.mdix = AUTO_ALL_MODES;
  6191. return 0;
  6192. err_inval:
  6193. dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
  6194. return -EINVAL;
  6195. }
  6196. static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
  6197. bool runtime)
  6198. {
  6199. struct net_device *netdev = pci_get_drvdata(pdev);
  6200. struct igb_adapter *adapter = netdev_priv(netdev);
  6201. struct e1000_hw *hw = &adapter->hw;
  6202. u32 ctrl, rctl, status;
  6203. u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
  6204. #ifdef CONFIG_PM
  6205. int retval = 0;
  6206. #endif
  6207. netif_device_detach(netdev);
  6208. if (netif_running(netdev))
  6209. __igb_close(netdev, true);
  6210. igb_clear_interrupt_scheme(adapter);
  6211. #ifdef CONFIG_PM
  6212. retval = pci_save_state(pdev);
  6213. if (retval)
  6214. return retval;
  6215. #endif
  6216. status = rd32(E1000_STATUS);
  6217. if (status & E1000_STATUS_LU)
  6218. wufc &= ~E1000_WUFC_LNKC;
  6219. if (wufc) {
  6220. igb_setup_rctl(adapter);
  6221. igb_set_rx_mode(netdev);
  6222. /* turn on all-multi mode if wake on multicast is enabled */
  6223. if (wufc & E1000_WUFC_MC) {
  6224. rctl = rd32(E1000_RCTL);
  6225. rctl |= E1000_RCTL_MPE;
  6226. wr32(E1000_RCTL, rctl);
  6227. }
  6228. ctrl = rd32(E1000_CTRL);
  6229. /* advertise wake from D3Cold */
  6230. #define E1000_CTRL_ADVD3WUC 0x00100000
  6231. /* phy power management enable */
  6232. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
  6233. ctrl |= E1000_CTRL_ADVD3WUC;
  6234. wr32(E1000_CTRL, ctrl);
  6235. /* Allow time for pending master requests to run */
  6236. igb_disable_pcie_master(hw);
  6237. wr32(E1000_WUC, E1000_WUC_PME_EN);
  6238. wr32(E1000_WUFC, wufc);
  6239. } else {
  6240. wr32(E1000_WUC, 0);
  6241. wr32(E1000_WUFC, 0);
  6242. }
  6243. *enable_wake = wufc || adapter->en_mng_pt;
  6244. if (!*enable_wake)
  6245. igb_power_down_link(adapter);
  6246. else
  6247. igb_power_up_link(adapter);
  6248. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  6249. * would have already happened in close and is redundant.
  6250. */
  6251. igb_release_hw_control(adapter);
  6252. pci_disable_device(pdev);
  6253. return 0;
  6254. }
  6255. #ifdef CONFIG_PM
  6256. #ifdef CONFIG_PM_SLEEP
  6257. static int igb_suspend(struct device *dev)
  6258. {
  6259. int retval;
  6260. bool wake;
  6261. struct pci_dev *pdev = to_pci_dev(dev);
  6262. retval = __igb_shutdown(pdev, &wake, 0);
  6263. if (retval)
  6264. return retval;
  6265. if (wake) {
  6266. pci_prepare_to_sleep(pdev);
  6267. } else {
  6268. pci_wake_from_d3(pdev, false);
  6269. pci_set_power_state(pdev, PCI_D3hot);
  6270. }
  6271. return 0;
  6272. }
  6273. #endif /* CONFIG_PM_SLEEP */
  6274. static int igb_resume(struct device *dev)
  6275. {
  6276. struct pci_dev *pdev = to_pci_dev(dev);
  6277. struct net_device *netdev = pci_get_drvdata(pdev);
  6278. struct igb_adapter *adapter = netdev_priv(netdev);
  6279. struct e1000_hw *hw = &adapter->hw;
  6280. u32 err;
  6281. pci_set_power_state(pdev, PCI_D0);
  6282. pci_restore_state(pdev);
  6283. pci_save_state(pdev);
  6284. if (!pci_device_is_present(pdev))
  6285. return -ENODEV;
  6286. err = pci_enable_device_mem(pdev);
  6287. if (err) {
  6288. dev_err(&pdev->dev,
  6289. "igb: Cannot enable PCI device from suspend\n");
  6290. return err;
  6291. }
  6292. pci_set_master(pdev);
  6293. pci_enable_wake(pdev, PCI_D3hot, 0);
  6294. pci_enable_wake(pdev, PCI_D3cold, 0);
  6295. if (igb_init_interrupt_scheme(adapter, true)) {
  6296. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6297. return -ENOMEM;
  6298. }
  6299. igb_reset(adapter);
  6300. /* let the f/w know that the h/w is now under the control of the
  6301. * driver.
  6302. */
  6303. igb_get_hw_control(adapter);
  6304. wr32(E1000_WUS, ~0);
  6305. if (netdev->flags & IFF_UP) {
  6306. rtnl_lock();
  6307. err = __igb_open(netdev, true);
  6308. rtnl_unlock();
  6309. if (err)
  6310. return err;
  6311. }
  6312. netif_device_attach(netdev);
  6313. return 0;
  6314. }
  6315. static int igb_runtime_idle(struct device *dev)
  6316. {
  6317. struct pci_dev *pdev = to_pci_dev(dev);
  6318. struct net_device *netdev = pci_get_drvdata(pdev);
  6319. struct igb_adapter *adapter = netdev_priv(netdev);
  6320. if (!igb_has_link(adapter))
  6321. pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
  6322. return -EBUSY;
  6323. }
  6324. static int igb_runtime_suspend(struct device *dev)
  6325. {
  6326. struct pci_dev *pdev = to_pci_dev(dev);
  6327. int retval;
  6328. bool wake;
  6329. retval = __igb_shutdown(pdev, &wake, 1);
  6330. if (retval)
  6331. return retval;
  6332. if (wake) {
  6333. pci_prepare_to_sleep(pdev);
  6334. } else {
  6335. pci_wake_from_d3(pdev, false);
  6336. pci_set_power_state(pdev, PCI_D3hot);
  6337. }
  6338. return 0;
  6339. }
  6340. static int igb_runtime_resume(struct device *dev)
  6341. {
  6342. return igb_resume(dev);
  6343. }
  6344. #endif /* CONFIG_PM */
  6345. static void igb_shutdown(struct pci_dev *pdev)
  6346. {
  6347. bool wake;
  6348. __igb_shutdown(pdev, &wake, 0);
  6349. if (system_state == SYSTEM_POWER_OFF) {
  6350. pci_wake_from_d3(pdev, wake);
  6351. pci_set_power_state(pdev, PCI_D3hot);
  6352. }
  6353. }
  6354. #ifdef CONFIG_PCI_IOV
  6355. static int igb_sriov_reinit(struct pci_dev *dev)
  6356. {
  6357. struct net_device *netdev = pci_get_drvdata(dev);
  6358. struct igb_adapter *adapter = netdev_priv(netdev);
  6359. struct pci_dev *pdev = adapter->pdev;
  6360. rtnl_lock();
  6361. if (netif_running(netdev))
  6362. igb_close(netdev);
  6363. else
  6364. igb_reset(adapter);
  6365. igb_clear_interrupt_scheme(adapter);
  6366. igb_init_queue_configuration(adapter);
  6367. if (igb_init_interrupt_scheme(adapter, true)) {
  6368. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6369. return -ENOMEM;
  6370. }
  6371. if (netif_running(netdev))
  6372. igb_open(netdev);
  6373. rtnl_unlock();
  6374. return 0;
  6375. }
  6376. static int igb_pci_disable_sriov(struct pci_dev *dev)
  6377. {
  6378. int err = igb_disable_sriov(dev);
  6379. if (!err)
  6380. err = igb_sriov_reinit(dev);
  6381. return err;
  6382. }
  6383. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
  6384. {
  6385. int err = igb_enable_sriov(dev, num_vfs);
  6386. if (err)
  6387. goto out;
  6388. err = igb_sriov_reinit(dev);
  6389. if (!err)
  6390. return num_vfs;
  6391. out:
  6392. return err;
  6393. }
  6394. #endif
  6395. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
  6396. {
  6397. #ifdef CONFIG_PCI_IOV
  6398. if (num_vfs == 0)
  6399. return igb_pci_disable_sriov(dev);
  6400. else
  6401. return igb_pci_enable_sriov(dev, num_vfs);
  6402. #endif
  6403. return 0;
  6404. }
  6405. #ifdef CONFIG_NET_POLL_CONTROLLER
  6406. /* Polling 'interrupt' - used by things like netconsole to send skbs
  6407. * without having to re-enable interrupts. It's not called while
  6408. * the interrupt routine is executing.
  6409. */
  6410. static void igb_netpoll(struct net_device *netdev)
  6411. {
  6412. struct igb_adapter *adapter = netdev_priv(netdev);
  6413. struct e1000_hw *hw = &adapter->hw;
  6414. struct igb_q_vector *q_vector;
  6415. int i;
  6416. for (i = 0; i < adapter->num_q_vectors; i++) {
  6417. q_vector = adapter->q_vector[i];
  6418. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  6419. wr32(E1000_EIMC, q_vector->eims_value);
  6420. else
  6421. igb_irq_disable(adapter);
  6422. napi_schedule(&q_vector->napi);
  6423. }
  6424. }
  6425. #endif /* CONFIG_NET_POLL_CONTROLLER */
  6426. /**
  6427. * igb_io_error_detected - called when PCI error is detected
  6428. * @pdev: Pointer to PCI device
  6429. * @state: The current pci connection state
  6430. *
  6431. * This function is called after a PCI bus error affecting
  6432. * this device has been detected.
  6433. **/
  6434. static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
  6435. pci_channel_state_t state)
  6436. {
  6437. struct net_device *netdev = pci_get_drvdata(pdev);
  6438. struct igb_adapter *adapter = netdev_priv(netdev);
  6439. netif_device_detach(netdev);
  6440. if (state == pci_channel_io_perm_failure)
  6441. return PCI_ERS_RESULT_DISCONNECT;
  6442. if (netif_running(netdev))
  6443. igb_down(adapter);
  6444. pci_disable_device(pdev);
  6445. /* Request a slot slot reset. */
  6446. return PCI_ERS_RESULT_NEED_RESET;
  6447. }
  6448. /**
  6449. * igb_io_slot_reset - called after the pci bus has been reset.
  6450. * @pdev: Pointer to PCI device
  6451. *
  6452. * Restart the card from scratch, as if from a cold-boot. Implementation
  6453. * resembles the first-half of the igb_resume routine.
  6454. **/
  6455. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
  6456. {
  6457. struct net_device *netdev = pci_get_drvdata(pdev);
  6458. struct igb_adapter *adapter = netdev_priv(netdev);
  6459. struct e1000_hw *hw = &adapter->hw;
  6460. pci_ers_result_t result;
  6461. int err;
  6462. if (pci_enable_device_mem(pdev)) {
  6463. dev_err(&pdev->dev,
  6464. "Cannot re-enable PCI device after reset.\n");
  6465. result = PCI_ERS_RESULT_DISCONNECT;
  6466. } else {
  6467. pci_set_master(pdev);
  6468. pci_restore_state(pdev);
  6469. pci_save_state(pdev);
  6470. pci_enable_wake(pdev, PCI_D3hot, 0);
  6471. pci_enable_wake(pdev, PCI_D3cold, 0);
  6472. igb_reset(adapter);
  6473. wr32(E1000_WUS, ~0);
  6474. result = PCI_ERS_RESULT_RECOVERED;
  6475. }
  6476. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  6477. if (err) {
  6478. dev_err(&pdev->dev,
  6479. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  6480. err);
  6481. /* non-fatal, continue */
  6482. }
  6483. return result;
  6484. }
  6485. /**
  6486. * igb_io_resume - called when traffic can start flowing again.
  6487. * @pdev: Pointer to PCI device
  6488. *
  6489. * This callback is called when the error recovery driver tells us that
  6490. * its OK to resume normal operation. Implementation resembles the
  6491. * second-half of the igb_resume routine.
  6492. */
  6493. static void igb_io_resume(struct pci_dev *pdev)
  6494. {
  6495. struct net_device *netdev = pci_get_drvdata(pdev);
  6496. struct igb_adapter *adapter = netdev_priv(netdev);
  6497. if (netif_running(netdev)) {
  6498. if (igb_up(adapter)) {
  6499. dev_err(&pdev->dev, "igb_up failed after reset\n");
  6500. return;
  6501. }
  6502. }
  6503. netif_device_attach(netdev);
  6504. /* let the f/w know that the h/w is now under the control of the
  6505. * driver.
  6506. */
  6507. igb_get_hw_control(adapter);
  6508. }
  6509. static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
  6510. u8 qsel)
  6511. {
  6512. u32 rar_low, rar_high;
  6513. struct e1000_hw *hw = &adapter->hw;
  6514. /* HW expects these in little endian so we reverse the byte order
  6515. * from network order (big endian) to little endian
  6516. */
  6517. rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
  6518. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  6519. rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
  6520. /* Indicate to hardware the Address is Valid. */
  6521. rar_high |= E1000_RAH_AV;
  6522. if (hw->mac.type == e1000_82575)
  6523. rar_high |= E1000_RAH_POOL_1 * qsel;
  6524. else
  6525. rar_high |= E1000_RAH_POOL_1 << qsel;
  6526. wr32(E1000_RAL(index), rar_low);
  6527. wrfl();
  6528. wr32(E1000_RAH(index), rar_high);
  6529. wrfl();
  6530. }
  6531. static int igb_set_vf_mac(struct igb_adapter *adapter,
  6532. int vf, unsigned char *mac_addr)
  6533. {
  6534. struct e1000_hw *hw = &adapter->hw;
  6535. /* VF MAC addresses start at end of receive addresses and moves
  6536. * towards the first, as a result a collision should not be possible
  6537. */
  6538. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  6539. memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
  6540. igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
  6541. return 0;
  6542. }
  6543. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
  6544. {
  6545. struct igb_adapter *adapter = netdev_priv(netdev);
  6546. if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
  6547. return -EINVAL;
  6548. adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
  6549. dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
  6550. dev_info(&adapter->pdev->dev,
  6551. "Reload the VF driver to make this change effective.");
  6552. if (test_bit(__IGB_DOWN, &adapter->state)) {
  6553. dev_warn(&adapter->pdev->dev,
  6554. "The VF MAC address has been set, but the PF device is not up.\n");
  6555. dev_warn(&adapter->pdev->dev,
  6556. "Bring the PF device up before attempting to use the VF device.\n");
  6557. }
  6558. return igb_set_vf_mac(adapter, vf, mac);
  6559. }
  6560. static int igb_link_mbps(int internal_link_speed)
  6561. {
  6562. switch (internal_link_speed) {
  6563. case SPEED_100:
  6564. return 100;
  6565. case SPEED_1000:
  6566. return 1000;
  6567. default:
  6568. return 0;
  6569. }
  6570. }
  6571. static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
  6572. int link_speed)
  6573. {
  6574. int rf_dec, rf_int;
  6575. u32 bcnrc_val;
  6576. if (tx_rate != 0) {
  6577. /* Calculate the rate factor values to set */
  6578. rf_int = link_speed / tx_rate;
  6579. rf_dec = (link_speed - (rf_int * tx_rate));
  6580. rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
  6581. tx_rate;
  6582. bcnrc_val = E1000_RTTBCNRC_RS_ENA;
  6583. bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
  6584. E1000_RTTBCNRC_RF_INT_MASK);
  6585. bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
  6586. } else {
  6587. bcnrc_val = 0;
  6588. }
  6589. wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
  6590. /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
  6591. * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
  6592. */
  6593. wr32(E1000_RTTBCNRM, 0x14);
  6594. wr32(E1000_RTTBCNRC, bcnrc_val);
  6595. }
  6596. static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
  6597. {
  6598. int actual_link_speed, i;
  6599. bool reset_rate = false;
  6600. /* VF TX rate limit was not set or not supported */
  6601. if ((adapter->vf_rate_link_speed == 0) ||
  6602. (adapter->hw.mac.type != e1000_82576))
  6603. return;
  6604. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6605. if (actual_link_speed != adapter->vf_rate_link_speed) {
  6606. reset_rate = true;
  6607. adapter->vf_rate_link_speed = 0;
  6608. dev_info(&adapter->pdev->dev,
  6609. "Link speed has been changed. VF Transmit rate is disabled\n");
  6610. }
  6611. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  6612. if (reset_rate)
  6613. adapter->vf_data[i].tx_rate = 0;
  6614. igb_set_vf_rate_limit(&adapter->hw, i,
  6615. adapter->vf_data[i].tx_rate,
  6616. actual_link_speed);
  6617. }
  6618. }
  6619. static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
  6620. int min_tx_rate, int max_tx_rate)
  6621. {
  6622. struct igb_adapter *adapter = netdev_priv(netdev);
  6623. struct e1000_hw *hw = &adapter->hw;
  6624. int actual_link_speed;
  6625. if (hw->mac.type != e1000_82576)
  6626. return -EOPNOTSUPP;
  6627. if (min_tx_rate)
  6628. return -EINVAL;
  6629. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6630. if ((vf >= adapter->vfs_allocated_count) ||
  6631. (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
  6632. (max_tx_rate < 0) ||
  6633. (max_tx_rate > actual_link_speed))
  6634. return -EINVAL;
  6635. adapter->vf_rate_link_speed = actual_link_speed;
  6636. adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
  6637. igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
  6638. return 0;
  6639. }
  6640. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  6641. bool setting)
  6642. {
  6643. struct igb_adapter *adapter = netdev_priv(netdev);
  6644. struct e1000_hw *hw = &adapter->hw;
  6645. u32 reg_val, reg_offset;
  6646. if (!adapter->vfs_allocated_count)
  6647. return -EOPNOTSUPP;
  6648. if (vf >= adapter->vfs_allocated_count)
  6649. return -EINVAL;
  6650. reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
  6651. reg_val = rd32(reg_offset);
  6652. if (setting)
  6653. reg_val |= ((1 << vf) |
  6654. (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
  6655. else
  6656. reg_val &= ~((1 << vf) |
  6657. (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
  6658. wr32(reg_offset, reg_val);
  6659. adapter->vf_data[vf].spoofchk_enabled = setting;
  6660. return 0;
  6661. }
  6662. static int igb_ndo_get_vf_config(struct net_device *netdev,
  6663. int vf, struct ifla_vf_info *ivi)
  6664. {
  6665. struct igb_adapter *adapter = netdev_priv(netdev);
  6666. if (vf >= adapter->vfs_allocated_count)
  6667. return -EINVAL;
  6668. ivi->vf = vf;
  6669. memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
  6670. ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
  6671. ivi->min_tx_rate = 0;
  6672. ivi->vlan = adapter->vf_data[vf].pf_vlan;
  6673. ivi->qos = adapter->vf_data[vf].pf_qos;
  6674. ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
  6675. return 0;
  6676. }
  6677. static void igb_vmm_control(struct igb_adapter *adapter)
  6678. {
  6679. struct e1000_hw *hw = &adapter->hw;
  6680. u32 reg;
  6681. switch (hw->mac.type) {
  6682. case e1000_82575:
  6683. case e1000_i210:
  6684. case e1000_i211:
  6685. case e1000_i354:
  6686. default:
  6687. /* replication is not supported for 82575 */
  6688. return;
  6689. case e1000_82576:
  6690. /* notify HW that the MAC is adding vlan tags */
  6691. reg = rd32(E1000_DTXCTL);
  6692. reg |= E1000_DTXCTL_VLAN_ADDED;
  6693. wr32(E1000_DTXCTL, reg);
  6694. /* Fall through */
  6695. case e1000_82580:
  6696. /* enable replication vlan tag stripping */
  6697. reg = rd32(E1000_RPLOLR);
  6698. reg |= E1000_RPLOLR_STRVLAN;
  6699. wr32(E1000_RPLOLR, reg);
  6700. /* Fall through */
  6701. case e1000_i350:
  6702. /* none of the above registers are supported by i350 */
  6703. break;
  6704. }
  6705. if (adapter->vfs_allocated_count) {
  6706. igb_vmdq_set_loopback_pf(hw, true);
  6707. igb_vmdq_set_replication_pf(hw, true);
  6708. igb_vmdq_set_anti_spoofing_pf(hw, true,
  6709. adapter->vfs_allocated_count);
  6710. } else {
  6711. igb_vmdq_set_loopback_pf(hw, false);
  6712. igb_vmdq_set_replication_pf(hw, false);
  6713. }
  6714. }
  6715. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
  6716. {
  6717. struct e1000_hw *hw = &adapter->hw;
  6718. u32 dmac_thr;
  6719. u16 hwm;
  6720. if (hw->mac.type > e1000_82580) {
  6721. if (adapter->flags & IGB_FLAG_DMAC) {
  6722. u32 reg;
  6723. /* force threshold to 0. */
  6724. wr32(E1000_DMCTXTH, 0);
  6725. /* DMA Coalescing high water mark needs to be greater
  6726. * than the Rx threshold. Set hwm to PBA - max frame
  6727. * size in 16B units, capping it at PBA - 6KB.
  6728. */
  6729. hwm = 64 * pba - adapter->max_frame_size / 16;
  6730. if (hwm < 64 * (pba - 6))
  6731. hwm = 64 * (pba - 6);
  6732. reg = rd32(E1000_FCRTC);
  6733. reg &= ~E1000_FCRTC_RTH_COAL_MASK;
  6734. reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
  6735. & E1000_FCRTC_RTH_COAL_MASK);
  6736. wr32(E1000_FCRTC, reg);
  6737. /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
  6738. * frame size, capping it at PBA - 10KB.
  6739. */
  6740. dmac_thr = pba - adapter->max_frame_size / 512;
  6741. if (dmac_thr < pba - 10)
  6742. dmac_thr = pba - 10;
  6743. reg = rd32(E1000_DMACR);
  6744. reg &= ~E1000_DMACR_DMACTHR_MASK;
  6745. reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
  6746. & E1000_DMACR_DMACTHR_MASK);
  6747. /* transition to L0x or L1 if available..*/
  6748. reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
  6749. /* watchdog timer= +-1000 usec in 32usec intervals */
  6750. reg |= (1000 >> 5);
  6751. /* Disable BMC-to-OS Watchdog Enable */
  6752. if (hw->mac.type != e1000_i354)
  6753. reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
  6754. wr32(E1000_DMACR, reg);
  6755. /* no lower threshold to disable
  6756. * coalescing(smart fifb)-UTRESH=0
  6757. */
  6758. wr32(E1000_DMCRTRH, 0);
  6759. reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
  6760. wr32(E1000_DMCTLX, reg);
  6761. /* free space in tx packet buffer to wake from
  6762. * DMA coal
  6763. */
  6764. wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
  6765. (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
  6766. /* make low power state decision controlled
  6767. * by DMA coal
  6768. */
  6769. reg = rd32(E1000_PCIEMISC);
  6770. reg &= ~E1000_PCIEMISC_LX_DECISION;
  6771. wr32(E1000_PCIEMISC, reg);
  6772. } /* endif adapter->dmac is not disabled */
  6773. } else if (hw->mac.type == e1000_82580) {
  6774. u32 reg = rd32(E1000_PCIEMISC);
  6775. wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
  6776. wr32(E1000_DMACR, 0);
  6777. }
  6778. }
  6779. /**
  6780. * igb_read_i2c_byte - Reads 8 bit word over I2C
  6781. * @hw: pointer to hardware structure
  6782. * @byte_offset: byte offset to read
  6783. * @dev_addr: device address
  6784. * @data: value read
  6785. *
  6786. * Performs byte read operation over I2C interface at
  6787. * a specified device address.
  6788. **/
  6789. s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  6790. u8 dev_addr, u8 *data)
  6791. {
  6792. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  6793. struct i2c_client *this_client = adapter->i2c_client;
  6794. s32 status;
  6795. u16 swfw_mask = 0;
  6796. if (!this_client)
  6797. return E1000_ERR_I2C;
  6798. swfw_mask = E1000_SWFW_PHY0_SM;
  6799. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  6800. return E1000_ERR_SWFW_SYNC;
  6801. status = i2c_smbus_read_byte_data(this_client, byte_offset);
  6802. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  6803. if (status < 0)
  6804. return E1000_ERR_I2C;
  6805. else {
  6806. *data = status;
  6807. return 0;
  6808. }
  6809. }
  6810. /**
  6811. * igb_write_i2c_byte - Writes 8 bit word over I2C
  6812. * @hw: pointer to hardware structure
  6813. * @byte_offset: byte offset to write
  6814. * @dev_addr: device address
  6815. * @data: value to write
  6816. *
  6817. * Performs byte write operation over I2C interface at
  6818. * a specified device address.
  6819. **/
  6820. s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  6821. u8 dev_addr, u8 data)
  6822. {
  6823. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  6824. struct i2c_client *this_client = adapter->i2c_client;
  6825. s32 status;
  6826. u16 swfw_mask = E1000_SWFW_PHY0_SM;
  6827. if (!this_client)
  6828. return E1000_ERR_I2C;
  6829. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  6830. return E1000_ERR_SWFW_SYNC;
  6831. status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
  6832. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  6833. if (status)
  6834. return E1000_ERR_I2C;
  6835. else
  6836. return 0;
  6837. }
  6838. int igb_reinit_queues(struct igb_adapter *adapter)
  6839. {
  6840. struct net_device *netdev = adapter->netdev;
  6841. struct pci_dev *pdev = adapter->pdev;
  6842. int err = 0;
  6843. if (netif_running(netdev))
  6844. igb_close(netdev);
  6845. igb_reset_interrupt_capability(adapter);
  6846. if (igb_init_interrupt_scheme(adapter, true)) {
  6847. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6848. return -ENOMEM;
  6849. }
  6850. if (netif_running(netdev))
  6851. err = igb_open(netdev);
  6852. return err;
  6853. }
  6854. /* igb_main.c */