pci.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef DRIVERS_PCI_H
  3. #define DRIVERS_PCI_H
  4. #define PCI_FIND_CAP_TTL 48
  5. #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
  6. extern const unsigned char pcie_link_speed[];
  7. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  8. /* Functions internal to the PCI core code */
  9. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  10. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  11. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  12. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  13. { return; }
  14. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  15. { return; }
  16. #else
  17. void pci_create_firmware_label_files(struct pci_dev *pdev);
  18. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  19. #endif
  20. void pci_cleanup_rom(struct pci_dev *dev);
  21. enum pci_mmap_api {
  22. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  23. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  24. };
  25. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  26. enum pci_mmap_api mmap_api);
  27. int pci_probe_reset_function(struct pci_dev *dev);
  28. /**
  29. * struct pci_platform_pm_ops - Firmware PM callbacks
  30. *
  31. * @is_manageable: returns 'true' if given device is power manageable by the
  32. * platform firmware
  33. *
  34. * @set_state: invokes the platform firmware to set the device's power state
  35. *
  36. * @get_state: queries the platform firmware for a device's current power state
  37. *
  38. * @choose_state: returns PCI power state of given device preferred by the
  39. * platform; to be used during system-wide transitions from a
  40. * sleeping state to the working state and vice versa
  41. *
  42. * @set_wakeup: enables/disables wakeup capability for the device
  43. *
  44. * @need_resume: returns 'true' if the given device (which is currently
  45. * suspended) needs to be resumed to be configured for system
  46. * wakeup.
  47. *
  48. * If given platform is generally capable of power managing PCI devices, all of
  49. * these callbacks are mandatory.
  50. */
  51. struct pci_platform_pm_ops {
  52. bool (*is_manageable)(struct pci_dev *dev);
  53. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  54. pci_power_t (*get_state)(struct pci_dev *dev);
  55. pci_power_t (*choose_state)(struct pci_dev *dev);
  56. int (*set_wakeup)(struct pci_dev *dev, bool enable);
  57. bool (*need_resume)(struct pci_dev *dev);
  58. };
  59. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  60. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  61. void pci_power_up(struct pci_dev *dev);
  62. void pci_disable_enabled_device(struct pci_dev *dev);
  63. int pci_finish_runtime_suspend(struct pci_dev *dev);
  64. void pcie_clear_root_pme_status(struct pci_dev *dev);
  65. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  66. void pci_pme_restore(struct pci_dev *dev);
  67. bool pci_dev_keep_suspended(struct pci_dev *dev);
  68. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  69. void pci_config_pm_runtime_get(struct pci_dev *dev);
  70. void pci_config_pm_runtime_put(struct pci_dev *dev);
  71. void pci_pm_init(struct pci_dev *dev);
  72. void pci_ea_init(struct pci_dev *dev);
  73. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  74. void pci_free_cap_save_buffers(struct pci_dev *dev);
  75. bool pci_bridge_d3_possible(struct pci_dev *dev);
  76. void pci_bridge_d3_update(struct pci_dev *dev);
  77. static inline void pci_wakeup_event(struct pci_dev *dev)
  78. {
  79. /* Wait 100 ms before the system can be put into a sleep state. */
  80. pm_wakeup_event(&dev->dev, 100);
  81. }
  82. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  83. {
  84. return !!(pci_dev->subordinate);
  85. }
  86. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  87. {
  88. /*
  89. * Currently we allow normal PCI devices and PCI bridges transition
  90. * into D3 if their bridge_d3 is set.
  91. */
  92. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  93. }
  94. int pci_vpd_init(struct pci_dev *dev);
  95. void pci_vpd_release(struct pci_dev *dev);
  96. void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
  97. void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
  98. /* PCI /proc functions */
  99. #ifdef CONFIG_PROC_FS
  100. int pci_proc_attach_device(struct pci_dev *dev);
  101. int pci_proc_detach_device(struct pci_dev *dev);
  102. int pci_proc_detach_bus(struct pci_bus *bus);
  103. #else
  104. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  105. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  106. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  107. #endif
  108. /* Functions for PCI Hotplug drivers to use */
  109. int pci_hp_add_bridge(struct pci_dev *dev);
  110. #ifdef HAVE_PCI_LEGACY
  111. void pci_create_legacy_files(struct pci_bus *bus);
  112. void pci_remove_legacy_files(struct pci_bus *bus);
  113. #else
  114. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  115. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  116. #endif
  117. /* Lock for read/write access to pci device and bus lists */
  118. extern struct rw_semaphore pci_bus_sem;
  119. extern raw_spinlock_t pci_lock;
  120. extern unsigned int pci_pm_d3_delay;
  121. #ifdef CONFIG_PCI_MSI
  122. void pci_no_msi(void);
  123. #else
  124. static inline void pci_no_msi(void) { }
  125. #endif
  126. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  127. {
  128. u16 control;
  129. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  130. control &= ~PCI_MSI_FLAGS_ENABLE;
  131. if (enable)
  132. control |= PCI_MSI_FLAGS_ENABLE;
  133. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  134. }
  135. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  136. {
  137. u16 ctrl;
  138. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  139. ctrl &= ~clear;
  140. ctrl |= set;
  141. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  142. }
  143. void pci_realloc_get_opt(char *);
  144. static inline int pci_no_d1d2(struct pci_dev *dev)
  145. {
  146. unsigned int parent_dstates = 0;
  147. if (dev->bus->self)
  148. parent_dstates = dev->bus->self->no_d1d2;
  149. return (dev->no_d1d2 || parent_dstates);
  150. }
  151. extern const struct attribute_group *pci_dev_groups[];
  152. extern const struct attribute_group *pcibus_groups[];
  153. extern const struct device_type pci_dev_type;
  154. extern const struct attribute_group *pci_bus_groups[];
  155. /**
  156. * pci_match_one_device - Tell if a PCI device structure has a matching
  157. * PCI device id structure
  158. * @id: single PCI device id structure to match
  159. * @dev: the PCI device structure to match against
  160. *
  161. * Returns the matching pci_device_id structure or %NULL if there is no match.
  162. */
  163. static inline const struct pci_device_id *
  164. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  165. {
  166. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  167. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  168. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  169. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  170. !((id->class ^ dev->class) & id->class_mask))
  171. return id;
  172. return NULL;
  173. }
  174. /* PCI slot sysfs helper code */
  175. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  176. extern struct kset *pci_slots_kset;
  177. struct pci_slot_attribute {
  178. struct attribute attr;
  179. ssize_t (*show)(struct pci_slot *, char *);
  180. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  181. };
  182. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  183. enum pci_bar_type {
  184. pci_bar_unknown, /* Standard PCI BAR probe */
  185. pci_bar_io, /* An I/O port BAR */
  186. pci_bar_mem32, /* A 32-bit memory BAR */
  187. pci_bar_mem64, /* A 64-bit memory BAR */
  188. };
  189. int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
  190. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  191. int crs_timeout);
  192. int pci_setup_device(struct pci_dev *dev);
  193. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  194. struct resource *res, unsigned int reg);
  195. void pci_configure_ari(struct pci_dev *dev);
  196. void __pci_bus_size_bridges(struct pci_bus *bus,
  197. struct list_head *realloc_head);
  198. void __pci_bus_assign_resources(const struct pci_bus *bus,
  199. struct list_head *realloc_head,
  200. struct list_head *fail_head);
  201. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  202. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  203. void pci_disable_bridge_window(struct pci_dev *dev);
  204. /* PCIe link information */
  205. #define PCIE_SPEED2STR(speed) \
  206. ((speed) == PCIE_SPEED_16_0GT ? "16 GT/s" : \
  207. (speed) == PCIE_SPEED_8_0GT ? "8 GT/s" : \
  208. (speed) == PCIE_SPEED_5_0GT ? "5 GT/s" : \
  209. (speed) == PCIE_SPEED_2_5GT ? "2.5 GT/s" : \
  210. "Unknown speed")
  211. /* PCIe speed to Mb/s reduced by encoding overhead */
  212. #define PCIE_SPEED2MBS_ENC(speed) \
  213. ((speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
  214. (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
  215. (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
  216. (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
  217. 0)
  218. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
  219. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
  220. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  221. enum pcie_link_width *width);
  222. /* Single Root I/O Virtualization */
  223. struct pci_sriov {
  224. int pos; /* Capability position */
  225. int nres; /* Number of resources */
  226. u32 cap; /* SR-IOV Capabilities */
  227. u16 ctrl; /* SR-IOV Control */
  228. u16 total_VFs; /* Total VFs associated with the PF */
  229. u16 initial_VFs; /* Initial VFs associated with the PF */
  230. u16 num_VFs; /* Number of VFs available */
  231. u16 offset; /* First VF Routing ID offset */
  232. u16 stride; /* Following VF stride */
  233. u16 vf_device; /* VF device ID */
  234. u32 pgsz; /* Page size for BAR alignment */
  235. u8 link; /* Function Dependency Link */
  236. u8 max_VF_buses; /* Max buses consumed by VFs */
  237. u16 driver_max_VFs; /* Max num VFs driver supports */
  238. struct pci_dev *dev; /* Lowest numbered PF */
  239. struct pci_dev *self; /* This PF */
  240. u32 class; /* VF device */
  241. u8 hdr_type; /* VF header type */
  242. u16 subsystem_vendor; /* VF subsystem vendor */
  243. u16 subsystem_device; /* VF subsystem device */
  244. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  245. bool drivers_autoprobe; /* Auto probing of VFs by driver */
  246. };
  247. /* pci_dev priv_flags */
  248. #define PCI_DEV_DISCONNECTED 0
  249. #define PCI_DEV_ADDED 1
  250. static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
  251. {
  252. set_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  253. return 0;
  254. }
  255. static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
  256. {
  257. return test_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  258. }
  259. static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
  260. {
  261. assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
  262. }
  263. static inline bool pci_dev_is_added(const struct pci_dev *dev)
  264. {
  265. return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
  266. }
  267. #ifdef CONFIG_PCI_ATS
  268. void pci_restore_ats_state(struct pci_dev *dev);
  269. #else
  270. static inline void pci_restore_ats_state(struct pci_dev *dev)
  271. {
  272. }
  273. #endif /* CONFIG_PCI_ATS */
  274. #ifdef CONFIG_PCI_IOV
  275. int pci_iov_init(struct pci_dev *dev);
  276. void pci_iov_release(struct pci_dev *dev);
  277. void pci_iov_remove(struct pci_dev *dev);
  278. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  279. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  280. void pci_restore_iov_state(struct pci_dev *dev);
  281. int pci_iov_bus_range(struct pci_bus *bus);
  282. #else
  283. static inline int pci_iov_init(struct pci_dev *dev)
  284. {
  285. return -ENODEV;
  286. }
  287. static inline void pci_iov_release(struct pci_dev *dev)
  288. {
  289. }
  290. static inline void pci_iov_remove(struct pci_dev *dev)
  291. {
  292. }
  293. static inline void pci_restore_iov_state(struct pci_dev *dev)
  294. {
  295. }
  296. static inline int pci_iov_bus_range(struct pci_bus *bus)
  297. {
  298. return 0;
  299. }
  300. #endif /* CONFIG_PCI_IOV */
  301. unsigned long pci_cardbus_resource_alignment(struct resource *);
  302. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  303. struct resource *res)
  304. {
  305. #ifdef CONFIG_PCI_IOV
  306. int resno = res - dev->resource;
  307. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  308. return pci_sriov_resource_alignment(dev, resno);
  309. #endif
  310. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  311. return pci_cardbus_resource_alignment(res);
  312. return resource_alignment(res);
  313. }
  314. void pci_enable_acs(struct pci_dev *dev);
  315. /* PCI error reporting and recovery */
  316. void pcie_do_fatal_recovery(struct pci_dev *dev, u32 service);
  317. void pcie_do_nonfatal_recovery(struct pci_dev *dev);
  318. bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
  319. #ifdef CONFIG_PCIEASPM
  320. void pcie_aspm_init_link_state(struct pci_dev *pdev);
  321. void pcie_aspm_exit_link_state(struct pci_dev *pdev);
  322. void pcie_aspm_pm_state_change(struct pci_dev *pdev);
  323. void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
  324. #else
  325. static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
  326. static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
  327. static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
  328. static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
  329. #endif
  330. #ifdef CONFIG_PCIEASPM_DEBUG
  331. void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev);
  332. void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev);
  333. #else
  334. static inline void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev) { }
  335. static inline void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev) { }
  336. #endif
  337. #ifdef CONFIG_PCIE_PTM
  338. void pci_ptm_init(struct pci_dev *dev);
  339. #else
  340. static inline void pci_ptm_init(struct pci_dev *dev) { }
  341. #endif
  342. struct pci_dev_reset_methods {
  343. u16 vendor;
  344. u16 device;
  345. int (*reset)(struct pci_dev *dev, int probe);
  346. };
  347. #ifdef CONFIG_PCI_QUIRKS
  348. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  349. #else
  350. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  351. {
  352. return -ENOTTY;
  353. }
  354. #endif
  355. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  356. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  357. struct resource *res);
  358. #endif
  359. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
  360. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
  361. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
  362. static inline u64 pci_rebar_size_to_bytes(int size)
  363. {
  364. return 1ULL << (size + 20);
  365. }
  366. struct device_node;
  367. #ifdef CONFIG_OF
  368. int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
  369. int of_get_pci_domain_nr(struct device_node *node);
  370. int of_pci_get_max_link_speed(struct device_node *node);
  371. #else
  372. static inline int
  373. of_pci_parse_bus_range(struct device_node *node, struct resource *res)
  374. {
  375. return -EINVAL;
  376. }
  377. static inline int
  378. of_get_pci_domain_nr(struct device_node *node)
  379. {
  380. return -1;
  381. }
  382. static inline int
  383. of_pci_get_max_link_speed(struct device_node *node)
  384. {
  385. return -EINVAL;
  386. }
  387. #endif /* CONFIG_OF */
  388. #if defined(CONFIG_OF_ADDRESS)
  389. int devm_of_pci_get_host_bridge_resources(struct device *dev,
  390. unsigned char busno, unsigned char bus_max,
  391. struct list_head *resources, resource_size_t *io_base);
  392. #else
  393. static inline int devm_of_pci_get_host_bridge_resources(struct device *dev,
  394. unsigned char busno, unsigned char bus_max,
  395. struct list_head *resources, resource_size_t *io_base)
  396. {
  397. return -EINVAL;
  398. }
  399. #endif
  400. #endif /* DRIVERS_PCI_H */