pci-common.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/shmem_fs.h>
  28. #include <linux/list.h>
  29. #include <linux/syscalls.h>
  30. #include <linux/irq.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/slab.h>
  33. #include <linux/vgaarb.h>
  34. #include <asm/processor.h>
  35. #include <asm/io.h>
  36. #include <asm/prom.h>
  37. #include <asm/pci-bridge.h>
  38. #include <asm/byteorder.h>
  39. #include <asm/machdep.h>
  40. #include <asm/ppc-pci.h>
  41. #include <asm/eeh.h>
  42. #include "../../../drivers/pci/pci.h"
  43. /* hose_spinlock protects accesses to the the phb_bitmap. */
  44. static DEFINE_SPINLOCK(hose_spinlock);
  45. LIST_HEAD(hose_list);
  46. /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
  47. #define MAX_PHBS 0x10000
  48. /*
  49. * For dynamic PHB numbering: used/free PHBs tracking bitmap.
  50. * Accesses to this bitmap should be protected by hose_spinlock.
  51. */
  52. static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
  53. /* ISA Memory physical address */
  54. resource_size_t isa_mem_base;
  55. EXPORT_SYMBOL(isa_mem_base);
  56. static const struct dma_map_ops *pci_dma_ops = &dma_nommu_ops;
  57. void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
  58. {
  59. pci_dma_ops = dma_ops;
  60. }
  61. const struct dma_map_ops *get_pci_dma_ops(void)
  62. {
  63. return pci_dma_ops;
  64. }
  65. EXPORT_SYMBOL(get_pci_dma_ops);
  66. /*
  67. * This function should run under locking protection, specifically
  68. * hose_spinlock.
  69. */
  70. static int get_phb_number(struct device_node *dn)
  71. {
  72. int ret, phb_id = -1;
  73. u32 prop_32;
  74. u64 prop;
  75. /*
  76. * Try fixed PHB numbering first, by checking archs and reading
  77. * the respective device-tree properties. Firstly, try powernv by
  78. * reading "ibm,opal-phbid", only present in OPAL environment.
  79. */
  80. ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
  81. if (ret) {
  82. ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
  83. prop = prop_32;
  84. }
  85. if (!ret)
  86. phb_id = (int)(prop & (MAX_PHBS - 1));
  87. /* We need to be sure to not use the same PHB number twice. */
  88. if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
  89. return phb_id;
  90. /*
  91. * If not pseries nor powernv, or if fixed PHB numbering tried to add
  92. * the same PHB number twice, then fallback to dynamic PHB numbering.
  93. */
  94. phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
  95. BUG_ON(phb_id >= MAX_PHBS);
  96. set_bit(phb_id, phb_bitmap);
  97. return phb_id;
  98. }
  99. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  100. {
  101. struct pci_controller *phb;
  102. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  103. if (phb == NULL)
  104. return NULL;
  105. spin_lock(&hose_spinlock);
  106. phb->global_number = get_phb_number(dev);
  107. list_add_tail(&phb->list_node, &hose_list);
  108. spin_unlock(&hose_spinlock);
  109. phb->dn = dev;
  110. phb->is_dynamic = slab_is_available();
  111. #ifdef CONFIG_PPC64
  112. if (dev) {
  113. int nid = of_node_to_nid(dev);
  114. if (nid < 0 || !node_online(nid))
  115. nid = -1;
  116. PHB_SET_NODE(phb, nid);
  117. }
  118. #endif
  119. return phb;
  120. }
  121. EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
  122. void pcibios_free_controller(struct pci_controller *phb)
  123. {
  124. spin_lock(&hose_spinlock);
  125. /* Clear bit of phb_bitmap to allow reuse of this PHB number. */
  126. if (phb->global_number < MAX_PHBS)
  127. clear_bit(phb->global_number, phb_bitmap);
  128. list_del(&phb->list_node);
  129. spin_unlock(&hose_spinlock);
  130. if (phb->is_dynamic)
  131. kfree(phb);
  132. }
  133. EXPORT_SYMBOL_GPL(pcibios_free_controller);
  134. /*
  135. * This function is used to call pcibios_free_controller()
  136. * in a deferred manner: a callback from the PCI subsystem.
  137. *
  138. * _*DO NOT*_ call pcibios_free_controller() explicitly if
  139. * this is used (or it may access an invalid *phb pointer).
  140. *
  141. * The callback occurs when all references to the root bus
  142. * are dropped (e.g., child buses/devices and their users).
  143. *
  144. * It's called as .release_fn() of 'struct pci_host_bridge'
  145. * which is associated with the 'struct pci_controller.bus'
  146. * (root bus) - it expects .release_data to hold a pointer
  147. * to 'struct pci_controller'.
  148. *
  149. * In order to use it, register .release_fn()/release_data
  150. * like this:
  151. *
  152. * pci_set_host_bridge_release(bridge,
  153. * pcibios_free_controller_deferred
  154. * (void *) phb);
  155. *
  156. * e.g. in the pcibios_root_bridge_prepare() callback from
  157. * pci_create_root_bus().
  158. */
  159. void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
  160. {
  161. struct pci_controller *phb = (struct pci_controller *)
  162. bridge->release_data;
  163. pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
  164. pcibios_free_controller(phb);
  165. }
  166. EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
  167. /*
  168. * The function is used to return the minimal alignment
  169. * for memory or I/O windows of the associated P2P bridge.
  170. * By default, 4KiB alignment for I/O windows and 1MiB for
  171. * memory windows.
  172. */
  173. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  174. unsigned long type)
  175. {
  176. struct pci_controller *phb = pci_bus_to_host(bus);
  177. if (phb->controller_ops.window_alignment)
  178. return phb->controller_ops.window_alignment(bus, type);
  179. /*
  180. * PCI core will figure out the default
  181. * alignment: 4KiB for I/O and 1MiB for
  182. * memory window.
  183. */
  184. return 1;
  185. }
  186. void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
  187. {
  188. struct pci_controller *hose = pci_bus_to_host(bus);
  189. if (hose->controller_ops.setup_bridge)
  190. hose->controller_ops.setup_bridge(bus, type);
  191. }
  192. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  193. {
  194. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  195. if (phb->controller_ops.reset_secondary_bus) {
  196. phb->controller_ops.reset_secondary_bus(dev);
  197. return;
  198. }
  199. pci_reset_secondary_bus(dev);
  200. }
  201. resource_size_t pcibios_default_alignment(void)
  202. {
  203. if (ppc_md.pcibios_default_alignment)
  204. return ppc_md.pcibios_default_alignment();
  205. return 0;
  206. }
  207. #ifdef CONFIG_PCI_IOV
  208. resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
  209. {
  210. if (ppc_md.pcibios_iov_resource_alignment)
  211. return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
  212. return pci_iov_resource_size(pdev, resno);
  213. }
  214. int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
  215. {
  216. if (ppc_md.pcibios_sriov_enable)
  217. return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
  218. return 0;
  219. }
  220. int pcibios_sriov_disable(struct pci_dev *pdev)
  221. {
  222. if (ppc_md.pcibios_sriov_disable)
  223. return ppc_md.pcibios_sriov_disable(pdev);
  224. return 0;
  225. }
  226. #endif /* CONFIG_PCI_IOV */
  227. void pcibios_bus_add_device(struct pci_dev *pdev)
  228. {
  229. if (ppc_md.pcibios_bus_add_device)
  230. ppc_md.pcibios_bus_add_device(pdev);
  231. }
  232. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  233. {
  234. #ifdef CONFIG_PPC64
  235. return hose->pci_io_size;
  236. #else
  237. return resource_size(&hose->io_resource);
  238. #endif
  239. }
  240. int pcibios_vaddr_is_ioport(void __iomem *address)
  241. {
  242. int ret = 0;
  243. struct pci_controller *hose;
  244. resource_size_t size;
  245. spin_lock(&hose_spinlock);
  246. list_for_each_entry(hose, &hose_list, list_node) {
  247. size = pcibios_io_size(hose);
  248. if (address >= hose->io_base_virt &&
  249. address < (hose->io_base_virt + size)) {
  250. ret = 1;
  251. break;
  252. }
  253. }
  254. spin_unlock(&hose_spinlock);
  255. return ret;
  256. }
  257. unsigned long pci_address_to_pio(phys_addr_t address)
  258. {
  259. struct pci_controller *hose;
  260. resource_size_t size;
  261. unsigned long ret = ~0;
  262. spin_lock(&hose_spinlock);
  263. list_for_each_entry(hose, &hose_list, list_node) {
  264. size = pcibios_io_size(hose);
  265. if (address >= hose->io_base_phys &&
  266. address < (hose->io_base_phys + size)) {
  267. unsigned long base =
  268. (unsigned long)hose->io_base_virt - _IO_BASE;
  269. ret = base + (address - hose->io_base_phys);
  270. break;
  271. }
  272. }
  273. spin_unlock(&hose_spinlock);
  274. return ret;
  275. }
  276. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  277. /*
  278. * Return the domain number for this bus.
  279. */
  280. int pci_domain_nr(struct pci_bus *bus)
  281. {
  282. struct pci_controller *hose = pci_bus_to_host(bus);
  283. return hose->global_number;
  284. }
  285. EXPORT_SYMBOL(pci_domain_nr);
  286. /* This routine is meant to be used early during boot, when the
  287. * PCI bus numbers have not yet been assigned, and you need to
  288. * issue PCI config cycles to an OF device.
  289. * It could also be used to "fix" RTAS config cycles if you want
  290. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  291. * config cycles.
  292. */
  293. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  294. {
  295. while(node) {
  296. struct pci_controller *hose, *tmp;
  297. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  298. if (hose->dn == node)
  299. return hose;
  300. node = node->parent;
  301. }
  302. return NULL;
  303. }
  304. /*
  305. * Reads the interrupt pin to determine if interrupt is use by card.
  306. * If the interrupt is used, then gets the interrupt line from the
  307. * openfirmware and sets it in the pci_dev and pci_config line.
  308. */
  309. static int pci_read_irq_line(struct pci_dev *pci_dev)
  310. {
  311. int virq;
  312. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  313. #ifdef DEBUG
  314. memset(&oirq, 0xff, sizeof(oirq));
  315. #endif
  316. /* Try to get a mapping from the device-tree */
  317. virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
  318. if (virq <= 0) {
  319. u8 line, pin;
  320. /* If that fails, lets fallback to what is in the config
  321. * space and map that through the default controller. We
  322. * also set the type to level low since that's what PCI
  323. * interrupts are. If your platform does differently, then
  324. * either provide a proper interrupt tree or don't use this
  325. * function.
  326. */
  327. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  328. return -1;
  329. if (pin == 0)
  330. return -1;
  331. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  332. line == 0xff || line == 0) {
  333. return -1;
  334. }
  335. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  336. line, pin);
  337. virq = irq_create_mapping(NULL, line);
  338. if (virq)
  339. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  340. }
  341. if (!virq) {
  342. pr_debug(" Failed to map !\n");
  343. return -1;
  344. }
  345. pr_debug(" Mapped to linux irq %d\n", virq);
  346. pci_dev->irq = virq;
  347. return 0;
  348. }
  349. /*
  350. * Platform support for /proc/bus/pci/X/Y mmap()s.
  351. * -- paulus.
  352. */
  353. int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
  354. {
  355. struct pci_controller *hose = pci_bus_to_host(pdev->bus);
  356. resource_size_t ioaddr = pci_resource_start(pdev, bar);
  357. if (!hose)
  358. return -EINVAL;
  359. /* Convert to an offset within this PCI controller */
  360. ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
  361. vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
  362. return 0;
  363. }
  364. /*
  365. * This one is used by /dev/mem and fbdev who have no clue about the
  366. * PCI device, it tries to find the PCI device first and calls the
  367. * above routine
  368. */
  369. pgprot_t pci_phys_mem_access_prot(struct file *file,
  370. unsigned long pfn,
  371. unsigned long size,
  372. pgprot_t prot)
  373. {
  374. struct pci_dev *pdev = NULL;
  375. struct resource *found = NULL;
  376. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  377. int i;
  378. if (page_is_ram(pfn))
  379. return prot;
  380. prot = pgprot_noncached(prot);
  381. for_each_pci_dev(pdev) {
  382. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  383. struct resource *rp = &pdev->resource[i];
  384. int flags = rp->flags;
  385. /* Active and same type? */
  386. if ((flags & IORESOURCE_MEM) == 0)
  387. continue;
  388. /* In the range of this resource? */
  389. if (offset < (rp->start & PAGE_MASK) ||
  390. offset > rp->end)
  391. continue;
  392. found = rp;
  393. break;
  394. }
  395. if (found)
  396. break;
  397. }
  398. if (found) {
  399. if (found->flags & IORESOURCE_PREFETCH)
  400. prot = pgprot_noncached_wc(prot);
  401. pci_dev_put(pdev);
  402. }
  403. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  404. (unsigned long long)offset, pgprot_val(prot));
  405. return prot;
  406. }
  407. /* This provides legacy IO read access on a bus */
  408. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  409. {
  410. unsigned long offset;
  411. struct pci_controller *hose = pci_bus_to_host(bus);
  412. struct resource *rp = &hose->io_resource;
  413. void __iomem *addr;
  414. /* Check if port can be supported by that bus. We only check
  415. * the ranges of the PHB though, not the bus itself as the rules
  416. * for forwarding legacy cycles down bridges are not our problem
  417. * here. So if the host bridge supports it, we do it.
  418. */
  419. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  420. offset += port;
  421. if (!(rp->flags & IORESOURCE_IO))
  422. return -ENXIO;
  423. if (offset < rp->start || (offset + size) > rp->end)
  424. return -ENXIO;
  425. addr = hose->io_base_virt + port;
  426. switch(size) {
  427. case 1:
  428. *((u8 *)val) = in_8(addr);
  429. return 1;
  430. case 2:
  431. if (port & 1)
  432. return -EINVAL;
  433. *((u16 *)val) = in_le16(addr);
  434. return 2;
  435. case 4:
  436. if (port & 3)
  437. return -EINVAL;
  438. *((u32 *)val) = in_le32(addr);
  439. return 4;
  440. }
  441. return -EINVAL;
  442. }
  443. /* This provides legacy IO write access on a bus */
  444. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  445. {
  446. unsigned long offset;
  447. struct pci_controller *hose = pci_bus_to_host(bus);
  448. struct resource *rp = &hose->io_resource;
  449. void __iomem *addr;
  450. /* Check if port can be supported by that bus. We only check
  451. * the ranges of the PHB though, not the bus itself as the rules
  452. * for forwarding legacy cycles down bridges are not our problem
  453. * here. So if the host bridge supports it, we do it.
  454. */
  455. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  456. offset += port;
  457. if (!(rp->flags & IORESOURCE_IO))
  458. return -ENXIO;
  459. if (offset < rp->start || (offset + size) > rp->end)
  460. return -ENXIO;
  461. addr = hose->io_base_virt + port;
  462. /* WARNING: The generic code is idiotic. It gets passed a pointer
  463. * to what can be a 1, 2 or 4 byte quantity and always reads that
  464. * as a u32, which means that we have to correct the location of
  465. * the data read within those 32 bits for size 1 and 2
  466. */
  467. switch(size) {
  468. case 1:
  469. out_8(addr, val >> 24);
  470. return 1;
  471. case 2:
  472. if (port & 1)
  473. return -EINVAL;
  474. out_le16(addr, val >> 16);
  475. return 2;
  476. case 4:
  477. if (port & 3)
  478. return -EINVAL;
  479. out_le32(addr, val);
  480. return 4;
  481. }
  482. return -EINVAL;
  483. }
  484. /* This provides legacy IO or memory mmap access on a bus */
  485. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  486. struct vm_area_struct *vma,
  487. enum pci_mmap_state mmap_state)
  488. {
  489. struct pci_controller *hose = pci_bus_to_host(bus);
  490. resource_size_t offset =
  491. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  492. resource_size_t size = vma->vm_end - vma->vm_start;
  493. struct resource *rp;
  494. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  495. pci_domain_nr(bus), bus->number,
  496. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  497. (unsigned long long)offset,
  498. (unsigned long long)(offset + size - 1));
  499. if (mmap_state == pci_mmap_mem) {
  500. /* Hack alert !
  501. *
  502. * Because X is lame and can fail starting if it gets an error trying
  503. * to mmap legacy_mem (instead of just moving on without legacy memory
  504. * access) we fake it here by giving it anonymous memory, effectively
  505. * behaving just like /dev/zero
  506. */
  507. if ((offset + size) > hose->isa_mem_size) {
  508. printk(KERN_DEBUG
  509. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  510. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  511. if (vma->vm_flags & VM_SHARED)
  512. return shmem_zero_setup(vma);
  513. return 0;
  514. }
  515. offset += hose->isa_mem_phys;
  516. } else {
  517. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  518. unsigned long roffset = offset + io_offset;
  519. rp = &hose->io_resource;
  520. if (!(rp->flags & IORESOURCE_IO))
  521. return -ENXIO;
  522. if (roffset < rp->start || (roffset + size) > rp->end)
  523. return -ENXIO;
  524. offset += hose->io_base_phys;
  525. }
  526. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  527. vma->vm_pgoff = offset >> PAGE_SHIFT;
  528. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  529. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  530. vma->vm_end - vma->vm_start,
  531. vma->vm_page_prot);
  532. }
  533. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  534. const struct resource *rsrc,
  535. resource_size_t *start, resource_size_t *end)
  536. {
  537. struct pci_bus_region region;
  538. if (rsrc->flags & IORESOURCE_IO) {
  539. pcibios_resource_to_bus(dev->bus, &region,
  540. (struct resource *) rsrc);
  541. *start = region.start;
  542. *end = region.end;
  543. return;
  544. }
  545. /* We pass a CPU physical address to userland for MMIO instead of a
  546. * BAR value because X is lame and expects to be able to use that
  547. * to pass to /dev/mem!
  548. *
  549. * That means we may have 64-bit values where some apps only expect
  550. * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
  551. */
  552. *start = rsrc->start;
  553. *end = rsrc->end;
  554. }
  555. /**
  556. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  557. * @hose: newly allocated pci_controller to be setup
  558. * @dev: device node of the host bridge
  559. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  560. *
  561. * This function will parse the "ranges" property of a PCI host bridge device
  562. * node and setup the resource mapping of a pci controller based on its
  563. * content.
  564. *
  565. * Life would be boring if it wasn't for a few issues that we have to deal
  566. * with here:
  567. *
  568. * - We can only cope with one IO space range and up to 3 Memory space
  569. * ranges. However, some machines (thanks Apple !) tend to split their
  570. * space into lots of small contiguous ranges. So we have to coalesce.
  571. *
  572. * - Some busses have IO space not starting at 0, which causes trouble with
  573. * the way we do our IO resource renumbering. The code somewhat deals with
  574. * it for 64 bits but I would expect problems on 32 bits.
  575. *
  576. * - Some 32 bits platforms such as 4xx can have physical space larger than
  577. * 32 bits so we need to use 64 bits values for the parsing
  578. */
  579. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  580. struct device_node *dev, int primary)
  581. {
  582. int memno = 0;
  583. struct resource *res;
  584. struct of_pci_range range;
  585. struct of_pci_range_parser parser;
  586. printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
  587. dev, primary ? "(primary)" : "");
  588. /* Check for ranges property */
  589. if (of_pci_range_parser_init(&parser, dev))
  590. return;
  591. /* Parse it */
  592. for_each_of_pci_range(&parser, &range) {
  593. /* If we failed translation or got a zero-sized region
  594. * (some FW try to feed us with non sensical zero sized regions
  595. * such as power3 which look like some kind of attempt at exposing
  596. * the VGA memory hole)
  597. */
  598. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  599. continue;
  600. /* Act based on address space type */
  601. res = NULL;
  602. switch (range.flags & IORESOURCE_TYPE_BITS) {
  603. case IORESOURCE_IO:
  604. printk(KERN_INFO
  605. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  606. range.cpu_addr, range.cpu_addr + range.size - 1,
  607. range.pci_addr);
  608. /* We support only one IO range */
  609. if (hose->pci_io_size) {
  610. printk(KERN_INFO
  611. " \\--> Skipped (too many) !\n");
  612. continue;
  613. }
  614. #ifdef CONFIG_PPC32
  615. /* On 32 bits, limit I/O space to 16MB */
  616. if (range.size > 0x01000000)
  617. range.size = 0x01000000;
  618. /* 32 bits needs to map IOs here */
  619. hose->io_base_virt = ioremap(range.cpu_addr,
  620. range.size);
  621. /* Expect trouble if pci_addr is not 0 */
  622. if (primary)
  623. isa_io_base =
  624. (unsigned long)hose->io_base_virt;
  625. #endif /* CONFIG_PPC32 */
  626. /* pci_io_size and io_base_phys always represent IO
  627. * space starting at 0 so we factor in pci_addr
  628. */
  629. hose->pci_io_size = range.pci_addr + range.size;
  630. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  631. /* Build resource */
  632. res = &hose->io_resource;
  633. range.cpu_addr = range.pci_addr;
  634. break;
  635. case IORESOURCE_MEM:
  636. printk(KERN_INFO
  637. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  638. range.cpu_addr, range.cpu_addr + range.size - 1,
  639. range.pci_addr,
  640. (range.pci_space & 0x40000000) ?
  641. "Prefetch" : "");
  642. /* We support only 3 memory ranges */
  643. if (memno >= 3) {
  644. printk(KERN_INFO
  645. " \\--> Skipped (too many) !\n");
  646. continue;
  647. }
  648. /* Handles ISA memory hole space here */
  649. if (range.pci_addr == 0) {
  650. if (primary || isa_mem_base == 0)
  651. isa_mem_base = range.cpu_addr;
  652. hose->isa_mem_phys = range.cpu_addr;
  653. hose->isa_mem_size = range.size;
  654. }
  655. /* Build resource */
  656. hose->mem_offset[memno] = range.cpu_addr -
  657. range.pci_addr;
  658. res = &hose->mem_resources[memno++];
  659. break;
  660. }
  661. if (res != NULL) {
  662. res->name = dev->full_name;
  663. res->flags = range.flags;
  664. res->start = range.cpu_addr;
  665. res->end = range.cpu_addr + range.size - 1;
  666. res->parent = res->child = res->sibling = NULL;
  667. }
  668. }
  669. }
  670. /* Decide whether to display the domain number in /proc */
  671. int pci_proc_domain(struct pci_bus *bus)
  672. {
  673. struct pci_controller *hose = pci_bus_to_host(bus);
  674. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  675. return 0;
  676. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  677. return hose->global_number != 0;
  678. return 1;
  679. }
  680. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  681. {
  682. if (ppc_md.pcibios_root_bridge_prepare)
  683. return ppc_md.pcibios_root_bridge_prepare(bridge);
  684. return 0;
  685. }
  686. /* This header fixup will do the resource fixup for all devices as they are
  687. * probed, but not for bridge ranges
  688. */
  689. static void pcibios_fixup_resources(struct pci_dev *dev)
  690. {
  691. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  692. int i;
  693. if (!hose) {
  694. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  695. pci_name(dev));
  696. return;
  697. }
  698. if (dev->is_virtfn)
  699. return;
  700. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  701. struct resource *res = dev->resource + i;
  702. struct pci_bus_region reg;
  703. if (!res->flags)
  704. continue;
  705. /* If we're going to re-assign everything, we mark all resources
  706. * as unset (and 0-base them). In addition, we mark BARs starting
  707. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  708. * since in that case, we don't want to re-assign anything
  709. */
  710. pcibios_resource_to_bus(dev->bus, &reg, res);
  711. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  712. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  713. /* Only print message if not re-assigning */
  714. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  715. pr_debug("PCI:%s Resource %d %pR is unassigned\n",
  716. pci_name(dev), i, res);
  717. res->end -= res->start;
  718. res->start = 0;
  719. res->flags |= IORESOURCE_UNSET;
  720. continue;
  721. }
  722. pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
  723. }
  724. /* Call machine specific resource fixup */
  725. if (ppc_md.pcibios_fixup_resources)
  726. ppc_md.pcibios_fixup_resources(dev);
  727. }
  728. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  729. /* This function tries to figure out if a bridge resource has been initialized
  730. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  731. * things go more smoothly when it gets it right. It should covers cases such
  732. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  733. */
  734. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  735. struct resource *res)
  736. {
  737. struct pci_controller *hose = pci_bus_to_host(bus);
  738. struct pci_dev *dev = bus->self;
  739. resource_size_t offset;
  740. struct pci_bus_region region;
  741. u16 command;
  742. int i;
  743. /* We don't do anything if PCI_PROBE_ONLY is set */
  744. if (pci_has_flag(PCI_PROBE_ONLY))
  745. return 0;
  746. /* Job is a bit different between memory and IO */
  747. if (res->flags & IORESOURCE_MEM) {
  748. pcibios_resource_to_bus(dev->bus, &region, res);
  749. /* If the BAR is non-0 then it's probably been initialized */
  750. if (region.start != 0)
  751. return 0;
  752. /* The BAR is 0, let's check if memory decoding is enabled on
  753. * the bridge. If not, we consider it unassigned
  754. */
  755. pci_read_config_word(dev, PCI_COMMAND, &command);
  756. if ((command & PCI_COMMAND_MEMORY) == 0)
  757. return 1;
  758. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  759. * resources covers that starting address (0 then it's good enough for
  760. * us for memory space)
  761. */
  762. for (i = 0; i < 3; i++) {
  763. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  764. hose->mem_resources[i].start == hose->mem_offset[i])
  765. return 0;
  766. }
  767. /* Well, it starts at 0 and we know it will collide so we may as
  768. * well consider it as unassigned. That covers the Apple case.
  769. */
  770. return 1;
  771. } else {
  772. /* If the BAR is non-0, then we consider it assigned */
  773. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  774. if (((res->start - offset) & 0xfffffffful) != 0)
  775. return 0;
  776. /* Here, we are a bit different than memory as typically IO space
  777. * starting at low addresses -is- valid. What we do instead if that
  778. * we consider as unassigned anything that doesn't have IO enabled
  779. * in the PCI command register, and that's it.
  780. */
  781. pci_read_config_word(dev, PCI_COMMAND, &command);
  782. if (command & PCI_COMMAND_IO)
  783. return 0;
  784. /* It's starting at 0 and IO is disabled in the bridge, consider
  785. * it unassigned
  786. */
  787. return 1;
  788. }
  789. }
  790. /* Fixup resources of a PCI<->PCI bridge */
  791. static void pcibios_fixup_bridge(struct pci_bus *bus)
  792. {
  793. struct resource *res;
  794. int i;
  795. struct pci_dev *dev = bus->self;
  796. pci_bus_for_each_resource(bus, res, i) {
  797. if (!res || !res->flags)
  798. continue;
  799. if (i >= 3 && bus->self->transparent)
  800. continue;
  801. /* If we're going to reassign everything, we can
  802. * shrink the P2P resource to have size as being
  803. * of 0 in order to save space.
  804. */
  805. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  806. res->flags |= IORESOURCE_UNSET;
  807. res->start = 0;
  808. res->end = -1;
  809. continue;
  810. }
  811. pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
  812. /* Try to detect uninitialized P2P bridge resources,
  813. * and clear them out so they get re-assigned later
  814. */
  815. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  816. res->flags = 0;
  817. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  818. }
  819. }
  820. }
  821. void pcibios_setup_bus_self(struct pci_bus *bus)
  822. {
  823. struct pci_controller *phb;
  824. /* Fix up the bus resources for P2P bridges */
  825. if (bus->self != NULL)
  826. pcibios_fixup_bridge(bus);
  827. /* Platform specific bus fixups. This is currently only used
  828. * by fsl_pci and I'm hoping to get rid of it at some point
  829. */
  830. if (ppc_md.pcibios_fixup_bus)
  831. ppc_md.pcibios_fixup_bus(bus);
  832. /* Setup bus DMA mappings */
  833. phb = pci_bus_to_host(bus);
  834. if (phb->controller_ops.dma_bus_setup)
  835. phb->controller_ops.dma_bus_setup(bus);
  836. }
  837. static void pcibios_setup_device(struct pci_dev *dev)
  838. {
  839. struct pci_controller *phb;
  840. /* Fixup NUMA node as it may not be setup yet by the generic
  841. * code and is needed by the DMA init
  842. */
  843. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  844. /* Hook up default DMA ops */
  845. set_dma_ops(&dev->dev, pci_dma_ops);
  846. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  847. /* Additional platform DMA/iommu setup */
  848. phb = pci_bus_to_host(dev->bus);
  849. if (phb->controller_ops.dma_dev_setup)
  850. phb->controller_ops.dma_dev_setup(dev);
  851. /* Read default IRQs and fixup if necessary */
  852. pci_read_irq_line(dev);
  853. if (ppc_md.pci_irq_fixup)
  854. ppc_md.pci_irq_fixup(dev);
  855. }
  856. int pcibios_add_device(struct pci_dev *dev)
  857. {
  858. /*
  859. * We can only call pcibios_setup_device() after bus setup is complete,
  860. * since some of the platform specific DMA setup code depends on it.
  861. */
  862. if (dev->bus->is_added)
  863. pcibios_setup_device(dev);
  864. #ifdef CONFIG_PCI_IOV
  865. if (ppc_md.pcibios_fixup_sriov)
  866. ppc_md.pcibios_fixup_sriov(dev);
  867. #endif /* CONFIG_PCI_IOV */
  868. return 0;
  869. }
  870. void pcibios_setup_bus_devices(struct pci_bus *bus)
  871. {
  872. struct pci_dev *dev;
  873. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  874. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  875. list_for_each_entry(dev, &bus->devices, bus_list) {
  876. /* Cardbus can call us to add new devices to a bus, so ignore
  877. * those who are already fully discovered
  878. */
  879. if (pci_dev_is_added(dev))
  880. continue;
  881. pcibios_setup_device(dev);
  882. }
  883. }
  884. void pcibios_set_master(struct pci_dev *dev)
  885. {
  886. /* No special bus mastering setup handling */
  887. }
  888. void pcibios_fixup_bus(struct pci_bus *bus)
  889. {
  890. /* When called from the generic PCI probe, read PCI<->PCI bridge
  891. * bases. This is -not- called when generating the PCI tree from
  892. * the OF device-tree.
  893. */
  894. pci_read_bridge_bases(bus);
  895. /* Now fixup the bus bus */
  896. pcibios_setup_bus_self(bus);
  897. /* Now fixup devices on that bus */
  898. pcibios_setup_bus_devices(bus);
  899. }
  900. EXPORT_SYMBOL(pcibios_fixup_bus);
  901. void pci_fixup_cardbus(struct pci_bus *bus)
  902. {
  903. /* Now fixup devices on that bus */
  904. pcibios_setup_bus_devices(bus);
  905. }
  906. static int skip_isa_ioresource_align(struct pci_dev *dev)
  907. {
  908. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  909. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  910. return 1;
  911. return 0;
  912. }
  913. /*
  914. * We need to avoid collisions with `mirrored' VGA ports
  915. * and other strange ISA hardware, so we always want the
  916. * addresses to be allocated in the 0x000-0x0ff region
  917. * modulo 0x400.
  918. *
  919. * Why? Because some silly external IO cards only decode
  920. * the low 10 bits of the IO address. The 0x00-0xff region
  921. * is reserved for motherboard devices that decode all 16
  922. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  923. * but we want to try to avoid allocating at 0x2900-0x2bff
  924. * which might have be mirrored at 0x0100-0x03ff..
  925. */
  926. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  927. resource_size_t size, resource_size_t align)
  928. {
  929. struct pci_dev *dev = data;
  930. resource_size_t start = res->start;
  931. if (res->flags & IORESOURCE_IO) {
  932. if (skip_isa_ioresource_align(dev))
  933. return start;
  934. if (start & 0x300)
  935. start = (start + 0x3ff) & ~0x3ff;
  936. }
  937. return start;
  938. }
  939. EXPORT_SYMBOL(pcibios_align_resource);
  940. /*
  941. * Reparent resource children of pr that conflict with res
  942. * under res, and make res replace those children.
  943. */
  944. static int reparent_resources(struct resource *parent,
  945. struct resource *res)
  946. {
  947. struct resource *p, **pp;
  948. struct resource **firstpp = NULL;
  949. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  950. if (p->end < res->start)
  951. continue;
  952. if (res->end < p->start)
  953. break;
  954. if (p->start < res->start || p->end > res->end)
  955. return -1; /* not completely contained */
  956. if (firstpp == NULL)
  957. firstpp = pp;
  958. }
  959. if (firstpp == NULL)
  960. return -1; /* didn't find any conflicting entries? */
  961. res->parent = parent;
  962. res->child = *firstpp;
  963. res->sibling = *pp;
  964. *firstpp = res;
  965. *pp = NULL;
  966. for (p = res->child; p != NULL; p = p->sibling) {
  967. p->parent = res;
  968. pr_debug("PCI: Reparented %s %pR under %s\n",
  969. p->name, p, res->name);
  970. }
  971. return 0;
  972. }
  973. /*
  974. * Handle resources of PCI devices. If the world were perfect, we could
  975. * just allocate all the resource regions and do nothing more. It isn't.
  976. * On the other hand, we cannot just re-allocate all devices, as it would
  977. * require us to know lots of host bridge internals. So we attempt to
  978. * keep as much of the original configuration as possible, but tweak it
  979. * when it's found to be wrong.
  980. *
  981. * Known BIOS problems we have to work around:
  982. * - I/O or memory regions not configured
  983. * - regions configured, but not enabled in the command register
  984. * - bogus I/O addresses above 64K used
  985. * - expansion ROMs left enabled (this may sound harmless, but given
  986. * the fact the PCI specs explicitly allow address decoders to be
  987. * shared between expansion ROMs and other resource regions, it's
  988. * at least dangerous)
  989. *
  990. * Our solution:
  991. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  992. * This gives us fixed barriers on where we can allocate.
  993. * (2) Allocate resources for all enabled devices. If there is
  994. * a collision, just mark the resource as unallocated. Also
  995. * disable expansion ROMs during this step.
  996. * (3) Try to allocate resources for disabled devices. If the
  997. * resources were assigned correctly, everything goes well,
  998. * if they weren't, they won't disturb allocation of other
  999. * resources.
  1000. * (4) Assign new addresses to resources which were either
  1001. * not configured at all or misconfigured. If explicitly
  1002. * requested by the user, configure expansion ROM address
  1003. * as well.
  1004. */
  1005. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1006. {
  1007. struct pci_bus *b;
  1008. int i;
  1009. struct resource *res, *pr;
  1010. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1011. pci_domain_nr(bus), bus->number);
  1012. pci_bus_for_each_resource(bus, res, i) {
  1013. if (!res || !res->flags || res->start > res->end || res->parent)
  1014. continue;
  1015. /* If the resource was left unset at this point, we clear it */
  1016. if (res->flags & IORESOURCE_UNSET)
  1017. goto clear_resource;
  1018. if (bus->parent == NULL)
  1019. pr = (res->flags & IORESOURCE_IO) ?
  1020. &ioport_resource : &iomem_resource;
  1021. else {
  1022. pr = pci_find_parent_resource(bus->self, res);
  1023. if (pr == res) {
  1024. /* this happens when the generic PCI
  1025. * code (wrongly) decides that this
  1026. * bridge is transparent -- paulus
  1027. */
  1028. continue;
  1029. }
  1030. }
  1031. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
  1032. bus->self ? pci_name(bus->self) : "PHB", bus->number,
  1033. i, res, pr, (pr && pr->name) ? pr->name : "nil");
  1034. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1035. struct pci_dev *dev = bus->self;
  1036. if (request_resource(pr, res) == 0)
  1037. continue;
  1038. /*
  1039. * Must be a conflict with an existing entry.
  1040. * Move that entry (or entries) under the
  1041. * bridge resource and try again.
  1042. */
  1043. if (reparent_resources(pr, res) == 0)
  1044. continue;
  1045. if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
  1046. pci_claim_bridge_resource(dev,
  1047. i + PCI_BRIDGE_RESOURCES) == 0)
  1048. continue;
  1049. }
  1050. pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
  1051. i, bus->number);
  1052. clear_resource:
  1053. /* The resource might be figured out when doing
  1054. * reassignment based on the resources required
  1055. * by the downstream PCI devices. Here we set
  1056. * the size of the resource to be 0 in order to
  1057. * save more space.
  1058. */
  1059. res->start = 0;
  1060. res->end = -1;
  1061. res->flags = 0;
  1062. }
  1063. list_for_each_entry(b, &bus->children, node)
  1064. pcibios_allocate_bus_resources(b);
  1065. }
  1066. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1067. {
  1068. struct resource *pr, *r = &dev->resource[idx];
  1069. pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
  1070. pci_name(dev), idx, r);
  1071. pr = pci_find_parent_resource(dev, r);
  1072. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1073. request_resource(pr, r) < 0) {
  1074. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1075. " of device %s, will remap\n", idx, pci_name(dev));
  1076. if (pr)
  1077. pr_debug("PCI: parent is %p: %pR\n", pr, pr);
  1078. /* We'll assign a new address later */
  1079. r->flags |= IORESOURCE_UNSET;
  1080. r->end -= r->start;
  1081. r->start = 0;
  1082. }
  1083. }
  1084. static void __init pcibios_allocate_resources(int pass)
  1085. {
  1086. struct pci_dev *dev = NULL;
  1087. int idx, disabled;
  1088. u16 command;
  1089. struct resource *r;
  1090. for_each_pci_dev(dev) {
  1091. pci_read_config_word(dev, PCI_COMMAND, &command);
  1092. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1093. r = &dev->resource[idx];
  1094. if (r->parent) /* Already allocated */
  1095. continue;
  1096. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1097. continue; /* Not assigned at all */
  1098. /* We only allocate ROMs on pass 1 just in case they
  1099. * have been screwed up by firmware
  1100. */
  1101. if (idx == PCI_ROM_RESOURCE )
  1102. disabled = 1;
  1103. if (r->flags & IORESOURCE_IO)
  1104. disabled = !(command & PCI_COMMAND_IO);
  1105. else
  1106. disabled = !(command & PCI_COMMAND_MEMORY);
  1107. if (pass == disabled)
  1108. alloc_resource(dev, idx);
  1109. }
  1110. if (pass)
  1111. continue;
  1112. r = &dev->resource[PCI_ROM_RESOURCE];
  1113. if (r->flags) {
  1114. /* Turn the ROM off, leave the resource region,
  1115. * but keep it unregistered.
  1116. */
  1117. u32 reg;
  1118. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1119. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1120. pr_debug("PCI: Switching off ROM of %s\n",
  1121. pci_name(dev));
  1122. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1123. pci_write_config_dword(dev, dev->rom_base_reg,
  1124. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1125. }
  1126. }
  1127. }
  1128. }
  1129. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1130. {
  1131. struct pci_controller *hose = pci_bus_to_host(bus);
  1132. resource_size_t offset;
  1133. struct resource *res, *pres;
  1134. int i;
  1135. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1136. /* Check for IO */
  1137. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1138. goto no_io;
  1139. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1140. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1141. BUG_ON(res == NULL);
  1142. res->name = "Legacy IO";
  1143. res->flags = IORESOURCE_IO;
  1144. res->start = offset;
  1145. res->end = (offset + 0xfff) & 0xfffffffful;
  1146. pr_debug("Candidate legacy IO: %pR\n", res);
  1147. if (request_resource(&hose->io_resource, res)) {
  1148. printk(KERN_DEBUG
  1149. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1150. pci_domain_nr(bus), bus->number, res);
  1151. kfree(res);
  1152. }
  1153. no_io:
  1154. /* Check for memory */
  1155. for (i = 0; i < 3; i++) {
  1156. pres = &hose->mem_resources[i];
  1157. offset = hose->mem_offset[i];
  1158. if (!(pres->flags & IORESOURCE_MEM))
  1159. continue;
  1160. pr_debug("hose mem res: %pR\n", pres);
  1161. if ((pres->start - offset) <= 0xa0000 &&
  1162. (pres->end - offset) >= 0xbffff)
  1163. break;
  1164. }
  1165. if (i >= 3)
  1166. return;
  1167. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1168. BUG_ON(res == NULL);
  1169. res->name = "Legacy VGA memory";
  1170. res->flags = IORESOURCE_MEM;
  1171. res->start = 0xa0000 + offset;
  1172. res->end = 0xbffff + offset;
  1173. pr_debug("Candidate VGA memory: %pR\n", res);
  1174. if (request_resource(pres, res)) {
  1175. printk(KERN_DEBUG
  1176. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1177. pci_domain_nr(bus), bus->number, res);
  1178. kfree(res);
  1179. }
  1180. }
  1181. void __init pcibios_resource_survey(void)
  1182. {
  1183. struct pci_bus *b;
  1184. /* Allocate and assign resources */
  1185. list_for_each_entry(b, &pci_root_buses, node)
  1186. pcibios_allocate_bus_resources(b);
  1187. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  1188. pcibios_allocate_resources(0);
  1189. pcibios_allocate_resources(1);
  1190. }
  1191. /* Before we start assigning unassigned resource, we try to reserve
  1192. * the low IO area and the VGA memory area if they intersect the
  1193. * bus available resources to avoid allocating things on top of them
  1194. */
  1195. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1196. list_for_each_entry(b, &pci_root_buses, node)
  1197. pcibios_reserve_legacy_regions(b);
  1198. }
  1199. /* Now, if the platform didn't decide to blindly trust the firmware,
  1200. * we proceed to assigning things that were left unassigned
  1201. */
  1202. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1203. pr_debug("PCI: Assigning unassigned resources...\n");
  1204. pci_assign_unassigned_resources();
  1205. }
  1206. /* Call machine dependent fixup */
  1207. if (ppc_md.pcibios_fixup)
  1208. ppc_md.pcibios_fixup();
  1209. }
  1210. /* This is used by the PCI hotplug driver to allocate resource
  1211. * of newly plugged busses. We can try to consolidate with the
  1212. * rest of the code later, for now, keep it as-is as our main
  1213. * resource allocation function doesn't deal with sub-trees yet.
  1214. */
  1215. void pcibios_claim_one_bus(struct pci_bus *bus)
  1216. {
  1217. struct pci_dev *dev;
  1218. struct pci_bus *child_bus;
  1219. list_for_each_entry(dev, &bus->devices, bus_list) {
  1220. int i;
  1221. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1222. struct resource *r = &dev->resource[i];
  1223. if (r->parent || !r->start || !r->flags)
  1224. continue;
  1225. pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
  1226. pci_name(dev), i, r);
  1227. if (pci_claim_resource(dev, i) == 0)
  1228. continue;
  1229. pci_claim_bridge_resource(dev, i);
  1230. }
  1231. }
  1232. list_for_each_entry(child_bus, &bus->children, node)
  1233. pcibios_claim_one_bus(child_bus);
  1234. }
  1235. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1236. /* pcibios_finish_adding_to_bus
  1237. *
  1238. * This is to be called by the hotplug code after devices have been
  1239. * added to a bus, this include calling it for a PHB that is just
  1240. * being added
  1241. */
  1242. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1243. {
  1244. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1245. pci_domain_nr(bus), bus->number);
  1246. /* Allocate bus and devices resources */
  1247. pcibios_allocate_bus_resources(bus);
  1248. pcibios_claim_one_bus(bus);
  1249. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1250. if (bus->self)
  1251. pci_assign_unassigned_bridge_resources(bus->self);
  1252. else
  1253. pci_assign_unassigned_bus_resources(bus);
  1254. }
  1255. /* Fixup EEH */
  1256. eeh_add_device_tree_late(bus);
  1257. /* Add new devices to global lists. Register in proc, sysfs. */
  1258. pci_bus_add_devices(bus);
  1259. /* sysfs files should only be added after devices are added */
  1260. eeh_add_sysfs_files(bus);
  1261. }
  1262. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1263. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1264. {
  1265. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1266. if (phb->controller_ops.enable_device_hook)
  1267. if (!phb->controller_ops.enable_device_hook(dev))
  1268. return -EINVAL;
  1269. return pci_enable_resources(dev, mask);
  1270. }
  1271. void pcibios_disable_device(struct pci_dev *dev)
  1272. {
  1273. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1274. if (phb->controller_ops.disable_device)
  1275. phb->controller_ops.disable_device(dev);
  1276. }
  1277. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1278. {
  1279. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1280. }
  1281. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1282. struct list_head *resources)
  1283. {
  1284. struct resource *res;
  1285. resource_size_t offset;
  1286. int i;
  1287. /* Hookup PHB IO resource */
  1288. res = &hose->io_resource;
  1289. if (!res->flags) {
  1290. pr_debug("PCI: I/O resource not set for host"
  1291. " bridge %pOF (domain %d)\n",
  1292. hose->dn, hose->global_number);
  1293. } else {
  1294. offset = pcibios_io_space_offset(hose);
  1295. pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
  1296. res, (unsigned long long)offset);
  1297. pci_add_resource_offset(resources, res, offset);
  1298. }
  1299. /* Hookup PHB Memory resources */
  1300. for (i = 0; i < 3; ++i) {
  1301. res = &hose->mem_resources[i];
  1302. if (!res->flags)
  1303. continue;
  1304. offset = hose->mem_offset[i];
  1305. pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
  1306. res, (unsigned long long)offset);
  1307. pci_add_resource_offset(resources, res, offset);
  1308. }
  1309. }
  1310. /*
  1311. * Null PCI config access functions, for the case when we can't
  1312. * find a hose.
  1313. */
  1314. #define NULL_PCI_OP(rw, size, type) \
  1315. static int \
  1316. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1317. { \
  1318. return PCIBIOS_DEVICE_NOT_FOUND; \
  1319. }
  1320. static int
  1321. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1322. int len, u32 *val)
  1323. {
  1324. return PCIBIOS_DEVICE_NOT_FOUND;
  1325. }
  1326. static int
  1327. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1328. int len, u32 val)
  1329. {
  1330. return PCIBIOS_DEVICE_NOT_FOUND;
  1331. }
  1332. static struct pci_ops null_pci_ops =
  1333. {
  1334. .read = null_read_config,
  1335. .write = null_write_config,
  1336. };
  1337. /*
  1338. * These functions are used early on before PCI scanning is done
  1339. * and all of the pci_dev and pci_bus structures have been created.
  1340. */
  1341. static struct pci_bus *
  1342. fake_pci_bus(struct pci_controller *hose, int busnr)
  1343. {
  1344. static struct pci_bus bus;
  1345. if (hose == NULL) {
  1346. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1347. }
  1348. bus.number = busnr;
  1349. bus.sysdata = hose;
  1350. bus.ops = hose? hose->ops: &null_pci_ops;
  1351. return &bus;
  1352. }
  1353. #define EARLY_PCI_OP(rw, size, type) \
  1354. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1355. int devfn, int offset, type value) \
  1356. { \
  1357. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1358. devfn, offset, value); \
  1359. }
  1360. EARLY_PCI_OP(read, byte, u8 *)
  1361. EARLY_PCI_OP(read, word, u16 *)
  1362. EARLY_PCI_OP(read, dword, u32 *)
  1363. EARLY_PCI_OP(write, byte, u8)
  1364. EARLY_PCI_OP(write, word, u16)
  1365. EARLY_PCI_OP(write, dword, u32)
  1366. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1367. int cap)
  1368. {
  1369. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1370. }
  1371. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1372. {
  1373. struct pci_controller *hose = bus->sysdata;
  1374. return of_node_get(hose->dn);
  1375. }
  1376. /**
  1377. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1378. * @hose: Pointer to the PCI host controller instance structure
  1379. */
  1380. void pcibios_scan_phb(struct pci_controller *hose)
  1381. {
  1382. LIST_HEAD(resources);
  1383. struct pci_bus *bus;
  1384. struct device_node *node = hose->dn;
  1385. int mode;
  1386. pr_debug("PCI: Scanning PHB %pOF\n", node);
  1387. /* Get some IO space for the new PHB */
  1388. pcibios_setup_phb_io_space(hose);
  1389. /* Wire up PHB bus resources */
  1390. pcibios_setup_phb_resources(hose, &resources);
  1391. hose->busn.start = hose->first_busno;
  1392. hose->busn.end = hose->last_busno;
  1393. hose->busn.flags = IORESOURCE_BUS;
  1394. pci_add_resource(&resources, &hose->busn);
  1395. /* Create an empty bus for the toplevel */
  1396. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1397. hose->ops, hose, &resources);
  1398. if (bus == NULL) {
  1399. pr_err("Failed to create bus for PCI domain %04x\n",
  1400. hose->global_number);
  1401. pci_free_resource_list(&resources);
  1402. return;
  1403. }
  1404. hose->bus = bus;
  1405. /* Get probe mode and perform scan */
  1406. mode = PCI_PROBE_NORMAL;
  1407. if (node && hose->controller_ops.probe_mode)
  1408. mode = hose->controller_ops.probe_mode(bus);
  1409. pr_debug(" probe mode: %d\n", mode);
  1410. if (mode == PCI_PROBE_DEVTREE)
  1411. of_scan_bus(node, bus);
  1412. if (mode == PCI_PROBE_NORMAL) {
  1413. pci_bus_update_busn_res_end(bus, 255);
  1414. hose->last_busno = pci_scan_child_bus(bus);
  1415. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1416. }
  1417. /* Platform gets a chance to do some global fixups before
  1418. * we proceed to resource allocation
  1419. */
  1420. if (ppc_md.pcibios_fixup_phb)
  1421. ppc_md.pcibios_fixup_phb(hose);
  1422. /* Configure PCI Express settings */
  1423. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1424. struct pci_bus *child;
  1425. list_for_each_entry(child, &bus->children, node)
  1426. pcie_bus_configure_settings(child);
  1427. }
  1428. }
  1429. EXPORT_SYMBOL_GPL(pcibios_scan_phb);
  1430. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1431. {
  1432. int i, class = dev->class >> 8;
  1433. /* When configured as agent, programing interface = 1 */
  1434. int prog_if = dev->class & 0xf;
  1435. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1436. class == PCI_CLASS_BRIDGE_OTHER) &&
  1437. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1438. (prog_if == 0) &&
  1439. (dev->bus->parent == NULL)) {
  1440. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1441. dev->resource[i].start = 0;
  1442. dev->resource[i].end = 0;
  1443. dev->resource[i].flags = 0;
  1444. }
  1445. }
  1446. }
  1447. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1448. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);