amdgpu_drv.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include "drm_crtc_helper.h"
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  48. * at the end of IBs.
  49. * - 3.3.0 - Add VM support for UVD on supported hardware.
  50. */
  51. #define KMS_DRIVER_MAJOR 3
  52. #define KMS_DRIVER_MINOR 3
  53. #define KMS_DRIVER_PATCHLEVEL 0
  54. int amdgpu_vram_limit = 0;
  55. int amdgpu_gart_size = -1; /* auto */
  56. int amdgpu_benchmarking = 0;
  57. int amdgpu_testing = 0;
  58. int amdgpu_audio = -1;
  59. int amdgpu_disp_priority = 0;
  60. int amdgpu_hw_i2c = 0;
  61. int amdgpu_pcie_gen2 = -1;
  62. int amdgpu_msi = -1;
  63. int amdgpu_lockup_timeout = 0;
  64. int amdgpu_dpm = -1;
  65. int amdgpu_smc_load_fw = 1;
  66. int amdgpu_aspm = -1;
  67. int amdgpu_runtime_pm = -1;
  68. unsigned amdgpu_ip_block_mask = 0xffffffff;
  69. int amdgpu_bapm = -1;
  70. int amdgpu_deep_color = 0;
  71. int amdgpu_vm_size = 64;
  72. int amdgpu_vm_block_size = -1;
  73. int amdgpu_vm_fault_stop = 0;
  74. int amdgpu_vm_debug = 0;
  75. int amdgpu_exp_hw_support = 0;
  76. int amdgpu_sched_jobs = 32;
  77. int amdgpu_sched_hw_submission = 2;
  78. int amdgpu_powerplay = -1;
  79. int amdgpu_powercontainment = 1;
  80. unsigned amdgpu_pcie_gen_cap = 0;
  81. unsigned amdgpu_pcie_lane_cap = 0;
  82. unsigned amdgpu_cg_mask = 0xffffffff;
  83. unsigned amdgpu_pg_mask = 0xffffffff;
  84. char *amdgpu_disable_cu = NULL;
  85. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  86. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  87. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  88. module_param_named(gartsize, amdgpu_gart_size, int, 0600);
  89. MODULE_PARM_DESC(benchmark, "Run benchmark");
  90. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  91. MODULE_PARM_DESC(test, "Run tests");
  92. module_param_named(test, amdgpu_testing, int, 0444);
  93. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  94. module_param_named(audio, amdgpu_audio, int, 0444);
  95. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  96. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  97. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  98. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  99. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  100. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  101. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  102. module_param_named(msi, amdgpu_msi, int, 0444);
  103. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
  104. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  105. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  106. module_param_named(dpm, amdgpu_dpm, int, 0444);
  107. MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
  108. module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
  109. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  110. module_param_named(aspm, amdgpu_aspm, int, 0444);
  111. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  112. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  113. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  114. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  115. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  116. module_param_named(bapm, amdgpu_bapm, int, 0444);
  117. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  118. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  119. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  120. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  121. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  122. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  123. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  124. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  125. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  126. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  127. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  128. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  129. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  130. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  131. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  132. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  133. #ifdef CONFIG_DRM_AMD_POWERPLAY
  134. MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
  135. module_param_named(powerplay, amdgpu_powerplay, int, 0444);
  136. MODULE_PARM_DESC(powercontainment, "Power Containment (1 = enable (default), 0 = disable)");
  137. module_param_named(powercontainment, amdgpu_powercontainment, int, 0444);
  138. #endif
  139. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  140. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  141. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  142. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  143. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  144. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  145. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  146. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  147. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  148. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  149. static const struct pci_device_id pciidlist[] = {
  150. #ifdef CONFIG_DRM_AMDGPU_CIK
  151. /* Kaveri */
  152. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  153. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  154. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  155. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  156. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  157. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  158. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  159. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  160. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  161. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  162. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  163. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  164. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  165. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  166. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  167. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  168. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  169. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  170. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  171. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  172. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  173. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  174. /* Bonaire */
  175. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  176. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  177. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  178. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  179. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  180. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  181. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  182. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  183. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  184. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  185. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  186. /* Hawaii */
  187. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  188. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  189. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  190. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  191. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  192. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  193. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  194. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  195. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  196. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  197. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  198. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  199. /* Kabini */
  200. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  201. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  202. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  203. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  204. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  205. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  206. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  207. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  208. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  209. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  210. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  211. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  212. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  213. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  214. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  215. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  216. /* mullins */
  217. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  218. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  219. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  220. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  221. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  222. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  223. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  224. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  225. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  226. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  227. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  228. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  229. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  230. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  231. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  232. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  233. #endif
  234. /* topaz */
  235. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  236. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  237. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  238. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  239. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  240. /* tonga */
  241. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  242. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  243. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  244. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  245. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  246. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  247. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  248. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  249. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  250. /* fiji */
  251. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  252. /* carrizo */
  253. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  254. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  255. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  256. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  257. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  258. /* stoney */
  259. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  260. /* Polaris11 */
  261. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  262. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  263. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  264. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  265. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  266. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  267. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  268. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  269. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  270. /* Polaris10 */
  271. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  272. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  273. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  274. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  275. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  276. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  277. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  278. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  279. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  280. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  281. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  282. {0, 0, 0}
  283. };
  284. MODULE_DEVICE_TABLE(pci, pciidlist);
  285. static struct drm_driver kms_driver;
  286. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  287. {
  288. struct apertures_struct *ap;
  289. bool primary = false;
  290. ap = alloc_apertures(1);
  291. if (!ap)
  292. return -ENOMEM;
  293. ap->ranges[0].base = pci_resource_start(pdev, 0);
  294. ap->ranges[0].size = pci_resource_len(pdev, 0);
  295. #ifdef CONFIG_X86
  296. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  297. #endif
  298. drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  299. kfree(ap);
  300. return 0;
  301. }
  302. static int amdgpu_pci_probe(struct pci_dev *pdev,
  303. const struct pci_device_id *ent)
  304. {
  305. unsigned long flags = ent->driver_data;
  306. int ret;
  307. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  308. DRM_INFO("This hardware requires experimental hardware support.\n"
  309. "See modparam exp_hw_support\n");
  310. return -ENODEV;
  311. }
  312. /*
  313. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  314. * defer radeon probing
  315. */
  316. ret = amdgpu_amdkfd_init();
  317. if (ret == -EPROBE_DEFER)
  318. return ret;
  319. /* Get rid of things like offb */
  320. ret = amdgpu_kick_out_firmware_fb(pdev);
  321. if (ret)
  322. return ret;
  323. return drm_get_pci_dev(pdev, ent, &kms_driver);
  324. }
  325. static void
  326. amdgpu_pci_remove(struct pci_dev *pdev)
  327. {
  328. struct drm_device *dev = pci_get_drvdata(pdev);
  329. drm_put_dev(dev);
  330. }
  331. static int amdgpu_pmops_suspend(struct device *dev)
  332. {
  333. struct pci_dev *pdev = to_pci_dev(dev);
  334. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  335. return amdgpu_suspend_kms(drm_dev, true, true);
  336. }
  337. static int amdgpu_pmops_resume(struct device *dev)
  338. {
  339. struct pci_dev *pdev = to_pci_dev(dev);
  340. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  341. return amdgpu_resume_kms(drm_dev, true, true);
  342. }
  343. static int amdgpu_pmops_freeze(struct device *dev)
  344. {
  345. struct pci_dev *pdev = to_pci_dev(dev);
  346. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  347. return amdgpu_suspend_kms(drm_dev, false, true);
  348. }
  349. static int amdgpu_pmops_thaw(struct device *dev)
  350. {
  351. struct pci_dev *pdev = to_pci_dev(dev);
  352. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  353. return amdgpu_resume_kms(drm_dev, false, true);
  354. }
  355. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  356. {
  357. struct pci_dev *pdev = to_pci_dev(dev);
  358. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  359. int ret;
  360. if (!amdgpu_device_is_px(drm_dev)) {
  361. pm_runtime_forbid(dev);
  362. return -EBUSY;
  363. }
  364. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  365. drm_kms_helper_poll_disable(drm_dev);
  366. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  367. ret = amdgpu_suspend_kms(drm_dev, false, false);
  368. pci_save_state(pdev);
  369. pci_disable_device(pdev);
  370. pci_ignore_hotplug(pdev);
  371. if (amdgpu_is_atpx_hybrid())
  372. pci_set_power_state(pdev, PCI_D3cold);
  373. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  374. pci_set_power_state(pdev, PCI_D3hot);
  375. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  376. return 0;
  377. }
  378. static int amdgpu_pmops_runtime_resume(struct device *dev)
  379. {
  380. struct pci_dev *pdev = to_pci_dev(dev);
  381. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  382. int ret;
  383. if (!amdgpu_device_is_px(drm_dev))
  384. return -EINVAL;
  385. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  386. if (amdgpu_is_atpx_hybrid() ||
  387. !amdgpu_has_atpx_dgpu_power_cntl())
  388. pci_set_power_state(pdev, PCI_D0);
  389. pci_restore_state(pdev);
  390. ret = pci_enable_device(pdev);
  391. if (ret)
  392. return ret;
  393. pci_set_master(pdev);
  394. ret = amdgpu_resume_kms(drm_dev, false, false);
  395. drm_kms_helper_poll_enable(drm_dev);
  396. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  397. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  398. return 0;
  399. }
  400. static int amdgpu_pmops_runtime_idle(struct device *dev)
  401. {
  402. struct pci_dev *pdev = to_pci_dev(dev);
  403. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  404. struct drm_crtc *crtc;
  405. if (!amdgpu_device_is_px(drm_dev)) {
  406. pm_runtime_forbid(dev);
  407. return -EBUSY;
  408. }
  409. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  410. if (crtc->enabled) {
  411. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  412. return -EBUSY;
  413. }
  414. }
  415. pm_runtime_mark_last_busy(dev);
  416. pm_runtime_autosuspend(dev);
  417. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  418. return 1;
  419. }
  420. long amdgpu_drm_ioctl(struct file *filp,
  421. unsigned int cmd, unsigned long arg)
  422. {
  423. struct drm_file *file_priv = filp->private_data;
  424. struct drm_device *dev;
  425. long ret;
  426. dev = file_priv->minor->dev;
  427. ret = pm_runtime_get_sync(dev->dev);
  428. if (ret < 0)
  429. return ret;
  430. ret = drm_ioctl(filp, cmd, arg);
  431. pm_runtime_mark_last_busy(dev->dev);
  432. pm_runtime_put_autosuspend(dev->dev);
  433. return ret;
  434. }
  435. static const struct dev_pm_ops amdgpu_pm_ops = {
  436. .suspend = amdgpu_pmops_suspend,
  437. .resume = amdgpu_pmops_resume,
  438. .freeze = amdgpu_pmops_freeze,
  439. .thaw = amdgpu_pmops_thaw,
  440. .poweroff = amdgpu_pmops_freeze,
  441. .restore = amdgpu_pmops_resume,
  442. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  443. .runtime_resume = amdgpu_pmops_runtime_resume,
  444. .runtime_idle = amdgpu_pmops_runtime_idle,
  445. };
  446. static const struct file_operations amdgpu_driver_kms_fops = {
  447. .owner = THIS_MODULE,
  448. .open = drm_open,
  449. .release = drm_release,
  450. .unlocked_ioctl = amdgpu_drm_ioctl,
  451. .mmap = amdgpu_mmap,
  452. .poll = drm_poll,
  453. .read = drm_read,
  454. #ifdef CONFIG_COMPAT
  455. .compat_ioctl = amdgpu_kms_compat_ioctl,
  456. #endif
  457. };
  458. static struct drm_driver kms_driver = {
  459. .driver_features =
  460. DRIVER_USE_AGP |
  461. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  462. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
  463. .dev_priv_size = 0,
  464. .load = amdgpu_driver_load_kms,
  465. .open = amdgpu_driver_open_kms,
  466. .preclose = amdgpu_driver_preclose_kms,
  467. .postclose = amdgpu_driver_postclose_kms,
  468. .lastclose = amdgpu_driver_lastclose_kms,
  469. .set_busid = drm_pci_set_busid,
  470. .unload = amdgpu_driver_unload_kms,
  471. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  472. .enable_vblank = amdgpu_enable_vblank_kms,
  473. .disable_vblank = amdgpu_disable_vblank_kms,
  474. .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
  475. .get_scanout_position = amdgpu_get_crtc_scanoutpos,
  476. #if defined(CONFIG_DEBUG_FS)
  477. .debugfs_init = amdgpu_debugfs_init,
  478. .debugfs_cleanup = amdgpu_debugfs_cleanup,
  479. #endif
  480. .irq_preinstall = amdgpu_irq_preinstall,
  481. .irq_postinstall = amdgpu_irq_postinstall,
  482. .irq_uninstall = amdgpu_irq_uninstall,
  483. .irq_handler = amdgpu_irq_handler,
  484. .ioctls = amdgpu_ioctls_kms,
  485. .gem_free_object_unlocked = amdgpu_gem_object_free,
  486. .gem_open_object = amdgpu_gem_object_open,
  487. .gem_close_object = amdgpu_gem_object_close,
  488. .dumb_create = amdgpu_mode_dumb_create,
  489. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  490. .dumb_destroy = drm_gem_dumb_destroy,
  491. .fops = &amdgpu_driver_kms_fops,
  492. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  493. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  494. .gem_prime_export = amdgpu_gem_prime_export,
  495. .gem_prime_import = drm_gem_prime_import,
  496. .gem_prime_pin = amdgpu_gem_prime_pin,
  497. .gem_prime_unpin = amdgpu_gem_prime_unpin,
  498. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  499. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  500. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  501. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  502. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  503. .name = DRIVER_NAME,
  504. .desc = DRIVER_DESC,
  505. .date = DRIVER_DATE,
  506. .major = KMS_DRIVER_MAJOR,
  507. .minor = KMS_DRIVER_MINOR,
  508. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  509. };
  510. static struct drm_driver *driver;
  511. static struct pci_driver *pdriver;
  512. static struct pci_driver amdgpu_kms_pci_driver = {
  513. .name = DRIVER_NAME,
  514. .id_table = pciidlist,
  515. .probe = amdgpu_pci_probe,
  516. .remove = amdgpu_pci_remove,
  517. .driver.pm = &amdgpu_pm_ops,
  518. };
  519. static int __init amdgpu_init(void)
  520. {
  521. amdgpu_sync_init();
  522. amdgpu_fence_slab_init();
  523. if (vgacon_text_force()) {
  524. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  525. return -EINVAL;
  526. }
  527. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  528. driver = &kms_driver;
  529. pdriver = &amdgpu_kms_pci_driver;
  530. driver->num_ioctls = amdgpu_max_kms_ioctl;
  531. amdgpu_register_atpx_handler();
  532. /* let modprobe override vga console setting */
  533. return drm_pci_init(driver, pdriver);
  534. }
  535. static void __exit amdgpu_exit(void)
  536. {
  537. amdgpu_amdkfd_fini();
  538. drm_pci_exit(driver, pdriver);
  539. amdgpu_unregister_atpx_handler();
  540. amdgpu_sync_fini();
  541. amdgpu_fence_slab_fini();
  542. }
  543. module_init(amdgpu_init);
  544. module_exit(amdgpu_exit);
  545. MODULE_AUTHOR(DRIVER_AUTHOR);
  546. MODULE_DESCRIPTION(DRIVER_DESC);
  547. MODULE_LICENSE("GPL and additional rights");