imx-tve.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * i.MX drm driver - Television Encoder (TVEv2)
  3. *
  4. * Copyright (C) 2013 Philipp Zabel, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/component.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/videodev2.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_atomic_helper.h>
  26. #include <drm/drm_fb_helper.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <video/imx-ipu-v3.h>
  29. #include "imx-drm.h"
  30. #define TVE_COM_CONF_REG 0x00
  31. #define TVE_TVDAC0_CONT_REG 0x28
  32. #define TVE_TVDAC1_CONT_REG 0x2c
  33. #define TVE_TVDAC2_CONT_REG 0x30
  34. #define TVE_CD_CONT_REG 0x34
  35. #define TVE_INT_CONT_REG 0x64
  36. #define TVE_STAT_REG 0x68
  37. #define TVE_TST_MODE_REG 0x6c
  38. #define TVE_MV_CONT_REG 0xdc
  39. /* TVE_COM_CONF_REG */
  40. #define TVE_SYNC_CH_2_EN BIT(22)
  41. #define TVE_SYNC_CH_1_EN BIT(21)
  42. #define TVE_SYNC_CH_0_EN BIT(20)
  43. #define TVE_TV_OUT_MODE_MASK (0x7 << 12)
  44. #define TVE_TV_OUT_DISABLE (0x0 << 12)
  45. #define TVE_TV_OUT_CVBS_0 (0x1 << 12)
  46. #define TVE_TV_OUT_CVBS_2 (0x2 << 12)
  47. #define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
  48. #define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
  49. #define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
  50. #define TVE_TV_OUT_YPBPR (0x6 << 12)
  51. #define TVE_TV_OUT_RGB (0x7 << 12)
  52. #define TVE_TV_STAND_MASK (0xf << 8)
  53. #define TVE_TV_STAND_HD_1080P30 (0xc << 8)
  54. #define TVE_P2I_CONV_EN BIT(7)
  55. #define TVE_INP_VIDEO_FORM BIT(6)
  56. #define TVE_INP_YCBCR_422 (0x0 << 6)
  57. #define TVE_INP_YCBCR_444 (0x1 << 6)
  58. #define TVE_DATA_SOURCE_MASK (0x3 << 4)
  59. #define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
  60. #define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
  61. #define TVE_DATA_SOURCE_EXT (0x2 << 4)
  62. #define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
  63. #define TVE_IPU_CLK_EN_OFS 3
  64. #define TVE_IPU_CLK_EN BIT(3)
  65. #define TVE_DAC_SAMP_RATE_OFS 1
  66. #define TVE_DAC_SAMP_RATE_WIDTH 2
  67. #define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
  68. #define TVE_DAC_FULL_RATE (0x0 << 1)
  69. #define TVE_DAC_DIV2_RATE (0x1 << 1)
  70. #define TVE_DAC_DIV4_RATE (0x2 << 1)
  71. #define TVE_EN BIT(0)
  72. /* TVE_TVDACx_CONT_REG */
  73. #define TVE_TVDAC_GAIN_MASK (0x3f << 0)
  74. /* TVE_CD_CONT_REG */
  75. #define TVE_CD_CH_2_SM_EN BIT(22)
  76. #define TVE_CD_CH_1_SM_EN BIT(21)
  77. #define TVE_CD_CH_0_SM_EN BIT(20)
  78. #define TVE_CD_CH_2_LM_EN BIT(18)
  79. #define TVE_CD_CH_1_LM_EN BIT(17)
  80. #define TVE_CD_CH_0_LM_EN BIT(16)
  81. #define TVE_CD_CH_2_REF_LVL BIT(10)
  82. #define TVE_CD_CH_1_REF_LVL BIT(9)
  83. #define TVE_CD_CH_0_REF_LVL BIT(8)
  84. #define TVE_CD_EN BIT(0)
  85. /* TVE_INT_CONT_REG */
  86. #define TVE_FRAME_END_IEN BIT(13)
  87. #define TVE_CD_MON_END_IEN BIT(2)
  88. #define TVE_CD_SM_IEN BIT(1)
  89. #define TVE_CD_LM_IEN BIT(0)
  90. /* TVE_TST_MODE_REG */
  91. #define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
  92. #define IMX_TVE_DAC_VOLTAGE 2750000
  93. enum {
  94. TVE_MODE_TVOUT,
  95. TVE_MODE_VGA,
  96. };
  97. struct imx_tve {
  98. struct drm_connector connector;
  99. struct drm_encoder encoder;
  100. struct device *dev;
  101. spinlock_t lock; /* register lock */
  102. bool enabled;
  103. int mode;
  104. int di_hsync_pin;
  105. int di_vsync_pin;
  106. struct regmap *regmap;
  107. struct regulator *dac_reg;
  108. struct i2c_adapter *ddc;
  109. struct clk *clk;
  110. struct clk *di_sel_clk;
  111. struct clk_hw clk_hw_di;
  112. struct clk *di_clk;
  113. };
  114. static inline struct imx_tve *con_to_tve(struct drm_connector *c)
  115. {
  116. return container_of(c, struct imx_tve, connector);
  117. }
  118. static inline struct imx_tve *enc_to_tve(struct drm_encoder *e)
  119. {
  120. return container_of(e, struct imx_tve, encoder);
  121. }
  122. static void tve_lock(void *__tve)
  123. __acquires(&tve->lock)
  124. {
  125. struct imx_tve *tve = __tve;
  126. spin_lock(&tve->lock);
  127. }
  128. static void tve_unlock(void *__tve)
  129. __releases(&tve->lock)
  130. {
  131. struct imx_tve *tve = __tve;
  132. spin_unlock(&tve->lock);
  133. }
  134. static void tve_enable(struct imx_tve *tve)
  135. {
  136. if (!tve->enabled) {
  137. tve->enabled = true;
  138. clk_prepare_enable(tve->clk);
  139. regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  140. TVE_EN, TVE_EN);
  141. }
  142. /* clear interrupt status register */
  143. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  144. /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
  145. if (tve->mode == TVE_MODE_VGA)
  146. regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
  147. else
  148. regmap_write(tve->regmap, TVE_INT_CONT_REG,
  149. TVE_CD_SM_IEN |
  150. TVE_CD_LM_IEN |
  151. TVE_CD_MON_END_IEN);
  152. }
  153. static void tve_disable(struct imx_tve *tve)
  154. {
  155. if (tve->enabled) {
  156. tve->enabled = false;
  157. regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, TVE_EN, 0);
  158. clk_disable_unprepare(tve->clk);
  159. }
  160. }
  161. static int tve_setup_tvout(struct imx_tve *tve)
  162. {
  163. return -ENOTSUPP;
  164. }
  165. static int tve_setup_vga(struct imx_tve *tve)
  166. {
  167. unsigned int mask;
  168. unsigned int val;
  169. int ret;
  170. /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
  171. ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
  172. TVE_TVDAC_GAIN_MASK, 0x0a);
  173. if (ret)
  174. return ret;
  175. ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
  176. TVE_TVDAC_GAIN_MASK, 0x0a);
  177. if (ret)
  178. return ret;
  179. ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
  180. TVE_TVDAC_GAIN_MASK, 0x0a);
  181. if (ret)
  182. return ret;
  183. /* set configuration register */
  184. mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
  185. val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
  186. mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
  187. val |= TVE_TV_STAND_HD_1080P30 | 0;
  188. mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
  189. val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
  190. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
  191. if (ret)
  192. return ret;
  193. /* set test mode (as documented) */
  194. return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
  195. TVE_TVDAC_TEST_MODE_MASK, 1);
  196. }
  197. static int imx_tve_connector_get_modes(struct drm_connector *connector)
  198. {
  199. struct imx_tve *tve = con_to_tve(connector);
  200. struct edid *edid;
  201. int ret = 0;
  202. if (!tve->ddc)
  203. return 0;
  204. edid = drm_get_edid(connector, tve->ddc);
  205. if (edid) {
  206. drm_mode_connector_update_edid_property(connector, edid);
  207. ret = drm_add_edid_modes(connector, edid);
  208. kfree(edid);
  209. }
  210. return ret;
  211. }
  212. static int imx_tve_connector_mode_valid(struct drm_connector *connector,
  213. struct drm_display_mode *mode)
  214. {
  215. struct imx_tve *tve = con_to_tve(connector);
  216. unsigned long rate;
  217. /* pixel clock with 2x oversampling */
  218. rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
  219. if (rate == mode->clock)
  220. return MODE_OK;
  221. /* pixel clock without oversampling */
  222. rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
  223. if (rate == mode->clock)
  224. return MODE_OK;
  225. dev_warn(tve->dev, "ignoring mode %dx%d\n",
  226. mode->hdisplay, mode->vdisplay);
  227. return MODE_BAD;
  228. }
  229. static struct drm_encoder *imx_tve_connector_best_encoder(
  230. struct drm_connector *connector)
  231. {
  232. struct imx_tve *tve = con_to_tve(connector);
  233. return &tve->encoder;
  234. }
  235. static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
  236. struct drm_display_mode *orig_mode,
  237. struct drm_display_mode *mode)
  238. {
  239. struct imx_tve *tve = enc_to_tve(encoder);
  240. unsigned long rounded_rate;
  241. unsigned long rate;
  242. int div = 1;
  243. int ret;
  244. /*
  245. * FIXME
  246. * we should try 4k * mode->clock first,
  247. * and enable 4x oversampling for lower resolutions
  248. */
  249. rate = 2000UL * mode->clock;
  250. clk_set_rate(tve->clk, rate);
  251. rounded_rate = clk_get_rate(tve->clk);
  252. if (rounded_rate >= rate)
  253. div = 2;
  254. clk_set_rate(tve->di_clk, rounded_rate / div);
  255. ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
  256. if (ret < 0) {
  257. dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
  258. ret);
  259. }
  260. regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  261. TVE_IPU_CLK_EN, TVE_IPU_CLK_EN);
  262. if (tve->mode == TVE_MODE_VGA)
  263. ret = tve_setup_vga(tve);
  264. else
  265. ret = tve_setup_tvout(tve);
  266. if (ret)
  267. dev_err(tve->dev, "failed to set configuration: %d\n", ret);
  268. }
  269. static void imx_tve_encoder_enable(struct drm_encoder *encoder)
  270. {
  271. struct imx_tve *tve = enc_to_tve(encoder);
  272. tve_enable(tve);
  273. }
  274. static void imx_tve_encoder_disable(struct drm_encoder *encoder)
  275. {
  276. struct imx_tve *tve = enc_to_tve(encoder);
  277. tve_disable(tve);
  278. }
  279. static int imx_tve_atomic_check(struct drm_encoder *encoder,
  280. struct drm_crtc_state *crtc_state,
  281. struct drm_connector_state *conn_state)
  282. {
  283. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
  284. struct imx_tve *tve = enc_to_tve(encoder);
  285. imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24;
  286. imx_crtc_state->di_hsync_pin = tve->di_hsync_pin;
  287. imx_crtc_state->di_vsync_pin = tve->di_vsync_pin;
  288. return 0;
  289. }
  290. static const struct drm_connector_funcs imx_tve_connector_funcs = {
  291. .dpms = drm_atomic_helper_connector_dpms,
  292. .fill_modes = drm_helper_probe_single_connector_modes,
  293. .destroy = imx_drm_connector_destroy,
  294. .reset = drm_atomic_helper_connector_reset,
  295. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  296. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  297. };
  298. static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
  299. .get_modes = imx_tve_connector_get_modes,
  300. .best_encoder = imx_tve_connector_best_encoder,
  301. .mode_valid = imx_tve_connector_mode_valid,
  302. };
  303. static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
  304. .destroy = imx_drm_encoder_destroy,
  305. };
  306. static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
  307. .mode_set = imx_tve_encoder_mode_set,
  308. .enable = imx_tve_encoder_enable,
  309. .disable = imx_tve_encoder_disable,
  310. .atomic_check = imx_tve_atomic_check,
  311. };
  312. static irqreturn_t imx_tve_irq_handler(int irq, void *data)
  313. {
  314. struct imx_tve *tve = data;
  315. unsigned int val;
  316. regmap_read(tve->regmap, TVE_STAT_REG, &val);
  317. /* clear interrupt status register */
  318. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  319. return IRQ_HANDLED;
  320. }
  321. static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
  322. unsigned long parent_rate)
  323. {
  324. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  325. unsigned int val;
  326. int ret;
  327. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  328. if (ret < 0)
  329. return 0;
  330. switch (val & TVE_DAC_SAMP_RATE_MASK) {
  331. case TVE_DAC_DIV4_RATE:
  332. return parent_rate / 4;
  333. case TVE_DAC_DIV2_RATE:
  334. return parent_rate / 2;
  335. case TVE_DAC_FULL_RATE:
  336. default:
  337. return parent_rate;
  338. }
  339. return 0;
  340. }
  341. static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
  342. unsigned long *prate)
  343. {
  344. unsigned long div;
  345. div = *prate / rate;
  346. if (div >= 4)
  347. return *prate / 4;
  348. else if (div >= 2)
  349. return *prate / 2;
  350. return *prate;
  351. }
  352. static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
  353. unsigned long parent_rate)
  354. {
  355. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  356. unsigned long div;
  357. u32 val;
  358. int ret;
  359. div = parent_rate / rate;
  360. if (div >= 4)
  361. val = TVE_DAC_DIV4_RATE;
  362. else if (div >= 2)
  363. val = TVE_DAC_DIV2_RATE;
  364. else
  365. val = TVE_DAC_FULL_RATE;
  366. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  367. TVE_DAC_SAMP_RATE_MASK, val);
  368. if (ret < 0) {
  369. dev_err(tve->dev, "failed to set divider: %d\n", ret);
  370. return ret;
  371. }
  372. return 0;
  373. }
  374. static struct clk_ops clk_tve_di_ops = {
  375. .round_rate = clk_tve_di_round_rate,
  376. .set_rate = clk_tve_di_set_rate,
  377. .recalc_rate = clk_tve_di_recalc_rate,
  378. };
  379. static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
  380. {
  381. const char *tve_di_parent[1];
  382. struct clk_init_data init = {
  383. .name = "tve_di",
  384. .ops = &clk_tve_di_ops,
  385. .num_parents = 1,
  386. .flags = 0,
  387. };
  388. tve_di_parent[0] = __clk_get_name(tve->clk);
  389. init.parent_names = (const char **)&tve_di_parent;
  390. tve->clk_hw_di.init = &init;
  391. tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
  392. if (IS_ERR(tve->di_clk)) {
  393. dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
  394. PTR_ERR(tve->di_clk));
  395. return PTR_ERR(tve->di_clk);
  396. }
  397. return 0;
  398. }
  399. static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
  400. {
  401. int encoder_type;
  402. int ret;
  403. encoder_type = tve->mode == TVE_MODE_VGA ?
  404. DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
  405. ret = imx_drm_encoder_parse_of(drm, &tve->encoder, tve->dev->of_node);
  406. if (ret)
  407. return ret;
  408. drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
  409. drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
  410. encoder_type, NULL);
  411. drm_connector_helper_add(&tve->connector,
  412. &imx_tve_connector_helper_funcs);
  413. drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
  414. DRM_MODE_CONNECTOR_VGA);
  415. drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
  416. return 0;
  417. }
  418. static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
  419. {
  420. return (reg % 4 == 0) && (reg <= 0xdc);
  421. }
  422. static struct regmap_config tve_regmap_config = {
  423. .reg_bits = 32,
  424. .val_bits = 32,
  425. .reg_stride = 4,
  426. .readable_reg = imx_tve_readable_reg,
  427. .lock = tve_lock,
  428. .unlock = tve_unlock,
  429. .max_register = 0xdc,
  430. };
  431. static const char * const imx_tve_modes[] = {
  432. [TVE_MODE_TVOUT] = "tvout",
  433. [TVE_MODE_VGA] = "vga",
  434. };
  435. static const int of_get_tve_mode(struct device_node *np)
  436. {
  437. const char *bm;
  438. int ret, i;
  439. ret = of_property_read_string(np, "fsl,tve-mode", &bm);
  440. if (ret < 0)
  441. return ret;
  442. for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
  443. if (!strcasecmp(bm, imx_tve_modes[i]))
  444. return i;
  445. return -EINVAL;
  446. }
  447. static int imx_tve_bind(struct device *dev, struct device *master, void *data)
  448. {
  449. struct platform_device *pdev = to_platform_device(dev);
  450. struct drm_device *drm = data;
  451. struct device_node *np = dev->of_node;
  452. struct device_node *ddc_node;
  453. struct imx_tve *tve;
  454. struct resource *res;
  455. void __iomem *base;
  456. unsigned int val;
  457. int irq;
  458. int ret;
  459. tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
  460. if (!tve)
  461. return -ENOMEM;
  462. tve->dev = dev;
  463. spin_lock_init(&tve->lock);
  464. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  465. if (ddc_node) {
  466. tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
  467. of_node_put(ddc_node);
  468. }
  469. tve->mode = of_get_tve_mode(np);
  470. if (tve->mode != TVE_MODE_VGA) {
  471. dev_err(dev, "only VGA mode supported, currently\n");
  472. return -EINVAL;
  473. }
  474. if (tve->mode == TVE_MODE_VGA) {
  475. ret = of_property_read_u32(np, "fsl,hsync-pin",
  476. &tve->di_hsync_pin);
  477. if (ret < 0) {
  478. dev_err(dev, "failed to get hsync pin\n");
  479. return ret;
  480. }
  481. ret = of_property_read_u32(np, "fsl,vsync-pin",
  482. &tve->di_vsync_pin);
  483. if (ret < 0) {
  484. dev_err(dev, "failed to get vsync pin\n");
  485. return ret;
  486. }
  487. }
  488. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  489. base = devm_ioremap_resource(dev, res);
  490. if (IS_ERR(base))
  491. return PTR_ERR(base);
  492. tve_regmap_config.lock_arg = tve;
  493. tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
  494. &tve_regmap_config);
  495. if (IS_ERR(tve->regmap)) {
  496. dev_err(dev, "failed to init regmap: %ld\n",
  497. PTR_ERR(tve->regmap));
  498. return PTR_ERR(tve->regmap);
  499. }
  500. irq = platform_get_irq(pdev, 0);
  501. if (irq < 0) {
  502. dev_err(dev, "failed to get irq\n");
  503. return irq;
  504. }
  505. ret = devm_request_threaded_irq(dev, irq, NULL,
  506. imx_tve_irq_handler, IRQF_ONESHOT,
  507. "imx-tve", tve);
  508. if (ret < 0) {
  509. dev_err(dev, "failed to request irq: %d\n", ret);
  510. return ret;
  511. }
  512. tve->dac_reg = devm_regulator_get(dev, "dac");
  513. if (!IS_ERR(tve->dac_reg)) {
  514. if (regulator_get_voltage(tve->dac_reg) != IMX_TVE_DAC_VOLTAGE)
  515. dev_warn(dev, "dac voltage is not %d uV\n", IMX_TVE_DAC_VOLTAGE);
  516. ret = regulator_enable(tve->dac_reg);
  517. if (ret)
  518. return ret;
  519. }
  520. tve->clk = devm_clk_get(dev, "tve");
  521. if (IS_ERR(tve->clk)) {
  522. dev_err(dev, "failed to get high speed tve clock: %ld\n",
  523. PTR_ERR(tve->clk));
  524. return PTR_ERR(tve->clk);
  525. }
  526. /* this is the IPU DI clock input selector, can be parented to tve_di */
  527. tve->di_sel_clk = devm_clk_get(dev, "di_sel");
  528. if (IS_ERR(tve->di_sel_clk)) {
  529. dev_err(dev, "failed to get ipu di mux clock: %ld\n",
  530. PTR_ERR(tve->di_sel_clk));
  531. return PTR_ERR(tve->di_sel_clk);
  532. }
  533. ret = tve_clk_init(tve, base);
  534. if (ret < 0)
  535. return ret;
  536. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  537. if (ret < 0) {
  538. dev_err(dev, "failed to read configuration register: %d\n",
  539. ret);
  540. return ret;
  541. }
  542. if (val != 0x00100000) {
  543. dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
  544. return -ENODEV;
  545. }
  546. /* disable cable detection for VGA mode */
  547. ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
  548. if (ret)
  549. return ret;
  550. ret = imx_tve_register(drm, tve);
  551. if (ret)
  552. return ret;
  553. dev_set_drvdata(dev, tve);
  554. return 0;
  555. }
  556. static void imx_tve_unbind(struct device *dev, struct device *master,
  557. void *data)
  558. {
  559. struct imx_tve *tve = dev_get_drvdata(dev);
  560. if (!IS_ERR(tve->dac_reg))
  561. regulator_disable(tve->dac_reg);
  562. }
  563. static const struct component_ops imx_tve_ops = {
  564. .bind = imx_tve_bind,
  565. .unbind = imx_tve_unbind,
  566. };
  567. static int imx_tve_probe(struct platform_device *pdev)
  568. {
  569. return component_add(&pdev->dev, &imx_tve_ops);
  570. }
  571. static int imx_tve_remove(struct platform_device *pdev)
  572. {
  573. component_del(&pdev->dev, &imx_tve_ops);
  574. return 0;
  575. }
  576. static const struct of_device_id imx_tve_dt_ids[] = {
  577. { .compatible = "fsl,imx53-tve", },
  578. { /* sentinel */ }
  579. };
  580. MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
  581. static struct platform_driver imx_tve_driver = {
  582. .probe = imx_tve_probe,
  583. .remove = imx_tve_remove,
  584. .driver = {
  585. .of_match_table = imx_tve_dt_ids,
  586. .name = "imx-tve",
  587. },
  588. };
  589. module_platform_driver(imx_tve_driver);
  590. MODULE_DESCRIPTION("i.MX Television Encoder driver");
  591. MODULE_AUTHOR("Philipp Zabel, Pengutronix");
  592. MODULE_LICENSE("GPL");
  593. MODULE_ALIAS("platform:imx-tve");