amdgpu_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_mn_unregister(robj);
  39. amdgpu_bo_unref(&robj);
  40. }
  41. }
  42. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  43. int alignment, u32 initial_domain,
  44. u64 flags, bool kernel,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *robj;
  48. unsigned long max_size;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  56. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  57. * handle vram to system pool migrations.
  58. */
  59. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  60. if (size > max_size) {
  61. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  62. size >> 20, max_size >> 20);
  63. return -ENOMEM;
  64. }
  65. }
  66. retry:
  67. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  68. flags, NULL, NULL, &robj);
  69. if (r) {
  70. if (r != -ERESTARTSYS) {
  71. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  72. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  73. goto retry;
  74. }
  75. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  76. size, initial_domain, alignment, r);
  77. }
  78. return r;
  79. }
  80. *obj = &robj->gem_base;
  81. robj->pid = task_pid_nr(current);
  82. mutex_lock(&adev->gem.mutex);
  83. list_add_tail(&robj->list, &adev->gem.objects);
  84. mutex_unlock(&adev->gem.mutex);
  85. return 0;
  86. }
  87. int amdgpu_gem_init(struct amdgpu_device *adev)
  88. {
  89. INIT_LIST_HEAD(&adev->gem.objects);
  90. return 0;
  91. }
  92. void amdgpu_gem_fini(struct amdgpu_device *adev)
  93. {
  94. amdgpu_bo_force_delete(adev);
  95. }
  96. /*
  97. * Call from drm_gem_handle_create which appear in both new and open ioctl
  98. * case.
  99. */
  100. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  101. {
  102. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  103. struct amdgpu_device *adev = rbo->adev;
  104. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  105. struct amdgpu_vm *vm = &fpriv->vm;
  106. struct amdgpu_bo_va *bo_va;
  107. int r;
  108. mutex_lock(&vm->mutex);
  109. r = amdgpu_bo_reserve(rbo, false);
  110. if (r) {
  111. mutex_unlock(&vm->mutex);
  112. return r;
  113. }
  114. bo_va = amdgpu_vm_bo_find(vm, rbo);
  115. if (!bo_va) {
  116. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  117. } else {
  118. ++bo_va->ref_count;
  119. }
  120. amdgpu_bo_unreserve(rbo);
  121. mutex_unlock(&vm->mutex);
  122. return 0;
  123. }
  124. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  125. struct drm_file *file_priv)
  126. {
  127. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  128. struct amdgpu_device *adev = rbo->adev;
  129. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  130. struct amdgpu_vm *vm = &fpriv->vm;
  131. struct amdgpu_bo_va *bo_va;
  132. int r;
  133. mutex_lock(&vm->mutex);
  134. r = amdgpu_bo_reserve(rbo, true);
  135. if (r) {
  136. mutex_unlock(&vm->mutex);
  137. dev_err(adev->dev, "leaking bo va because "
  138. "we fail to reserve bo (%d)\n", r);
  139. return;
  140. }
  141. bo_va = amdgpu_vm_bo_find(vm, rbo);
  142. if (bo_va) {
  143. if (--bo_va->ref_count == 0) {
  144. amdgpu_vm_bo_rmv(adev, bo_va);
  145. }
  146. }
  147. amdgpu_bo_unreserve(rbo);
  148. mutex_unlock(&vm->mutex);
  149. }
  150. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  151. {
  152. if (r == -EDEADLK) {
  153. r = amdgpu_gpu_reset(adev);
  154. if (!r)
  155. r = -EAGAIN;
  156. }
  157. return r;
  158. }
  159. /*
  160. * GEM ioctls.
  161. */
  162. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  163. struct drm_file *filp)
  164. {
  165. struct amdgpu_device *adev = dev->dev_private;
  166. union drm_amdgpu_gem_create *args = data;
  167. uint64_t size = args->in.bo_size;
  168. struct drm_gem_object *gobj;
  169. uint32_t handle;
  170. bool kernel = false;
  171. int r;
  172. /* create a gem object to contain this object in */
  173. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  174. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  175. kernel = true;
  176. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  177. size = size << AMDGPU_GDS_SHIFT;
  178. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  179. size = size << AMDGPU_GWS_SHIFT;
  180. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  181. size = size << AMDGPU_OA_SHIFT;
  182. else {
  183. r = -EINVAL;
  184. goto error_unlock;
  185. }
  186. }
  187. size = roundup(size, PAGE_SIZE);
  188. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  189. (u32)(0xffffffff & args->in.domains),
  190. args->in.domain_flags,
  191. kernel, &gobj);
  192. if (r)
  193. goto error_unlock;
  194. r = drm_gem_handle_create(filp, gobj, &handle);
  195. /* drop reference from allocate - handle holds it now */
  196. drm_gem_object_unreference_unlocked(gobj);
  197. if (r)
  198. goto error_unlock;
  199. memset(args, 0, sizeof(*args));
  200. args->out.handle = handle;
  201. return 0;
  202. error_unlock:
  203. r = amdgpu_gem_handle_lockup(adev, r);
  204. return r;
  205. }
  206. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  207. struct drm_file *filp)
  208. {
  209. struct amdgpu_device *adev = dev->dev_private;
  210. struct drm_amdgpu_gem_userptr *args = data;
  211. struct drm_gem_object *gobj;
  212. struct amdgpu_bo *bo;
  213. uint32_t handle;
  214. int r;
  215. if (offset_in_page(args->addr | args->size))
  216. return -EINVAL;
  217. /* reject unknown flag values */
  218. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  219. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  220. AMDGPU_GEM_USERPTR_REGISTER))
  221. return -EINVAL;
  222. if (!(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
  223. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  224. /* if we want to write to it we must require anonymous
  225. memory and install a MMU notifier */
  226. return -EACCES;
  227. }
  228. /* create a gem object to contain this object in */
  229. r = amdgpu_gem_object_create(adev, args->size, 0,
  230. AMDGPU_GEM_DOMAIN_CPU, 0,
  231. 0, &gobj);
  232. if (r)
  233. goto handle_lockup;
  234. bo = gem_to_amdgpu_bo(gobj);
  235. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  236. if (r)
  237. goto release_object;
  238. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  239. r = amdgpu_mn_register(bo, args->addr);
  240. if (r)
  241. goto release_object;
  242. }
  243. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  244. down_read(&current->mm->mmap_sem);
  245. r = amdgpu_bo_reserve(bo, true);
  246. if (r) {
  247. up_read(&current->mm->mmap_sem);
  248. goto release_object;
  249. }
  250. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  251. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  252. amdgpu_bo_unreserve(bo);
  253. up_read(&current->mm->mmap_sem);
  254. if (r)
  255. goto release_object;
  256. }
  257. r = drm_gem_handle_create(filp, gobj, &handle);
  258. /* drop reference from allocate - handle holds it now */
  259. drm_gem_object_unreference_unlocked(gobj);
  260. if (r)
  261. goto handle_lockup;
  262. args->handle = handle;
  263. return 0;
  264. release_object:
  265. drm_gem_object_unreference_unlocked(gobj);
  266. handle_lockup:
  267. r = amdgpu_gem_handle_lockup(adev, r);
  268. return r;
  269. }
  270. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  271. struct drm_device *dev,
  272. uint32_t handle, uint64_t *offset_p)
  273. {
  274. struct drm_gem_object *gobj;
  275. struct amdgpu_bo *robj;
  276. gobj = drm_gem_object_lookup(dev, filp, handle);
  277. if (gobj == NULL) {
  278. return -ENOENT;
  279. }
  280. robj = gem_to_amdgpu_bo(gobj);
  281. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm) ||
  282. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  283. drm_gem_object_unreference_unlocked(gobj);
  284. return -EPERM;
  285. }
  286. *offset_p = amdgpu_bo_mmap_offset(robj);
  287. drm_gem_object_unreference_unlocked(gobj);
  288. return 0;
  289. }
  290. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  291. struct drm_file *filp)
  292. {
  293. union drm_amdgpu_gem_mmap *args = data;
  294. uint32_t handle = args->in.handle;
  295. memset(args, 0, sizeof(*args));
  296. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  297. }
  298. /**
  299. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  300. *
  301. * @timeout_ns: timeout in ns
  302. *
  303. * Calculate the timeout in jiffies from an absolute timeout in ns.
  304. */
  305. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  306. {
  307. unsigned long timeout_jiffies;
  308. ktime_t timeout;
  309. /* clamp timeout if it's to large */
  310. if (((int64_t)timeout_ns) < 0)
  311. return MAX_SCHEDULE_TIMEOUT;
  312. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  313. if (ktime_to_ns(timeout) < 0)
  314. return 0;
  315. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  316. /* clamp timeout to avoid unsigned-> signed overflow */
  317. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  318. return MAX_SCHEDULE_TIMEOUT - 1;
  319. return timeout_jiffies;
  320. }
  321. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  322. struct drm_file *filp)
  323. {
  324. struct amdgpu_device *adev = dev->dev_private;
  325. union drm_amdgpu_gem_wait_idle *args = data;
  326. struct drm_gem_object *gobj;
  327. struct amdgpu_bo *robj;
  328. uint32_t handle = args->in.handle;
  329. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  330. int r = 0;
  331. long ret;
  332. gobj = drm_gem_object_lookup(dev, filp, handle);
  333. if (gobj == NULL) {
  334. return -ENOENT;
  335. }
  336. robj = gem_to_amdgpu_bo(gobj);
  337. if (timeout == 0)
  338. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  339. else
  340. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  341. /* ret == 0 means not signaled,
  342. * ret > 0 means signaled
  343. * ret < 0 means interrupted before timeout
  344. */
  345. if (ret >= 0) {
  346. memset(args, 0, sizeof(*args));
  347. args->out.status = (ret == 0);
  348. } else
  349. r = ret;
  350. drm_gem_object_unreference_unlocked(gobj);
  351. r = amdgpu_gem_handle_lockup(adev, r);
  352. return r;
  353. }
  354. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  355. struct drm_file *filp)
  356. {
  357. struct drm_amdgpu_gem_metadata *args = data;
  358. struct drm_gem_object *gobj;
  359. struct amdgpu_bo *robj;
  360. int r = -1;
  361. DRM_DEBUG("%d \n", args->handle);
  362. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  363. if (gobj == NULL)
  364. return -ENOENT;
  365. robj = gem_to_amdgpu_bo(gobj);
  366. r = amdgpu_bo_reserve(robj, false);
  367. if (unlikely(r != 0))
  368. goto out;
  369. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  370. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  371. r = amdgpu_bo_get_metadata(robj, args->data.data,
  372. sizeof(args->data.data),
  373. &args->data.data_size_bytes,
  374. &args->data.flags);
  375. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  376. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  377. r = -EINVAL;
  378. goto unreserve;
  379. }
  380. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  381. if (!r)
  382. r = amdgpu_bo_set_metadata(robj, args->data.data,
  383. args->data.data_size_bytes,
  384. args->data.flags);
  385. }
  386. unreserve:
  387. amdgpu_bo_unreserve(robj);
  388. out:
  389. drm_gem_object_unreference_unlocked(gobj);
  390. return r;
  391. }
  392. /**
  393. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  394. *
  395. * @adev: amdgpu_device pointer
  396. * @bo_va: bo_va to update
  397. *
  398. * Update the bo_va directly after setting it's address. Errors are not
  399. * vital here, so they are not reported back to userspace.
  400. */
  401. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  402. struct amdgpu_bo_va *bo_va, uint32_t operation)
  403. {
  404. struct ttm_validate_buffer tv, *entry;
  405. struct amdgpu_bo_list_entry *vm_bos;
  406. struct ww_acquire_ctx ticket;
  407. struct list_head list, duplicates;
  408. unsigned domain;
  409. int r;
  410. INIT_LIST_HEAD(&list);
  411. INIT_LIST_HEAD(&duplicates);
  412. tv.bo = &bo_va->bo->tbo;
  413. tv.shared = true;
  414. list_add(&tv.head, &list);
  415. vm_bos = amdgpu_vm_get_bos(adev, bo_va->vm, &list);
  416. if (!vm_bos)
  417. return;
  418. /* Provide duplicates to avoid -EALREADY */
  419. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  420. if (r)
  421. goto error_free;
  422. list_for_each_entry(entry, &list, head) {
  423. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  424. /* if anything is swapped out don't swap it in here,
  425. just abort and wait for the next CS */
  426. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  427. goto error_unreserve;
  428. }
  429. r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
  430. if (r)
  431. goto error_unreserve;
  432. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  433. if (r)
  434. goto error_unreserve;
  435. if (operation == AMDGPU_VA_OP_MAP)
  436. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  437. error_unreserve:
  438. ttm_eu_backoff_reservation(&ticket, &list);
  439. error_free:
  440. drm_free_large(vm_bos);
  441. if (r && r != -ERESTARTSYS)
  442. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  443. }
  444. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  445. struct drm_file *filp)
  446. {
  447. struct drm_amdgpu_gem_va *args = data;
  448. struct drm_gem_object *gobj;
  449. struct amdgpu_device *adev = dev->dev_private;
  450. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  451. struct amdgpu_bo *rbo;
  452. struct amdgpu_bo_va *bo_va;
  453. uint32_t invalid_flags, va_flags = 0;
  454. int r = 0;
  455. if (!adev->vm_manager.enabled)
  456. return -ENOTTY;
  457. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  458. dev_err(&dev->pdev->dev,
  459. "va_address 0x%lX is in reserved area 0x%X\n",
  460. (unsigned long)args->va_address,
  461. AMDGPU_VA_RESERVED_SIZE);
  462. return -EINVAL;
  463. }
  464. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  465. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  466. if ((args->flags & invalid_flags)) {
  467. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  468. args->flags, invalid_flags);
  469. return -EINVAL;
  470. }
  471. switch (args->operation) {
  472. case AMDGPU_VA_OP_MAP:
  473. case AMDGPU_VA_OP_UNMAP:
  474. break;
  475. default:
  476. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  477. args->operation);
  478. return -EINVAL;
  479. }
  480. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  481. if (gobj == NULL)
  482. return -ENOENT;
  483. mutex_lock(&fpriv->vm.mutex);
  484. rbo = gem_to_amdgpu_bo(gobj);
  485. r = amdgpu_bo_reserve(rbo, false);
  486. if (r) {
  487. mutex_unlock(&fpriv->vm.mutex);
  488. drm_gem_object_unreference_unlocked(gobj);
  489. return r;
  490. }
  491. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  492. if (!bo_va) {
  493. amdgpu_bo_unreserve(rbo);
  494. mutex_unlock(&fpriv->vm.mutex);
  495. return -ENOENT;
  496. }
  497. switch (args->operation) {
  498. case AMDGPU_VA_OP_MAP:
  499. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  500. va_flags |= AMDGPU_PTE_READABLE;
  501. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  502. va_flags |= AMDGPU_PTE_WRITEABLE;
  503. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  504. va_flags |= AMDGPU_PTE_EXECUTABLE;
  505. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  506. args->offset_in_bo, args->map_size,
  507. va_flags);
  508. break;
  509. case AMDGPU_VA_OP_UNMAP:
  510. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  511. break;
  512. default:
  513. break;
  514. }
  515. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE))
  516. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  517. mutex_unlock(&fpriv->vm.mutex);
  518. drm_gem_object_unreference_unlocked(gobj);
  519. return r;
  520. }
  521. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  522. struct drm_file *filp)
  523. {
  524. struct drm_amdgpu_gem_op *args = data;
  525. struct drm_gem_object *gobj;
  526. struct amdgpu_bo *robj;
  527. int r;
  528. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  529. if (gobj == NULL) {
  530. return -ENOENT;
  531. }
  532. robj = gem_to_amdgpu_bo(gobj);
  533. r = amdgpu_bo_reserve(robj, false);
  534. if (unlikely(r))
  535. goto out;
  536. switch (args->op) {
  537. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  538. struct drm_amdgpu_gem_create_in info;
  539. void __user *out = (void __user *)(long)args->value;
  540. info.bo_size = robj->gem_base.size;
  541. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  542. info.domains = robj->initial_domain;
  543. info.domain_flags = robj->flags;
  544. amdgpu_bo_unreserve(robj);
  545. if (copy_to_user(out, &info, sizeof(info)))
  546. r = -EFAULT;
  547. break;
  548. }
  549. case AMDGPU_GEM_OP_SET_PLACEMENT:
  550. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
  551. r = -EPERM;
  552. amdgpu_bo_unreserve(robj);
  553. break;
  554. }
  555. robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  556. AMDGPU_GEM_DOMAIN_GTT |
  557. AMDGPU_GEM_DOMAIN_CPU);
  558. amdgpu_bo_unreserve(robj);
  559. break;
  560. default:
  561. amdgpu_bo_unreserve(robj);
  562. r = -EINVAL;
  563. }
  564. out:
  565. drm_gem_object_unreference_unlocked(gobj);
  566. return r;
  567. }
  568. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  569. struct drm_device *dev,
  570. struct drm_mode_create_dumb *args)
  571. {
  572. struct amdgpu_device *adev = dev->dev_private;
  573. struct drm_gem_object *gobj;
  574. uint32_t handle;
  575. int r;
  576. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  577. args->size = (u64)args->pitch * args->height;
  578. args->size = ALIGN(args->size, PAGE_SIZE);
  579. r = amdgpu_gem_object_create(adev, args->size, 0,
  580. AMDGPU_GEM_DOMAIN_VRAM,
  581. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  582. ttm_bo_type_device,
  583. &gobj);
  584. if (r)
  585. return -ENOMEM;
  586. r = drm_gem_handle_create(file_priv, gobj, &handle);
  587. /* drop reference from allocate - handle holds it now */
  588. drm_gem_object_unreference_unlocked(gobj);
  589. if (r) {
  590. return r;
  591. }
  592. args->handle = handle;
  593. return 0;
  594. }
  595. #if defined(CONFIG_DEBUG_FS)
  596. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  597. {
  598. struct drm_info_node *node = (struct drm_info_node *)m->private;
  599. struct drm_device *dev = node->minor->dev;
  600. struct amdgpu_device *adev = dev->dev_private;
  601. struct amdgpu_bo *rbo;
  602. unsigned i = 0;
  603. mutex_lock(&adev->gem.mutex);
  604. list_for_each_entry(rbo, &adev->gem.objects, list) {
  605. unsigned domain;
  606. const char *placement;
  607. domain = amdgpu_mem_type_to_domain(rbo->tbo.mem.mem_type);
  608. switch (domain) {
  609. case AMDGPU_GEM_DOMAIN_VRAM:
  610. placement = "VRAM";
  611. break;
  612. case AMDGPU_GEM_DOMAIN_GTT:
  613. placement = " GTT";
  614. break;
  615. case AMDGPU_GEM_DOMAIN_CPU:
  616. default:
  617. placement = " CPU";
  618. break;
  619. }
  620. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  621. i, amdgpu_bo_size(rbo) >> 10, amdgpu_bo_size(rbo) >> 20,
  622. placement, (unsigned long)rbo->pid);
  623. i++;
  624. }
  625. mutex_unlock(&adev->gem.mutex);
  626. return 0;
  627. }
  628. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  629. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  630. };
  631. #endif
  632. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  633. {
  634. #if defined(CONFIG_DEBUG_FS)
  635. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  636. #endif
  637. return 0;
  638. }