mips-r2-to-r6-emul.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (c) 2014 Imagination Technologies Ltd.
  7. * Author: Leonid Yegoshin <Leonid.Yegoshin@imgtec.com>
  8. * Author: Markos Chandras <markos.chandras@imgtec.com>
  9. *
  10. * MIPS R2 user space instruction emulator for MIPS R6
  11. *
  12. */
  13. #include <linux/bug.h>
  14. #include <linux/compiler.h>
  15. #include <linux/debugfs.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/ptrace.h>
  20. #include <linux/seq_file.h>
  21. #include <asm/asm.h>
  22. #include <asm/branch.h>
  23. #include <asm/break.h>
  24. #include <asm/debug.h>
  25. #include <asm/fpu.h>
  26. #include <asm/fpu_emulator.h>
  27. #include <asm/inst.h>
  28. #include <asm/mips-r2-to-r6-emul.h>
  29. #include <asm/local.h>
  30. #include <asm/mipsregs.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/uaccess.h>
  33. #ifdef CONFIG_64BIT
  34. #define ADDIU "daddiu "
  35. #define INS "dins "
  36. #define EXT "dext "
  37. #else
  38. #define ADDIU "addiu "
  39. #define INS "ins "
  40. #define EXT "ext "
  41. #endif /* CONFIG_64BIT */
  42. #define SB "sb "
  43. #define LB "lb "
  44. #define LL "ll "
  45. #define SC "sc "
  46. DEFINE_PER_CPU(struct mips_r2_emulator_stats, mipsr2emustats);
  47. DEFINE_PER_CPU(struct mips_r2_emulator_stats, mipsr2bdemustats);
  48. DEFINE_PER_CPU(struct mips_r2br_emulator_stats, mipsr2bremustats);
  49. extern const unsigned int fpucondbit[8];
  50. #define MIPS_R2_EMUL_TOTAL_PASS 10
  51. int mipsr2_emulation = 0;
  52. static int __init mipsr2emu_enable(char *s)
  53. {
  54. mipsr2_emulation = 1;
  55. pr_info("MIPS R2-to-R6 Emulator Enabled!");
  56. return 1;
  57. }
  58. __setup("mipsr2emu", mipsr2emu_enable);
  59. /**
  60. * mipsr6_emul - Emulate some frequent R2/R5/R6 instructions in delay slot
  61. * for performance instead of the traditional way of using a stack trampoline
  62. * which is rather slow.
  63. * @regs: Process register set
  64. * @ir: Instruction
  65. */
  66. static inline int mipsr6_emul(struct pt_regs *regs, u32 ir)
  67. {
  68. switch (MIPSInst_OPCODE(ir)) {
  69. case addiu_op:
  70. if (MIPSInst_RT(ir))
  71. regs->regs[MIPSInst_RT(ir)] =
  72. (s32)regs->regs[MIPSInst_RS(ir)] +
  73. (s32)MIPSInst_SIMM(ir);
  74. return 0;
  75. case daddiu_op:
  76. if (IS_ENABLED(CONFIG_32BIT))
  77. break;
  78. if (MIPSInst_RT(ir))
  79. regs->regs[MIPSInst_RT(ir)] =
  80. (s64)regs->regs[MIPSInst_RS(ir)] +
  81. (s64)MIPSInst_SIMM(ir);
  82. return 0;
  83. case lwc1_op:
  84. case swc1_op:
  85. case cop1_op:
  86. case cop1x_op:
  87. /* FPU instructions in delay slot */
  88. return -SIGFPE;
  89. case spec_op:
  90. switch (MIPSInst_FUNC(ir)) {
  91. case or_op:
  92. if (MIPSInst_RD(ir))
  93. regs->regs[MIPSInst_RD(ir)] =
  94. regs->regs[MIPSInst_RS(ir)] |
  95. regs->regs[MIPSInst_RT(ir)];
  96. return 0;
  97. case sll_op:
  98. if (MIPSInst_RS(ir))
  99. break;
  100. if (MIPSInst_RD(ir))
  101. regs->regs[MIPSInst_RD(ir)] =
  102. (s32)(((u32)regs->regs[MIPSInst_RT(ir)]) <<
  103. MIPSInst_FD(ir));
  104. return 0;
  105. case srl_op:
  106. if (MIPSInst_RS(ir))
  107. break;
  108. if (MIPSInst_RD(ir))
  109. regs->regs[MIPSInst_RD(ir)] =
  110. (s32)(((u32)regs->regs[MIPSInst_RT(ir)]) >>
  111. MIPSInst_FD(ir));
  112. return 0;
  113. case addu_op:
  114. if (MIPSInst_FD(ir))
  115. break;
  116. if (MIPSInst_RD(ir))
  117. regs->regs[MIPSInst_RD(ir)] =
  118. (s32)((u32)regs->regs[MIPSInst_RS(ir)] +
  119. (u32)regs->regs[MIPSInst_RT(ir)]);
  120. return 0;
  121. case subu_op:
  122. if (MIPSInst_FD(ir))
  123. break;
  124. if (MIPSInst_RD(ir))
  125. regs->regs[MIPSInst_RD(ir)] =
  126. (s32)((u32)regs->regs[MIPSInst_RS(ir)] -
  127. (u32)regs->regs[MIPSInst_RT(ir)]);
  128. return 0;
  129. case dsll_op:
  130. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_RS(ir))
  131. break;
  132. if (MIPSInst_RD(ir))
  133. regs->regs[MIPSInst_RD(ir)] =
  134. (s64)(((u64)regs->regs[MIPSInst_RT(ir)]) <<
  135. MIPSInst_FD(ir));
  136. return 0;
  137. case dsrl_op:
  138. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_RS(ir))
  139. break;
  140. if (MIPSInst_RD(ir))
  141. regs->regs[MIPSInst_RD(ir)] =
  142. (s64)(((u64)regs->regs[MIPSInst_RT(ir)]) >>
  143. MIPSInst_FD(ir));
  144. return 0;
  145. case daddu_op:
  146. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_FD(ir))
  147. break;
  148. if (MIPSInst_RD(ir))
  149. regs->regs[MIPSInst_RD(ir)] =
  150. (u64)regs->regs[MIPSInst_RS(ir)] +
  151. (u64)regs->regs[MIPSInst_RT(ir)];
  152. return 0;
  153. case dsubu_op:
  154. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_FD(ir))
  155. break;
  156. if (MIPSInst_RD(ir))
  157. regs->regs[MIPSInst_RD(ir)] =
  158. (s64)((u64)regs->regs[MIPSInst_RS(ir)] -
  159. (u64)regs->regs[MIPSInst_RT(ir)]);
  160. return 0;
  161. }
  162. break;
  163. default:
  164. pr_debug("No fastpath BD emulation for instruction 0x%08x (op: %02x)\n",
  165. ir, MIPSInst_OPCODE(ir));
  166. }
  167. return SIGILL;
  168. }
  169. /**
  170. * movf_func - Emulate a MOVF instruction
  171. * @regs: Process register set
  172. * @ir: Instruction
  173. *
  174. * Returns 0 since it always succeeds.
  175. */
  176. static int movf_func(struct pt_regs *regs, u32 ir)
  177. {
  178. u32 csr;
  179. u32 cond;
  180. csr = current->thread.fpu.fcr31;
  181. cond = fpucondbit[MIPSInst_RT(ir) >> 2];
  182. if (((csr & cond) == 0) && MIPSInst_RD(ir))
  183. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  184. MIPS_R2_STATS(movs);
  185. return 0;
  186. }
  187. /**
  188. * movt_func - Emulate a MOVT instruction
  189. * @regs: Process register set
  190. * @ir: Instruction
  191. *
  192. * Returns 0 since it always succeeds.
  193. */
  194. static int movt_func(struct pt_regs *regs, u32 ir)
  195. {
  196. u32 csr;
  197. u32 cond;
  198. csr = current->thread.fpu.fcr31;
  199. cond = fpucondbit[MIPSInst_RT(ir) >> 2];
  200. if (((csr & cond) != 0) && MIPSInst_RD(ir))
  201. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  202. MIPS_R2_STATS(movs);
  203. return 0;
  204. }
  205. /**
  206. * jr_func - Emulate a JR instruction.
  207. * @pt_regs: Process register set
  208. * @ir: Instruction
  209. *
  210. * Returns SIGILL if JR was in delay slot, SIGEMT if we
  211. * can't compute the EPC, SIGSEGV if we can't access the
  212. * userland instruction or 0 on success.
  213. */
  214. static int jr_func(struct pt_regs *regs, u32 ir)
  215. {
  216. int err;
  217. unsigned long cepc, epc, nepc;
  218. u32 nir;
  219. if (delay_slot(regs))
  220. return SIGILL;
  221. /* EPC after the RI/JR instruction */
  222. nepc = regs->cp0_epc;
  223. /* Roll back to the reserved R2 JR instruction */
  224. regs->cp0_epc -= 4;
  225. epc = regs->cp0_epc;
  226. err = __compute_return_epc(regs);
  227. if (err < 0)
  228. return SIGEMT;
  229. /* Computed EPC */
  230. cepc = regs->cp0_epc;
  231. /* Get DS instruction */
  232. err = __get_user(nir, (u32 __user *)nepc);
  233. if (err)
  234. return SIGSEGV;
  235. MIPS_R2BR_STATS(jrs);
  236. /* If nir == 0(NOP), then nothing else to do */
  237. if (nir) {
  238. /*
  239. * Negative err means FPU instruction in BD-slot,
  240. * Zero err means 'BD-slot emulation done'
  241. * For anything else we go back to trampoline emulation.
  242. */
  243. err = mipsr6_emul(regs, nir);
  244. if (err > 0) {
  245. regs->cp0_epc = nepc;
  246. err = mips_dsemul(regs, nir, epc, cepc);
  247. if (err == SIGILL)
  248. err = SIGEMT;
  249. MIPS_R2_STATS(dsemul);
  250. }
  251. }
  252. return err;
  253. }
  254. /**
  255. * movz_func - Emulate a MOVZ instruction
  256. * @regs: Process register set
  257. * @ir: Instruction
  258. *
  259. * Returns 0 since it always succeeds.
  260. */
  261. static int movz_func(struct pt_regs *regs, u32 ir)
  262. {
  263. if (((regs->regs[MIPSInst_RT(ir)]) == 0) && MIPSInst_RD(ir))
  264. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  265. MIPS_R2_STATS(movs);
  266. return 0;
  267. }
  268. /**
  269. * movn_func - Emulate a MOVZ instruction
  270. * @regs: Process register set
  271. * @ir: Instruction
  272. *
  273. * Returns 0 since it always succeeds.
  274. */
  275. static int movn_func(struct pt_regs *regs, u32 ir)
  276. {
  277. if (((regs->regs[MIPSInst_RT(ir)]) != 0) && MIPSInst_RD(ir))
  278. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  279. MIPS_R2_STATS(movs);
  280. return 0;
  281. }
  282. /**
  283. * mfhi_func - Emulate a MFHI instruction
  284. * @regs: Process register set
  285. * @ir: Instruction
  286. *
  287. * Returns 0 since it always succeeds.
  288. */
  289. static int mfhi_func(struct pt_regs *regs, u32 ir)
  290. {
  291. if (MIPSInst_RD(ir))
  292. regs->regs[MIPSInst_RD(ir)] = regs->hi;
  293. MIPS_R2_STATS(hilo);
  294. return 0;
  295. }
  296. /**
  297. * mthi_func - Emulate a MTHI instruction
  298. * @regs: Process register set
  299. * @ir: Instruction
  300. *
  301. * Returns 0 since it always succeeds.
  302. */
  303. static int mthi_func(struct pt_regs *regs, u32 ir)
  304. {
  305. regs->hi = regs->regs[MIPSInst_RS(ir)];
  306. MIPS_R2_STATS(hilo);
  307. return 0;
  308. }
  309. /**
  310. * mflo_func - Emulate a MFLO instruction
  311. * @regs: Process register set
  312. * @ir: Instruction
  313. *
  314. * Returns 0 since it always succeeds.
  315. */
  316. static int mflo_func(struct pt_regs *regs, u32 ir)
  317. {
  318. if (MIPSInst_RD(ir))
  319. regs->regs[MIPSInst_RD(ir)] = regs->lo;
  320. MIPS_R2_STATS(hilo);
  321. return 0;
  322. }
  323. /**
  324. * mtlo_func - Emulate a MTLO instruction
  325. * @regs: Process register set
  326. * @ir: Instruction
  327. *
  328. * Returns 0 since it always succeeds.
  329. */
  330. static int mtlo_func(struct pt_regs *regs, u32 ir)
  331. {
  332. regs->lo = regs->regs[MIPSInst_RS(ir)];
  333. MIPS_R2_STATS(hilo);
  334. return 0;
  335. }
  336. /**
  337. * mult_func - Emulate a MULT instruction
  338. * @regs: Process register set
  339. * @ir: Instruction
  340. *
  341. * Returns 0 since it always succeeds.
  342. */
  343. static int mult_func(struct pt_regs *regs, u32 ir)
  344. {
  345. s64 res;
  346. s32 rt, rs;
  347. rt = regs->regs[MIPSInst_RT(ir)];
  348. rs = regs->regs[MIPSInst_RS(ir)];
  349. res = (s64)rt * (s64)rs;
  350. rs = res;
  351. regs->lo = (s64)rs;
  352. rt = res >> 32;
  353. res = (s64)rt;
  354. regs->hi = res;
  355. MIPS_R2_STATS(muls);
  356. return 0;
  357. }
  358. /**
  359. * multu_func - Emulate a MULTU instruction
  360. * @regs: Process register set
  361. * @ir: Instruction
  362. *
  363. * Returns 0 since it always succeeds.
  364. */
  365. static int multu_func(struct pt_regs *regs, u32 ir)
  366. {
  367. u64 res;
  368. u32 rt, rs;
  369. rt = regs->regs[MIPSInst_RT(ir)];
  370. rs = regs->regs[MIPSInst_RS(ir)];
  371. res = (u64)rt * (u64)rs;
  372. rt = res;
  373. regs->lo = (s64)rt;
  374. regs->hi = (s64)(res >> 32);
  375. MIPS_R2_STATS(muls);
  376. return 0;
  377. }
  378. /**
  379. * div_func - Emulate a DIV instruction
  380. * @regs: Process register set
  381. * @ir: Instruction
  382. *
  383. * Returns 0 since it always succeeds.
  384. */
  385. static int div_func(struct pt_regs *regs, u32 ir)
  386. {
  387. s32 rt, rs;
  388. rt = regs->regs[MIPSInst_RT(ir)];
  389. rs = regs->regs[MIPSInst_RS(ir)];
  390. regs->lo = (s64)(rs / rt);
  391. regs->hi = (s64)(rs % rt);
  392. MIPS_R2_STATS(divs);
  393. return 0;
  394. }
  395. /**
  396. * divu_func - Emulate a DIVU instruction
  397. * @regs: Process register set
  398. * @ir: Instruction
  399. *
  400. * Returns 0 since it always succeeds.
  401. */
  402. static int divu_func(struct pt_regs *regs, u32 ir)
  403. {
  404. u32 rt, rs;
  405. rt = regs->regs[MIPSInst_RT(ir)];
  406. rs = regs->regs[MIPSInst_RS(ir)];
  407. regs->lo = (s64)(rs / rt);
  408. regs->hi = (s64)(rs % rt);
  409. MIPS_R2_STATS(divs);
  410. return 0;
  411. }
  412. /**
  413. * dmult_func - Emulate a DMULT instruction
  414. * @regs: Process register set
  415. * @ir: Instruction
  416. *
  417. * Returns 0 on success or SIGILL for 32-bit kernels.
  418. */
  419. static int dmult_func(struct pt_regs *regs, u32 ir)
  420. {
  421. s64 res;
  422. s64 rt, rs;
  423. if (IS_ENABLED(CONFIG_32BIT))
  424. return SIGILL;
  425. rt = regs->regs[MIPSInst_RT(ir)];
  426. rs = regs->regs[MIPSInst_RS(ir)];
  427. res = rt * rs;
  428. regs->lo = res;
  429. __asm__ __volatile__(
  430. "dmuh %0, %1, %2\t\n"
  431. : "=r"(res)
  432. : "r"(rt), "r"(rs));
  433. regs->hi = res;
  434. MIPS_R2_STATS(muls);
  435. return 0;
  436. }
  437. /**
  438. * dmultu_func - Emulate a DMULTU instruction
  439. * @regs: Process register set
  440. * @ir: Instruction
  441. *
  442. * Returns 0 on success or SIGILL for 32-bit kernels.
  443. */
  444. static int dmultu_func(struct pt_regs *regs, u32 ir)
  445. {
  446. u64 res;
  447. u64 rt, rs;
  448. if (IS_ENABLED(CONFIG_32BIT))
  449. return SIGILL;
  450. rt = regs->regs[MIPSInst_RT(ir)];
  451. rs = regs->regs[MIPSInst_RS(ir)];
  452. res = rt * rs;
  453. regs->lo = res;
  454. __asm__ __volatile__(
  455. "dmuhu %0, %1, %2\t\n"
  456. : "=r"(res)
  457. : "r"(rt), "r"(rs));
  458. regs->hi = res;
  459. MIPS_R2_STATS(muls);
  460. return 0;
  461. }
  462. /**
  463. * ddiv_func - Emulate a DDIV instruction
  464. * @regs: Process register set
  465. * @ir: Instruction
  466. *
  467. * Returns 0 on success or SIGILL for 32-bit kernels.
  468. */
  469. static int ddiv_func(struct pt_regs *regs, u32 ir)
  470. {
  471. s64 rt, rs;
  472. if (IS_ENABLED(CONFIG_32BIT))
  473. return SIGILL;
  474. rt = regs->regs[MIPSInst_RT(ir)];
  475. rs = regs->regs[MIPSInst_RS(ir)];
  476. regs->lo = rs / rt;
  477. regs->hi = rs % rt;
  478. MIPS_R2_STATS(divs);
  479. return 0;
  480. }
  481. /**
  482. * ddivu_func - Emulate a DDIVU instruction
  483. * @regs: Process register set
  484. * @ir: Instruction
  485. *
  486. * Returns 0 on success or SIGILL for 32-bit kernels.
  487. */
  488. static int ddivu_func(struct pt_regs *regs, u32 ir)
  489. {
  490. u64 rt, rs;
  491. if (IS_ENABLED(CONFIG_32BIT))
  492. return SIGILL;
  493. rt = regs->regs[MIPSInst_RT(ir)];
  494. rs = regs->regs[MIPSInst_RS(ir)];
  495. regs->lo = rs / rt;
  496. regs->hi = rs % rt;
  497. MIPS_R2_STATS(divs);
  498. return 0;
  499. }
  500. /* R6 removed instructions for the SPECIAL opcode */
  501. static struct r2_decoder_table spec_op_table[] = {
  502. { 0xfc1ff83f, 0x00000008, jr_func },
  503. { 0xfc00ffff, 0x00000018, mult_func },
  504. { 0xfc00ffff, 0x00000019, multu_func },
  505. { 0xfc00ffff, 0x0000001c, dmult_func },
  506. { 0xfc00ffff, 0x0000001d, dmultu_func },
  507. { 0xffff07ff, 0x00000010, mfhi_func },
  508. { 0xfc1fffff, 0x00000011, mthi_func },
  509. { 0xffff07ff, 0x00000012, mflo_func },
  510. { 0xfc1fffff, 0x00000013, mtlo_func },
  511. { 0xfc0307ff, 0x00000001, movf_func },
  512. { 0xfc0307ff, 0x00010001, movt_func },
  513. { 0xfc0007ff, 0x0000000a, movz_func },
  514. { 0xfc0007ff, 0x0000000b, movn_func },
  515. { 0xfc00ffff, 0x0000001a, div_func },
  516. { 0xfc00ffff, 0x0000001b, divu_func },
  517. { 0xfc00ffff, 0x0000001e, ddiv_func },
  518. { 0xfc00ffff, 0x0000001f, ddivu_func },
  519. {}
  520. };
  521. /**
  522. * madd_func - Emulate a MADD instruction
  523. * @regs: Process register set
  524. * @ir: Instruction
  525. *
  526. * Returns 0 since it always succeeds.
  527. */
  528. static int madd_func(struct pt_regs *regs, u32 ir)
  529. {
  530. s64 res;
  531. s32 rt, rs;
  532. rt = regs->regs[MIPSInst_RT(ir)];
  533. rs = regs->regs[MIPSInst_RS(ir)];
  534. res = (s64)rt * (s64)rs;
  535. rt = regs->hi;
  536. rs = regs->lo;
  537. res += ((((s64)rt) << 32) | (u32)rs);
  538. rt = res;
  539. regs->lo = (s64)rt;
  540. rs = res >> 32;
  541. regs->hi = (s64)rs;
  542. MIPS_R2_STATS(dsps);
  543. return 0;
  544. }
  545. /**
  546. * maddu_func - Emulate a MADDU instruction
  547. * @regs: Process register set
  548. * @ir: Instruction
  549. *
  550. * Returns 0 since it always succeeds.
  551. */
  552. static int maddu_func(struct pt_regs *regs, u32 ir)
  553. {
  554. u64 res;
  555. u32 rt, rs;
  556. rt = regs->regs[MIPSInst_RT(ir)];
  557. rs = regs->regs[MIPSInst_RS(ir)];
  558. res = (u64)rt * (u64)rs;
  559. rt = regs->hi;
  560. rs = regs->lo;
  561. res += ((((s64)rt) << 32) | (u32)rs);
  562. rt = res;
  563. regs->lo = (s64)rt;
  564. rs = res >> 32;
  565. regs->hi = (s64)rs;
  566. MIPS_R2_STATS(dsps);
  567. return 0;
  568. }
  569. /**
  570. * msub_func - Emulate a MSUB instruction
  571. * @regs: Process register set
  572. * @ir: Instruction
  573. *
  574. * Returns 0 since it always succeeds.
  575. */
  576. static int msub_func(struct pt_regs *regs, u32 ir)
  577. {
  578. s64 res;
  579. s32 rt, rs;
  580. rt = regs->regs[MIPSInst_RT(ir)];
  581. rs = regs->regs[MIPSInst_RS(ir)];
  582. res = (s64)rt * (s64)rs;
  583. rt = regs->hi;
  584. rs = regs->lo;
  585. res = ((((s64)rt) << 32) | (u32)rs) - res;
  586. rt = res;
  587. regs->lo = (s64)rt;
  588. rs = res >> 32;
  589. regs->hi = (s64)rs;
  590. MIPS_R2_STATS(dsps);
  591. return 0;
  592. }
  593. /**
  594. * msubu_func - Emulate a MSUBU instruction
  595. * @regs: Process register set
  596. * @ir: Instruction
  597. *
  598. * Returns 0 since it always succeeds.
  599. */
  600. static int msubu_func(struct pt_regs *regs, u32 ir)
  601. {
  602. u64 res;
  603. u32 rt, rs;
  604. rt = regs->regs[MIPSInst_RT(ir)];
  605. rs = regs->regs[MIPSInst_RS(ir)];
  606. res = (u64)rt * (u64)rs;
  607. rt = regs->hi;
  608. rs = regs->lo;
  609. res = ((((s64)rt) << 32) | (u32)rs) - res;
  610. rt = res;
  611. regs->lo = (s64)rt;
  612. rs = res >> 32;
  613. regs->hi = (s64)rs;
  614. MIPS_R2_STATS(dsps);
  615. return 0;
  616. }
  617. /**
  618. * mul_func - Emulate a MUL instruction
  619. * @regs: Process register set
  620. * @ir: Instruction
  621. *
  622. * Returns 0 since it always succeeds.
  623. */
  624. static int mul_func(struct pt_regs *regs, u32 ir)
  625. {
  626. s64 res;
  627. s32 rt, rs;
  628. if (!MIPSInst_RD(ir))
  629. return 0;
  630. rt = regs->regs[MIPSInst_RT(ir)];
  631. rs = regs->regs[MIPSInst_RS(ir)];
  632. res = (s64)rt * (s64)rs;
  633. rs = res;
  634. regs->regs[MIPSInst_RD(ir)] = (s64)rs;
  635. MIPS_R2_STATS(muls);
  636. return 0;
  637. }
  638. /**
  639. * clz_func - Emulate a CLZ instruction
  640. * @regs: Process register set
  641. * @ir: Instruction
  642. *
  643. * Returns 0 since it always succeeds.
  644. */
  645. static int clz_func(struct pt_regs *regs, u32 ir)
  646. {
  647. u32 res;
  648. u32 rs;
  649. if (!MIPSInst_RD(ir))
  650. return 0;
  651. rs = regs->regs[MIPSInst_RS(ir)];
  652. __asm__ __volatile__("clz %0, %1" : "=r"(res) : "r"(rs));
  653. regs->regs[MIPSInst_RD(ir)] = res;
  654. MIPS_R2_STATS(bops);
  655. return 0;
  656. }
  657. /**
  658. * clo_func - Emulate a CLO instruction
  659. * @regs: Process register set
  660. * @ir: Instruction
  661. *
  662. * Returns 0 since it always succeeds.
  663. */
  664. static int clo_func(struct pt_regs *regs, u32 ir)
  665. {
  666. u32 res;
  667. u32 rs;
  668. if (!MIPSInst_RD(ir))
  669. return 0;
  670. rs = regs->regs[MIPSInst_RS(ir)];
  671. __asm__ __volatile__("clo %0, %1" : "=r"(res) : "r"(rs));
  672. regs->regs[MIPSInst_RD(ir)] = res;
  673. MIPS_R2_STATS(bops);
  674. return 0;
  675. }
  676. /**
  677. * dclz_func - Emulate a DCLZ instruction
  678. * @regs: Process register set
  679. * @ir: Instruction
  680. *
  681. * Returns 0 since it always succeeds.
  682. */
  683. static int dclz_func(struct pt_regs *regs, u32 ir)
  684. {
  685. u64 res;
  686. u64 rs;
  687. if (IS_ENABLED(CONFIG_32BIT))
  688. return SIGILL;
  689. if (!MIPSInst_RD(ir))
  690. return 0;
  691. rs = regs->regs[MIPSInst_RS(ir)];
  692. __asm__ __volatile__("dclz %0, %1" : "=r"(res) : "r"(rs));
  693. regs->regs[MIPSInst_RD(ir)] = res;
  694. MIPS_R2_STATS(bops);
  695. return 0;
  696. }
  697. /**
  698. * dclo_func - Emulate a DCLO instruction
  699. * @regs: Process register set
  700. * @ir: Instruction
  701. *
  702. * Returns 0 since it always succeeds.
  703. */
  704. static int dclo_func(struct pt_regs *regs, u32 ir)
  705. {
  706. u64 res;
  707. u64 rs;
  708. if (IS_ENABLED(CONFIG_32BIT))
  709. return SIGILL;
  710. if (!MIPSInst_RD(ir))
  711. return 0;
  712. rs = regs->regs[MIPSInst_RS(ir)];
  713. __asm__ __volatile__("dclo %0, %1" : "=r"(res) : "r"(rs));
  714. regs->regs[MIPSInst_RD(ir)] = res;
  715. MIPS_R2_STATS(bops);
  716. return 0;
  717. }
  718. /* R6 removed instructions for the SPECIAL2 opcode */
  719. static struct r2_decoder_table spec2_op_table[] = {
  720. { 0xfc00ffff, 0x70000000, madd_func },
  721. { 0xfc00ffff, 0x70000001, maddu_func },
  722. { 0xfc0007ff, 0x70000002, mul_func },
  723. { 0xfc00ffff, 0x70000004, msub_func },
  724. { 0xfc00ffff, 0x70000005, msubu_func },
  725. { 0xfc0007ff, 0x70000020, clz_func },
  726. { 0xfc0007ff, 0x70000021, clo_func },
  727. { 0xfc0007ff, 0x70000024, dclz_func },
  728. { 0xfc0007ff, 0x70000025, dclo_func },
  729. { }
  730. };
  731. static inline int mipsr2_find_op_func(struct pt_regs *regs, u32 inst,
  732. struct r2_decoder_table *table)
  733. {
  734. struct r2_decoder_table *p;
  735. int err;
  736. for (p = table; p->func; p++) {
  737. if ((inst & p->mask) == p->code) {
  738. err = (p->func)(regs, inst);
  739. return err;
  740. }
  741. }
  742. return SIGILL;
  743. }
  744. /**
  745. * mipsr2_decoder: Decode and emulate a MIPS R2 instruction
  746. * @regs: Process register set
  747. * @inst: Instruction to decode and emulate
  748. * @fcr31: Floating Point Control and Status Register returned
  749. */
  750. int mipsr2_decoder(struct pt_regs *regs, u32 inst, unsigned long *fcr31)
  751. {
  752. int err = 0;
  753. unsigned long vaddr;
  754. u32 nir;
  755. unsigned long cpc, epc, nepc, r31, res, rs, rt;
  756. void __user *fault_addr = NULL;
  757. int pass = 0;
  758. repeat:
  759. r31 = regs->regs[31];
  760. epc = regs->cp0_epc;
  761. err = compute_return_epc(regs);
  762. if (err < 0) {
  763. BUG();
  764. return SIGEMT;
  765. }
  766. pr_debug("Emulating the 0x%08x R2 instruction @ 0x%08lx (pass=%d))\n",
  767. inst, epc, pass);
  768. switch (MIPSInst_OPCODE(inst)) {
  769. case spec_op:
  770. err = mipsr2_find_op_func(regs, inst, spec_op_table);
  771. if (err < 0) {
  772. /* FPU instruction under JR */
  773. regs->cp0_cause |= CAUSEF_BD;
  774. goto fpu_emul;
  775. }
  776. break;
  777. case spec2_op:
  778. err = mipsr2_find_op_func(regs, inst, spec2_op_table);
  779. break;
  780. case bcond_op:
  781. rt = MIPSInst_RT(inst);
  782. rs = MIPSInst_RS(inst);
  783. switch (rt) {
  784. case tgei_op:
  785. if ((long)regs->regs[rs] >= MIPSInst_SIMM(inst))
  786. do_trap_or_bp(regs, 0, 0, "TGEI");
  787. MIPS_R2_STATS(traps);
  788. break;
  789. case tgeiu_op:
  790. if (regs->regs[rs] >= MIPSInst_UIMM(inst))
  791. do_trap_or_bp(regs, 0, 0, "TGEIU");
  792. MIPS_R2_STATS(traps);
  793. break;
  794. case tlti_op:
  795. if ((long)regs->regs[rs] < MIPSInst_SIMM(inst))
  796. do_trap_or_bp(regs, 0, 0, "TLTI");
  797. MIPS_R2_STATS(traps);
  798. break;
  799. case tltiu_op:
  800. if (regs->regs[rs] < MIPSInst_UIMM(inst))
  801. do_trap_or_bp(regs, 0, 0, "TLTIU");
  802. MIPS_R2_STATS(traps);
  803. break;
  804. case teqi_op:
  805. if (regs->regs[rs] == MIPSInst_SIMM(inst))
  806. do_trap_or_bp(regs, 0, 0, "TEQI");
  807. MIPS_R2_STATS(traps);
  808. break;
  809. case tnei_op:
  810. if (regs->regs[rs] != MIPSInst_SIMM(inst))
  811. do_trap_or_bp(regs, 0, 0, "TNEI");
  812. MIPS_R2_STATS(traps);
  813. break;
  814. case bltzl_op:
  815. case bgezl_op:
  816. case bltzall_op:
  817. case bgezall_op:
  818. if (delay_slot(regs)) {
  819. err = SIGILL;
  820. break;
  821. }
  822. regs->regs[31] = r31;
  823. regs->cp0_epc = epc;
  824. err = __compute_return_epc(regs);
  825. if (err < 0)
  826. return SIGEMT;
  827. if (err != BRANCH_LIKELY_TAKEN)
  828. break;
  829. cpc = regs->cp0_epc;
  830. nepc = epc + 4;
  831. err = __get_user(nir, (u32 __user *)nepc);
  832. if (err) {
  833. err = SIGSEGV;
  834. break;
  835. }
  836. /*
  837. * This will probably be optimized away when
  838. * CONFIG_DEBUG_FS is not enabled
  839. */
  840. switch (rt) {
  841. case bltzl_op:
  842. MIPS_R2BR_STATS(bltzl);
  843. break;
  844. case bgezl_op:
  845. MIPS_R2BR_STATS(bgezl);
  846. break;
  847. case bltzall_op:
  848. MIPS_R2BR_STATS(bltzall);
  849. break;
  850. case bgezall_op:
  851. MIPS_R2BR_STATS(bgezall);
  852. break;
  853. }
  854. switch (MIPSInst_OPCODE(nir)) {
  855. case cop1_op:
  856. case cop1x_op:
  857. case lwc1_op:
  858. case swc1_op:
  859. regs->cp0_cause |= CAUSEF_BD;
  860. goto fpu_emul;
  861. }
  862. if (nir) {
  863. err = mipsr6_emul(regs, nir);
  864. if (err > 0) {
  865. err = mips_dsemul(regs, nir, epc, cpc);
  866. if (err == SIGILL)
  867. err = SIGEMT;
  868. MIPS_R2_STATS(dsemul);
  869. }
  870. }
  871. break;
  872. case bltzal_op:
  873. case bgezal_op:
  874. if (delay_slot(regs)) {
  875. err = SIGILL;
  876. break;
  877. }
  878. regs->regs[31] = r31;
  879. regs->cp0_epc = epc;
  880. err = __compute_return_epc(regs);
  881. if (err < 0)
  882. return SIGEMT;
  883. cpc = regs->cp0_epc;
  884. nepc = epc + 4;
  885. err = __get_user(nir, (u32 __user *)nepc);
  886. if (err) {
  887. err = SIGSEGV;
  888. break;
  889. }
  890. /*
  891. * This will probably be optimized away when
  892. * CONFIG_DEBUG_FS is not enabled
  893. */
  894. switch (rt) {
  895. case bltzal_op:
  896. MIPS_R2BR_STATS(bltzal);
  897. break;
  898. case bgezal_op:
  899. MIPS_R2BR_STATS(bgezal);
  900. break;
  901. }
  902. switch (MIPSInst_OPCODE(nir)) {
  903. case cop1_op:
  904. case cop1x_op:
  905. case lwc1_op:
  906. case swc1_op:
  907. regs->cp0_cause |= CAUSEF_BD;
  908. goto fpu_emul;
  909. }
  910. if (nir) {
  911. err = mipsr6_emul(regs, nir);
  912. if (err > 0) {
  913. err = mips_dsemul(regs, nir, epc, cpc);
  914. if (err == SIGILL)
  915. err = SIGEMT;
  916. MIPS_R2_STATS(dsemul);
  917. }
  918. }
  919. break;
  920. default:
  921. regs->regs[31] = r31;
  922. regs->cp0_epc = epc;
  923. err = SIGILL;
  924. break;
  925. }
  926. break;
  927. case beql_op:
  928. case bnel_op:
  929. case blezl_op:
  930. case bgtzl_op:
  931. if (delay_slot(regs)) {
  932. err = SIGILL;
  933. break;
  934. }
  935. regs->regs[31] = r31;
  936. regs->cp0_epc = epc;
  937. err = __compute_return_epc(regs);
  938. if (err < 0)
  939. return SIGEMT;
  940. if (err != BRANCH_LIKELY_TAKEN)
  941. break;
  942. cpc = regs->cp0_epc;
  943. nepc = epc + 4;
  944. err = __get_user(nir, (u32 __user *)nepc);
  945. if (err) {
  946. err = SIGSEGV;
  947. break;
  948. }
  949. /*
  950. * This will probably be optimized away when
  951. * CONFIG_DEBUG_FS is not enabled
  952. */
  953. switch (MIPSInst_OPCODE(inst)) {
  954. case beql_op:
  955. MIPS_R2BR_STATS(beql);
  956. break;
  957. case bnel_op:
  958. MIPS_R2BR_STATS(bnel);
  959. break;
  960. case blezl_op:
  961. MIPS_R2BR_STATS(blezl);
  962. break;
  963. case bgtzl_op:
  964. MIPS_R2BR_STATS(bgtzl);
  965. break;
  966. }
  967. switch (MIPSInst_OPCODE(nir)) {
  968. case cop1_op:
  969. case cop1x_op:
  970. case lwc1_op:
  971. case swc1_op:
  972. regs->cp0_cause |= CAUSEF_BD;
  973. goto fpu_emul;
  974. }
  975. if (nir) {
  976. err = mipsr6_emul(regs, nir);
  977. if (err > 0) {
  978. err = mips_dsemul(regs, nir, epc, cpc);
  979. if (err == SIGILL)
  980. err = SIGEMT;
  981. MIPS_R2_STATS(dsemul);
  982. }
  983. }
  984. break;
  985. case lwc1_op:
  986. case swc1_op:
  987. case cop1_op:
  988. case cop1x_op:
  989. fpu_emul:
  990. regs->regs[31] = r31;
  991. regs->cp0_epc = epc;
  992. if (!used_math()) { /* First time FPU user. */
  993. err = init_fpu();
  994. set_used_math();
  995. }
  996. lose_fpu(1); /* Save FPU state for the emulator. */
  997. err = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
  998. &fault_addr);
  999. *fcr31 = current->thread.fpu.fcr31;
  1000. /*
  1001. * We can't allow the emulated instruction to leave any of
  1002. * the cause bits set in $fcr31.
  1003. */
  1004. current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
  1005. /*
  1006. * this is a tricky issue - lose_fpu() uses LL/SC atomics
  1007. * if FPU is owned and effectively cancels user level LL/SC.
  1008. * So, it could be logical to don't restore FPU ownership here.
  1009. * But the sequence of multiple FPU instructions is much much
  1010. * more often than LL-FPU-SC and I prefer loop here until
  1011. * next scheduler cycle cancels FPU ownership
  1012. */
  1013. own_fpu(1); /* Restore FPU state. */
  1014. if (err)
  1015. current->thread.cp0_baduaddr = (unsigned long)fault_addr;
  1016. MIPS_R2_STATS(fpus);
  1017. break;
  1018. case lwl_op:
  1019. rt = regs->regs[MIPSInst_RT(inst)];
  1020. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1021. if (!access_ok(VERIFY_READ, vaddr, 4)) {
  1022. current->thread.cp0_baduaddr = vaddr;
  1023. err = SIGSEGV;
  1024. break;
  1025. }
  1026. __asm__ __volatile__(
  1027. " .set push\n"
  1028. " .set reorder\n"
  1029. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1030. "1:" LB "%1, 0(%2)\n"
  1031. INS "%0, %1, 24, 8\n"
  1032. " andi %1, %2, 0x3\n"
  1033. " beq $0, %1, 9f\n"
  1034. ADDIU "%2, %2, -1\n"
  1035. "2:" LB "%1, 0(%2)\n"
  1036. INS "%0, %1, 16, 8\n"
  1037. " andi %1, %2, 0x3\n"
  1038. " beq $0, %1, 9f\n"
  1039. ADDIU "%2, %2, -1\n"
  1040. "3:" LB "%1, 0(%2)\n"
  1041. INS "%0, %1, 8, 8\n"
  1042. " andi %1, %2, 0x3\n"
  1043. " beq $0, %1, 9f\n"
  1044. ADDIU "%2, %2, -1\n"
  1045. "4:" LB "%1, 0(%2)\n"
  1046. INS "%0, %1, 0, 8\n"
  1047. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1048. "1:" LB "%1, 0(%2)\n"
  1049. INS "%0, %1, 24, 8\n"
  1050. ADDIU "%2, %2, 1\n"
  1051. " andi %1, %2, 0x3\n"
  1052. " beq $0, %1, 9f\n"
  1053. "2:" LB "%1, 0(%2)\n"
  1054. INS "%0, %1, 16, 8\n"
  1055. ADDIU "%2, %2, 1\n"
  1056. " andi %1, %2, 0x3\n"
  1057. " beq $0, %1, 9f\n"
  1058. "3:" LB "%1, 0(%2)\n"
  1059. INS "%0, %1, 8, 8\n"
  1060. ADDIU "%2, %2, 1\n"
  1061. " andi %1, %2, 0x3\n"
  1062. " beq $0, %1, 9f\n"
  1063. "4:" LB "%1, 0(%2)\n"
  1064. INS "%0, %1, 0, 8\n"
  1065. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1066. "9: sll %0, %0, 0\n"
  1067. "10:\n"
  1068. " .insn\n"
  1069. " .section .fixup,\"ax\"\n"
  1070. "8: li %3,%4\n"
  1071. " j 10b\n"
  1072. " .previous\n"
  1073. " .section __ex_table,\"a\"\n"
  1074. STR(PTR) " 1b,8b\n"
  1075. STR(PTR) " 2b,8b\n"
  1076. STR(PTR) " 3b,8b\n"
  1077. STR(PTR) " 4b,8b\n"
  1078. " .previous\n"
  1079. " .set pop\n"
  1080. : "+&r"(rt), "=&r"(rs),
  1081. "+&r"(vaddr), "+&r"(err)
  1082. : "i"(SIGSEGV));
  1083. if (MIPSInst_RT(inst) && !err)
  1084. regs->regs[MIPSInst_RT(inst)] = rt;
  1085. MIPS_R2_STATS(loads);
  1086. break;
  1087. case lwr_op:
  1088. rt = regs->regs[MIPSInst_RT(inst)];
  1089. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1090. if (!access_ok(VERIFY_READ, vaddr, 4)) {
  1091. current->thread.cp0_baduaddr = vaddr;
  1092. err = SIGSEGV;
  1093. break;
  1094. }
  1095. __asm__ __volatile__(
  1096. " .set push\n"
  1097. " .set reorder\n"
  1098. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1099. "1:" LB "%1, 0(%2)\n"
  1100. INS "%0, %1, 0, 8\n"
  1101. ADDIU "%2, %2, 1\n"
  1102. " andi %1, %2, 0x3\n"
  1103. " beq $0, %1, 9f\n"
  1104. "2:" LB "%1, 0(%2)\n"
  1105. INS "%0, %1, 8, 8\n"
  1106. ADDIU "%2, %2, 1\n"
  1107. " andi %1, %2, 0x3\n"
  1108. " beq $0, %1, 9f\n"
  1109. "3:" LB "%1, 0(%2)\n"
  1110. INS "%0, %1, 16, 8\n"
  1111. ADDIU "%2, %2, 1\n"
  1112. " andi %1, %2, 0x3\n"
  1113. " beq $0, %1, 9f\n"
  1114. "4:" LB "%1, 0(%2)\n"
  1115. INS "%0, %1, 24, 8\n"
  1116. " sll %0, %0, 0\n"
  1117. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1118. "1:" LB "%1, 0(%2)\n"
  1119. INS "%0, %1, 0, 8\n"
  1120. " andi %1, %2, 0x3\n"
  1121. " beq $0, %1, 9f\n"
  1122. ADDIU "%2, %2, -1\n"
  1123. "2:" LB "%1, 0(%2)\n"
  1124. INS "%0, %1, 8, 8\n"
  1125. " andi %1, %2, 0x3\n"
  1126. " beq $0, %1, 9f\n"
  1127. ADDIU "%2, %2, -1\n"
  1128. "3:" LB "%1, 0(%2)\n"
  1129. INS "%0, %1, 16, 8\n"
  1130. " andi %1, %2, 0x3\n"
  1131. " beq $0, %1, 9f\n"
  1132. ADDIU "%2, %2, -1\n"
  1133. "4:" LB "%1, 0(%2)\n"
  1134. INS "%0, %1, 24, 8\n"
  1135. " sll %0, %0, 0\n"
  1136. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1137. "9:\n"
  1138. "10:\n"
  1139. " .insn\n"
  1140. " .section .fixup,\"ax\"\n"
  1141. "8: li %3,%4\n"
  1142. " j 10b\n"
  1143. " .previous\n"
  1144. " .section __ex_table,\"a\"\n"
  1145. STR(PTR) " 1b,8b\n"
  1146. STR(PTR) " 2b,8b\n"
  1147. STR(PTR) " 3b,8b\n"
  1148. STR(PTR) " 4b,8b\n"
  1149. " .previous\n"
  1150. " .set pop\n"
  1151. : "+&r"(rt), "=&r"(rs),
  1152. "+&r"(vaddr), "+&r"(err)
  1153. : "i"(SIGSEGV));
  1154. if (MIPSInst_RT(inst) && !err)
  1155. regs->regs[MIPSInst_RT(inst)] = rt;
  1156. MIPS_R2_STATS(loads);
  1157. break;
  1158. case swl_op:
  1159. rt = regs->regs[MIPSInst_RT(inst)];
  1160. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1161. if (!access_ok(VERIFY_WRITE, vaddr, 4)) {
  1162. current->thread.cp0_baduaddr = vaddr;
  1163. err = SIGSEGV;
  1164. break;
  1165. }
  1166. __asm__ __volatile__(
  1167. " .set push\n"
  1168. " .set reorder\n"
  1169. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1170. EXT "%1, %0, 24, 8\n"
  1171. "1:" SB "%1, 0(%2)\n"
  1172. " andi %1, %2, 0x3\n"
  1173. " beq $0, %1, 9f\n"
  1174. ADDIU "%2, %2, -1\n"
  1175. EXT "%1, %0, 16, 8\n"
  1176. "2:" SB "%1, 0(%2)\n"
  1177. " andi %1, %2, 0x3\n"
  1178. " beq $0, %1, 9f\n"
  1179. ADDIU "%2, %2, -1\n"
  1180. EXT "%1, %0, 8, 8\n"
  1181. "3:" SB "%1, 0(%2)\n"
  1182. " andi %1, %2, 0x3\n"
  1183. " beq $0, %1, 9f\n"
  1184. ADDIU "%2, %2, -1\n"
  1185. EXT "%1, %0, 0, 8\n"
  1186. "4:" SB "%1, 0(%2)\n"
  1187. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1188. EXT "%1, %0, 24, 8\n"
  1189. "1:" SB "%1, 0(%2)\n"
  1190. ADDIU "%2, %2, 1\n"
  1191. " andi %1, %2, 0x3\n"
  1192. " beq $0, %1, 9f\n"
  1193. EXT "%1, %0, 16, 8\n"
  1194. "2:" SB "%1, 0(%2)\n"
  1195. ADDIU "%2, %2, 1\n"
  1196. " andi %1, %2, 0x3\n"
  1197. " beq $0, %1, 9f\n"
  1198. EXT "%1, %0, 8, 8\n"
  1199. "3:" SB "%1, 0(%2)\n"
  1200. ADDIU "%2, %2, 1\n"
  1201. " andi %1, %2, 0x3\n"
  1202. " beq $0, %1, 9f\n"
  1203. EXT "%1, %0, 0, 8\n"
  1204. "4:" SB "%1, 0(%2)\n"
  1205. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1206. "9:\n"
  1207. " .insn\n"
  1208. " .section .fixup,\"ax\"\n"
  1209. "8: li %3,%4\n"
  1210. " j 9b\n"
  1211. " .previous\n"
  1212. " .section __ex_table,\"a\"\n"
  1213. STR(PTR) " 1b,8b\n"
  1214. STR(PTR) " 2b,8b\n"
  1215. STR(PTR) " 3b,8b\n"
  1216. STR(PTR) " 4b,8b\n"
  1217. " .previous\n"
  1218. " .set pop\n"
  1219. : "+&r"(rt), "=&r"(rs),
  1220. "+&r"(vaddr), "+&r"(err)
  1221. : "i"(SIGSEGV)
  1222. : "memory");
  1223. MIPS_R2_STATS(stores);
  1224. break;
  1225. case swr_op:
  1226. rt = regs->regs[MIPSInst_RT(inst)];
  1227. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1228. if (!access_ok(VERIFY_WRITE, vaddr, 4)) {
  1229. current->thread.cp0_baduaddr = vaddr;
  1230. err = SIGSEGV;
  1231. break;
  1232. }
  1233. __asm__ __volatile__(
  1234. " .set push\n"
  1235. " .set reorder\n"
  1236. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1237. EXT "%1, %0, 0, 8\n"
  1238. "1:" SB "%1, 0(%2)\n"
  1239. ADDIU "%2, %2, 1\n"
  1240. " andi %1, %2, 0x3\n"
  1241. " beq $0, %1, 9f\n"
  1242. EXT "%1, %0, 8, 8\n"
  1243. "2:" SB "%1, 0(%2)\n"
  1244. ADDIU "%2, %2, 1\n"
  1245. " andi %1, %2, 0x3\n"
  1246. " beq $0, %1, 9f\n"
  1247. EXT "%1, %0, 16, 8\n"
  1248. "3:" SB "%1, 0(%2)\n"
  1249. ADDIU "%2, %2, 1\n"
  1250. " andi %1, %2, 0x3\n"
  1251. " beq $0, %1, 9f\n"
  1252. EXT "%1, %0, 24, 8\n"
  1253. "4:" SB "%1, 0(%2)\n"
  1254. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1255. EXT "%1, %0, 0, 8\n"
  1256. "1:" SB "%1, 0(%2)\n"
  1257. " andi %1, %2, 0x3\n"
  1258. " beq $0, %1, 9f\n"
  1259. ADDIU "%2, %2, -1\n"
  1260. EXT "%1, %0, 8, 8\n"
  1261. "2:" SB "%1, 0(%2)\n"
  1262. " andi %1, %2, 0x3\n"
  1263. " beq $0, %1, 9f\n"
  1264. ADDIU "%2, %2, -1\n"
  1265. EXT "%1, %0, 16, 8\n"
  1266. "3:" SB "%1, 0(%2)\n"
  1267. " andi %1, %2, 0x3\n"
  1268. " beq $0, %1, 9f\n"
  1269. ADDIU "%2, %2, -1\n"
  1270. EXT "%1, %0, 24, 8\n"
  1271. "4:" SB "%1, 0(%2)\n"
  1272. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1273. "9:\n"
  1274. " .insn\n"
  1275. " .section .fixup,\"ax\"\n"
  1276. "8: li %3,%4\n"
  1277. " j 9b\n"
  1278. " .previous\n"
  1279. " .section __ex_table,\"a\"\n"
  1280. STR(PTR) " 1b,8b\n"
  1281. STR(PTR) " 2b,8b\n"
  1282. STR(PTR) " 3b,8b\n"
  1283. STR(PTR) " 4b,8b\n"
  1284. " .previous\n"
  1285. " .set pop\n"
  1286. : "+&r"(rt), "=&r"(rs),
  1287. "+&r"(vaddr), "+&r"(err)
  1288. : "i"(SIGSEGV)
  1289. : "memory");
  1290. MIPS_R2_STATS(stores);
  1291. break;
  1292. case ldl_op:
  1293. if (IS_ENABLED(CONFIG_32BIT)) {
  1294. err = SIGILL;
  1295. break;
  1296. }
  1297. rt = regs->regs[MIPSInst_RT(inst)];
  1298. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1299. if (!access_ok(VERIFY_READ, vaddr, 8)) {
  1300. current->thread.cp0_baduaddr = vaddr;
  1301. err = SIGSEGV;
  1302. break;
  1303. }
  1304. __asm__ __volatile__(
  1305. " .set push\n"
  1306. " .set reorder\n"
  1307. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1308. "1: lb %1, 0(%2)\n"
  1309. " dinsu %0, %1, 56, 8\n"
  1310. " andi %1, %2, 0x7\n"
  1311. " beq $0, %1, 9f\n"
  1312. " daddiu %2, %2, -1\n"
  1313. "2: lb %1, 0(%2)\n"
  1314. " dinsu %0, %1, 48, 8\n"
  1315. " andi %1, %2, 0x7\n"
  1316. " beq $0, %1, 9f\n"
  1317. " daddiu %2, %2, -1\n"
  1318. "3: lb %1, 0(%2)\n"
  1319. " dinsu %0, %1, 40, 8\n"
  1320. " andi %1, %2, 0x7\n"
  1321. " beq $0, %1, 9f\n"
  1322. " daddiu %2, %2, -1\n"
  1323. "4: lb %1, 0(%2)\n"
  1324. " dinsu %0, %1, 32, 8\n"
  1325. " andi %1, %2, 0x7\n"
  1326. " beq $0, %1, 9f\n"
  1327. " daddiu %2, %2, -1\n"
  1328. "5: lb %1, 0(%2)\n"
  1329. " dins %0, %1, 24, 8\n"
  1330. " andi %1, %2, 0x7\n"
  1331. " beq $0, %1, 9f\n"
  1332. " daddiu %2, %2, -1\n"
  1333. "6: lb %1, 0(%2)\n"
  1334. " dins %0, %1, 16, 8\n"
  1335. " andi %1, %2, 0x7\n"
  1336. " beq $0, %1, 9f\n"
  1337. " daddiu %2, %2, -1\n"
  1338. "7: lb %1, 0(%2)\n"
  1339. " dins %0, %1, 8, 8\n"
  1340. " andi %1, %2, 0x7\n"
  1341. " beq $0, %1, 9f\n"
  1342. " daddiu %2, %2, -1\n"
  1343. "0: lb %1, 0(%2)\n"
  1344. " dins %0, %1, 0, 8\n"
  1345. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1346. "1: lb %1, 0(%2)\n"
  1347. " dinsu %0, %1, 56, 8\n"
  1348. " daddiu %2, %2, 1\n"
  1349. " andi %1, %2, 0x7\n"
  1350. " beq $0, %1, 9f\n"
  1351. "2: lb %1, 0(%2)\n"
  1352. " dinsu %0, %1, 48, 8\n"
  1353. " daddiu %2, %2, 1\n"
  1354. " andi %1, %2, 0x7\n"
  1355. " beq $0, %1, 9f\n"
  1356. "3: lb %1, 0(%2)\n"
  1357. " dinsu %0, %1, 40, 8\n"
  1358. " daddiu %2, %2, 1\n"
  1359. " andi %1, %2, 0x7\n"
  1360. " beq $0, %1, 9f\n"
  1361. "4: lb %1, 0(%2)\n"
  1362. " dinsu %0, %1, 32, 8\n"
  1363. " daddiu %2, %2, 1\n"
  1364. " andi %1, %2, 0x7\n"
  1365. " beq $0, %1, 9f\n"
  1366. "5: lb %1, 0(%2)\n"
  1367. " dins %0, %1, 24, 8\n"
  1368. " daddiu %2, %2, 1\n"
  1369. " andi %1, %2, 0x7\n"
  1370. " beq $0, %1, 9f\n"
  1371. "6: lb %1, 0(%2)\n"
  1372. " dins %0, %1, 16, 8\n"
  1373. " daddiu %2, %2, 1\n"
  1374. " andi %1, %2, 0x7\n"
  1375. " beq $0, %1, 9f\n"
  1376. "7: lb %1, 0(%2)\n"
  1377. " dins %0, %1, 8, 8\n"
  1378. " daddiu %2, %2, 1\n"
  1379. " andi %1, %2, 0x7\n"
  1380. " beq $0, %1, 9f\n"
  1381. "0: lb %1, 0(%2)\n"
  1382. " dins %0, %1, 0, 8\n"
  1383. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1384. "9:\n"
  1385. " .insn\n"
  1386. " .section .fixup,\"ax\"\n"
  1387. "8: li %3,%4\n"
  1388. " j 9b\n"
  1389. " .previous\n"
  1390. " .section __ex_table,\"a\"\n"
  1391. STR(PTR) " 1b,8b\n"
  1392. STR(PTR) " 2b,8b\n"
  1393. STR(PTR) " 3b,8b\n"
  1394. STR(PTR) " 4b,8b\n"
  1395. STR(PTR) " 5b,8b\n"
  1396. STR(PTR) " 6b,8b\n"
  1397. STR(PTR) " 7b,8b\n"
  1398. STR(PTR) " 0b,8b\n"
  1399. " .previous\n"
  1400. " .set pop\n"
  1401. : "+&r"(rt), "=&r"(rs),
  1402. "+&r"(vaddr), "+&r"(err)
  1403. : "i"(SIGSEGV));
  1404. if (MIPSInst_RT(inst) && !err)
  1405. regs->regs[MIPSInst_RT(inst)] = rt;
  1406. MIPS_R2_STATS(loads);
  1407. break;
  1408. case ldr_op:
  1409. if (IS_ENABLED(CONFIG_32BIT)) {
  1410. err = SIGILL;
  1411. break;
  1412. }
  1413. rt = regs->regs[MIPSInst_RT(inst)];
  1414. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1415. if (!access_ok(VERIFY_READ, vaddr, 8)) {
  1416. current->thread.cp0_baduaddr = vaddr;
  1417. err = SIGSEGV;
  1418. break;
  1419. }
  1420. __asm__ __volatile__(
  1421. " .set push\n"
  1422. " .set reorder\n"
  1423. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1424. "1: lb %1, 0(%2)\n"
  1425. " dins %0, %1, 0, 8\n"
  1426. " daddiu %2, %2, 1\n"
  1427. " andi %1, %2, 0x7\n"
  1428. " beq $0, %1, 9f\n"
  1429. "2: lb %1, 0(%2)\n"
  1430. " dins %0, %1, 8, 8\n"
  1431. " daddiu %2, %2, 1\n"
  1432. " andi %1, %2, 0x7\n"
  1433. " beq $0, %1, 9f\n"
  1434. "3: lb %1, 0(%2)\n"
  1435. " dins %0, %1, 16, 8\n"
  1436. " daddiu %2, %2, 1\n"
  1437. " andi %1, %2, 0x7\n"
  1438. " beq $0, %1, 9f\n"
  1439. "4: lb %1, 0(%2)\n"
  1440. " dins %0, %1, 24, 8\n"
  1441. " daddiu %2, %2, 1\n"
  1442. " andi %1, %2, 0x7\n"
  1443. " beq $0, %1, 9f\n"
  1444. "5: lb %1, 0(%2)\n"
  1445. " dinsu %0, %1, 32, 8\n"
  1446. " daddiu %2, %2, 1\n"
  1447. " andi %1, %2, 0x7\n"
  1448. " beq $0, %1, 9f\n"
  1449. "6: lb %1, 0(%2)\n"
  1450. " dinsu %0, %1, 40, 8\n"
  1451. " daddiu %2, %2, 1\n"
  1452. " andi %1, %2, 0x7\n"
  1453. " beq $0, %1, 9f\n"
  1454. "7: lb %1, 0(%2)\n"
  1455. " dinsu %0, %1, 48, 8\n"
  1456. " daddiu %2, %2, 1\n"
  1457. " andi %1, %2, 0x7\n"
  1458. " beq $0, %1, 9f\n"
  1459. "0: lb %1, 0(%2)\n"
  1460. " dinsu %0, %1, 56, 8\n"
  1461. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1462. "1: lb %1, 0(%2)\n"
  1463. " dins %0, %1, 0, 8\n"
  1464. " andi %1, %2, 0x7\n"
  1465. " beq $0, %1, 9f\n"
  1466. " daddiu %2, %2, -1\n"
  1467. "2: lb %1, 0(%2)\n"
  1468. " dins %0, %1, 8, 8\n"
  1469. " andi %1, %2, 0x7\n"
  1470. " beq $0, %1, 9f\n"
  1471. " daddiu %2, %2, -1\n"
  1472. "3: lb %1, 0(%2)\n"
  1473. " dins %0, %1, 16, 8\n"
  1474. " andi %1, %2, 0x7\n"
  1475. " beq $0, %1, 9f\n"
  1476. " daddiu %2, %2, -1\n"
  1477. "4: lb %1, 0(%2)\n"
  1478. " dins %0, %1, 24, 8\n"
  1479. " andi %1, %2, 0x7\n"
  1480. " beq $0, %1, 9f\n"
  1481. " daddiu %2, %2, -1\n"
  1482. "5: lb %1, 0(%2)\n"
  1483. " dinsu %0, %1, 32, 8\n"
  1484. " andi %1, %2, 0x7\n"
  1485. " beq $0, %1, 9f\n"
  1486. " daddiu %2, %2, -1\n"
  1487. "6: lb %1, 0(%2)\n"
  1488. " dinsu %0, %1, 40, 8\n"
  1489. " andi %1, %2, 0x7\n"
  1490. " beq $0, %1, 9f\n"
  1491. " daddiu %2, %2, -1\n"
  1492. "7: lb %1, 0(%2)\n"
  1493. " dinsu %0, %1, 48, 8\n"
  1494. " andi %1, %2, 0x7\n"
  1495. " beq $0, %1, 9f\n"
  1496. " daddiu %2, %2, -1\n"
  1497. "0: lb %1, 0(%2)\n"
  1498. " dinsu %0, %1, 56, 8\n"
  1499. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1500. "9:\n"
  1501. " .insn\n"
  1502. " .section .fixup,\"ax\"\n"
  1503. "8: li %3,%4\n"
  1504. " j 9b\n"
  1505. " .previous\n"
  1506. " .section __ex_table,\"a\"\n"
  1507. STR(PTR) " 1b,8b\n"
  1508. STR(PTR) " 2b,8b\n"
  1509. STR(PTR) " 3b,8b\n"
  1510. STR(PTR) " 4b,8b\n"
  1511. STR(PTR) " 5b,8b\n"
  1512. STR(PTR) " 6b,8b\n"
  1513. STR(PTR) " 7b,8b\n"
  1514. STR(PTR) " 0b,8b\n"
  1515. " .previous\n"
  1516. " .set pop\n"
  1517. : "+&r"(rt), "=&r"(rs),
  1518. "+&r"(vaddr), "+&r"(err)
  1519. : "i"(SIGSEGV));
  1520. if (MIPSInst_RT(inst) && !err)
  1521. regs->regs[MIPSInst_RT(inst)] = rt;
  1522. MIPS_R2_STATS(loads);
  1523. break;
  1524. case sdl_op:
  1525. if (IS_ENABLED(CONFIG_32BIT)) {
  1526. err = SIGILL;
  1527. break;
  1528. }
  1529. rt = regs->regs[MIPSInst_RT(inst)];
  1530. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1531. if (!access_ok(VERIFY_WRITE, vaddr, 8)) {
  1532. current->thread.cp0_baduaddr = vaddr;
  1533. err = SIGSEGV;
  1534. break;
  1535. }
  1536. __asm__ __volatile__(
  1537. " .set push\n"
  1538. " .set reorder\n"
  1539. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1540. " dextu %1, %0, 56, 8\n"
  1541. "1: sb %1, 0(%2)\n"
  1542. " andi %1, %2, 0x7\n"
  1543. " beq $0, %1, 9f\n"
  1544. " daddiu %2, %2, -1\n"
  1545. " dextu %1, %0, 48, 8\n"
  1546. "2: sb %1, 0(%2)\n"
  1547. " andi %1, %2, 0x7\n"
  1548. " beq $0, %1, 9f\n"
  1549. " daddiu %2, %2, -1\n"
  1550. " dextu %1, %0, 40, 8\n"
  1551. "3: sb %1, 0(%2)\n"
  1552. " andi %1, %2, 0x7\n"
  1553. " beq $0, %1, 9f\n"
  1554. " daddiu %2, %2, -1\n"
  1555. " dextu %1, %0, 32, 8\n"
  1556. "4: sb %1, 0(%2)\n"
  1557. " andi %1, %2, 0x7\n"
  1558. " beq $0, %1, 9f\n"
  1559. " daddiu %2, %2, -1\n"
  1560. " dext %1, %0, 24, 8\n"
  1561. "5: sb %1, 0(%2)\n"
  1562. " andi %1, %2, 0x7\n"
  1563. " beq $0, %1, 9f\n"
  1564. " daddiu %2, %2, -1\n"
  1565. " dext %1, %0, 16, 8\n"
  1566. "6: sb %1, 0(%2)\n"
  1567. " andi %1, %2, 0x7\n"
  1568. " beq $0, %1, 9f\n"
  1569. " daddiu %2, %2, -1\n"
  1570. " dext %1, %0, 8, 8\n"
  1571. "7: sb %1, 0(%2)\n"
  1572. " andi %1, %2, 0x7\n"
  1573. " beq $0, %1, 9f\n"
  1574. " daddiu %2, %2, -1\n"
  1575. " dext %1, %0, 0, 8\n"
  1576. "0: sb %1, 0(%2)\n"
  1577. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1578. " dextu %1, %0, 56, 8\n"
  1579. "1: sb %1, 0(%2)\n"
  1580. " daddiu %2, %2, 1\n"
  1581. " andi %1, %2, 0x7\n"
  1582. " beq $0, %1, 9f\n"
  1583. " dextu %1, %0, 48, 8\n"
  1584. "2: sb %1, 0(%2)\n"
  1585. " daddiu %2, %2, 1\n"
  1586. " andi %1, %2, 0x7\n"
  1587. " beq $0, %1, 9f\n"
  1588. " dextu %1, %0, 40, 8\n"
  1589. "3: sb %1, 0(%2)\n"
  1590. " daddiu %2, %2, 1\n"
  1591. " andi %1, %2, 0x7\n"
  1592. " beq $0, %1, 9f\n"
  1593. " dextu %1, %0, 32, 8\n"
  1594. "4: sb %1, 0(%2)\n"
  1595. " daddiu %2, %2, 1\n"
  1596. " andi %1, %2, 0x7\n"
  1597. " beq $0, %1, 9f\n"
  1598. " dext %1, %0, 24, 8\n"
  1599. "5: sb %1, 0(%2)\n"
  1600. " daddiu %2, %2, 1\n"
  1601. " andi %1, %2, 0x7\n"
  1602. " beq $0, %1, 9f\n"
  1603. " dext %1, %0, 16, 8\n"
  1604. "6: sb %1, 0(%2)\n"
  1605. " daddiu %2, %2, 1\n"
  1606. " andi %1, %2, 0x7\n"
  1607. " beq $0, %1, 9f\n"
  1608. " dext %1, %0, 8, 8\n"
  1609. "7: sb %1, 0(%2)\n"
  1610. " daddiu %2, %2, 1\n"
  1611. " andi %1, %2, 0x7\n"
  1612. " beq $0, %1, 9f\n"
  1613. " dext %1, %0, 0, 8\n"
  1614. "0: sb %1, 0(%2)\n"
  1615. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1616. "9:\n"
  1617. " .insn\n"
  1618. " .section .fixup,\"ax\"\n"
  1619. "8: li %3,%4\n"
  1620. " j 9b\n"
  1621. " .previous\n"
  1622. " .section __ex_table,\"a\"\n"
  1623. STR(PTR) " 1b,8b\n"
  1624. STR(PTR) " 2b,8b\n"
  1625. STR(PTR) " 3b,8b\n"
  1626. STR(PTR) " 4b,8b\n"
  1627. STR(PTR) " 5b,8b\n"
  1628. STR(PTR) " 6b,8b\n"
  1629. STR(PTR) " 7b,8b\n"
  1630. STR(PTR) " 0b,8b\n"
  1631. " .previous\n"
  1632. " .set pop\n"
  1633. : "+&r"(rt), "=&r"(rs),
  1634. "+&r"(vaddr), "+&r"(err)
  1635. : "i"(SIGSEGV)
  1636. : "memory");
  1637. MIPS_R2_STATS(stores);
  1638. break;
  1639. case sdr_op:
  1640. if (IS_ENABLED(CONFIG_32BIT)) {
  1641. err = SIGILL;
  1642. break;
  1643. }
  1644. rt = regs->regs[MIPSInst_RT(inst)];
  1645. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1646. if (!access_ok(VERIFY_WRITE, vaddr, 8)) {
  1647. current->thread.cp0_baduaddr = vaddr;
  1648. err = SIGSEGV;
  1649. break;
  1650. }
  1651. __asm__ __volatile__(
  1652. " .set push\n"
  1653. " .set reorder\n"
  1654. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1655. " dext %1, %0, 0, 8\n"
  1656. "1: sb %1, 0(%2)\n"
  1657. " daddiu %2, %2, 1\n"
  1658. " andi %1, %2, 0x7\n"
  1659. " beq $0, %1, 9f\n"
  1660. " dext %1, %0, 8, 8\n"
  1661. "2: sb %1, 0(%2)\n"
  1662. " daddiu %2, %2, 1\n"
  1663. " andi %1, %2, 0x7\n"
  1664. " beq $0, %1, 9f\n"
  1665. " dext %1, %0, 16, 8\n"
  1666. "3: sb %1, 0(%2)\n"
  1667. " daddiu %2, %2, 1\n"
  1668. " andi %1, %2, 0x7\n"
  1669. " beq $0, %1, 9f\n"
  1670. " dext %1, %0, 24, 8\n"
  1671. "4: sb %1, 0(%2)\n"
  1672. " daddiu %2, %2, 1\n"
  1673. " andi %1, %2, 0x7\n"
  1674. " beq $0, %1, 9f\n"
  1675. " dextu %1, %0, 32, 8\n"
  1676. "5: sb %1, 0(%2)\n"
  1677. " daddiu %2, %2, 1\n"
  1678. " andi %1, %2, 0x7\n"
  1679. " beq $0, %1, 9f\n"
  1680. " dextu %1, %0, 40, 8\n"
  1681. "6: sb %1, 0(%2)\n"
  1682. " daddiu %2, %2, 1\n"
  1683. " andi %1, %2, 0x7\n"
  1684. " beq $0, %1, 9f\n"
  1685. " dextu %1, %0, 48, 8\n"
  1686. "7: sb %1, 0(%2)\n"
  1687. " daddiu %2, %2, 1\n"
  1688. " andi %1, %2, 0x7\n"
  1689. " beq $0, %1, 9f\n"
  1690. " dextu %1, %0, 56, 8\n"
  1691. "0: sb %1, 0(%2)\n"
  1692. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1693. " dext %1, %0, 0, 8\n"
  1694. "1: sb %1, 0(%2)\n"
  1695. " andi %1, %2, 0x7\n"
  1696. " beq $0, %1, 9f\n"
  1697. " daddiu %2, %2, -1\n"
  1698. " dext %1, %0, 8, 8\n"
  1699. "2: sb %1, 0(%2)\n"
  1700. " andi %1, %2, 0x7\n"
  1701. " beq $0, %1, 9f\n"
  1702. " daddiu %2, %2, -1\n"
  1703. " dext %1, %0, 16, 8\n"
  1704. "3: sb %1, 0(%2)\n"
  1705. " andi %1, %2, 0x7\n"
  1706. " beq $0, %1, 9f\n"
  1707. " daddiu %2, %2, -1\n"
  1708. " dext %1, %0, 24, 8\n"
  1709. "4: sb %1, 0(%2)\n"
  1710. " andi %1, %2, 0x7\n"
  1711. " beq $0, %1, 9f\n"
  1712. " daddiu %2, %2, -1\n"
  1713. " dextu %1, %0, 32, 8\n"
  1714. "5: sb %1, 0(%2)\n"
  1715. " andi %1, %2, 0x7\n"
  1716. " beq $0, %1, 9f\n"
  1717. " daddiu %2, %2, -1\n"
  1718. " dextu %1, %0, 40, 8\n"
  1719. "6: sb %1, 0(%2)\n"
  1720. " andi %1, %2, 0x7\n"
  1721. " beq $0, %1, 9f\n"
  1722. " daddiu %2, %2, -1\n"
  1723. " dextu %1, %0, 48, 8\n"
  1724. "7: sb %1, 0(%2)\n"
  1725. " andi %1, %2, 0x7\n"
  1726. " beq $0, %1, 9f\n"
  1727. " daddiu %2, %2, -1\n"
  1728. " dextu %1, %0, 56, 8\n"
  1729. "0: sb %1, 0(%2)\n"
  1730. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1731. "9:\n"
  1732. " .insn\n"
  1733. " .section .fixup,\"ax\"\n"
  1734. "8: li %3,%4\n"
  1735. " j 9b\n"
  1736. " .previous\n"
  1737. " .section __ex_table,\"a\"\n"
  1738. STR(PTR) " 1b,8b\n"
  1739. STR(PTR) " 2b,8b\n"
  1740. STR(PTR) " 3b,8b\n"
  1741. STR(PTR) " 4b,8b\n"
  1742. STR(PTR) " 5b,8b\n"
  1743. STR(PTR) " 6b,8b\n"
  1744. STR(PTR) " 7b,8b\n"
  1745. STR(PTR) " 0b,8b\n"
  1746. " .previous\n"
  1747. " .set pop\n"
  1748. : "+&r"(rt), "=&r"(rs),
  1749. "+&r"(vaddr), "+&r"(err)
  1750. : "i"(SIGSEGV)
  1751. : "memory");
  1752. MIPS_R2_STATS(stores);
  1753. break;
  1754. case ll_op:
  1755. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1756. if (vaddr & 0x3) {
  1757. current->thread.cp0_baduaddr = vaddr;
  1758. err = SIGBUS;
  1759. break;
  1760. }
  1761. if (!access_ok(VERIFY_READ, vaddr, 4)) {
  1762. current->thread.cp0_baduaddr = vaddr;
  1763. err = SIGBUS;
  1764. break;
  1765. }
  1766. if (!cpu_has_rw_llb) {
  1767. /*
  1768. * An LL/SC block can't be safely emulated without
  1769. * a Config5/LLB availability. So it's probably time to
  1770. * kill our process before things get any worse. This is
  1771. * because Config5/LLB allows us to use ERETNC so that
  1772. * the LLAddr/LLB bit is not cleared when we return from
  1773. * an exception. MIPS R2 LL/SC instructions trap with an
  1774. * RI exception so once we emulate them here, we return
  1775. * back to userland with ERETNC. That preserves the
  1776. * LLAddr/LLB so the subsequent SC instruction will
  1777. * succeed preserving the atomic semantics of the LL/SC
  1778. * block. Without that, there is no safe way to emulate
  1779. * an LL/SC block in MIPSR2 userland.
  1780. */
  1781. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1782. err = SIGKILL;
  1783. break;
  1784. }
  1785. __asm__ __volatile__(
  1786. "1:\n"
  1787. "ll %0, 0(%2)\n"
  1788. "2:\n"
  1789. ".insn\n"
  1790. ".section .fixup,\"ax\"\n"
  1791. "3:\n"
  1792. "li %1, %3\n"
  1793. "j 2b\n"
  1794. ".previous\n"
  1795. ".section __ex_table,\"a\"\n"
  1796. STR(PTR) " 1b,3b\n"
  1797. ".previous\n"
  1798. : "=&r"(res), "+&r"(err)
  1799. : "r"(vaddr), "i"(SIGSEGV)
  1800. : "memory");
  1801. if (MIPSInst_RT(inst) && !err)
  1802. regs->regs[MIPSInst_RT(inst)] = res;
  1803. MIPS_R2_STATS(llsc);
  1804. break;
  1805. case sc_op:
  1806. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1807. if (vaddr & 0x3) {
  1808. current->thread.cp0_baduaddr = vaddr;
  1809. err = SIGBUS;
  1810. break;
  1811. }
  1812. if (!access_ok(VERIFY_WRITE, vaddr, 4)) {
  1813. current->thread.cp0_baduaddr = vaddr;
  1814. err = SIGBUS;
  1815. break;
  1816. }
  1817. if (!cpu_has_rw_llb) {
  1818. /*
  1819. * An LL/SC block can't be safely emulated without
  1820. * a Config5/LLB availability. So it's probably time to
  1821. * kill our process before things get any worse. This is
  1822. * because Config5/LLB allows us to use ERETNC so that
  1823. * the LLAddr/LLB bit is not cleared when we return from
  1824. * an exception. MIPS R2 LL/SC instructions trap with an
  1825. * RI exception so once we emulate them here, we return
  1826. * back to userland with ERETNC. That preserves the
  1827. * LLAddr/LLB so the subsequent SC instruction will
  1828. * succeed preserving the atomic semantics of the LL/SC
  1829. * block. Without that, there is no safe way to emulate
  1830. * an LL/SC block in MIPSR2 userland.
  1831. */
  1832. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1833. err = SIGKILL;
  1834. break;
  1835. }
  1836. res = regs->regs[MIPSInst_RT(inst)];
  1837. __asm__ __volatile__(
  1838. "1:\n"
  1839. "sc %0, 0(%2)\n"
  1840. "2:\n"
  1841. ".insn\n"
  1842. ".section .fixup,\"ax\"\n"
  1843. "3:\n"
  1844. "li %1, %3\n"
  1845. "j 2b\n"
  1846. ".previous\n"
  1847. ".section __ex_table,\"a\"\n"
  1848. STR(PTR) " 1b,3b\n"
  1849. ".previous\n"
  1850. : "+&r"(res), "+&r"(err)
  1851. : "r"(vaddr), "i"(SIGSEGV));
  1852. if (MIPSInst_RT(inst) && !err)
  1853. regs->regs[MIPSInst_RT(inst)] = res;
  1854. MIPS_R2_STATS(llsc);
  1855. break;
  1856. case lld_op:
  1857. if (IS_ENABLED(CONFIG_32BIT)) {
  1858. err = SIGILL;
  1859. break;
  1860. }
  1861. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1862. if (vaddr & 0x7) {
  1863. current->thread.cp0_baduaddr = vaddr;
  1864. err = SIGBUS;
  1865. break;
  1866. }
  1867. if (!access_ok(VERIFY_READ, vaddr, 8)) {
  1868. current->thread.cp0_baduaddr = vaddr;
  1869. err = SIGBUS;
  1870. break;
  1871. }
  1872. if (!cpu_has_rw_llb) {
  1873. /*
  1874. * An LL/SC block can't be safely emulated without
  1875. * a Config5/LLB availability. So it's probably time to
  1876. * kill our process before things get any worse. This is
  1877. * because Config5/LLB allows us to use ERETNC so that
  1878. * the LLAddr/LLB bit is not cleared when we return from
  1879. * an exception. MIPS R2 LL/SC instructions trap with an
  1880. * RI exception so once we emulate them here, we return
  1881. * back to userland with ERETNC. That preserves the
  1882. * LLAddr/LLB so the subsequent SC instruction will
  1883. * succeed preserving the atomic semantics of the LL/SC
  1884. * block. Without that, there is no safe way to emulate
  1885. * an LL/SC block in MIPSR2 userland.
  1886. */
  1887. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1888. err = SIGKILL;
  1889. break;
  1890. }
  1891. __asm__ __volatile__(
  1892. "1:\n"
  1893. "lld %0, 0(%2)\n"
  1894. "2:\n"
  1895. ".insn\n"
  1896. ".section .fixup,\"ax\"\n"
  1897. "3:\n"
  1898. "li %1, %3\n"
  1899. "j 2b\n"
  1900. ".previous\n"
  1901. ".section __ex_table,\"a\"\n"
  1902. STR(PTR) " 1b,3b\n"
  1903. ".previous\n"
  1904. : "=&r"(res), "+&r"(err)
  1905. : "r"(vaddr), "i"(SIGSEGV)
  1906. : "memory");
  1907. if (MIPSInst_RT(inst) && !err)
  1908. regs->regs[MIPSInst_RT(inst)] = res;
  1909. MIPS_R2_STATS(llsc);
  1910. break;
  1911. case scd_op:
  1912. if (IS_ENABLED(CONFIG_32BIT)) {
  1913. err = SIGILL;
  1914. break;
  1915. }
  1916. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1917. if (vaddr & 0x7) {
  1918. current->thread.cp0_baduaddr = vaddr;
  1919. err = SIGBUS;
  1920. break;
  1921. }
  1922. if (!access_ok(VERIFY_WRITE, vaddr, 8)) {
  1923. current->thread.cp0_baduaddr = vaddr;
  1924. err = SIGBUS;
  1925. break;
  1926. }
  1927. if (!cpu_has_rw_llb) {
  1928. /*
  1929. * An LL/SC block can't be safely emulated without
  1930. * a Config5/LLB availability. So it's probably time to
  1931. * kill our process before things get any worse. This is
  1932. * because Config5/LLB allows us to use ERETNC so that
  1933. * the LLAddr/LLB bit is not cleared when we return from
  1934. * an exception. MIPS R2 LL/SC instructions trap with an
  1935. * RI exception so once we emulate them here, we return
  1936. * back to userland with ERETNC. That preserves the
  1937. * LLAddr/LLB so the subsequent SC instruction will
  1938. * succeed preserving the atomic semantics of the LL/SC
  1939. * block. Without that, there is no safe way to emulate
  1940. * an LL/SC block in MIPSR2 userland.
  1941. */
  1942. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1943. err = SIGKILL;
  1944. break;
  1945. }
  1946. res = regs->regs[MIPSInst_RT(inst)];
  1947. __asm__ __volatile__(
  1948. "1:\n"
  1949. "scd %0, 0(%2)\n"
  1950. "2:\n"
  1951. ".insn\n"
  1952. ".section .fixup,\"ax\"\n"
  1953. "3:\n"
  1954. "li %1, %3\n"
  1955. "j 2b\n"
  1956. ".previous\n"
  1957. ".section __ex_table,\"a\"\n"
  1958. STR(PTR) " 1b,3b\n"
  1959. ".previous\n"
  1960. : "+&r"(res), "+&r"(err)
  1961. : "r"(vaddr), "i"(SIGSEGV));
  1962. if (MIPSInst_RT(inst) && !err)
  1963. regs->regs[MIPSInst_RT(inst)] = res;
  1964. MIPS_R2_STATS(llsc);
  1965. break;
  1966. case pref_op:
  1967. /* skip it */
  1968. break;
  1969. default:
  1970. err = SIGILL;
  1971. }
  1972. /*
  1973. * Let's not return to userland just yet. It's costly and
  1974. * it's likely we have more R2 instructions to emulate
  1975. */
  1976. if (!err && (pass++ < MIPS_R2_EMUL_TOTAL_PASS)) {
  1977. regs->cp0_cause &= ~CAUSEF_BD;
  1978. err = get_user(inst, (u32 __user *)regs->cp0_epc);
  1979. if (!err)
  1980. goto repeat;
  1981. if (err < 0)
  1982. err = SIGSEGV;
  1983. }
  1984. if (err && (err != SIGEMT)) {
  1985. regs->regs[31] = r31;
  1986. regs->cp0_epc = epc;
  1987. }
  1988. /* Likely a MIPS R6 compatible instruction */
  1989. if (pass && (err == SIGILL))
  1990. err = 0;
  1991. return err;
  1992. }
  1993. #ifdef CONFIG_DEBUG_FS
  1994. static int mipsr2_stats_show(struct seq_file *s, void *unused)
  1995. {
  1996. seq_printf(s, "Instruction\tTotal\tBDslot\n------------------------------\n");
  1997. seq_printf(s, "movs\t\t%ld\t%ld\n",
  1998. (unsigned long)__this_cpu_read(mipsr2emustats.movs),
  1999. (unsigned long)__this_cpu_read(mipsr2bdemustats.movs));
  2000. seq_printf(s, "hilo\t\t%ld\t%ld\n",
  2001. (unsigned long)__this_cpu_read(mipsr2emustats.hilo),
  2002. (unsigned long)__this_cpu_read(mipsr2bdemustats.hilo));
  2003. seq_printf(s, "muls\t\t%ld\t%ld\n",
  2004. (unsigned long)__this_cpu_read(mipsr2emustats.muls),
  2005. (unsigned long)__this_cpu_read(mipsr2bdemustats.muls));
  2006. seq_printf(s, "divs\t\t%ld\t%ld\n",
  2007. (unsigned long)__this_cpu_read(mipsr2emustats.divs),
  2008. (unsigned long)__this_cpu_read(mipsr2bdemustats.divs));
  2009. seq_printf(s, "dsps\t\t%ld\t%ld\n",
  2010. (unsigned long)__this_cpu_read(mipsr2emustats.dsps),
  2011. (unsigned long)__this_cpu_read(mipsr2bdemustats.dsps));
  2012. seq_printf(s, "bops\t\t%ld\t%ld\n",
  2013. (unsigned long)__this_cpu_read(mipsr2emustats.bops),
  2014. (unsigned long)__this_cpu_read(mipsr2bdemustats.bops));
  2015. seq_printf(s, "traps\t\t%ld\t%ld\n",
  2016. (unsigned long)__this_cpu_read(mipsr2emustats.traps),
  2017. (unsigned long)__this_cpu_read(mipsr2bdemustats.traps));
  2018. seq_printf(s, "fpus\t\t%ld\t%ld\n",
  2019. (unsigned long)__this_cpu_read(mipsr2emustats.fpus),
  2020. (unsigned long)__this_cpu_read(mipsr2bdemustats.fpus));
  2021. seq_printf(s, "loads\t\t%ld\t%ld\n",
  2022. (unsigned long)__this_cpu_read(mipsr2emustats.loads),
  2023. (unsigned long)__this_cpu_read(mipsr2bdemustats.loads));
  2024. seq_printf(s, "stores\t\t%ld\t%ld\n",
  2025. (unsigned long)__this_cpu_read(mipsr2emustats.stores),
  2026. (unsigned long)__this_cpu_read(mipsr2bdemustats.stores));
  2027. seq_printf(s, "llsc\t\t%ld\t%ld\n",
  2028. (unsigned long)__this_cpu_read(mipsr2emustats.llsc),
  2029. (unsigned long)__this_cpu_read(mipsr2bdemustats.llsc));
  2030. seq_printf(s, "dsemul\t\t%ld\t%ld\n",
  2031. (unsigned long)__this_cpu_read(mipsr2emustats.dsemul),
  2032. (unsigned long)__this_cpu_read(mipsr2bdemustats.dsemul));
  2033. seq_printf(s, "jr\t\t%ld\n",
  2034. (unsigned long)__this_cpu_read(mipsr2bremustats.jrs));
  2035. seq_printf(s, "bltzl\t\t%ld\n",
  2036. (unsigned long)__this_cpu_read(mipsr2bremustats.bltzl));
  2037. seq_printf(s, "bgezl\t\t%ld\n",
  2038. (unsigned long)__this_cpu_read(mipsr2bremustats.bgezl));
  2039. seq_printf(s, "bltzll\t\t%ld\n",
  2040. (unsigned long)__this_cpu_read(mipsr2bremustats.bltzll));
  2041. seq_printf(s, "bgezll\t\t%ld\n",
  2042. (unsigned long)__this_cpu_read(mipsr2bremustats.bgezll));
  2043. seq_printf(s, "bltzal\t\t%ld\n",
  2044. (unsigned long)__this_cpu_read(mipsr2bremustats.bltzal));
  2045. seq_printf(s, "bgezal\t\t%ld\n",
  2046. (unsigned long)__this_cpu_read(mipsr2bremustats.bgezal));
  2047. seq_printf(s, "beql\t\t%ld\n",
  2048. (unsigned long)__this_cpu_read(mipsr2bremustats.beql));
  2049. seq_printf(s, "bnel\t\t%ld\n",
  2050. (unsigned long)__this_cpu_read(mipsr2bremustats.bnel));
  2051. seq_printf(s, "blezl\t\t%ld\n",
  2052. (unsigned long)__this_cpu_read(mipsr2bremustats.blezl));
  2053. seq_printf(s, "bgtzl\t\t%ld\n",
  2054. (unsigned long)__this_cpu_read(mipsr2bremustats.bgtzl));
  2055. return 0;
  2056. }
  2057. static int mipsr2_stats_clear_show(struct seq_file *s, void *unused)
  2058. {
  2059. mipsr2_stats_show(s, unused);
  2060. __this_cpu_write((mipsr2emustats).movs, 0);
  2061. __this_cpu_write((mipsr2bdemustats).movs, 0);
  2062. __this_cpu_write((mipsr2emustats).hilo, 0);
  2063. __this_cpu_write((mipsr2bdemustats).hilo, 0);
  2064. __this_cpu_write((mipsr2emustats).muls, 0);
  2065. __this_cpu_write((mipsr2bdemustats).muls, 0);
  2066. __this_cpu_write((mipsr2emustats).divs, 0);
  2067. __this_cpu_write((mipsr2bdemustats).divs, 0);
  2068. __this_cpu_write((mipsr2emustats).dsps, 0);
  2069. __this_cpu_write((mipsr2bdemustats).dsps, 0);
  2070. __this_cpu_write((mipsr2emustats).bops, 0);
  2071. __this_cpu_write((mipsr2bdemustats).bops, 0);
  2072. __this_cpu_write((mipsr2emustats).traps, 0);
  2073. __this_cpu_write((mipsr2bdemustats).traps, 0);
  2074. __this_cpu_write((mipsr2emustats).fpus, 0);
  2075. __this_cpu_write((mipsr2bdemustats).fpus, 0);
  2076. __this_cpu_write((mipsr2emustats).loads, 0);
  2077. __this_cpu_write((mipsr2bdemustats).loads, 0);
  2078. __this_cpu_write((mipsr2emustats).stores, 0);
  2079. __this_cpu_write((mipsr2bdemustats).stores, 0);
  2080. __this_cpu_write((mipsr2emustats).llsc, 0);
  2081. __this_cpu_write((mipsr2bdemustats).llsc, 0);
  2082. __this_cpu_write((mipsr2emustats).dsemul, 0);
  2083. __this_cpu_write((mipsr2bdemustats).dsemul, 0);
  2084. __this_cpu_write((mipsr2bremustats).jrs, 0);
  2085. __this_cpu_write((mipsr2bremustats).bltzl, 0);
  2086. __this_cpu_write((mipsr2bremustats).bgezl, 0);
  2087. __this_cpu_write((mipsr2bremustats).bltzll, 0);
  2088. __this_cpu_write((mipsr2bremustats).bgezll, 0);
  2089. __this_cpu_write((mipsr2bremustats).bltzal, 0);
  2090. __this_cpu_write((mipsr2bremustats).bgezal, 0);
  2091. __this_cpu_write((mipsr2bremustats).beql, 0);
  2092. __this_cpu_write((mipsr2bremustats).bnel, 0);
  2093. __this_cpu_write((mipsr2bremustats).blezl, 0);
  2094. __this_cpu_write((mipsr2bremustats).bgtzl, 0);
  2095. return 0;
  2096. }
  2097. static int mipsr2_stats_open(struct inode *inode, struct file *file)
  2098. {
  2099. return single_open(file, mipsr2_stats_show, inode->i_private);
  2100. }
  2101. static int mipsr2_stats_clear_open(struct inode *inode, struct file *file)
  2102. {
  2103. return single_open(file, mipsr2_stats_clear_show, inode->i_private);
  2104. }
  2105. static const struct file_operations mipsr2_emul_fops = {
  2106. .open = mipsr2_stats_open,
  2107. .read = seq_read,
  2108. .llseek = seq_lseek,
  2109. .release = single_release,
  2110. };
  2111. static const struct file_operations mipsr2_clear_fops = {
  2112. .open = mipsr2_stats_clear_open,
  2113. .read = seq_read,
  2114. .llseek = seq_lseek,
  2115. .release = single_release,
  2116. };
  2117. static int __init mipsr2_init_debugfs(void)
  2118. {
  2119. struct dentry *mipsr2_emul;
  2120. if (!mips_debugfs_dir)
  2121. return -ENODEV;
  2122. mipsr2_emul = debugfs_create_file("r2_emul_stats", S_IRUGO,
  2123. mips_debugfs_dir, NULL,
  2124. &mipsr2_emul_fops);
  2125. if (!mipsr2_emul)
  2126. return -ENOMEM;
  2127. mipsr2_emul = debugfs_create_file("r2_emul_stats_clear", S_IRUGO,
  2128. mips_debugfs_dir, NULL,
  2129. &mipsr2_clear_fops);
  2130. if (!mipsr2_emul)
  2131. return -ENOMEM;
  2132. return 0;
  2133. }
  2134. device_initcall(mipsr2_init_debugfs);
  2135. #endif /* CONFIG_DEBUG_FS */