setup.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2014 Kevin Cernekee <cernekee@gmail.com>
  8. */
  9. #include <linux/init.h>
  10. #include <linux/bitops.h>
  11. #include <linux/bootmem.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/ioport.h>
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <linux/of.h>
  17. #include <linux/of_fdt.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/smp.h>
  20. #include <asm/addrspace.h>
  21. #include <asm/bmips.h>
  22. #include <asm/bootinfo.h>
  23. #include <asm/cpu-type.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/prom.h>
  26. #include <asm/smp-ops.h>
  27. #include <asm/time.h>
  28. #include <asm/traps.h>
  29. #define RELO_NORMAL_VEC BIT(18)
  30. #define REG_BCM6328_OTP ((void __iomem *)CKSEG1ADDR(0x1000062c))
  31. #define BCM6328_TP1_DISABLED BIT(9)
  32. static const unsigned long kbase = VMLINUX_LOAD_ADDRESS & 0xfff00000;
  33. struct bmips_quirk {
  34. const char *compatible;
  35. void (*quirk_fn)(void);
  36. };
  37. static void kbase_setup(void)
  38. {
  39. __raw_writel(kbase | RELO_NORMAL_VEC,
  40. BMIPS_GET_CBR() + BMIPS_RELO_VECTOR_CONTROL_1);
  41. ebase = kbase;
  42. }
  43. static void bcm3384_viper_quirks(void)
  44. {
  45. /*
  46. * Some experimental CM boxes are set up to let CM own the Viper TP0
  47. * and let Linux own TP1. This requires moving the kernel
  48. * load address to a non-conflicting region (e.g. via
  49. * CONFIG_PHYSICAL_START) and supplying an alternate DTB.
  50. * If we detect this condition, we need to move the MIPS exception
  51. * vectors up to an area that we own.
  52. *
  53. * This is distinct from the OTHER special case mentioned in
  54. * smp-bmips.c (boot on TP1, but enable SMP, then TP0 becomes our
  55. * logical CPU#1). For the Viper TP1 case, SMP is off limits.
  56. *
  57. * Also note that many BMIPS435x CPUs do not have a
  58. * BMIPS_RELO_VECTOR_CONTROL_1 register, so it isn't safe to just
  59. * write VMLINUX_LOAD_ADDRESS into that register on every SoC.
  60. */
  61. board_ebase_setup = &kbase_setup;
  62. bmips_smp_enabled = 0;
  63. }
  64. static void bcm63xx_fixup_cpu1(void)
  65. {
  66. /*
  67. * The bootloader has set up the CPU1 reset vector at
  68. * 0xa000_0200.
  69. * This conflicts with the special interrupt vector (IV).
  70. * The bootloader has also set up CPU1 to respond to the wrong
  71. * IPI interrupt.
  72. * Here we will start up CPU1 in the background and ask it to
  73. * reconfigure itself then go back to sleep.
  74. */
  75. memcpy((void *)0xa0000200, &bmips_smp_movevec, 0x20);
  76. __sync();
  77. set_c0_cause(C_SW0);
  78. cpumask_set_cpu(1, &bmips_booted_mask);
  79. }
  80. static void bcm6328_quirks(void)
  81. {
  82. /* Check CPU1 status in OTP (it is usually disabled) */
  83. if (__raw_readl(REG_BCM6328_OTP) & BCM6328_TP1_DISABLED)
  84. bmips_smp_enabled = 0;
  85. else
  86. bcm63xx_fixup_cpu1();
  87. }
  88. static void bcm6358_quirks(void)
  89. {
  90. /*
  91. * BCM6358 needs special handling for its shared TLB, so
  92. * disable SMP for now
  93. */
  94. bmips_smp_enabled = 0;
  95. }
  96. static void bcm6368_quirks(void)
  97. {
  98. bcm63xx_fixup_cpu1();
  99. }
  100. static const struct bmips_quirk bmips_quirk_list[] = {
  101. { "brcm,bcm3384-viper", &bcm3384_viper_quirks },
  102. { "brcm,bcm33843-viper", &bcm3384_viper_quirks },
  103. { "brcm,bcm6328", &bcm6328_quirks },
  104. { "brcm,bcm6358", &bcm6358_quirks },
  105. { "brcm,bcm6368", &bcm6368_quirks },
  106. { "brcm,bcm63168", &bcm6368_quirks },
  107. { "brcm,bcm63268", &bcm6368_quirks },
  108. { },
  109. };
  110. void __init prom_init(void)
  111. {
  112. bmips_cpu_setup();
  113. register_bmips_smp_ops();
  114. }
  115. void __init prom_free_prom_memory(void)
  116. {
  117. }
  118. const char *get_system_type(void)
  119. {
  120. return "Generic BMIPS kernel";
  121. }
  122. void __init plat_time_init(void)
  123. {
  124. struct device_node *np;
  125. u32 freq;
  126. np = of_find_node_by_name(NULL, "cpus");
  127. if (!np)
  128. panic("missing 'cpus' DT node");
  129. if (of_property_read_u32(np, "mips-hpt-frequency", &freq) < 0)
  130. panic("missing 'mips-hpt-frequency' property");
  131. of_node_put(np);
  132. mips_hpt_frequency = freq;
  133. }
  134. void __init plat_mem_setup(void)
  135. {
  136. void *dtb;
  137. const struct bmips_quirk *q;
  138. set_io_port_base(0);
  139. ioport_resource.start = 0;
  140. ioport_resource.end = ~0;
  141. /* intended to somewhat resemble ARM; see Documentation/arm/Booting */
  142. if (fw_arg0 == 0 && fw_arg1 == 0xffffffff)
  143. dtb = phys_to_virt(fw_arg2);
  144. else if (fw_passed_dtb) /* UHI interface */
  145. dtb = (void *)fw_passed_dtb;
  146. else if (__dtb_start != __dtb_end)
  147. dtb = (void *)__dtb_start;
  148. else
  149. panic("no dtb found");
  150. __dt_setup_arch(dtb);
  151. for (q = bmips_quirk_list; q->quirk_fn; q++) {
  152. if (of_flat_dt_is_compatible(of_get_flat_dt_root(),
  153. q->compatible)) {
  154. q->quirk_fn();
  155. }
  156. }
  157. }
  158. void __init device_tree_init(void)
  159. {
  160. struct device_node *np;
  161. unflatten_and_copy_device_tree();
  162. /* Disable SMP boot unless both CPUs are listed in DT and !disabled */
  163. np = of_find_node_by_name(NULL, "cpus");
  164. if (np && of_get_available_child_count(np) <= 1)
  165. bmips_smp_enabled = 0;
  166. of_node_put(np);
  167. }
  168. int __init plat_of_setup(void)
  169. {
  170. return __dt_register_buses("simple-bus", NULL);
  171. }
  172. arch_initcall(plat_of_setup);
  173. static int __init plat_dev_init(void)
  174. {
  175. of_clk_init(NULL);
  176. return 0;
  177. }
  178. device_initcall(plat_dev_init);