emu10k1_main.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/module.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/iommu.h>
  39. #include <linux/pci.h>
  40. #include <linux/slab.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/mutex.h>
  43. #include <sound/core.h>
  44. #include <sound/emu10k1.h>
  45. #include <linux/firmware.h>
  46. #include "p16v.h"
  47. #include "tina2.h"
  48. #include "p17v.h"
  49. #define HANA_FILENAME "emu/hana.fw"
  50. #define DOCK_FILENAME "emu/audio_dock.fw"
  51. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  52. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  53. #define EMU0404_FILENAME "emu/emu0404.fw"
  54. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  55. MODULE_FIRMWARE(HANA_FILENAME);
  56. MODULE_FIRMWARE(DOCK_FILENAME);
  57. MODULE_FIRMWARE(EMU1010B_FILENAME);
  58. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  59. MODULE_FIRMWARE(EMU0404_FILENAME);
  60. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  61. /*************************************************************************
  62. * EMU10K1 init / done
  63. *************************************************************************/
  64. void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
  65. {
  66. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  67. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  68. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  69. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  70. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  71. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  72. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  73. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  74. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  75. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  76. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  77. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  78. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  79. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  80. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  81. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  82. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  83. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  84. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  85. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  86. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  87. /*** these are last so OFF prevents writing ***/
  88. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  89. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  91. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  92. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  93. /* Audigy extra stuffs */
  94. if (emu->audigy) {
  95. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  98. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  99. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  100. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  101. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  102. }
  103. }
  104. static unsigned int spi_dac_init[] = {
  105. 0x00ff,
  106. 0x02ff,
  107. 0x0400,
  108. 0x0520,
  109. 0x0600,
  110. 0x08ff,
  111. 0x0aff,
  112. 0x0cff,
  113. 0x0eff,
  114. 0x10ff,
  115. 0x1200,
  116. 0x1400,
  117. 0x1480,
  118. 0x1800,
  119. 0x1aff,
  120. 0x1cff,
  121. 0x1e00,
  122. 0x0530,
  123. 0x0602,
  124. 0x0622,
  125. 0x1400,
  126. };
  127. static unsigned int i2c_adc_init[][2] = {
  128. { 0x17, 0x00 }, /* Reset */
  129. { 0x07, 0x00 }, /* Timeout */
  130. { 0x0b, 0x22 }, /* Interface control */
  131. { 0x0c, 0x22 }, /* Master mode control */
  132. { 0x0d, 0x08 }, /* Powerdown control */
  133. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  134. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  135. { 0x10, 0x7b }, /* ALC Control 1 */
  136. { 0x11, 0x00 }, /* ALC Control 2 */
  137. { 0x12, 0x32 }, /* ALC Control 3 */
  138. { 0x13, 0x00 }, /* Noise gate control */
  139. { 0x14, 0xa6 }, /* Limiter control */
  140. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
  141. };
  142. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  143. {
  144. unsigned int silent_page;
  145. int ch;
  146. u32 tmp;
  147. /* disable audio and lock cache */
  148. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
  149. HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  150. /* reset recording buffers */
  151. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  152. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  153. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  154. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  155. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  156. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  157. /* disable channel interrupt */
  158. outl(0, emu->port + INTE);
  159. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  160. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  161. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  162. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  163. if (emu->audigy) {
  164. /* set SPDIF bypass mode */
  165. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  166. /* enable rear left + rear right AC97 slots */
  167. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  168. AC97SLOT_REAR_LEFT);
  169. }
  170. /* init envelope engine */
  171. for (ch = 0; ch < NUM_G; ch++)
  172. snd_emu10k1_voice_init(emu, ch);
  173. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  174. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  175. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  176. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  177. /* Hacks for Alice3 to work independent of haP16V driver */
  178. /* Setup SRCMulti_I2S SamplingRate */
  179. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  180. tmp &= 0xfffff1ff;
  181. tmp |= (0x2<<9);
  182. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  183. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  184. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  185. /* Setup SRCMulti Input Audio Enable */
  186. /* Use 0xFFFFFFFF to enable P16V sounds. */
  187. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  188. /* Enabled Phased (8-channel) P16V playback */
  189. outl(0x0201, emu->port + HCFG2);
  190. /* Set playback routing. */
  191. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  192. }
  193. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  194. /* Hacks for Alice3 to work independent of haP16V driver */
  195. dev_info(emu->card->dev, "Audigy2 value: Special config.\n");
  196. /* Setup SRCMulti_I2S SamplingRate */
  197. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  198. tmp &= 0xfffff1ff;
  199. tmp |= (0x2<<9);
  200. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  201. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  202. outl(0x600000, emu->port + 0x20);
  203. outl(0x14, emu->port + 0x24);
  204. /* Setup SRCMulti Input Audio Enable */
  205. outl(0x7b0000, emu->port + 0x20);
  206. outl(0xFF000000, emu->port + 0x24);
  207. /* Setup SPDIF Out Audio Enable */
  208. /* The Audigy 2 Value has a separate SPDIF out,
  209. * so no need for a mixer switch
  210. */
  211. outl(0x7a0000, emu->port + 0x20);
  212. outl(0xFF000000, emu->port + 0x24);
  213. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  214. outl(tmp, emu->port + A_IOCFG);
  215. }
  216. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  217. int size, n;
  218. size = ARRAY_SIZE(spi_dac_init);
  219. for (n = 0; n < size; n++)
  220. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  221. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  222. /* Enable GPIOs
  223. * GPIO0: Unknown
  224. * GPIO1: Speakers-enabled.
  225. * GPIO2: Unknown
  226. * GPIO3: Unknown
  227. * GPIO4: IEC958 Output on.
  228. * GPIO5: Unknown
  229. * GPIO6: Unknown
  230. * GPIO7: Unknown
  231. */
  232. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  233. }
  234. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  235. int size, n;
  236. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  237. tmp = inl(emu->port + A_IOCFG);
  238. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  239. tmp = inl(emu->port + A_IOCFG);
  240. size = ARRAY_SIZE(i2c_adc_init);
  241. for (n = 0; n < size; n++)
  242. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  243. for (n = 0; n < 4; n++) {
  244. emu->i2c_capture_volume[n][0] = 0xcf;
  245. emu->i2c_capture_volume[n][1] = 0xcf;
  246. }
  247. }
  248. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  249. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  250. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  251. silent_page = (emu->silent_page.addr << emu->address_mode) | (emu->address_mode ? MAP_PTI_MASK1 : MAP_PTI_MASK0);
  252. for (ch = 0; ch < NUM_G; ch++) {
  253. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  254. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  255. }
  256. if (emu->card_capabilities->emu_model) {
  257. outl(HCFG_AUTOMUTE_ASYNC |
  258. HCFG_EMU32_SLAVE |
  259. HCFG_AUDIOENABLE, emu->port + HCFG);
  260. /*
  261. * Hokay, setup HCFG
  262. * Mute Disable Audio = 0
  263. * Lock Tank Memory = 1
  264. * Lock Sound Memory = 0
  265. * Auto Mute = 1
  266. */
  267. } else if (emu->audigy) {
  268. if (emu->revision == 4) /* audigy2 */
  269. outl(HCFG_AUDIOENABLE |
  270. HCFG_AC3ENABLE_CDSPDIF |
  271. HCFG_AC3ENABLE_GPSPDIF |
  272. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  273. else
  274. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  275. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  276. * e.g. card_capabilities->joystick */
  277. } else if (emu->model == 0x20 ||
  278. emu->model == 0xc400 ||
  279. (emu->model == 0x21 && emu->revision < 6))
  280. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  281. else
  282. /* With on-chip joystick */
  283. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  284. if (enable_ir) { /* enable IR for SB Live */
  285. if (emu->card_capabilities->emu_model) {
  286. ; /* Disable all access to A_IOCFG for the emu1010 */
  287. } else if (emu->card_capabilities->i2c_adc) {
  288. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  289. } else if (emu->audigy) {
  290. unsigned int reg = inl(emu->port + A_IOCFG);
  291. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  292. udelay(500);
  293. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  294. udelay(100);
  295. outl(reg, emu->port + A_IOCFG);
  296. } else {
  297. unsigned int reg = inl(emu->port + HCFG);
  298. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  299. udelay(500);
  300. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  301. udelay(100);
  302. outl(reg, emu->port + HCFG);
  303. }
  304. }
  305. if (emu->card_capabilities->emu_model) {
  306. ; /* Disable all access to A_IOCFG for the emu1010 */
  307. } else if (emu->card_capabilities->i2c_adc) {
  308. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  309. } else if (emu->audigy) { /* enable analog output */
  310. unsigned int reg = inl(emu->port + A_IOCFG);
  311. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  312. }
  313. if (emu->address_mode == 0) {
  314. /* use 16M in 4G */
  315. outl(inl(emu->port + HCFG) | HCFG_EXPANDED_MEM, emu->port + HCFG);
  316. }
  317. return 0;
  318. }
  319. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  320. {
  321. /*
  322. * Enable the audio bit
  323. */
  324. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  325. /* Enable analog/digital outs on audigy */
  326. if (emu->card_capabilities->emu_model) {
  327. ; /* Disable all access to A_IOCFG for the emu1010 */
  328. } else if (emu->card_capabilities->i2c_adc) {
  329. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  330. } else if (emu->audigy) {
  331. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  332. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  333. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  334. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  335. * So, sequence is important. */
  336. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  337. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  338. /* Unmute Analog now. */
  339. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  340. } else {
  341. /* Disable routing from AC97 line out to Front speakers */
  342. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  343. }
  344. }
  345. #if 0
  346. {
  347. unsigned int tmp;
  348. /* FIXME: the following routine disables LiveDrive-II !! */
  349. /* TOSLink detection */
  350. emu->tos_link = 0;
  351. tmp = inl(emu->port + HCFG);
  352. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  353. outl(tmp|0x800, emu->port + HCFG);
  354. udelay(50);
  355. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  356. emu->tos_link = 1;
  357. outl(tmp, emu->port + HCFG);
  358. }
  359. }
  360. }
  361. #endif
  362. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  363. }
  364. int snd_emu10k1_done(struct snd_emu10k1 *emu)
  365. {
  366. int ch;
  367. outl(0, emu->port + INTE);
  368. /*
  369. * Shutdown the chip
  370. */
  371. for (ch = 0; ch < NUM_G; ch++)
  372. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  373. for (ch = 0; ch < NUM_G; ch++) {
  374. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  375. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  376. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  377. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  378. }
  379. /* reset recording buffers */
  380. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  381. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  382. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  383. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  384. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  385. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  386. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  387. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  388. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  389. if (emu->audigy)
  390. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  391. else
  392. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  393. /* disable channel interrupt */
  394. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  395. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  396. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  397. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  398. /* disable audio and lock cache */
  399. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  400. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  401. return 0;
  402. }
  403. /*************************************************************************
  404. * ECARD functional implementation
  405. *************************************************************************/
  406. /* In A1 Silicon, these bits are in the HC register */
  407. #define HOOKN_BIT (1L << 12)
  408. #define HANDN_BIT (1L << 11)
  409. #define PULSEN_BIT (1L << 10)
  410. #define EC_GDI1 (1 << 13)
  411. #define EC_GDI0 (1 << 14)
  412. #define EC_NUM_CONTROL_BITS 20
  413. #define EC_AC3_DATA_SELN 0x0001L
  414. #define EC_EE_DATA_SEL 0x0002L
  415. #define EC_EE_CNTRL_SELN 0x0004L
  416. #define EC_EECLK 0x0008L
  417. #define EC_EECS 0x0010L
  418. #define EC_EESDO 0x0020L
  419. #define EC_TRIM_CSN 0x0040L
  420. #define EC_TRIM_SCLK 0x0080L
  421. #define EC_TRIM_SDATA 0x0100L
  422. #define EC_TRIM_MUTEN 0x0200L
  423. #define EC_ADCCAL 0x0400L
  424. #define EC_ADCRSTN 0x0800L
  425. #define EC_DACCAL 0x1000L
  426. #define EC_DACMUTEN 0x2000L
  427. #define EC_LEDN 0x4000L
  428. #define EC_SPDIF0_SEL_SHIFT 15
  429. #define EC_SPDIF1_SEL_SHIFT 17
  430. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  431. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  432. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  433. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  434. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  435. * be incremented any time the EEPROM's
  436. * format is changed. */
  437. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  438. /* Addresses for special values stored in to EEPROM */
  439. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  440. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  441. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  442. #define EC_LAST_PROMFILE_ADDR 0x2f
  443. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  444. * can be up to 30 characters in length
  445. * and is stored as a NULL-terminated
  446. * ASCII string. Any unused bytes must be
  447. * filled with zeros */
  448. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  449. /* Most of this stuff is pretty self-evident. According to the hardware
  450. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  451. * offset problem. Weird.
  452. */
  453. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  454. EC_TRIM_CSN)
  455. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  456. #define EC_DEFAULT_SPDIF0_SEL 0x0
  457. #define EC_DEFAULT_SPDIF1_SEL 0x4
  458. /**************************************************************************
  459. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  460. * control latch will is loaded bit-serially by toggling the Modem control
  461. * lines from function 2 on the E8010. This function hides these details
  462. * and presents the illusion that we are actually writing to a distinct
  463. * register.
  464. */
  465. static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
  466. {
  467. unsigned short count;
  468. unsigned int data;
  469. unsigned long hc_port;
  470. unsigned int hc_value;
  471. hc_port = emu->port + HCFG;
  472. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  473. outl(hc_value, hc_port);
  474. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  475. /* Set up the value */
  476. data = ((value & 0x1) ? PULSEN_BIT : 0);
  477. value >>= 1;
  478. outl(hc_value | data, hc_port);
  479. /* Clock the shift register */
  480. outl(hc_value | data | HANDN_BIT, hc_port);
  481. outl(hc_value | data, hc_port);
  482. }
  483. /* Latch the bits */
  484. outl(hc_value | HOOKN_BIT, hc_port);
  485. outl(hc_value, hc_port);
  486. }
  487. /**************************************************************************
  488. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  489. * trim value consists of a 16bit value which is composed of two
  490. * 8 bit gain/trim values, one for the left channel and one for the
  491. * right channel. The following table maps from the Gain/Attenuation
  492. * value in decibels into the corresponding bit pattern for a single
  493. * channel.
  494. */
  495. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
  496. unsigned short gain)
  497. {
  498. unsigned int bit;
  499. /* Enable writing to the TRIM registers */
  500. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  501. /* Do it again to insure that we meet hold time requirements */
  502. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  503. for (bit = (1 << 15); bit; bit >>= 1) {
  504. unsigned int value;
  505. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  506. if (gain & bit)
  507. value |= EC_TRIM_SDATA;
  508. /* Clock the bit */
  509. snd_emu10k1_ecard_write(emu, value);
  510. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  511. snd_emu10k1_ecard_write(emu, value);
  512. }
  513. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  514. }
  515. static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
  516. {
  517. unsigned int hc_value;
  518. /* Set up the initial settings */
  519. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  520. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  521. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  522. /* Step 0: Set the codec type in the hardware control register
  523. * and enable audio output */
  524. hc_value = inl(emu->port + HCFG);
  525. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  526. inl(emu->port + HCFG);
  527. /* Step 1: Turn off the led and deassert TRIM_CS */
  528. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  529. /* Step 2: Calibrate the ADC and DAC */
  530. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  531. /* Step 3: Wait for awhile; XXX We can't get away with this
  532. * under a real operating system; we'll need to block and wait that
  533. * way. */
  534. snd_emu10k1_wait(emu, 48000);
  535. /* Step 4: Switch off the DAC and ADC calibration. Note
  536. * That ADC_CAL is actually an inverted signal, so we assert
  537. * it here to stop calibration. */
  538. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  539. /* Step 4: Switch into run mode */
  540. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  541. /* Step 5: Set the analog input gain */
  542. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  543. return 0;
  544. }
  545. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
  546. {
  547. unsigned long special_port;
  548. unsigned int value;
  549. /* Special initialisation routine
  550. * before the rest of the IO-Ports become active.
  551. */
  552. special_port = emu->port + 0x38;
  553. value = inl(special_port);
  554. outl(0x00d00000, special_port);
  555. value = inl(special_port);
  556. outl(0x00d00001, special_port);
  557. value = inl(special_port);
  558. outl(0x00d0005f, special_port);
  559. value = inl(special_port);
  560. outl(0x00d0007f, special_port);
  561. value = inl(special_port);
  562. outl(0x0090007f, special_port);
  563. value = inl(special_port);
  564. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  565. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  566. msleep(200);
  567. return 0;
  568. }
  569. static int snd_emu1010_load_firmware_entry(struct snd_emu10k1 *emu,
  570. const struct firmware *fw_entry)
  571. {
  572. int n, i;
  573. int reg;
  574. int value;
  575. unsigned int write_post;
  576. unsigned long flags;
  577. if (!fw_entry)
  578. return -EIO;
  579. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  580. /* GPIO7 -> FPGA PGMN
  581. * GPIO6 -> FPGA CCLK
  582. * GPIO5 -> FPGA DIN
  583. * FPGA CONFIG OFF -> FPGA PGMN
  584. */
  585. spin_lock_irqsave(&emu->emu_lock, flags);
  586. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  587. write_post = inl(emu->port + A_IOCFG);
  588. udelay(100);
  589. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  590. write_post = inl(emu->port + A_IOCFG);
  591. udelay(100); /* Allow FPGA memory to clean */
  592. for (n = 0; n < fw_entry->size; n++) {
  593. value = fw_entry->data[n];
  594. for (i = 0; i < 8; i++) {
  595. reg = 0x80;
  596. if (value & 0x1)
  597. reg = reg | 0x20;
  598. value = value >> 1;
  599. outl(reg, emu->port + A_IOCFG);
  600. write_post = inl(emu->port + A_IOCFG);
  601. outl(reg | 0x40, emu->port + A_IOCFG);
  602. write_post = inl(emu->port + A_IOCFG);
  603. }
  604. }
  605. /* After programming, set GPIO bit 4 high again. */
  606. outl(0x10, emu->port + A_IOCFG);
  607. write_post = inl(emu->port + A_IOCFG);
  608. spin_unlock_irqrestore(&emu->emu_lock, flags);
  609. return 0;
  610. }
  611. /* firmware file names, per model, init-fw and dock-fw (optional) */
  612. static const char * const firmware_names[5][2] = {
  613. [EMU_MODEL_EMU1010] = {
  614. HANA_FILENAME, DOCK_FILENAME
  615. },
  616. [EMU_MODEL_EMU1010B] = {
  617. EMU1010B_FILENAME, MICRO_DOCK_FILENAME
  618. },
  619. [EMU_MODEL_EMU1616] = {
  620. EMU1010_NOTEBOOK_FILENAME, MICRO_DOCK_FILENAME
  621. },
  622. [EMU_MODEL_EMU0404] = {
  623. EMU0404_FILENAME, NULL
  624. },
  625. };
  626. static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu, int dock,
  627. const struct firmware **fw)
  628. {
  629. const char *filename;
  630. int err;
  631. if (!*fw) {
  632. filename = firmware_names[emu->card_capabilities->emu_model][dock];
  633. if (!filename)
  634. return 0;
  635. err = request_firmware(fw, filename, &emu->pci->dev);
  636. if (err)
  637. return err;
  638. }
  639. return snd_emu1010_load_firmware_entry(emu, *fw);
  640. }
  641. static void emu1010_firmware_work(struct work_struct *work)
  642. {
  643. struct snd_emu10k1 *emu;
  644. u32 tmp, tmp2, reg;
  645. int err;
  646. emu = container_of(work, struct snd_emu10k1,
  647. emu1010.firmware_work.work);
  648. if (emu->card->shutdown)
  649. return;
  650. #ifdef CONFIG_PM_SLEEP
  651. if (emu->suspend)
  652. return;
  653. #endif
  654. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
  655. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
  656. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  657. /* Audio Dock attached */
  658. /* Return to Audio Dock programming mode */
  659. dev_info(emu->card->dev,
  660. "emu1010: Loading Audio Dock Firmware\n");
  661. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG,
  662. EMU_HANA_FPGA_CONFIG_AUDIODOCK);
  663. err = snd_emu1010_load_firmware(emu, 1, &emu->dock_fw);
  664. if (err < 0)
  665. goto next;
  666. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
  667. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp);
  668. dev_info(emu->card->dev,
  669. "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n", tmp);
  670. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  671. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &tmp);
  672. dev_info(emu->card->dev,
  673. "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", tmp);
  674. if ((tmp & 0x1f) != 0x15) {
  675. /* FPGA failed to be programmed */
  676. dev_info(emu->card->dev,
  677. "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n",
  678. tmp);
  679. goto next;
  680. }
  681. dev_info(emu->card->dev,
  682. "emu1010: Audio Dock Firmware loaded\n");
  683. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
  684. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
  685. dev_info(emu->card->dev, "Audio Dock ver: %u.%u\n", tmp, tmp2);
  686. /* Sync clocking between 1010 and Dock */
  687. /* Allow DLL to settle */
  688. msleep(10);
  689. /* Unmute all. Default is muted after a firmware load */
  690. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  691. } else if (!reg && emu->emu1010.last_reg) {
  692. /* Audio Dock removed */
  693. dev_info(emu->card->dev, "emu1010: Audio Dock detached\n");
  694. /* Unmute all */
  695. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  696. }
  697. next:
  698. emu->emu1010.last_reg = reg;
  699. if (!emu->card->shutdown)
  700. schedule_delayed_work(&emu->emu1010.firmware_work,
  701. msecs_to_jiffies(1000));
  702. }
  703. /*
  704. * EMU-1010 - details found out from this driver, official MS Win drivers,
  705. * testing the card:
  706. *
  707. * Audigy2 (aka Alice2):
  708. * ---------------------
  709. * * communication over PCI
  710. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  711. * to 2 x 16-bit, using internal DSP instructions
  712. * * slave mode, clock supplied by HANA
  713. * * linked to HANA using:
  714. * 32 x 32-bit serial EMU32 output channels
  715. * 16 x EMU32 input channels
  716. * (?) x I2S I/O channels (?)
  717. *
  718. * FPGA (aka HANA):
  719. * ---------------
  720. * * provides all (?) physical inputs and outputs of the card
  721. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  722. * * provides clock signal for the card and Alice2
  723. * * two crystals - for 44.1kHz and 48kHz multiples
  724. * * provides internal routing of signal sources to signal destinations
  725. * * inputs/outputs to Alice2 - see above
  726. *
  727. * Current status of the driver:
  728. * ----------------------------
  729. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  730. * * PCM device nb. 2:
  731. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  732. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  733. */
  734. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
  735. {
  736. unsigned int i;
  737. u32 tmp, tmp2, reg;
  738. int err;
  739. dev_info(emu->card->dev, "emu1010: Special config.\n");
  740. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  741. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  742. * Mute all codecs.
  743. */
  744. outl(0x0005a00c, emu->port + HCFG);
  745. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  746. * Lock Tank Memory Cache,
  747. * Mute all codecs.
  748. */
  749. outl(0x0005a004, emu->port + HCFG);
  750. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  751. * Mute all codecs.
  752. */
  753. outl(0x0005a000, emu->port + HCFG);
  754. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  755. * Mute all codecs.
  756. */
  757. outl(0x0005a000, emu->port + HCFG);
  758. /* Disable 48Volt power to Audio Dock */
  759. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  760. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  761. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  762. dev_dbg(emu->card->dev, "reg1 = 0x%x\n", reg);
  763. if ((reg & 0x3f) == 0x15) {
  764. /* FPGA netlist already present so clear it */
  765. /* Return to programming mode */
  766. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
  767. }
  768. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  769. dev_dbg(emu->card->dev, "reg2 = 0x%x\n", reg);
  770. if ((reg & 0x3f) == 0x15) {
  771. /* FPGA failed to return to programming mode */
  772. dev_info(emu->card->dev,
  773. "emu1010: FPGA failed to return to programming mode\n");
  774. return -ENODEV;
  775. }
  776. dev_info(emu->card->dev, "emu1010: EMU_HANA_ID = 0x%x\n", reg);
  777. err = snd_emu1010_load_firmware(emu, 0, &emu->firmware);
  778. if (err < 0) {
  779. dev_info(emu->card->dev, "emu1010: Loading Firmware failed\n");
  780. return err;
  781. }
  782. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  783. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  784. if ((reg & 0x3f) != 0x15) {
  785. /* FPGA failed to be programmed */
  786. dev_info(emu->card->dev,
  787. "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n",
  788. reg);
  789. return -ENODEV;
  790. }
  791. dev_info(emu->card->dev, "emu1010: Hana Firmware loaded\n");
  792. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
  793. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
  794. dev_info(emu->card->dev, "emu1010: Hana version: %u.%u\n", tmp, tmp2);
  795. /* Enable 48Volt power to Audio Dock */
  796. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
  797. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  798. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  799. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  800. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  801. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
  802. /* Optical -> ADAT I/O */
  803. /* 0 : SPDIF
  804. * 1 : ADAT
  805. */
  806. emu->emu1010.optical_in = 1; /* IN_ADAT */
  807. emu->emu1010.optical_out = 1; /* IN_ADAT */
  808. tmp = 0;
  809. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  810. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  811. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
  812. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
  813. /* Set no attenuation on Audio Dock pads. */
  814. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
  815. emu->emu1010.adc_pads = 0x00;
  816. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  817. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  818. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  819. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  820. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
  821. /* DAC PADs. */
  822. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
  823. emu->emu1010.dac_pads = 0x0f;
  824. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  825. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  826. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  827. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  828. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
  829. /* MIDI routing */
  830. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
  831. /* Unknown. */
  832. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
  833. /* IRQ Enable: All on */
  834. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
  835. /* IRQ Enable: All off */
  836. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
  837. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  838. dev_info(emu->card->dev, "emu1010: Card options3 = 0x%x\n", reg);
  839. /* Default WCLK set to 48kHz. */
  840. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
  841. /* Word Clock source, Internal 48kHz x1 */
  842. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  843. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  844. /* Audio Dock LEDs. */
  845. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  846. #if 0
  847. /* For 96kHz */
  848. snd_emu1010_fpga_link_dst_src_write(emu,
  849. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  850. snd_emu1010_fpga_link_dst_src_write(emu,
  851. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  852. snd_emu1010_fpga_link_dst_src_write(emu,
  853. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  854. snd_emu1010_fpga_link_dst_src_write(emu,
  855. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  856. #endif
  857. #if 0
  858. /* For 192kHz */
  859. snd_emu1010_fpga_link_dst_src_write(emu,
  860. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  861. snd_emu1010_fpga_link_dst_src_write(emu,
  862. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  863. snd_emu1010_fpga_link_dst_src_write(emu,
  864. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  865. snd_emu1010_fpga_link_dst_src_write(emu,
  866. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  867. snd_emu1010_fpga_link_dst_src_write(emu,
  868. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  869. snd_emu1010_fpga_link_dst_src_write(emu,
  870. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  871. snd_emu1010_fpga_link_dst_src_write(emu,
  872. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  873. snd_emu1010_fpga_link_dst_src_write(emu,
  874. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  875. #endif
  876. #if 1
  877. /* For 48kHz */
  878. snd_emu1010_fpga_link_dst_src_write(emu,
  879. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  880. snd_emu1010_fpga_link_dst_src_write(emu,
  881. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  882. snd_emu1010_fpga_link_dst_src_write(emu,
  883. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  884. snd_emu1010_fpga_link_dst_src_write(emu,
  885. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  886. snd_emu1010_fpga_link_dst_src_write(emu,
  887. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  888. snd_emu1010_fpga_link_dst_src_write(emu,
  889. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  890. snd_emu1010_fpga_link_dst_src_write(emu,
  891. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  892. snd_emu1010_fpga_link_dst_src_write(emu,
  893. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  894. /* Pavel Hofman - setting defaults for 8 more capture channels
  895. * Defaults only, users will set their own values anyways, let's
  896. * just copy/paste.
  897. */
  898. snd_emu1010_fpga_link_dst_src_write(emu,
  899. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  900. snd_emu1010_fpga_link_dst_src_write(emu,
  901. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  902. snd_emu1010_fpga_link_dst_src_write(emu,
  903. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  904. snd_emu1010_fpga_link_dst_src_write(emu,
  905. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  906. snd_emu1010_fpga_link_dst_src_write(emu,
  907. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  908. snd_emu1010_fpga_link_dst_src_write(emu,
  909. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  910. snd_emu1010_fpga_link_dst_src_write(emu,
  911. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  912. snd_emu1010_fpga_link_dst_src_write(emu,
  913. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  914. #endif
  915. #if 0
  916. /* Original */
  917. snd_emu1010_fpga_link_dst_src_write(emu,
  918. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  919. snd_emu1010_fpga_link_dst_src_write(emu,
  920. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  921. snd_emu1010_fpga_link_dst_src_write(emu,
  922. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  923. snd_emu1010_fpga_link_dst_src_write(emu,
  924. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  925. snd_emu1010_fpga_link_dst_src_write(emu,
  926. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  927. snd_emu1010_fpga_link_dst_src_write(emu,
  928. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  929. snd_emu1010_fpga_link_dst_src_write(emu,
  930. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  931. snd_emu1010_fpga_link_dst_src_write(emu,
  932. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  933. snd_emu1010_fpga_link_dst_src_write(emu,
  934. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  935. snd_emu1010_fpga_link_dst_src_write(emu,
  936. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  937. snd_emu1010_fpga_link_dst_src_write(emu,
  938. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  939. snd_emu1010_fpga_link_dst_src_write(emu,
  940. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  941. #endif
  942. for (i = 0; i < 0x20; i++) {
  943. /* AudioDock Elink <- Silence */
  944. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
  945. }
  946. for (i = 0; i < 4; i++) {
  947. /* Hana SPDIF Out <- Silence */
  948. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
  949. }
  950. for (i = 0; i < 7; i++) {
  951. /* Hamoa DAC <- Silence */
  952. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
  953. }
  954. for (i = 0; i < 7; i++) {
  955. /* Hana ADAT Out <- Silence */
  956. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  957. }
  958. snd_emu1010_fpga_link_dst_src_write(emu,
  959. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  960. snd_emu1010_fpga_link_dst_src_write(emu,
  961. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  962. snd_emu1010_fpga_link_dst_src_write(emu,
  963. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  964. snd_emu1010_fpga_link_dst_src_write(emu,
  965. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  966. snd_emu1010_fpga_link_dst_src_write(emu,
  967. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  968. snd_emu1010_fpga_link_dst_src_write(emu,
  969. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  970. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
  971. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  972. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  973. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  974. * Mute all codecs.
  975. */
  976. outl(0x0000a000, emu->port + HCFG);
  977. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  978. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  979. * Un-Mute all codecs.
  980. */
  981. outl(0x0000a001, emu->port + HCFG);
  982. /* Initial boot complete. Now patches */
  983. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  984. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  985. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  986. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  987. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  988. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  989. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  990. #if 0
  991. snd_emu1010_fpga_link_dst_src_write(emu,
  992. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  993. snd_emu1010_fpga_link_dst_src_write(emu,
  994. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  995. snd_emu1010_fpga_link_dst_src_write(emu,
  996. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  997. snd_emu1010_fpga_link_dst_src_write(emu,
  998. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  999. #endif
  1000. /* Default outputs */
  1001. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  1002. /* 1616(M) cardbus default outputs */
  1003. /* ALICE2 bus 0xa0 */
  1004. snd_emu1010_fpga_link_dst_src_write(emu,
  1005. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1006. emu->emu1010.output_source[0] = 17;
  1007. snd_emu1010_fpga_link_dst_src_write(emu,
  1008. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1009. emu->emu1010.output_source[1] = 18;
  1010. snd_emu1010_fpga_link_dst_src_write(emu,
  1011. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1012. emu->emu1010.output_source[2] = 19;
  1013. snd_emu1010_fpga_link_dst_src_write(emu,
  1014. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1015. emu->emu1010.output_source[3] = 20;
  1016. snd_emu1010_fpga_link_dst_src_write(emu,
  1017. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1018. emu->emu1010.output_source[4] = 21;
  1019. snd_emu1010_fpga_link_dst_src_write(emu,
  1020. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1021. emu->emu1010.output_source[5] = 22;
  1022. /* ALICE2 bus 0xa0 */
  1023. snd_emu1010_fpga_link_dst_src_write(emu,
  1024. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1025. emu->emu1010.output_source[16] = 17;
  1026. snd_emu1010_fpga_link_dst_src_write(emu,
  1027. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1028. emu->emu1010.output_source[17] = 18;
  1029. } else {
  1030. /* ALICE2 bus 0xa0 */
  1031. snd_emu1010_fpga_link_dst_src_write(emu,
  1032. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1033. emu->emu1010.output_source[0] = 21;
  1034. snd_emu1010_fpga_link_dst_src_write(emu,
  1035. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1036. emu->emu1010.output_source[1] = 22;
  1037. snd_emu1010_fpga_link_dst_src_write(emu,
  1038. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1039. emu->emu1010.output_source[2] = 23;
  1040. snd_emu1010_fpga_link_dst_src_write(emu,
  1041. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1042. emu->emu1010.output_source[3] = 24;
  1043. snd_emu1010_fpga_link_dst_src_write(emu,
  1044. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1045. emu->emu1010.output_source[4] = 25;
  1046. snd_emu1010_fpga_link_dst_src_write(emu,
  1047. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1048. emu->emu1010.output_source[5] = 26;
  1049. snd_emu1010_fpga_link_dst_src_write(emu,
  1050. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1051. emu->emu1010.output_source[6] = 27;
  1052. snd_emu1010_fpga_link_dst_src_write(emu,
  1053. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1054. emu->emu1010.output_source[7] = 28;
  1055. /* ALICE2 bus 0xa0 */
  1056. snd_emu1010_fpga_link_dst_src_write(emu,
  1057. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1058. emu->emu1010.output_source[8] = 21;
  1059. snd_emu1010_fpga_link_dst_src_write(emu,
  1060. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1061. emu->emu1010.output_source[9] = 22;
  1062. /* ALICE2 bus 0xa0 */
  1063. snd_emu1010_fpga_link_dst_src_write(emu,
  1064. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1065. emu->emu1010.output_source[10] = 21;
  1066. snd_emu1010_fpga_link_dst_src_write(emu,
  1067. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1068. emu->emu1010.output_source[11] = 22;
  1069. /* ALICE2 bus 0xa0 */
  1070. snd_emu1010_fpga_link_dst_src_write(emu,
  1071. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1072. emu->emu1010.output_source[12] = 21;
  1073. snd_emu1010_fpga_link_dst_src_write(emu,
  1074. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1075. emu->emu1010.output_source[13] = 22;
  1076. /* ALICE2 bus 0xa0 */
  1077. snd_emu1010_fpga_link_dst_src_write(emu,
  1078. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1079. emu->emu1010.output_source[14] = 21;
  1080. snd_emu1010_fpga_link_dst_src_write(emu,
  1081. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1082. emu->emu1010.output_source[15] = 22;
  1083. /* ALICE2 bus 0xa0 */
  1084. snd_emu1010_fpga_link_dst_src_write(emu,
  1085. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1086. emu->emu1010.output_source[16] = 21;
  1087. snd_emu1010_fpga_link_dst_src_write(emu,
  1088. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1089. emu->emu1010.output_source[17] = 22;
  1090. snd_emu1010_fpga_link_dst_src_write(emu,
  1091. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1092. emu->emu1010.output_source[18] = 23;
  1093. snd_emu1010_fpga_link_dst_src_write(emu,
  1094. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1095. emu->emu1010.output_source[19] = 24;
  1096. snd_emu1010_fpga_link_dst_src_write(emu,
  1097. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1098. emu->emu1010.output_source[20] = 25;
  1099. snd_emu1010_fpga_link_dst_src_write(emu,
  1100. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1101. emu->emu1010.output_source[21] = 26;
  1102. snd_emu1010_fpga_link_dst_src_write(emu,
  1103. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1104. emu->emu1010.output_source[22] = 27;
  1105. snd_emu1010_fpga_link_dst_src_write(emu,
  1106. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1107. emu->emu1010.output_source[23] = 28;
  1108. }
  1109. /* TEMP: Select SPDIF in/out */
  1110. /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
  1111. /* TEMP: Select 48kHz SPDIF out */
  1112. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1113. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1114. /* Word Clock source, Internal 48kHz x1 */
  1115. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  1116. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  1117. emu->emu1010.internal_clock = 1; /* 48000 */
  1118. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
  1119. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1120. /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
  1121. /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
  1122. /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
  1123. return 0;
  1124. }
  1125. /*
  1126. * Create the EMU10K1 instance
  1127. */
  1128. #ifdef CONFIG_PM_SLEEP
  1129. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1130. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1131. #endif
  1132. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1133. {
  1134. if (emu->port) { /* avoid access to already used hardware */
  1135. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1136. snd_emu10k1_done(emu);
  1137. snd_emu10k1_free_efx(emu);
  1138. }
  1139. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1140. /* Disable 48Volt power to Audio Dock */
  1141. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  1142. }
  1143. cancel_delayed_work_sync(&emu->emu1010.firmware_work);
  1144. release_firmware(emu->firmware);
  1145. release_firmware(emu->dock_fw);
  1146. if (emu->irq >= 0)
  1147. free_irq(emu->irq, emu);
  1148. snd_util_memhdr_free(emu->memhdr);
  1149. if (emu->silent_page.area)
  1150. snd_dma_free_pages(&emu->silent_page);
  1151. if (emu->ptb_pages.area)
  1152. snd_dma_free_pages(&emu->ptb_pages);
  1153. vfree(emu->page_ptr_table);
  1154. vfree(emu->page_addr_table);
  1155. #ifdef CONFIG_PM_SLEEP
  1156. free_pm_buffer(emu);
  1157. #endif
  1158. if (emu->port)
  1159. pci_release_regions(emu->pci);
  1160. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1161. snd_p16v_free(emu);
  1162. pci_disable_device(emu->pci);
  1163. kfree(emu);
  1164. return 0;
  1165. }
  1166. static int snd_emu10k1_dev_free(struct snd_device *device)
  1167. {
  1168. struct snd_emu10k1 *emu = device->device_data;
  1169. return snd_emu10k1_free(emu);
  1170. }
  1171. static struct snd_emu_chip_details emu_chip_details[] = {
  1172. /* Audigy 5/Rx SB1550 */
  1173. /* Tested by michael@gernoth.net 28 Mar 2015 */
  1174. /* DSP: CA10300-IAT LF
  1175. * DAC: Cirrus Logic CS4382-KQZ
  1176. * ADC: Philips 1361T
  1177. * AC97: Sigmatel STAC9750
  1178. * CA0151: None
  1179. */
  1180. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10241102,
  1181. .driver = "Audigy2", .name = "SB Audigy 5/Rx [SB1550]",
  1182. .id = "Audigy2",
  1183. .emu10k2_chip = 1,
  1184. .ca0108_chip = 1,
  1185. .spk71 = 1,
  1186. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1187. .ac97_chip = 1},
  1188. /* Audigy4 (Not PRO) SB0610 */
  1189. /* Tested by James@superbug.co.uk 4th April 2006 */
  1190. /* A_IOCFG bits
  1191. * Output
  1192. * 0: ?
  1193. * 1: ?
  1194. * 2: ?
  1195. * 3: 0 - Digital Out, 1 - Line in
  1196. * 4: ?
  1197. * 5: ?
  1198. * 6: ?
  1199. * 7: ?
  1200. * Input
  1201. * 8: ?
  1202. * 9: ?
  1203. * A: Green jack sense (Front)
  1204. * B: ?
  1205. * C: Black jack sense (Rear/Side Right)
  1206. * D: Yellow jack sense (Center/LFE/Side Left)
  1207. * E: ?
  1208. * F: ?
  1209. *
  1210. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1211. * 0 - Digital Out
  1212. * 1 - Line in
  1213. */
  1214. /* Mic input not tested.
  1215. * Analog CD input not tested
  1216. * Digital Out not tested.
  1217. * Line in working.
  1218. * Audio output 5.1 working. Side outputs not working.
  1219. */
  1220. /* DSP: CA10300-IAT LF
  1221. * DAC: Cirrus Logic CS4382-KQZ
  1222. * ADC: Philips 1361T
  1223. * AC97: Sigmatel STAC9750
  1224. * CA0151: None
  1225. */
  1226. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1227. .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
  1228. .id = "Audigy2",
  1229. .emu10k2_chip = 1,
  1230. .ca0108_chip = 1,
  1231. .spk71 = 1,
  1232. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1233. .ac97_chip = 1} ,
  1234. /* Audigy 2 Value AC3 out does not work yet.
  1235. * Need to find out how to turn off interpolators.
  1236. */
  1237. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1238. /* DSP: CA0108-IAT
  1239. * DAC: CS4382-KQ
  1240. * ADC: Philips 1361T
  1241. * AC97: STAC9750
  1242. * CA0151: None
  1243. */
  1244. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1245. .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
  1246. .id = "Audigy2",
  1247. .emu10k2_chip = 1,
  1248. .ca0108_chip = 1,
  1249. .spk71 = 1,
  1250. .ac97_chip = 1} ,
  1251. /* Audigy 2 ZS Notebook Cardbus card.*/
  1252. /* Tested by James@superbug.co.uk 6th November 2006 */
  1253. /* Audio output 7.1/Headphones working.
  1254. * Digital output working. (AC3 not checked, only PCM)
  1255. * Audio Mic/Line inputs working.
  1256. * Digital input not tested.
  1257. */
  1258. /* DSP: Tina2
  1259. * DAC: Wolfson WM8768/WM8568
  1260. * ADC: Wolfson WM8775
  1261. * AC97: None
  1262. * CA0151: None
  1263. */
  1264. /* Tested by James@superbug.co.uk 4th April 2006 */
  1265. /* A_IOCFG bits
  1266. * Output
  1267. * 0: Not Used
  1268. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1269. * 2: Analog input 0 = line in, 1 = mic in
  1270. * 3: Not Used
  1271. * 4: Digital output 0 = off, 1 = on.
  1272. * 5: Not Used
  1273. * 6: Not Used
  1274. * 7: Not Used
  1275. * Input
  1276. * All bits 1 (0x3fxx) means nothing plugged in.
  1277. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1278. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1279. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1280. * E-F: Always 0
  1281. *
  1282. */
  1283. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1284. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1285. .id = "Audigy2",
  1286. .emu10k2_chip = 1,
  1287. .ca0108_chip = 1,
  1288. .ca_cardbus_chip = 1,
  1289. .spi_dac = 1,
  1290. .i2c_adc = 1,
  1291. .spk71 = 1} ,
  1292. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1293. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1294. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1295. .id = "EMU1010",
  1296. .emu10k2_chip = 1,
  1297. .ca0108_chip = 1,
  1298. .ca_cardbus_chip = 1,
  1299. .spk71 = 1 ,
  1300. .emu_model = EMU_MODEL_EMU1616},
  1301. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1302. /* This is MAEM8960, 0202 is MAEM 8980 */
  1303. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1304. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
  1305. .id = "EMU1010",
  1306. .emu10k2_chip = 1,
  1307. .ca0108_chip = 1,
  1308. .spk71 = 1,
  1309. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
  1310. /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
  1311. /* This is MAEM8986, 0202 is MAEM8980 */
  1312. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
  1313. .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
  1314. .id = "EMU1010",
  1315. .emu10k2_chip = 1,
  1316. .ca0108_chip = 1,
  1317. .spk71 = 1,
  1318. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
  1319. /* Tested by James@superbug.co.uk 8th July 2005. */
  1320. /* This is MAEM8810, 0202 is MAEM8820 */
  1321. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1322. .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
  1323. .id = "EMU1010",
  1324. .emu10k2_chip = 1,
  1325. .ca0102_chip = 1,
  1326. .spk71 = 1,
  1327. .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
  1328. /* EMU0404b */
  1329. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1330. .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
  1331. .id = "EMU0404",
  1332. .emu10k2_chip = 1,
  1333. .ca0108_chip = 1,
  1334. .spk71 = 1,
  1335. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
  1336. /* Tested by James@superbug.co.uk 20-3-2007. */
  1337. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1338. .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
  1339. .id = "EMU0404",
  1340. .emu10k2_chip = 1,
  1341. .ca0102_chip = 1,
  1342. .spk71 = 1,
  1343. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1344. /* EMU0404 PCIe */
  1345. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
  1346. .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
  1347. .id = "EMU0404",
  1348. .emu10k2_chip = 1,
  1349. .ca0108_chip = 1,
  1350. .spk71 = 1,
  1351. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
  1352. /* Note that all E-mu cards require kernel 2.6 or newer. */
  1353. {.vendor = 0x1102, .device = 0x0008,
  1354. .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
  1355. .id = "Audigy2",
  1356. .emu10k2_chip = 1,
  1357. .ca0108_chip = 1,
  1358. .ac97_chip = 1} ,
  1359. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1360. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1361. .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
  1362. .id = "Audigy2",
  1363. .emu10k2_chip = 1,
  1364. .ca0102_chip = 1,
  1365. .ca0151_chip = 1,
  1366. .spk71 = 1,
  1367. .spdif_bug = 1,
  1368. .ac97_chip = 1} ,
  1369. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1370. /* The 0x20061102 does have SB0350 written on it
  1371. * Just like 0x20021102
  1372. */
  1373. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1374. .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
  1375. .id = "Audigy2",
  1376. .emu10k2_chip = 1,
  1377. .ca0102_chip = 1,
  1378. .ca0151_chip = 1,
  1379. .spk71 = 1,
  1380. .spdif_bug = 1,
  1381. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1382. .ac97_chip = 1} ,
  1383. /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
  1384. Creative's Windows driver */
  1385. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
  1386. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
  1387. .id = "Audigy2",
  1388. .emu10k2_chip = 1,
  1389. .ca0102_chip = 1,
  1390. .ca0151_chip = 1,
  1391. .spk71 = 1,
  1392. .spdif_bug = 1,
  1393. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1394. .ac97_chip = 1} ,
  1395. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1396. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
  1397. .id = "Audigy2",
  1398. .emu10k2_chip = 1,
  1399. .ca0102_chip = 1,
  1400. .ca0151_chip = 1,
  1401. .spk71 = 1,
  1402. .spdif_bug = 1,
  1403. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1404. .ac97_chip = 1} ,
  1405. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1406. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
  1407. .id = "Audigy2",
  1408. .emu10k2_chip = 1,
  1409. .ca0102_chip = 1,
  1410. .ca0151_chip = 1,
  1411. .spk71 = 1,
  1412. .spdif_bug = 1,
  1413. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1414. .ac97_chip = 1} ,
  1415. /* Audigy 2 */
  1416. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1417. /* DSP: CA0102-IAT
  1418. * DAC: CS4382-KQ
  1419. * ADC: Philips 1361T
  1420. * AC97: STAC9721
  1421. * CA0151: Yes
  1422. */
  1423. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1424. .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
  1425. .id = "Audigy2",
  1426. .emu10k2_chip = 1,
  1427. .ca0102_chip = 1,
  1428. .ca0151_chip = 1,
  1429. .spk71 = 1,
  1430. .spdif_bug = 1,
  1431. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1432. .ac97_chip = 1} ,
  1433. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1434. .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
  1435. .id = "Audigy2",
  1436. .emu10k2_chip = 1,
  1437. .ca0102_chip = 1,
  1438. .ca0151_chip = 1,
  1439. .spk71 = 1,
  1440. .spdif_bug = 1} ,
  1441. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1442. /* See ALSA bug#1365 */
  1443. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1444. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
  1445. .id = "Audigy2",
  1446. .emu10k2_chip = 1,
  1447. .ca0102_chip = 1,
  1448. .ca0151_chip = 1,
  1449. .spk71 = 1,
  1450. .spdif_bug = 1,
  1451. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1452. .ac97_chip = 1} ,
  1453. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1454. .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
  1455. .id = "Audigy2",
  1456. .emu10k2_chip = 1,
  1457. .ca0102_chip = 1,
  1458. .ca0151_chip = 1,
  1459. .spk71 = 1,
  1460. .spdif_bug = 1,
  1461. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1462. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1463. .ac97_chip = 1} ,
  1464. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1465. .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
  1466. .id = "Audigy2",
  1467. .emu10k2_chip = 1,
  1468. .ca0102_chip = 1,
  1469. .ca0151_chip = 1,
  1470. .spdif_bug = 1,
  1471. .ac97_chip = 1} ,
  1472. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1473. .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
  1474. .id = "Audigy",
  1475. .emu10k2_chip = 1,
  1476. .ca0102_chip = 1,
  1477. .ac97_chip = 1} ,
  1478. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1479. .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
  1480. .id = "Audigy",
  1481. .emu10k2_chip = 1,
  1482. .ca0102_chip = 1,
  1483. .spdif_bug = 1,
  1484. .ac97_chip = 1} ,
  1485. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1486. .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
  1487. .id = "Audigy",
  1488. .emu10k2_chip = 1,
  1489. .ca0102_chip = 1,
  1490. .ac97_chip = 1} ,
  1491. {.vendor = 0x1102, .device = 0x0004,
  1492. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1493. .id = "Audigy",
  1494. .emu10k2_chip = 1,
  1495. .ca0102_chip = 1,
  1496. .ac97_chip = 1} ,
  1497. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1498. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1499. .id = "Live",
  1500. .emu10k1_chip = 1,
  1501. .ac97_chip = 1,
  1502. .sblive51 = 1} ,
  1503. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
  1504. .driver = "EMU10K1", .name = "SB Live! [SB0105]",
  1505. .id = "Live",
  1506. .emu10k1_chip = 1,
  1507. .ac97_chip = 1,
  1508. .sblive51 = 1} ,
  1509. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
  1510. .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
  1511. .id = "Live",
  1512. .emu10k1_chip = 1,
  1513. .ac97_chip = 1,
  1514. .sblive51 = 1} ,
  1515. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1516. .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
  1517. .id = "Live",
  1518. .emu10k1_chip = 1,
  1519. .ac97_chip = 1,
  1520. .sblive51 = 1} ,
  1521. /* Tested by ALSA bug#1680 26th December 2005 */
  1522. /* note: It really has SB0220 written on the card, */
  1523. /* but it's SB0228 according to kx.inf */
  1524. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1525. .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
  1526. .id = "Live",
  1527. .emu10k1_chip = 1,
  1528. .ac97_chip = 1,
  1529. .sblive51 = 1} ,
  1530. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1531. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1532. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1533. .id = "Live",
  1534. .emu10k1_chip = 1,
  1535. .ac97_chip = 1,
  1536. .sblive51 = 1} ,
  1537. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1538. .driver = "EMU10K1", .name = "SB Live! 5.1",
  1539. .id = "Live",
  1540. .emu10k1_chip = 1,
  1541. .ac97_chip = 1,
  1542. .sblive51 = 1} ,
  1543. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1544. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1545. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
  1546. .id = "Live",
  1547. .emu10k1_chip = 1,
  1548. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1549. * share the same IDs!
  1550. */
  1551. .sblive51 = 1} ,
  1552. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1553. .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
  1554. .id = "Live",
  1555. .emu10k1_chip = 1,
  1556. .ac97_chip = 1,
  1557. .sblive51 = 1} ,
  1558. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1559. .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
  1560. .id = "Live",
  1561. .emu10k1_chip = 1,
  1562. .ac97_chip = 1} ,
  1563. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1564. .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
  1565. .id = "Live",
  1566. .emu10k1_chip = 1,
  1567. .ac97_chip = 1,
  1568. .sblive51 = 1} ,
  1569. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1570. .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
  1571. .id = "Live",
  1572. .emu10k1_chip = 1,
  1573. .ac97_chip = 1,
  1574. .sblive51 = 1} ,
  1575. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1576. .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
  1577. .id = "Live",
  1578. .emu10k1_chip = 1,
  1579. .ac97_chip = 1,
  1580. .sblive51 = 1} ,
  1581. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1582. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1583. .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
  1584. .id = "Live",
  1585. .emu10k1_chip = 1,
  1586. .ac97_chip = 1,
  1587. .sblive51 = 1} ,
  1588. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1589. .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
  1590. .id = "Live",
  1591. .emu10k1_chip = 1,
  1592. .ac97_chip = 1,
  1593. .sblive51 = 1} ,
  1594. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1595. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1596. .id = "Live",
  1597. .emu10k1_chip = 1,
  1598. .ac97_chip = 1,
  1599. .sblive51 = 1} ,
  1600. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1601. .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
  1602. .id = "Live",
  1603. .emu10k1_chip = 1,
  1604. .ac97_chip = 1,
  1605. .sblive51 = 1} ,
  1606. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1607. .driver = "EMU10K1", .name = "E-mu APS [PC545]",
  1608. .id = "APS",
  1609. .emu10k1_chip = 1,
  1610. .ecard = 1} ,
  1611. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1612. .driver = "EMU10K1", .name = "SB Live! [CT4620]",
  1613. .id = "Live",
  1614. .emu10k1_chip = 1,
  1615. .ac97_chip = 1,
  1616. .sblive51 = 1} ,
  1617. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1618. .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
  1619. .id = "Live",
  1620. .emu10k1_chip = 1,
  1621. .ac97_chip = 1,
  1622. .sblive51 = 1} ,
  1623. {.vendor = 0x1102, .device = 0x0002,
  1624. .driver = "EMU10K1", .name = "SB Live! [Unknown]",
  1625. .id = "Live",
  1626. .emu10k1_chip = 1,
  1627. .ac97_chip = 1,
  1628. .sblive51 = 1} ,
  1629. { } /* terminator */
  1630. };
  1631. /*
  1632. * The chip (at least the Audigy 2 CA0102 chip, but most likely others, too)
  1633. * has a problem that from time to time it likes to do few DMA reads a bit
  1634. * beyond its normal allocation and gets very confused if these reads get
  1635. * blocked by a IOMMU.
  1636. *
  1637. * This behaviour has been observed for the first (reserved) page
  1638. * (for which it happens multiple times at every playback), often for various
  1639. * synth pages and sometimes for PCM playback buffers and the page table
  1640. * memory itself.
  1641. *
  1642. * As a workaround let's widen these DMA allocations by an extra page if we
  1643. * detect that the device is behind a non-passthrough IOMMU.
  1644. */
  1645. static void snd_emu10k1_detect_iommu(struct snd_emu10k1 *emu)
  1646. {
  1647. struct iommu_domain *domain;
  1648. emu->iommu_workaround = false;
  1649. if (!iommu_present(emu->card->dev->bus))
  1650. return;
  1651. domain = iommu_get_domain_for_dev(emu->card->dev);
  1652. if (domain && domain->type == IOMMU_DOMAIN_IDENTITY)
  1653. return;
  1654. dev_notice(emu->card->dev,
  1655. "non-passthrough IOMMU detected, widening DMA allocations");
  1656. emu->iommu_workaround = true;
  1657. }
  1658. int snd_emu10k1_create(struct snd_card *card,
  1659. struct pci_dev *pci,
  1660. unsigned short extin_mask,
  1661. unsigned short extout_mask,
  1662. long max_cache_bytes,
  1663. int enable_ir,
  1664. uint subsystem,
  1665. struct snd_emu10k1 **remu)
  1666. {
  1667. struct snd_emu10k1 *emu;
  1668. int idx, err;
  1669. int is_audigy;
  1670. size_t page_table_size;
  1671. unsigned int silent_page;
  1672. const struct snd_emu_chip_details *c;
  1673. static struct snd_device_ops ops = {
  1674. .dev_free = snd_emu10k1_dev_free,
  1675. };
  1676. *remu = NULL;
  1677. /* enable PCI device */
  1678. err = pci_enable_device(pci);
  1679. if (err < 0)
  1680. return err;
  1681. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1682. if (emu == NULL) {
  1683. pci_disable_device(pci);
  1684. return -ENOMEM;
  1685. }
  1686. emu->card = card;
  1687. spin_lock_init(&emu->reg_lock);
  1688. spin_lock_init(&emu->emu_lock);
  1689. spin_lock_init(&emu->spi_lock);
  1690. spin_lock_init(&emu->i2c_lock);
  1691. spin_lock_init(&emu->voice_lock);
  1692. spin_lock_init(&emu->synth_lock);
  1693. spin_lock_init(&emu->memblk_lock);
  1694. mutex_init(&emu->fx8010.lock);
  1695. INIT_LIST_HEAD(&emu->mapped_link_head);
  1696. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1697. emu->pci = pci;
  1698. emu->irq = -1;
  1699. emu->synth = NULL;
  1700. emu->get_synth_voice = NULL;
  1701. INIT_DELAYED_WORK(&emu->emu1010.firmware_work, emu1010_firmware_work);
  1702. /* read revision & serial */
  1703. emu->revision = pci->revision;
  1704. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1705. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1706. dev_dbg(card->dev,
  1707. "vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n",
  1708. pci->vendor, pci->device, emu->serial, emu->model);
  1709. for (c = emu_chip_details; c->vendor; c++) {
  1710. if (c->vendor == pci->vendor && c->device == pci->device) {
  1711. if (subsystem) {
  1712. if (c->subsystem && (c->subsystem == subsystem))
  1713. break;
  1714. else
  1715. continue;
  1716. } else {
  1717. if (c->subsystem && (c->subsystem != emu->serial))
  1718. continue;
  1719. if (c->revision && c->revision != emu->revision)
  1720. continue;
  1721. }
  1722. break;
  1723. }
  1724. }
  1725. if (c->vendor == 0) {
  1726. dev_err(card->dev, "emu10k1: Card not recognised\n");
  1727. kfree(emu);
  1728. pci_disable_device(pci);
  1729. return -ENOENT;
  1730. }
  1731. emu->card_capabilities = c;
  1732. if (c->subsystem && !subsystem)
  1733. dev_dbg(card->dev, "Sound card name = %s\n", c->name);
  1734. else if (subsystem)
  1735. dev_dbg(card->dev, "Sound card name = %s, "
  1736. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
  1737. "Forced to subsystem = 0x%x\n", c->name,
  1738. pci->vendor, pci->device, emu->serial, c->subsystem);
  1739. else
  1740. dev_dbg(card->dev, "Sound card name = %s, "
  1741. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
  1742. c->name, pci->vendor, pci->device,
  1743. emu->serial);
  1744. if (!*card->id && c->id) {
  1745. int i, n = 0;
  1746. strlcpy(card->id, c->id, sizeof(card->id));
  1747. for (;;) {
  1748. for (i = 0; i < snd_ecards_limit; i++) {
  1749. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1750. break;
  1751. }
  1752. if (i >= snd_ecards_limit)
  1753. break;
  1754. n++;
  1755. if (n >= SNDRV_CARDS)
  1756. break;
  1757. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1758. }
  1759. }
  1760. is_audigy = emu->audigy = c->emu10k2_chip;
  1761. snd_emu10k1_detect_iommu(emu);
  1762. /* set addressing mode */
  1763. emu->address_mode = is_audigy ? 0 : 1;
  1764. /* set the DMA transfer mask */
  1765. emu->dma_mask = emu->address_mode ? EMU10K1_DMA_MASK : AUDIGY_DMA_MASK;
  1766. if (dma_set_mask_and_coherent(&pci->dev, emu->dma_mask) < 0) {
  1767. dev_err(card->dev,
  1768. "architecture does not support PCI busmaster DMA with mask 0x%lx\n",
  1769. emu->dma_mask);
  1770. kfree(emu);
  1771. pci_disable_device(pci);
  1772. return -ENXIO;
  1773. }
  1774. if (is_audigy)
  1775. emu->gpr_base = A_FXGPREGBASE;
  1776. else
  1777. emu->gpr_base = FXGPREGBASE;
  1778. err = pci_request_regions(pci, "EMU10K1");
  1779. if (err < 0) {
  1780. kfree(emu);
  1781. pci_disable_device(pci);
  1782. return err;
  1783. }
  1784. emu->port = pci_resource_start(pci, 0);
  1785. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1786. page_table_size = sizeof(u32) * (emu->address_mode ? MAXPAGES1 :
  1787. MAXPAGES0);
  1788. if (snd_emu10k1_alloc_pages_maybe_wider(emu, page_table_size,
  1789. &emu->ptb_pages) < 0) {
  1790. err = -ENOMEM;
  1791. goto error;
  1792. }
  1793. dev_dbg(card->dev, "page table address range is %.8lx:%.8lx\n",
  1794. (unsigned long)emu->ptb_pages.addr,
  1795. (unsigned long)(emu->ptb_pages.addr + emu->ptb_pages.bytes));
  1796. emu->page_ptr_table = vmalloc(array_size(sizeof(void *),
  1797. emu->max_cache_pages));
  1798. emu->page_addr_table = vmalloc(array_size(sizeof(unsigned long),
  1799. emu->max_cache_pages));
  1800. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1801. err = -ENOMEM;
  1802. goto error;
  1803. }
  1804. if (snd_emu10k1_alloc_pages_maybe_wider(emu, EMUPAGESIZE,
  1805. &emu->silent_page) < 0) {
  1806. err = -ENOMEM;
  1807. goto error;
  1808. }
  1809. dev_dbg(card->dev, "silent page range is %.8lx:%.8lx\n",
  1810. (unsigned long)emu->silent_page.addr,
  1811. (unsigned long)(emu->silent_page.addr +
  1812. emu->silent_page.bytes));
  1813. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1814. if (emu->memhdr == NULL) {
  1815. err = -ENOMEM;
  1816. goto error;
  1817. }
  1818. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1819. sizeof(struct snd_util_memblk);
  1820. pci_set_master(pci);
  1821. emu->fx8010.fxbus_mask = 0x303f;
  1822. if (extin_mask == 0)
  1823. extin_mask = 0x3fcf;
  1824. if (extout_mask == 0)
  1825. extout_mask = 0x7fff;
  1826. emu->fx8010.extin_mask = extin_mask;
  1827. emu->fx8010.extout_mask = extout_mask;
  1828. emu->enable_ir = enable_ir;
  1829. if (emu->card_capabilities->ca_cardbus_chip) {
  1830. err = snd_emu10k1_cardbus_init(emu);
  1831. if (err < 0)
  1832. goto error;
  1833. }
  1834. if (emu->card_capabilities->ecard) {
  1835. err = snd_emu10k1_ecard_init(emu);
  1836. if (err < 0)
  1837. goto error;
  1838. } else if (emu->card_capabilities->emu_model) {
  1839. err = snd_emu10k1_emu1010_init(emu);
  1840. if (err < 0) {
  1841. snd_emu10k1_free(emu);
  1842. return err;
  1843. }
  1844. } else {
  1845. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1846. does not support this, it shouldn't do any harm */
  1847. snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
  1848. AC97SLOT_CNTR|AC97SLOT_LFE);
  1849. }
  1850. /* initialize TRAM setup */
  1851. emu->fx8010.itram_size = (16 * 1024)/2;
  1852. emu->fx8010.etram_pages.area = NULL;
  1853. emu->fx8010.etram_pages.bytes = 0;
  1854. /* irq handler must be registered after I/O ports are activated */
  1855. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1856. KBUILD_MODNAME, emu)) {
  1857. err = -EBUSY;
  1858. goto error;
  1859. }
  1860. emu->irq = pci->irq;
  1861. /*
  1862. * Init to 0x02109204 :
  1863. * Clock accuracy = 0 (1000ppm)
  1864. * Sample Rate = 2 (48kHz)
  1865. * Audio Channel = 1 (Left of 2)
  1866. * Source Number = 0 (Unspecified)
  1867. * Generation Status = 1 (Original for Cat Code 12)
  1868. * Cat Code = 12 (Digital Signal Mixer)
  1869. * Mode = 0 (Mode 0)
  1870. * Emphasis = 0 (None)
  1871. * CP = 1 (Copyright unasserted)
  1872. * AN = 0 (Audio data)
  1873. * P = 0 (Consumer)
  1874. */
  1875. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1876. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1877. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1878. SPCS_GENERATIONSTATUS | 0x00001200 |
  1879. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1880. /* Clear silent pages and set up pointers */
  1881. memset(emu->silent_page.area, 0, emu->silent_page.bytes);
  1882. silent_page = emu->silent_page.addr << emu->address_mode;
  1883. for (idx = 0; idx < (emu->address_mode ? MAXPAGES1 : MAXPAGES0); idx++)
  1884. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1885. /* set up voice indices */
  1886. for (idx = 0; idx < NUM_G; idx++) {
  1887. emu->voices[idx].emu = emu;
  1888. emu->voices[idx].number = idx;
  1889. }
  1890. err = snd_emu10k1_init(emu, enable_ir, 0);
  1891. if (err < 0)
  1892. goto error;
  1893. #ifdef CONFIG_PM_SLEEP
  1894. err = alloc_pm_buffer(emu);
  1895. if (err < 0)
  1896. goto error;
  1897. #endif
  1898. /* Initialize the effect engine */
  1899. err = snd_emu10k1_init_efx(emu);
  1900. if (err < 0)
  1901. goto error;
  1902. snd_emu10k1_audio_enable(emu);
  1903. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
  1904. if (err < 0)
  1905. goto error;
  1906. #ifdef CONFIG_SND_PROC_FS
  1907. snd_emu10k1_proc_init(emu);
  1908. #endif
  1909. *remu = emu;
  1910. return 0;
  1911. error:
  1912. snd_emu10k1_free(emu);
  1913. return err;
  1914. }
  1915. #ifdef CONFIG_PM_SLEEP
  1916. static unsigned char saved_regs[] = {
  1917. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1918. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1919. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1920. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1921. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1922. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1923. 0xff /* end */
  1924. };
  1925. static unsigned char saved_regs_audigy[] = {
  1926. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1927. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1928. 0xff /* end */
  1929. };
  1930. static int alloc_pm_buffer(struct snd_emu10k1 *emu)
  1931. {
  1932. int size;
  1933. size = ARRAY_SIZE(saved_regs);
  1934. if (emu->audigy)
  1935. size += ARRAY_SIZE(saved_regs_audigy);
  1936. emu->saved_ptr = vmalloc(array3_size(4, NUM_G, size));
  1937. if (!emu->saved_ptr)
  1938. return -ENOMEM;
  1939. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1940. return -ENOMEM;
  1941. if (emu->card_capabilities->ca0151_chip &&
  1942. snd_p16v_alloc_pm_buffer(emu) < 0)
  1943. return -ENOMEM;
  1944. return 0;
  1945. }
  1946. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1947. {
  1948. vfree(emu->saved_ptr);
  1949. snd_emu10k1_efx_free_pm_buffer(emu);
  1950. if (emu->card_capabilities->ca0151_chip)
  1951. snd_p16v_free_pm_buffer(emu);
  1952. }
  1953. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1954. {
  1955. int i;
  1956. unsigned char *reg;
  1957. unsigned int *val;
  1958. val = emu->saved_ptr;
  1959. for (reg = saved_regs; *reg != 0xff; reg++)
  1960. for (i = 0; i < NUM_G; i++, val++)
  1961. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1962. if (emu->audigy) {
  1963. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1964. for (i = 0; i < NUM_G; i++, val++)
  1965. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1966. }
  1967. if (emu->audigy)
  1968. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1969. emu->saved_hcfg = inl(emu->port + HCFG);
  1970. }
  1971. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1972. {
  1973. if (emu->card_capabilities->ca_cardbus_chip)
  1974. snd_emu10k1_cardbus_init(emu);
  1975. if (emu->card_capabilities->ecard)
  1976. snd_emu10k1_ecard_init(emu);
  1977. else if (emu->card_capabilities->emu_model)
  1978. snd_emu10k1_emu1010_init(emu);
  1979. else
  1980. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1981. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1982. }
  1983. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1984. {
  1985. int i;
  1986. unsigned char *reg;
  1987. unsigned int *val;
  1988. snd_emu10k1_audio_enable(emu);
  1989. /* resore for spdif */
  1990. if (emu->audigy)
  1991. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1992. outl(emu->saved_hcfg, emu->port + HCFG);
  1993. val = emu->saved_ptr;
  1994. for (reg = saved_regs; *reg != 0xff; reg++)
  1995. for (i = 0; i < NUM_G; i++, val++)
  1996. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1997. if (emu->audigy) {
  1998. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1999. for (i = 0; i < NUM_G; i++, val++)
  2000. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  2001. }
  2002. }
  2003. #endif