nixge.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2016-2017, National Instruments Corp.
  3. *
  4. * Author: Moritz Fischer <mdf@kernel.org>
  5. */
  6. #include <linux/etherdevice.h>
  7. #include <linux/module.h>
  8. #include <linux/netdevice.h>
  9. #include <linux/of_address.h>
  10. #include <linux/of_mdio.h>
  11. #include <linux/of_net.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/of_irq.h>
  14. #include <linux/skbuff.h>
  15. #include <linux/phy.h>
  16. #include <linux/mii.h>
  17. #include <linux/nvmem-consumer.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/iopoll.h>
  20. #define TX_BD_NUM 64
  21. #define RX_BD_NUM 128
  22. /* Axi DMA Register definitions */
  23. #define XAXIDMA_TX_CR_OFFSET 0x00 /* Channel control */
  24. #define XAXIDMA_TX_SR_OFFSET 0x04 /* Status */
  25. #define XAXIDMA_TX_CDESC_OFFSET 0x08 /* Current descriptor pointer */
  26. #define XAXIDMA_TX_TDESC_OFFSET 0x10 /* Tail descriptor pointer */
  27. #define XAXIDMA_RX_CR_OFFSET 0x30 /* Channel control */
  28. #define XAXIDMA_RX_SR_OFFSET 0x34 /* Status */
  29. #define XAXIDMA_RX_CDESC_OFFSET 0x38 /* Current descriptor pointer */
  30. #define XAXIDMA_RX_TDESC_OFFSET 0x40 /* Tail descriptor pointer */
  31. #define XAXIDMA_CR_RUNSTOP_MASK 0x1 /* Start/stop DMA channel */
  32. #define XAXIDMA_CR_RESET_MASK 0x4 /* Reset DMA engine */
  33. #define XAXIDMA_BD_CTRL_LENGTH_MASK 0x007FFFFF /* Requested len */
  34. #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */
  35. #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */
  36. #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */
  37. #define XAXIDMA_DELAY_MASK 0xFF000000 /* Delay timeout counter */
  38. #define XAXIDMA_COALESCE_MASK 0x00FF0000 /* Coalesce counter */
  39. #define XAXIDMA_DELAY_SHIFT 24
  40. #define XAXIDMA_COALESCE_SHIFT 16
  41. #define XAXIDMA_IRQ_IOC_MASK 0x00001000 /* Completion intr */
  42. #define XAXIDMA_IRQ_DELAY_MASK 0x00002000 /* Delay interrupt */
  43. #define XAXIDMA_IRQ_ERROR_MASK 0x00004000 /* Error interrupt */
  44. #define XAXIDMA_IRQ_ALL_MASK 0x00007000 /* All interrupts */
  45. /* Default TX/RX Threshold and waitbound values for SGDMA mode */
  46. #define XAXIDMA_DFT_TX_THRESHOLD 24
  47. #define XAXIDMA_DFT_TX_WAITBOUND 254
  48. #define XAXIDMA_DFT_RX_THRESHOLD 24
  49. #define XAXIDMA_DFT_RX_WAITBOUND 254
  50. #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK 0x007FFFFF /* Actual len */
  51. #define XAXIDMA_BD_STS_COMPLETE_MASK 0x80000000 /* Completed */
  52. #define XAXIDMA_BD_STS_DEC_ERR_MASK 0x40000000 /* Decode error */
  53. #define XAXIDMA_BD_STS_SLV_ERR_MASK 0x20000000 /* Slave error */
  54. #define XAXIDMA_BD_STS_INT_ERR_MASK 0x10000000 /* Internal err */
  55. #define XAXIDMA_BD_STS_ALL_ERR_MASK 0x70000000 /* All errors */
  56. #define XAXIDMA_BD_STS_RXSOF_MASK 0x08000000 /* First rx pkt */
  57. #define XAXIDMA_BD_STS_RXEOF_MASK 0x04000000 /* Last rx pkt */
  58. #define XAXIDMA_BD_STS_ALL_MASK 0xFC000000 /* All status bits */
  59. #define NIXGE_REG_CTRL_OFFSET 0x4000
  60. #define NIXGE_REG_INFO 0x00
  61. #define NIXGE_REG_MAC_CTL 0x04
  62. #define NIXGE_REG_PHY_CTL 0x08
  63. #define NIXGE_REG_LED_CTL 0x0c
  64. #define NIXGE_REG_MDIO_DATA 0x10
  65. #define NIXGE_REG_MDIO_ADDR 0x14
  66. #define NIXGE_REG_MDIO_OP 0x18
  67. #define NIXGE_REG_MDIO_CTRL 0x1c
  68. #define NIXGE_ID_LED_CTL_EN BIT(0)
  69. #define NIXGE_ID_LED_CTL_VAL BIT(1)
  70. #define NIXGE_MDIO_CLAUSE45 BIT(12)
  71. #define NIXGE_MDIO_CLAUSE22 0
  72. #define NIXGE_MDIO_OP(n) (((n) & 0x3) << 10)
  73. #define NIXGE_MDIO_OP_ADDRESS 0
  74. #define NIXGE_MDIO_C45_WRITE BIT(0)
  75. #define NIXGE_MDIO_C45_READ (BIT(1) | BIT(0))
  76. #define NIXGE_MDIO_C22_WRITE BIT(0)
  77. #define NIXGE_MDIO_C22_READ BIT(1)
  78. #define NIXGE_MDIO_ADDR(n) (((n) & 0x1f) << 5)
  79. #define NIXGE_MDIO_MMD(n) (((n) & 0x1f) << 0)
  80. #define NIXGE_REG_MAC_LSB 0x1000
  81. #define NIXGE_REG_MAC_MSB 0x1004
  82. /* Packet size info */
  83. #define NIXGE_HDR_SIZE 14 /* Size of Ethernet header */
  84. #define NIXGE_TRL_SIZE 4 /* Size of Ethernet trailer (FCS) */
  85. #define NIXGE_MTU 1500 /* Max MTU of an Ethernet frame */
  86. #define NIXGE_JUMBO_MTU 9000 /* Max MTU of a jumbo Eth. frame */
  87. #define NIXGE_MAX_FRAME_SIZE (NIXGE_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE)
  88. #define NIXGE_MAX_JUMBO_FRAME_SIZE \
  89. (NIXGE_JUMBO_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE)
  90. struct nixge_hw_dma_bd {
  91. u32 next;
  92. u32 reserved1;
  93. u32 phys;
  94. u32 reserved2;
  95. u32 reserved3;
  96. u32 reserved4;
  97. u32 cntrl;
  98. u32 status;
  99. u32 app0;
  100. u32 app1;
  101. u32 app2;
  102. u32 app3;
  103. u32 app4;
  104. u32 sw_id_offset;
  105. u32 reserved5;
  106. u32 reserved6;
  107. };
  108. struct nixge_tx_skb {
  109. struct sk_buff *skb;
  110. dma_addr_t mapping;
  111. size_t size;
  112. bool mapped_as_page;
  113. };
  114. struct nixge_priv {
  115. struct net_device *ndev;
  116. struct napi_struct napi;
  117. struct device *dev;
  118. /* Connection to PHY device */
  119. struct device_node *phy_node;
  120. phy_interface_t phy_mode;
  121. int link;
  122. unsigned int speed;
  123. unsigned int duplex;
  124. /* MDIO bus data */
  125. struct mii_bus *mii_bus; /* MII bus reference */
  126. /* IO registers, dma functions and IRQs */
  127. void __iomem *ctrl_regs;
  128. void __iomem *dma_regs;
  129. struct tasklet_struct dma_err_tasklet;
  130. int tx_irq;
  131. int rx_irq;
  132. u32 last_link;
  133. /* Buffer descriptors */
  134. struct nixge_hw_dma_bd *tx_bd_v;
  135. struct nixge_tx_skb *tx_skb;
  136. dma_addr_t tx_bd_p;
  137. struct nixge_hw_dma_bd *rx_bd_v;
  138. dma_addr_t rx_bd_p;
  139. u32 tx_bd_ci;
  140. u32 tx_bd_tail;
  141. u32 rx_bd_ci;
  142. u32 coalesce_count_rx;
  143. u32 coalesce_count_tx;
  144. };
  145. static void nixge_dma_write_reg(struct nixge_priv *priv, off_t offset, u32 val)
  146. {
  147. writel(val, priv->dma_regs + offset);
  148. }
  149. static u32 nixge_dma_read_reg(const struct nixge_priv *priv, off_t offset)
  150. {
  151. return readl(priv->dma_regs + offset);
  152. }
  153. static void nixge_ctrl_write_reg(struct nixge_priv *priv, off_t offset, u32 val)
  154. {
  155. writel(val, priv->ctrl_regs + offset);
  156. }
  157. static u32 nixge_ctrl_read_reg(struct nixge_priv *priv, off_t offset)
  158. {
  159. return readl(priv->ctrl_regs + offset);
  160. }
  161. #define nixge_ctrl_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \
  162. readl_poll_timeout((priv)->ctrl_regs + (addr), (val), (cond), \
  163. (sleep_us), (timeout_us))
  164. #define nixge_dma_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \
  165. readl_poll_timeout((priv)->dma_regs + (addr), (val), (cond), \
  166. (sleep_us), (timeout_us))
  167. static void nixge_hw_dma_bd_release(struct net_device *ndev)
  168. {
  169. struct nixge_priv *priv = netdev_priv(ndev);
  170. int i;
  171. for (i = 0; i < RX_BD_NUM; i++) {
  172. dma_unmap_single(ndev->dev.parent, priv->rx_bd_v[i].phys,
  173. NIXGE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
  174. dev_kfree_skb((struct sk_buff *)
  175. (priv->rx_bd_v[i].sw_id_offset));
  176. }
  177. if (priv->rx_bd_v)
  178. dma_free_coherent(ndev->dev.parent,
  179. sizeof(*priv->rx_bd_v) * RX_BD_NUM,
  180. priv->rx_bd_v,
  181. priv->rx_bd_p);
  182. if (priv->tx_skb)
  183. devm_kfree(ndev->dev.parent, priv->tx_skb);
  184. if (priv->tx_bd_v)
  185. dma_free_coherent(ndev->dev.parent,
  186. sizeof(*priv->tx_bd_v) * TX_BD_NUM,
  187. priv->tx_bd_v,
  188. priv->tx_bd_p);
  189. }
  190. static int nixge_hw_dma_bd_init(struct net_device *ndev)
  191. {
  192. struct nixge_priv *priv = netdev_priv(ndev);
  193. struct sk_buff *skb;
  194. u32 cr;
  195. int i;
  196. /* Reset the indexes which are used for accessing the BDs */
  197. priv->tx_bd_ci = 0;
  198. priv->tx_bd_tail = 0;
  199. priv->rx_bd_ci = 0;
  200. /* Allocate the Tx and Rx buffer descriptors. */
  201. priv->tx_bd_v = dma_zalloc_coherent(ndev->dev.parent,
  202. sizeof(*priv->tx_bd_v) * TX_BD_NUM,
  203. &priv->tx_bd_p, GFP_KERNEL);
  204. if (!priv->tx_bd_v)
  205. goto out;
  206. priv->tx_skb = devm_kcalloc(ndev->dev.parent,
  207. TX_BD_NUM, sizeof(*priv->tx_skb),
  208. GFP_KERNEL);
  209. if (!priv->tx_skb)
  210. goto out;
  211. priv->rx_bd_v = dma_zalloc_coherent(ndev->dev.parent,
  212. sizeof(*priv->rx_bd_v) * RX_BD_NUM,
  213. &priv->rx_bd_p, GFP_KERNEL);
  214. if (!priv->rx_bd_v)
  215. goto out;
  216. for (i = 0; i < TX_BD_NUM; i++) {
  217. priv->tx_bd_v[i].next = priv->tx_bd_p +
  218. sizeof(*priv->tx_bd_v) *
  219. ((i + 1) % TX_BD_NUM);
  220. }
  221. for (i = 0; i < RX_BD_NUM; i++) {
  222. priv->rx_bd_v[i].next = priv->rx_bd_p +
  223. sizeof(*priv->rx_bd_v) *
  224. ((i + 1) % RX_BD_NUM);
  225. skb = netdev_alloc_skb_ip_align(ndev,
  226. NIXGE_MAX_JUMBO_FRAME_SIZE);
  227. if (!skb)
  228. goto out;
  229. priv->rx_bd_v[i].sw_id_offset = (u32)skb;
  230. priv->rx_bd_v[i].phys =
  231. dma_map_single(ndev->dev.parent,
  232. skb->data,
  233. NIXGE_MAX_JUMBO_FRAME_SIZE,
  234. DMA_FROM_DEVICE);
  235. priv->rx_bd_v[i].cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE;
  236. }
  237. /* Start updating the Rx channel control register */
  238. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  239. /* Update the interrupt coalesce count */
  240. cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
  241. ((priv->coalesce_count_rx) << XAXIDMA_COALESCE_SHIFT));
  242. /* Update the delay timer count */
  243. cr = ((cr & ~XAXIDMA_DELAY_MASK) |
  244. (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  245. /* Enable coalesce, delay timer and error interrupts */
  246. cr |= XAXIDMA_IRQ_ALL_MASK;
  247. /* Write to the Rx channel control register */
  248. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  249. /* Start updating the Tx channel control register */
  250. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  251. /* Update the interrupt coalesce count */
  252. cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
  253. ((priv->coalesce_count_tx) << XAXIDMA_COALESCE_SHIFT));
  254. /* Update the delay timer count */
  255. cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
  256. (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  257. /* Enable coalesce, delay timer and error interrupts */
  258. cr |= XAXIDMA_IRQ_ALL_MASK;
  259. /* Write to the Tx channel control register */
  260. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
  261. /* Populate the tail pointer and bring the Rx Axi DMA engine out of
  262. * halted state. This will make the Rx side ready for reception.
  263. */
  264. nixge_dma_write_reg(priv, XAXIDMA_RX_CDESC_OFFSET, priv->rx_bd_p);
  265. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  266. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET,
  267. cr | XAXIDMA_CR_RUNSTOP_MASK);
  268. nixge_dma_write_reg(priv, XAXIDMA_RX_TDESC_OFFSET, priv->rx_bd_p +
  269. (sizeof(*priv->rx_bd_v) * (RX_BD_NUM - 1)));
  270. /* Write to the RS (Run-stop) bit in the Tx channel control register.
  271. * Tx channel is now ready to run. But only after we write to the
  272. * tail pointer register that the Tx channel will start transmitting.
  273. */
  274. nixge_dma_write_reg(priv, XAXIDMA_TX_CDESC_OFFSET, priv->tx_bd_p);
  275. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  276. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET,
  277. cr | XAXIDMA_CR_RUNSTOP_MASK);
  278. return 0;
  279. out:
  280. nixge_hw_dma_bd_release(ndev);
  281. return -ENOMEM;
  282. }
  283. static void __nixge_device_reset(struct nixge_priv *priv, off_t offset)
  284. {
  285. u32 status;
  286. int err;
  287. /* Reset Axi DMA. This would reset NIXGE Ethernet core as well.
  288. * The reset process of Axi DMA takes a while to complete as all
  289. * pending commands/transfers will be flushed or completed during
  290. * this reset process.
  291. */
  292. nixge_dma_write_reg(priv, offset, XAXIDMA_CR_RESET_MASK);
  293. err = nixge_dma_poll_timeout(priv, offset, status,
  294. !(status & XAXIDMA_CR_RESET_MASK), 10,
  295. 1000);
  296. if (err)
  297. netdev_err(priv->ndev, "%s: DMA reset timeout!\n", __func__);
  298. }
  299. static void nixge_device_reset(struct net_device *ndev)
  300. {
  301. struct nixge_priv *priv = netdev_priv(ndev);
  302. __nixge_device_reset(priv, XAXIDMA_TX_CR_OFFSET);
  303. __nixge_device_reset(priv, XAXIDMA_RX_CR_OFFSET);
  304. if (nixge_hw_dma_bd_init(ndev))
  305. netdev_err(ndev, "%s: descriptor allocation failed\n",
  306. __func__);
  307. netif_trans_update(ndev);
  308. }
  309. static void nixge_handle_link_change(struct net_device *ndev)
  310. {
  311. struct nixge_priv *priv = netdev_priv(ndev);
  312. struct phy_device *phydev = ndev->phydev;
  313. if (phydev->link != priv->link || phydev->speed != priv->speed ||
  314. phydev->duplex != priv->duplex) {
  315. priv->link = phydev->link;
  316. priv->speed = phydev->speed;
  317. priv->duplex = phydev->duplex;
  318. phy_print_status(phydev);
  319. }
  320. }
  321. static void nixge_tx_skb_unmap(struct nixge_priv *priv,
  322. struct nixge_tx_skb *tx_skb)
  323. {
  324. if (tx_skb->mapping) {
  325. if (tx_skb->mapped_as_page)
  326. dma_unmap_page(priv->ndev->dev.parent, tx_skb->mapping,
  327. tx_skb->size, DMA_TO_DEVICE);
  328. else
  329. dma_unmap_single(priv->ndev->dev.parent,
  330. tx_skb->mapping,
  331. tx_skb->size, DMA_TO_DEVICE);
  332. tx_skb->mapping = 0;
  333. }
  334. if (tx_skb->skb) {
  335. dev_kfree_skb_any(tx_skb->skb);
  336. tx_skb->skb = NULL;
  337. }
  338. }
  339. static void nixge_start_xmit_done(struct net_device *ndev)
  340. {
  341. struct nixge_priv *priv = netdev_priv(ndev);
  342. struct nixge_hw_dma_bd *cur_p;
  343. struct nixge_tx_skb *tx_skb;
  344. unsigned int status = 0;
  345. u32 packets = 0;
  346. u32 size = 0;
  347. cur_p = &priv->tx_bd_v[priv->tx_bd_ci];
  348. tx_skb = &priv->tx_skb[priv->tx_bd_ci];
  349. status = cur_p->status;
  350. while (status & XAXIDMA_BD_STS_COMPLETE_MASK) {
  351. nixge_tx_skb_unmap(priv, tx_skb);
  352. cur_p->status = 0;
  353. size += status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
  354. packets++;
  355. ++priv->tx_bd_ci;
  356. priv->tx_bd_ci %= TX_BD_NUM;
  357. cur_p = &priv->tx_bd_v[priv->tx_bd_ci];
  358. tx_skb = &priv->tx_skb[priv->tx_bd_ci];
  359. status = cur_p->status;
  360. }
  361. ndev->stats.tx_packets += packets;
  362. ndev->stats.tx_bytes += size;
  363. if (packets)
  364. netif_wake_queue(ndev);
  365. }
  366. static int nixge_check_tx_bd_space(struct nixge_priv *priv,
  367. int num_frag)
  368. {
  369. struct nixge_hw_dma_bd *cur_p;
  370. cur_p = &priv->tx_bd_v[(priv->tx_bd_tail + num_frag) % TX_BD_NUM];
  371. if (cur_p->status & XAXIDMA_BD_STS_ALL_MASK)
  372. return NETDEV_TX_BUSY;
  373. return 0;
  374. }
  375. static int nixge_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  376. {
  377. struct nixge_priv *priv = netdev_priv(ndev);
  378. struct nixge_hw_dma_bd *cur_p;
  379. struct nixge_tx_skb *tx_skb;
  380. dma_addr_t tail_p;
  381. skb_frag_t *frag;
  382. u32 num_frag;
  383. u32 ii;
  384. num_frag = skb_shinfo(skb)->nr_frags;
  385. cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
  386. tx_skb = &priv->tx_skb[priv->tx_bd_tail];
  387. if (nixge_check_tx_bd_space(priv, num_frag)) {
  388. if (!netif_queue_stopped(ndev))
  389. netif_stop_queue(ndev);
  390. return NETDEV_TX_OK;
  391. }
  392. cur_p->phys = dma_map_single(ndev->dev.parent, skb->data,
  393. skb_headlen(skb), DMA_TO_DEVICE);
  394. if (dma_mapping_error(ndev->dev.parent, cur_p->phys))
  395. goto drop;
  396. cur_p->cntrl = skb_headlen(skb) | XAXIDMA_BD_CTRL_TXSOF_MASK;
  397. tx_skb->skb = NULL;
  398. tx_skb->mapping = cur_p->phys;
  399. tx_skb->size = skb_headlen(skb);
  400. tx_skb->mapped_as_page = false;
  401. for (ii = 0; ii < num_frag; ii++) {
  402. ++priv->tx_bd_tail;
  403. priv->tx_bd_tail %= TX_BD_NUM;
  404. cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
  405. tx_skb = &priv->tx_skb[priv->tx_bd_tail];
  406. frag = &skb_shinfo(skb)->frags[ii];
  407. cur_p->phys = skb_frag_dma_map(ndev->dev.parent, frag, 0,
  408. skb_frag_size(frag),
  409. DMA_TO_DEVICE);
  410. if (dma_mapping_error(ndev->dev.parent, cur_p->phys))
  411. goto frag_err;
  412. cur_p->cntrl = skb_frag_size(frag);
  413. tx_skb->skb = NULL;
  414. tx_skb->mapping = cur_p->phys;
  415. tx_skb->size = skb_frag_size(frag);
  416. tx_skb->mapped_as_page = true;
  417. }
  418. /* last buffer of the frame */
  419. tx_skb->skb = skb;
  420. cur_p->cntrl |= XAXIDMA_BD_CTRL_TXEOF_MASK;
  421. cur_p->app4 = (unsigned long)skb;
  422. tail_p = priv->tx_bd_p + sizeof(*priv->tx_bd_v) * priv->tx_bd_tail;
  423. /* Start the transfer */
  424. nixge_dma_write_reg(priv, XAXIDMA_TX_TDESC_OFFSET, tail_p);
  425. ++priv->tx_bd_tail;
  426. priv->tx_bd_tail %= TX_BD_NUM;
  427. return NETDEV_TX_OK;
  428. frag_err:
  429. for (; ii > 0; ii--) {
  430. if (priv->tx_bd_tail)
  431. priv->tx_bd_tail--;
  432. else
  433. priv->tx_bd_tail = TX_BD_NUM - 1;
  434. tx_skb = &priv->tx_skb[priv->tx_bd_tail];
  435. nixge_tx_skb_unmap(priv, tx_skb);
  436. cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
  437. cur_p->status = 0;
  438. }
  439. dma_unmap_single(priv->ndev->dev.parent,
  440. tx_skb->mapping,
  441. tx_skb->size, DMA_TO_DEVICE);
  442. drop:
  443. ndev->stats.tx_dropped++;
  444. return NETDEV_TX_OK;
  445. }
  446. static int nixge_recv(struct net_device *ndev, int budget)
  447. {
  448. struct nixge_priv *priv = netdev_priv(ndev);
  449. struct sk_buff *skb, *new_skb;
  450. struct nixge_hw_dma_bd *cur_p;
  451. dma_addr_t tail_p = 0;
  452. u32 packets = 0;
  453. u32 length = 0;
  454. u32 size = 0;
  455. cur_p = &priv->rx_bd_v[priv->rx_bd_ci];
  456. while ((cur_p->status & XAXIDMA_BD_STS_COMPLETE_MASK &&
  457. budget > packets)) {
  458. tail_p = priv->rx_bd_p + sizeof(*priv->rx_bd_v) *
  459. priv->rx_bd_ci;
  460. skb = (struct sk_buff *)(cur_p->sw_id_offset);
  461. length = cur_p->status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
  462. if (length > NIXGE_MAX_JUMBO_FRAME_SIZE)
  463. length = NIXGE_MAX_JUMBO_FRAME_SIZE;
  464. dma_unmap_single(ndev->dev.parent, cur_p->phys,
  465. NIXGE_MAX_JUMBO_FRAME_SIZE,
  466. DMA_FROM_DEVICE);
  467. skb_put(skb, length);
  468. skb->protocol = eth_type_trans(skb, ndev);
  469. skb_checksum_none_assert(skb);
  470. /* For now mark them as CHECKSUM_NONE since
  471. * we don't have offload capabilities
  472. */
  473. skb->ip_summed = CHECKSUM_NONE;
  474. napi_gro_receive(&priv->napi, skb);
  475. size += length;
  476. packets++;
  477. new_skb = netdev_alloc_skb_ip_align(ndev,
  478. NIXGE_MAX_JUMBO_FRAME_SIZE);
  479. if (!new_skb)
  480. return packets;
  481. cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
  482. NIXGE_MAX_JUMBO_FRAME_SIZE,
  483. DMA_FROM_DEVICE);
  484. if (dma_mapping_error(ndev->dev.parent, cur_p->phys)) {
  485. /* FIXME: bail out and clean up */
  486. netdev_err(ndev, "Failed to map ...\n");
  487. }
  488. cur_p->cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE;
  489. cur_p->status = 0;
  490. cur_p->sw_id_offset = (u32)new_skb;
  491. ++priv->rx_bd_ci;
  492. priv->rx_bd_ci %= RX_BD_NUM;
  493. cur_p = &priv->rx_bd_v[priv->rx_bd_ci];
  494. }
  495. ndev->stats.rx_packets += packets;
  496. ndev->stats.rx_bytes += size;
  497. if (tail_p)
  498. nixge_dma_write_reg(priv, XAXIDMA_RX_TDESC_OFFSET, tail_p);
  499. return packets;
  500. }
  501. static int nixge_poll(struct napi_struct *napi, int budget)
  502. {
  503. struct nixge_priv *priv = container_of(napi, struct nixge_priv, napi);
  504. int work_done;
  505. u32 status, cr;
  506. work_done = 0;
  507. work_done = nixge_recv(priv->ndev, budget);
  508. if (work_done < budget) {
  509. napi_complete_done(napi, work_done);
  510. status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET);
  511. if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
  512. /* If there's more, reschedule, but clear */
  513. nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
  514. napi_reschedule(napi);
  515. } else {
  516. /* if not, turn on RX IRQs again ... */
  517. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  518. cr |= (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK);
  519. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  520. }
  521. }
  522. return work_done;
  523. }
  524. static irqreturn_t nixge_tx_irq(int irq, void *_ndev)
  525. {
  526. struct nixge_priv *priv = netdev_priv(_ndev);
  527. struct net_device *ndev = _ndev;
  528. unsigned int status;
  529. u32 cr;
  530. status = nixge_dma_read_reg(priv, XAXIDMA_TX_SR_OFFSET);
  531. if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
  532. nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status);
  533. nixge_start_xmit_done(priv->ndev);
  534. goto out;
  535. }
  536. if (!(status & XAXIDMA_IRQ_ALL_MASK)) {
  537. netdev_err(ndev, "No interrupts asserted in Tx path\n");
  538. return IRQ_NONE;
  539. }
  540. if (status & XAXIDMA_IRQ_ERROR_MASK) {
  541. netdev_err(ndev, "DMA Tx error 0x%x\n", status);
  542. netdev_err(ndev, "Current BD is at: 0x%x\n",
  543. (priv->tx_bd_v[priv->tx_bd_ci]).phys);
  544. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  545. /* Disable coalesce, delay timer and error interrupts */
  546. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  547. /* Write to the Tx channel control register */
  548. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
  549. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  550. /* Disable coalesce, delay timer and error interrupts */
  551. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  552. /* Write to the Rx channel control register */
  553. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  554. tasklet_schedule(&priv->dma_err_tasklet);
  555. nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status);
  556. }
  557. out:
  558. return IRQ_HANDLED;
  559. }
  560. static irqreturn_t nixge_rx_irq(int irq, void *_ndev)
  561. {
  562. struct nixge_priv *priv = netdev_priv(_ndev);
  563. struct net_device *ndev = _ndev;
  564. unsigned int status;
  565. u32 cr;
  566. status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET);
  567. if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
  568. /* Turn of IRQs because NAPI */
  569. nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
  570. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  571. cr &= ~(XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK);
  572. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  573. if (napi_schedule_prep(&priv->napi))
  574. __napi_schedule(&priv->napi);
  575. goto out;
  576. }
  577. if (!(status & XAXIDMA_IRQ_ALL_MASK)) {
  578. netdev_err(ndev, "No interrupts asserted in Rx path\n");
  579. return IRQ_NONE;
  580. }
  581. if (status & XAXIDMA_IRQ_ERROR_MASK) {
  582. netdev_err(ndev, "DMA Rx error 0x%x\n", status);
  583. netdev_err(ndev, "Current BD is at: 0x%x\n",
  584. (priv->rx_bd_v[priv->rx_bd_ci]).phys);
  585. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  586. /* Disable coalesce, delay timer and error interrupts */
  587. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  588. /* Finally write to the Tx channel control register */
  589. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
  590. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  591. /* Disable coalesce, delay timer and error interrupts */
  592. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  593. /* write to the Rx channel control register */
  594. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  595. tasklet_schedule(&priv->dma_err_tasklet);
  596. nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
  597. }
  598. out:
  599. return IRQ_HANDLED;
  600. }
  601. static void nixge_dma_err_handler(unsigned long data)
  602. {
  603. struct nixge_priv *lp = (struct nixge_priv *)data;
  604. struct nixge_hw_dma_bd *cur_p;
  605. struct nixge_tx_skb *tx_skb;
  606. u32 cr, i;
  607. __nixge_device_reset(lp, XAXIDMA_TX_CR_OFFSET);
  608. __nixge_device_reset(lp, XAXIDMA_RX_CR_OFFSET);
  609. for (i = 0; i < TX_BD_NUM; i++) {
  610. cur_p = &lp->tx_bd_v[i];
  611. tx_skb = &lp->tx_skb[i];
  612. nixge_tx_skb_unmap(lp, tx_skb);
  613. cur_p->phys = 0;
  614. cur_p->cntrl = 0;
  615. cur_p->status = 0;
  616. cur_p->app0 = 0;
  617. cur_p->app1 = 0;
  618. cur_p->app2 = 0;
  619. cur_p->app3 = 0;
  620. cur_p->app4 = 0;
  621. cur_p->sw_id_offset = 0;
  622. }
  623. for (i = 0; i < RX_BD_NUM; i++) {
  624. cur_p = &lp->rx_bd_v[i];
  625. cur_p->status = 0;
  626. cur_p->app0 = 0;
  627. cur_p->app1 = 0;
  628. cur_p->app2 = 0;
  629. cur_p->app3 = 0;
  630. cur_p->app4 = 0;
  631. }
  632. lp->tx_bd_ci = 0;
  633. lp->tx_bd_tail = 0;
  634. lp->rx_bd_ci = 0;
  635. /* Start updating the Rx channel control register */
  636. cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET);
  637. /* Update the interrupt coalesce count */
  638. cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
  639. (XAXIDMA_DFT_RX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
  640. /* Update the delay timer count */
  641. cr = ((cr & ~XAXIDMA_DELAY_MASK) |
  642. (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  643. /* Enable coalesce, delay timer and error interrupts */
  644. cr |= XAXIDMA_IRQ_ALL_MASK;
  645. /* Finally write to the Rx channel control register */
  646. nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, cr);
  647. /* Start updating the Tx channel control register */
  648. cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET);
  649. /* Update the interrupt coalesce count */
  650. cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
  651. (XAXIDMA_DFT_TX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
  652. /* Update the delay timer count */
  653. cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
  654. (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  655. /* Enable coalesce, delay timer and error interrupts */
  656. cr |= XAXIDMA_IRQ_ALL_MASK;
  657. /* Finally write to the Tx channel control register */
  658. nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, cr);
  659. /* Populate the tail pointer and bring the Rx Axi DMA engine out of
  660. * halted state. This will make the Rx side ready for reception.
  661. */
  662. nixge_dma_write_reg(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p);
  663. cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET);
  664. nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET,
  665. cr | XAXIDMA_CR_RUNSTOP_MASK);
  666. nixge_dma_write_reg(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p +
  667. (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  668. /* Write to the RS (Run-stop) bit in the Tx channel control register.
  669. * Tx channel is now ready to run. But only after we write to the
  670. * tail pointer register that the Tx channel will start transmitting
  671. */
  672. nixge_dma_write_reg(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p);
  673. cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET);
  674. nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET,
  675. cr | XAXIDMA_CR_RUNSTOP_MASK);
  676. }
  677. static int nixge_open(struct net_device *ndev)
  678. {
  679. struct nixge_priv *priv = netdev_priv(ndev);
  680. struct phy_device *phy;
  681. int ret;
  682. nixge_device_reset(ndev);
  683. phy = of_phy_connect(ndev, priv->phy_node,
  684. &nixge_handle_link_change, 0, priv->phy_mode);
  685. if (!phy)
  686. return -ENODEV;
  687. phy_start(phy);
  688. /* Enable tasklets for Axi DMA error handling */
  689. tasklet_init(&priv->dma_err_tasklet, nixge_dma_err_handler,
  690. (unsigned long)priv);
  691. napi_enable(&priv->napi);
  692. /* Enable interrupts for Axi DMA Tx */
  693. ret = request_irq(priv->tx_irq, nixge_tx_irq, 0, ndev->name, ndev);
  694. if (ret)
  695. goto err_tx_irq;
  696. /* Enable interrupts for Axi DMA Rx */
  697. ret = request_irq(priv->rx_irq, nixge_rx_irq, 0, ndev->name, ndev);
  698. if (ret)
  699. goto err_rx_irq;
  700. netif_start_queue(ndev);
  701. return 0;
  702. err_rx_irq:
  703. free_irq(priv->tx_irq, ndev);
  704. err_tx_irq:
  705. phy_stop(phy);
  706. phy_disconnect(phy);
  707. tasklet_kill(&priv->dma_err_tasklet);
  708. netdev_err(ndev, "request_irq() failed\n");
  709. return ret;
  710. }
  711. static int nixge_stop(struct net_device *ndev)
  712. {
  713. struct nixge_priv *priv = netdev_priv(ndev);
  714. u32 cr;
  715. netif_stop_queue(ndev);
  716. napi_disable(&priv->napi);
  717. if (ndev->phydev) {
  718. phy_stop(ndev->phydev);
  719. phy_disconnect(ndev->phydev);
  720. }
  721. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  722. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET,
  723. cr & (~XAXIDMA_CR_RUNSTOP_MASK));
  724. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  725. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET,
  726. cr & (~XAXIDMA_CR_RUNSTOP_MASK));
  727. tasklet_kill(&priv->dma_err_tasklet);
  728. free_irq(priv->tx_irq, ndev);
  729. free_irq(priv->rx_irq, ndev);
  730. nixge_hw_dma_bd_release(ndev);
  731. return 0;
  732. }
  733. static int nixge_change_mtu(struct net_device *ndev, int new_mtu)
  734. {
  735. if (netif_running(ndev))
  736. return -EBUSY;
  737. if ((new_mtu + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) >
  738. NIXGE_MAX_JUMBO_FRAME_SIZE)
  739. return -EINVAL;
  740. ndev->mtu = new_mtu;
  741. return 0;
  742. }
  743. static s32 __nixge_hw_set_mac_address(struct net_device *ndev)
  744. {
  745. struct nixge_priv *priv = netdev_priv(ndev);
  746. nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_LSB,
  747. (ndev->dev_addr[2]) << 24 |
  748. (ndev->dev_addr[3] << 16) |
  749. (ndev->dev_addr[4] << 8) |
  750. (ndev->dev_addr[5] << 0));
  751. nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_MSB,
  752. (ndev->dev_addr[1] | (ndev->dev_addr[0] << 8)));
  753. return 0;
  754. }
  755. static int nixge_net_set_mac_address(struct net_device *ndev, void *p)
  756. {
  757. int err;
  758. err = eth_mac_addr(ndev, p);
  759. if (!err)
  760. __nixge_hw_set_mac_address(ndev);
  761. return err;
  762. }
  763. static const struct net_device_ops nixge_netdev_ops = {
  764. .ndo_open = nixge_open,
  765. .ndo_stop = nixge_stop,
  766. .ndo_start_xmit = nixge_start_xmit,
  767. .ndo_change_mtu = nixge_change_mtu,
  768. .ndo_set_mac_address = nixge_net_set_mac_address,
  769. .ndo_validate_addr = eth_validate_addr,
  770. };
  771. static void nixge_ethtools_get_drvinfo(struct net_device *ndev,
  772. struct ethtool_drvinfo *ed)
  773. {
  774. strlcpy(ed->driver, "nixge", sizeof(ed->driver));
  775. strlcpy(ed->bus_info, "platform", sizeof(ed->driver));
  776. }
  777. static int nixge_ethtools_get_coalesce(struct net_device *ndev,
  778. struct ethtool_coalesce *ecoalesce)
  779. {
  780. struct nixge_priv *priv = netdev_priv(ndev);
  781. u32 regval = 0;
  782. regval = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  783. ecoalesce->rx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
  784. >> XAXIDMA_COALESCE_SHIFT;
  785. regval = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  786. ecoalesce->tx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
  787. >> XAXIDMA_COALESCE_SHIFT;
  788. return 0;
  789. }
  790. static int nixge_ethtools_set_coalesce(struct net_device *ndev,
  791. struct ethtool_coalesce *ecoalesce)
  792. {
  793. struct nixge_priv *priv = netdev_priv(ndev);
  794. if (netif_running(ndev)) {
  795. netdev_err(ndev,
  796. "Please stop netif before applying configuration\n");
  797. return -EBUSY;
  798. }
  799. if (ecoalesce->rx_coalesce_usecs ||
  800. ecoalesce->rx_coalesce_usecs_irq ||
  801. ecoalesce->rx_max_coalesced_frames_irq ||
  802. ecoalesce->tx_coalesce_usecs ||
  803. ecoalesce->tx_coalesce_usecs_irq ||
  804. ecoalesce->tx_max_coalesced_frames_irq ||
  805. ecoalesce->stats_block_coalesce_usecs ||
  806. ecoalesce->use_adaptive_rx_coalesce ||
  807. ecoalesce->use_adaptive_tx_coalesce ||
  808. ecoalesce->pkt_rate_low ||
  809. ecoalesce->rx_coalesce_usecs_low ||
  810. ecoalesce->rx_max_coalesced_frames_low ||
  811. ecoalesce->tx_coalesce_usecs_low ||
  812. ecoalesce->tx_max_coalesced_frames_low ||
  813. ecoalesce->pkt_rate_high ||
  814. ecoalesce->rx_coalesce_usecs_high ||
  815. ecoalesce->rx_max_coalesced_frames_high ||
  816. ecoalesce->tx_coalesce_usecs_high ||
  817. ecoalesce->tx_max_coalesced_frames_high ||
  818. ecoalesce->rate_sample_interval)
  819. return -EOPNOTSUPP;
  820. if (ecoalesce->rx_max_coalesced_frames)
  821. priv->coalesce_count_rx = ecoalesce->rx_max_coalesced_frames;
  822. if (ecoalesce->tx_max_coalesced_frames)
  823. priv->coalesce_count_tx = ecoalesce->tx_max_coalesced_frames;
  824. return 0;
  825. }
  826. static int nixge_ethtools_set_phys_id(struct net_device *ndev,
  827. enum ethtool_phys_id_state state)
  828. {
  829. struct nixge_priv *priv = netdev_priv(ndev);
  830. u32 ctrl;
  831. ctrl = nixge_ctrl_read_reg(priv, NIXGE_REG_LED_CTL);
  832. switch (state) {
  833. case ETHTOOL_ID_ACTIVE:
  834. ctrl |= NIXGE_ID_LED_CTL_EN;
  835. /* Enable identification LED override*/
  836. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  837. return 2;
  838. case ETHTOOL_ID_ON:
  839. ctrl |= NIXGE_ID_LED_CTL_VAL;
  840. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  841. break;
  842. case ETHTOOL_ID_OFF:
  843. ctrl &= ~NIXGE_ID_LED_CTL_VAL;
  844. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  845. break;
  846. case ETHTOOL_ID_INACTIVE:
  847. /* Restore LED settings */
  848. ctrl &= ~NIXGE_ID_LED_CTL_EN;
  849. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  850. break;
  851. }
  852. return 0;
  853. }
  854. static const struct ethtool_ops nixge_ethtool_ops = {
  855. .get_drvinfo = nixge_ethtools_get_drvinfo,
  856. .get_coalesce = nixge_ethtools_get_coalesce,
  857. .set_coalesce = nixge_ethtools_set_coalesce,
  858. .set_phys_id = nixge_ethtools_set_phys_id,
  859. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  860. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  861. .get_link = ethtool_op_get_link,
  862. };
  863. static int nixge_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  864. {
  865. struct nixge_priv *priv = bus->priv;
  866. u32 status, tmp;
  867. int err;
  868. u16 device;
  869. if (reg & MII_ADDR_C45) {
  870. device = (reg >> 16) & 0x1f;
  871. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff);
  872. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS)
  873. | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  874. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  875. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  876. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  877. !status, 10, 1000);
  878. if (err) {
  879. dev_err(priv->dev, "timeout setting address");
  880. return err;
  881. }
  882. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_READ) |
  883. NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  884. } else {
  885. device = reg & 0x1f;
  886. tmp = NIXGE_MDIO_CLAUSE22 | NIXGE_MDIO_OP(NIXGE_MDIO_C22_READ) |
  887. NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  888. }
  889. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  890. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  891. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  892. !status, 10, 1000);
  893. if (err) {
  894. dev_err(priv->dev, "timeout setting read command");
  895. return err;
  896. }
  897. status = nixge_ctrl_read_reg(priv, NIXGE_REG_MDIO_DATA);
  898. return status;
  899. }
  900. static int nixge_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 val)
  901. {
  902. struct nixge_priv *priv = bus->priv;
  903. u32 status, tmp;
  904. u16 device;
  905. int err;
  906. if (reg & MII_ADDR_C45) {
  907. device = (reg >> 16) & 0x1f;
  908. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff);
  909. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS)
  910. | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  911. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  912. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  913. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  914. !status, 10, 1000);
  915. if (err) {
  916. dev_err(priv->dev, "timeout setting address");
  917. return err;
  918. }
  919. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_WRITE)
  920. | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  921. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val);
  922. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  923. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  924. !status, 10, 1000);
  925. if (err)
  926. dev_err(priv->dev, "timeout setting write command");
  927. } else {
  928. device = reg & 0x1f;
  929. tmp = NIXGE_MDIO_CLAUSE22 |
  930. NIXGE_MDIO_OP(NIXGE_MDIO_C22_WRITE) |
  931. NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  932. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val);
  933. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  934. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  935. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  936. !status, 10, 1000);
  937. if (err)
  938. dev_err(priv->dev, "timeout setting write command");
  939. }
  940. return err;
  941. }
  942. static int nixge_mdio_setup(struct nixge_priv *priv, struct device_node *np)
  943. {
  944. struct mii_bus *bus;
  945. bus = devm_mdiobus_alloc(priv->dev);
  946. if (!bus)
  947. return -ENOMEM;
  948. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(priv->dev));
  949. bus->priv = priv;
  950. bus->name = "nixge_mii_bus";
  951. bus->read = nixge_mdio_read;
  952. bus->write = nixge_mdio_write;
  953. bus->parent = priv->dev;
  954. priv->mii_bus = bus;
  955. return of_mdiobus_register(bus, np);
  956. }
  957. static void *nixge_get_nvmem_address(struct device *dev)
  958. {
  959. struct nvmem_cell *cell;
  960. size_t cell_size;
  961. char *mac;
  962. cell = nvmem_cell_get(dev, "address");
  963. if (IS_ERR(cell))
  964. return NULL;
  965. mac = nvmem_cell_read(cell, &cell_size);
  966. nvmem_cell_put(cell);
  967. return mac;
  968. }
  969. static int nixge_probe(struct platform_device *pdev)
  970. {
  971. struct nixge_priv *priv;
  972. struct net_device *ndev;
  973. struct resource *dmares;
  974. const u8 *mac_addr;
  975. int err;
  976. ndev = alloc_etherdev(sizeof(*priv));
  977. if (!ndev)
  978. return -ENOMEM;
  979. platform_set_drvdata(pdev, ndev);
  980. SET_NETDEV_DEV(ndev, &pdev->dev);
  981. ndev->features = NETIF_F_SG;
  982. ndev->netdev_ops = &nixge_netdev_ops;
  983. ndev->ethtool_ops = &nixge_ethtool_ops;
  984. /* MTU range: 64 - 9000 */
  985. ndev->min_mtu = 64;
  986. ndev->max_mtu = NIXGE_JUMBO_MTU;
  987. mac_addr = nixge_get_nvmem_address(&pdev->dev);
  988. if (mac_addr && is_valid_ether_addr(mac_addr)) {
  989. ether_addr_copy(ndev->dev_addr, mac_addr);
  990. kfree(mac_addr);
  991. } else {
  992. eth_hw_addr_random(ndev);
  993. }
  994. priv = netdev_priv(ndev);
  995. priv->ndev = ndev;
  996. priv->dev = &pdev->dev;
  997. netif_napi_add(ndev, &priv->napi, nixge_poll, NAPI_POLL_WEIGHT);
  998. dmares = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  999. priv->dma_regs = devm_ioremap_resource(&pdev->dev, dmares);
  1000. if (IS_ERR(priv->dma_regs)) {
  1001. netdev_err(ndev, "failed to map dma regs\n");
  1002. return PTR_ERR(priv->dma_regs);
  1003. }
  1004. priv->ctrl_regs = priv->dma_regs + NIXGE_REG_CTRL_OFFSET;
  1005. __nixge_hw_set_mac_address(ndev);
  1006. priv->tx_irq = platform_get_irq_byname(pdev, "tx");
  1007. if (priv->tx_irq < 0) {
  1008. netdev_err(ndev, "could not find 'tx' irq");
  1009. return priv->tx_irq;
  1010. }
  1011. priv->rx_irq = platform_get_irq_byname(pdev, "rx");
  1012. if (priv->rx_irq < 0) {
  1013. netdev_err(ndev, "could not find 'rx' irq");
  1014. return priv->rx_irq;
  1015. }
  1016. priv->coalesce_count_rx = XAXIDMA_DFT_RX_THRESHOLD;
  1017. priv->coalesce_count_tx = XAXIDMA_DFT_TX_THRESHOLD;
  1018. err = nixge_mdio_setup(priv, pdev->dev.of_node);
  1019. if (err) {
  1020. netdev_err(ndev, "error registering mdio bus");
  1021. goto free_netdev;
  1022. }
  1023. priv->phy_mode = of_get_phy_mode(pdev->dev.of_node);
  1024. if (priv->phy_mode < 0) {
  1025. netdev_err(ndev, "not find \"phy-mode\" property\n");
  1026. err = -EINVAL;
  1027. goto unregister_mdio;
  1028. }
  1029. priv->phy_node = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
  1030. if (!priv->phy_node) {
  1031. netdev_err(ndev, "not find \"phy-handle\" property\n");
  1032. err = -EINVAL;
  1033. goto unregister_mdio;
  1034. }
  1035. err = register_netdev(priv->ndev);
  1036. if (err) {
  1037. netdev_err(ndev, "register_netdev() error (%i)\n", err);
  1038. goto unregister_mdio;
  1039. }
  1040. return 0;
  1041. unregister_mdio:
  1042. mdiobus_unregister(priv->mii_bus);
  1043. free_netdev:
  1044. free_netdev(ndev);
  1045. return err;
  1046. }
  1047. static int nixge_remove(struct platform_device *pdev)
  1048. {
  1049. struct net_device *ndev = platform_get_drvdata(pdev);
  1050. struct nixge_priv *priv = netdev_priv(ndev);
  1051. unregister_netdev(ndev);
  1052. mdiobus_unregister(priv->mii_bus);
  1053. free_netdev(ndev);
  1054. return 0;
  1055. }
  1056. /* Match table for of_platform binding */
  1057. static const struct of_device_id nixge_dt_ids[] = {
  1058. { .compatible = "ni,xge-enet-2.00", },
  1059. {},
  1060. };
  1061. MODULE_DEVICE_TABLE(of, nixge_dt_ids);
  1062. static struct platform_driver nixge_driver = {
  1063. .probe = nixge_probe,
  1064. .remove = nixge_remove,
  1065. .driver = {
  1066. .name = "nixge",
  1067. .of_match_table = of_match_ptr(nixge_dt_ids),
  1068. },
  1069. };
  1070. module_platform_driver(nixge_driver);
  1071. MODULE_LICENSE("GPL v2");
  1072. MODULE_DESCRIPTION("National Instruments XGE Management MAC");
  1073. MODULE_AUTHOR("Moritz Fischer <mdf@kernel.org>");