mt7530.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef __MT7530_H
  14. #define __MT7530_H
  15. #define MT7530_NUM_PORTS 7
  16. #define MT7530_CPU_PORT 6
  17. #define MT7530_NUM_FDB_RECORDS 2048
  18. #define MT7530_ALL_MEMBERS 0xff
  19. #define NUM_TRGMII_CTRL 5
  20. #define TRGMII_BASE(x) (0x10000 + (x))
  21. /* Registers to ethsys access */
  22. #define ETHSYS_CLKCFG0 0x2c
  23. #define ETHSYS_TRGMII_CLK_SEL362_5 BIT(11)
  24. #define SYSC_REG_RSTCTRL 0x34
  25. #define RESET_MCM BIT(2)
  26. /* Registers to mac forward control for unknown frames */
  27. #define MT7530_MFC 0x10
  28. #define BC_FFP(x) (((x) & 0xff) << 24)
  29. #define UNM_FFP(x) (((x) & 0xff) << 16)
  30. #define UNU_FFP(x) (((x) & 0xff) << 8)
  31. #define UNU_FFP_MASK UNU_FFP(~0)
  32. /* Registers for address table access */
  33. #define MT7530_ATA1 0x74
  34. #define STATIC_EMP 0
  35. #define STATIC_ENT 3
  36. #define MT7530_ATA2 0x78
  37. /* Register for address table write data */
  38. #define MT7530_ATWD 0x7c
  39. /* Register for address table control */
  40. #define MT7530_ATC 0x80
  41. #define ATC_HASH (((x) & 0xfff) << 16)
  42. #define ATC_BUSY BIT(15)
  43. #define ATC_SRCH_END BIT(14)
  44. #define ATC_SRCH_HIT BIT(13)
  45. #define ATC_INVALID BIT(12)
  46. #define ATC_MAT(x) (((x) & 0xf) << 8)
  47. #define ATC_MAT_MACTAB ATC_MAT(0)
  48. enum mt7530_fdb_cmd {
  49. MT7530_FDB_READ = 0,
  50. MT7530_FDB_WRITE = 1,
  51. MT7530_FDB_FLUSH = 2,
  52. MT7530_FDB_START = 4,
  53. MT7530_FDB_NEXT = 5,
  54. };
  55. /* Registers for table search read address */
  56. #define MT7530_TSRA1 0x84
  57. #define MAC_BYTE_0 24
  58. #define MAC_BYTE_1 16
  59. #define MAC_BYTE_2 8
  60. #define MAC_BYTE_3 0
  61. #define MAC_BYTE_MASK 0xff
  62. #define MT7530_TSRA2 0x88
  63. #define MAC_BYTE_4 24
  64. #define MAC_BYTE_5 16
  65. #define CVID 0
  66. #define CVID_MASK 0xfff
  67. #define MT7530_ATRD 0x8C
  68. #define AGE_TIMER 24
  69. #define AGE_TIMER_MASK 0xff
  70. #define PORT_MAP 4
  71. #define PORT_MAP_MASK 0xff
  72. #define ENT_STATUS 2
  73. #define ENT_STATUS_MASK 0x3
  74. /* Register for vlan table control */
  75. #define MT7530_VTCR 0x90
  76. #define VTCR_BUSY BIT(31)
  77. #define VTCR_INVALID BIT(16)
  78. #define VTCR_FUNC(x) (((x) & 0xf) << 12)
  79. #define VTCR_VID ((x) & 0xfff)
  80. enum mt7530_vlan_cmd {
  81. /* Read/Write the specified VID entry from VAWD register based
  82. * on VID.
  83. */
  84. MT7530_VTCR_RD_VID = 0,
  85. MT7530_VTCR_WR_VID = 1,
  86. };
  87. /* Register for setup vlan and acl write data */
  88. #define MT7530_VAWD1 0x94
  89. #define PORT_STAG BIT(31)
  90. /* Independent VLAN Learning */
  91. #define IVL_MAC BIT(30)
  92. /* Per VLAN Egress Tag Control */
  93. #define VTAG_EN BIT(28)
  94. /* VLAN Member Control */
  95. #define PORT_MEM(x) (((x) & 0xff) << 16)
  96. /* VLAN Entry Valid */
  97. #define VLAN_VALID BIT(0)
  98. #define PORT_MEM_SHFT 16
  99. #define PORT_MEM_MASK 0xff
  100. #define MT7530_VAWD2 0x98
  101. /* Egress Tag Control */
  102. #define ETAG_CTRL_P(p, x) (((x) & 0x3) << ((p) << 1))
  103. #define ETAG_CTRL_P_MASK(p) ETAG_CTRL_P(p, 3)
  104. enum mt7530_vlan_egress_attr {
  105. MT7530_VLAN_EGRESS_UNTAG = 0,
  106. MT7530_VLAN_EGRESS_TAG = 2,
  107. MT7530_VLAN_EGRESS_STACK = 3,
  108. };
  109. /* Register for port STP state control */
  110. #define MT7530_SSP_P(x) (0x2000 + ((x) * 0x100))
  111. #define FID_PST(x) ((x) & 0x3)
  112. #define FID_PST_MASK FID_PST(0x3)
  113. enum mt7530_stp_state {
  114. MT7530_STP_DISABLED = 0,
  115. MT7530_STP_BLOCKING = 1,
  116. MT7530_STP_LISTENING = 1,
  117. MT7530_STP_LEARNING = 2,
  118. MT7530_STP_FORWARDING = 3
  119. };
  120. /* Register for port control */
  121. #define MT7530_PCR_P(x) (0x2004 + ((x) * 0x100))
  122. #define PORT_VLAN(x) ((x) & 0x3)
  123. enum mt7530_port_mode {
  124. /* Port Matrix Mode: Frames are forwarded by the PCR_MATRIX members. */
  125. MT7530_PORT_MATRIX_MODE = PORT_VLAN(0),
  126. /* Security Mode: Discard any frame due to ingress membership
  127. * violation or VID missed on the VLAN table.
  128. */
  129. MT7530_PORT_SECURITY_MODE = PORT_VLAN(3),
  130. };
  131. #define PCR_MATRIX(x) (((x) & 0xff) << 16)
  132. #define PORT_PRI(x) (((x) & 0x7) << 24)
  133. #define EG_TAG(x) (((x) & 0x3) << 28)
  134. #define PCR_MATRIX_MASK PCR_MATRIX(0xff)
  135. #define PCR_MATRIX_CLR PCR_MATRIX(0)
  136. #define PCR_PORT_VLAN_MASK PORT_VLAN(3)
  137. /* Register for port security control */
  138. #define MT7530_PSC_P(x) (0x200c + ((x) * 0x100))
  139. #define SA_DIS BIT(4)
  140. /* Register for port vlan control */
  141. #define MT7530_PVC_P(x) (0x2010 + ((x) * 0x100))
  142. #define PORT_SPEC_TAG BIT(5)
  143. #define VLAN_ATTR(x) (((x) & 0x3) << 6)
  144. #define VLAN_ATTR_MASK VLAN_ATTR(3)
  145. enum mt7530_vlan_port_attr {
  146. MT7530_VLAN_USER = 0,
  147. MT7530_VLAN_TRANSPARENT = 3,
  148. };
  149. #define STAG_VPID (((x) & 0xffff) << 16)
  150. /* Register for port port-and-protocol based vlan 1 control */
  151. #define MT7530_PPBV1_P(x) (0x2014 + ((x) * 0x100))
  152. #define G0_PORT_VID(x) (((x) & 0xfff) << 0)
  153. #define G0_PORT_VID_MASK G0_PORT_VID(0xfff)
  154. #define G0_PORT_VID_DEF G0_PORT_VID(1)
  155. /* Register for port MAC control register */
  156. #define MT7530_PMCR_P(x) (0x3000 + ((x) * 0x100))
  157. #define PMCR_IFG_XMIT(x) (((x) & 0x3) << 18)
  158. #define PMCR_MAC_MODE BIT(16)
  159. #define PMCR_FORCE_MODE BIT(15)
  160. #define PMCR_TX_EN BIT(14)
  161. #define PMCR_RX_EN BIT(13)
  162. #define PMCR_BACKOFF_EN BIT(9)
  163. #define PMCR_BACKPR_EN BIT(8)
  164. #define PMCR_TX_FC_EN BIT(5)
  165. #define PMCR_RX_FC_EN BIT(4)
  166. #define PMCR_FORCE_SPEED_1000 BIT(3)
  167. #define PMCR_FORCE_SPEED_100 BIT(2)
  168. #define PMCR_FORCE_FDX BIT(1)
  169. #define PMCR_FORCE_LNK BIT(0)
  170. #define PMCR_COMMON_LINK (PMCR_IFG_XMIT(1) | PMCR_MAC_MODE | \
  171. PMCR_BACKOFF_EN | PMCR_BACKPR_EN | \
  172. PMCR_TX_EN | PMCR_RX_EN | \
  173. PMCR_TX_FC_EN | PMCR_RX_FC_EN)
  174. #define PMCR_CPUP_LINK (PMCR_COMMON_LINK | PMCR_FORCE_MODE | \
  175. PMCR_FORCE_SPEED_1000 | \
  176. PMCR_FORCE_FDX | \
  177. PMCR_FORCE_LNK)
  178. #define PMCR_USERP_LINK PMCR_COMMON_LINK
  179. #define PMCR_FIXED_LINK (PMCR_IFG_XMIT(1) | PMCR_MAC_MODE | \
  180. PMCR_FORCE_MODE | PMCR_TX_EN | \
  181. PMCR_RX_EN | PMCR_BACKPR_EN | \
  182. PMCR_BACKOFF_EN | \
  183. PMCR_FORCE_SPEED_1000 | \
  184. PMCR_FORCE_FDX | \
  185. PMCR_FORCE_LNK)
  186. #define PMCR_FIXED_LINK_FC (PMCR_FIXED_LINK | \
  187. PMCR_TX_FC_EN | PMCR_RX_FC_EN)
  188. #define MT7530_PMSR_P(x) (0x3008 + (x) * 0x100)
  189. /* Register for MIB */
  190. #define MT7530_PORT_MIB_COUNTER(x) (0x4000 + (x) * 0x100)
  191. #define MT7530_MIB_CCR 0x4fe0
  192. #define CCR_MIB_ENABLE BIT(31)
  193. #define CCR_RX_OCT_CNT_GOOD BIT(7)
  194. #define CCR_RX_OCT_CNT_BAD BIT(6)
  195. #define CCR_TX_OCT_CNT_GOOD BIT(5)
  196. #define CCR_TX_OCT_CNT_BAD BIT(4)
  197. #define CCR_MIB_FLUSH (CCR_RX_OCT_CNT_GOOD | \
  198. CCR_RX_OCT_CNT_BAD | \
  199. CCR_TX_OCT_CNT_GOOD | \
  200. CCR_TX_OCT_CNT_BAD)
  201. #define CCR_MIB_ACTIVATE (CCR_MIB_ENABLE | \
  202. CCR_RX_OCT_CNT_GOOD | \
  203. CCR_RX_OCT_CNT_BAD | \
  204. CCR_TX_OCT_CNT_GOOD | \
  205. CCR_TX_OCT_CNT_BAD)
  206. /* Register for system reset */
  207. #define MT7530_SYS_CTRL 0x7000
  208. #define SYS_CTRL_PHY_RST BIT(2)
  209. #define SYS_CTRL_SW_RST BIT(1)
  210. #define SYS_CTRL_REG_RST BIT(0)
  211. /* Register for hw trap status */
  212. #define MT7530_HWTRAP 0x7800
  213. /* Register for hw trap modification */
  214. #define MT7530_MHWTRAP 0x7804
  215. #define MHWTRAP_MANUAL BIT(16)
  216. #define MHWTRAP_P5_MAC_SEL BIT(13)
  217. #define MHWTRAP_P6_DIS BIT(8)
  218. #define MHWTRAP_P5_RGMII_MODE BIT(7)
  219. #define MHWTRAP_P5_DIS BIT(6)
  220. #define MHWTRAP_PHY_ACCESS BIT(5)
  221. /* Register for TOP signal control */
  222. #define MT7530_TOP_SIG_CTRL 0x7808
  223. #define TOP_SIG_CTRL_NORMAL (BIT(17) | BIT(16))
  224. #define MT7530_IO_DRV_CR 0x7810
  225. #define P5_IO_CLK_DRV(x) ((x) & 0x3)
  226. #define P5_IO_DATA_DRV(x) (((x) & 0x3) << 4)
  227. #define MT7530_P6ECR 0x7830
  228. #define P6_INTF_MODE_MASK 0x3
  229. #define P6_INTF_MODE(x) ((x) & 0x3)
  230. /* Registers for TRGMII on the both side */
  231. #define MT7530_TRGMII_RCK_CTRL 0x7a00
  232. #define GSW_TRGMII_RCK_CTRL 0x300
  233. #define RX_RST BIT(31)
  234. #define RXC_DQSISEL BIT(30)
  235. #define DQSI1_TAP_MASK (0x7f << 8)
  236. #define DQSI0_TAP_MASK 0x7f
  237. #define DQSI1_TAP(x) (((x) & 0x7f) << 8)
  238. #define DQSI0_TAP(x) ((x) & 0x7f)
  239. #define MT7530_TRGMII_RCK_RTT 0x7a04
  240. #define GSW_TRGMII_RCK_RTT 0x304
  241. #define DQS1_GATE BIT(31)
  242. #define DQS0_GATE BIT(30)
  243. #define MT7530_TRGMII_RD(x) (0x7a10 + (x) * 8)
  244. #define GSW_TRGMII_RD(x) (0x310 + (x) * 8)
  245. #define BSLIP_EN BIT(31)
  246. #define EDGE_CHK BIT(30)
  247. #define RD_TAP_MASK 0x7f
  248. #define RD_TAP(x) ((x) & 0x7f)
  249. #define GSW_TRGMII_TXCTRL 0x340
  250. #define MT7530_TRGMII_TXCTRL 0x7a40
  251. #define TRAIN_TXEN BIT(31)
  252. #define TXC_INV BIT(30)
  253. #define TX_RST BIT(28)
  254. #define MT7530_TRGMII_TD_ODT(i) (0x7a54 + 8 * (i))
  255. #define GSW_TRGMII_TD_ODT(i) (0x354 + 8 * (i))
  256. #define TD_DM_DRVP(x) ((x) & 0xf)
  257. #define TD_DM_DRVN(x) (((x) & 0xf) << 4)
  258. #define GSW_INTF_MODE 0x390
  259. #define INTF_MODE_TRGMII BIT(1)
  260. #define MT7530_TRGMII_TCK_CTRL 0x7a78
  261. #define TCK_TAP(x) (((x) & 0xf) << 8)
  262. #define MT7530_P5RGMIIRXCR 0x7b00
  263. #define CSR_RGMII_EDGE_ALIGN BIT(8)
  264. #define CSR_RGMII_RXC_0DEG_CFG(x) ((x) & 0xf)
  265. #define MT7530_P5RGMIITXCR 0x7b04
  266. #define CSR_RGMII_TXC_CFG(x) ((x) & 0x1f)
  267. #define MT7530_CREV 0x7ffc
  268. #define CHIP_NAME_SHIFT 16
  269. #define MT7530_ID 0x7530
  270. /* Registers for core PLL access through mmd indirect */
  271. #define CORE_PLL_GROUP2 0x401
  272. #define RG_SYSPLL_EN_NORMAL BIT(15)
  273. #define RG_SYSPLL_VODEN BIT(14)
  274. #define RG_SYSPLL_LF BIT(13)
  275. #define RG_SYSPLL_RST_DLY(x) (((x) & 0x3) << 12)
  276. #define RG_SYSPLL_LVROD_EN BIT(10)
  277. #define RG_SYSPLL_PREDIV(x) (((x) & 0x3) << 8)
  278. #define RG_SYSPLL_POSDIV(x) (((x) & 0x3) << 5)
  279. #define RG_SYSPLL_FBKSEL BIT(4)
  280. #define RT_SYSPLL_EN_AFE_OLT BIT(0)
  281. #define CORE_PLL_GROUP4 0x403
  282. #define RG_SYSPLL_DDSFBK_EN BIT(12)
  283. #define RG_SYSPLL_BIAS_EN BIT(11)
  284. #define RG_SYSPLL_BIAS_LPF_EN BIT(10)
  285. #define CORE_PLL_GROUP5 0x404
  286. #define RG_LCDDS_PCW_NCPO1(x) ((x) & 0xffff)
  287. #define CORE_PLL_GROUP6 0x405
  288. #define RG_LCDDS_PCW_NCPO0(x) ((x) & 0xffff)
  289. #define CORE_PLL_GROUP7 0x406
  290. #define RG_LCDDS_PWDB BIT(15)
  291. #define RG_LCDDS_ISO_EN BIT(13)
  292. #define RG_LCCDS_C(x) (((x) & 0x7) << 4)
  293. #define RG_LCDDS_PCW_NCPO_CHG BIT(3)
  294. #define CORE_PLL_GROUP10 0x409
  295. #define RG_LCDDS_SSC_DELTA(x) ((x) & 0xfff)
  296. #define CORE_PLL_GROUP11 0x40a
  297. #define RG_LCDDS_SSC_DELTA1(x) ((x) & 0xfff)
  298. #define CORE_GSWPLL_GRP1 0x40d
  299. #define RG_GSWPLL_PREDIV(x) (((x) & 0x3) << 14)
  300. #define RG_GSWPLL_POSDIV_200M(x) (((x) & 0x3) << 12)
  301. #define RG_GSWPLL_EN_PRE BIT(11)
  302. #define RG_GSWPLL_FBKSEL BIT(10)
  303. #define RG_GSWPLL_BP BIT(9)
  304. #define RG_GSWPLL_BR BIT(8)
  305. #define RG_GSWPLL_FBKDIV_200M(x) ((x) & 0xff)
  306. #define CORE_GSWPLL_GRP2 0x40e
  307. #define RG_GSWPLL_POSDIV_500M(x) (((x) & 0x3) << 8)
  308. #define RG_GSWPLL_FBKDIV_500M(x) ((x) & 0xff)
  309. #define CORE_TRGMII_GSW_CLK_CG 0x410
  310. #define REG_GSWCK_EN BIT(0)
  311. #define REG_TRGMIICK_EN BIT(1)
  312. #define MIB_DESC(_s, _o, _n) \
  313. { \
  314. .size = (_s), \
  315. .offset = (_o), \
  316. .name = (_n), \
  317. }
  318. struct mt7530_mib_desc {
  319. unsigned int size;
  320. unsigned int offset;
  321. const char *name;
  322. };
  323. struct mt7530_fdb {
  324. u16 vid;
  325. u8 port_mask;
  326. u8 aging;
  327. u8 mac[6];
  328. bool noarp;
  329. };
  330. /* struct mt7530_port - This is the main data structure for holding the state
  331. * of the port.
  332. * @enable: The status used for show port is enabled or not.
  333. * @pm: The matrix used to show all connections with the port.
  334. * @pvid: The VLAN specified is to be considered a PVID at ingress. Any
  335. * untagged frames will be assigned to the related VLAN.
  336. * @vlan_filtering: The flags indicating whether the port that can recognize
  337. * VLAN-tagged frames.
  338. */
  339. struct mt7530_port {
  340. bool enable;
  341. u32 pm;
  342. u16 pvid;
  343. bool vlan_filtering;
  344. };
  345. /* struct mt7530_priv - This is the main data structure for holding the state
  346. * of the driver
  347. * @dev: The device pointer
  348. * @ds: The pointer to the dsa core structure
  349. * @bus: The bus used for the device and built-in PHY
  350. * @rstc: The pointer to reset control used by MCM
  351. * @ethernet: The regmap used for access TRGMII-based registers
  352. * @core_pwr: The power supplied into the core
  353. * @io_pwr: The power supplied into the I/O
  354. * @reset: The descriptor for GPIO line tied to its reset pin
  355. * @mcm: Flag for distinguishing if standalone IC or module
  356. * coupling
  357. * @ports: Holding the state among ports
  358. * @reg_mutex: The lock for protecting among process accessing
  359. * registers
  360. */
  361. struct mt7530_priv {
  362. struct device *dev;
  363. struct dsa_switch *ds;
  364. struct mii_bus *bus;
  365. struct reset_control *rstc;
  366. struct regmap *ethernet;
  367. struct regulator *core_pwr;
  368. struct regulator *io_pwr;
  369. struct gpio_desc *reset;
  370. bool mcm;
  371. struct mt7530_port ports[MT7530_NUM_PORTS];
  372. /* protect among processes for registers access*/
  373. struct mutex reg_mutex;
  374. };
  375. struct mt7530_hw_vlan_entry {
  376. int port;
  377. u8 old_members;
  378. bool untagged;
  379. };
  380. static inline void mt7530_hw_vlan_entry_init(struct mt7530_hw_vlan_entry *e,
  381. int port, bool untagged)
  382. {
  383. e->port = port;
  384. e->untagged = untagged;
  385. }
  386. typedef void (*mt7530_vlan_op)(struct mt7530_priv *,
  387. struct mt7530_hw_vlan_entry *);
  388. struct mt7530_hw_stats {
  389. const char *string;
  390. u16 reg;
  391. u8 sizeof_stat;
  392. };
  393. struct mt7530_dummy_poll {
  394. struct mt7530_priv *priv;
  395. u32 reg;
  396. };
  397. static inline void INIT_MT7530_DUMMY_POLL(struct mt7530_dummy_poll *p,
  398. struct mt7530_priv *priv, u32 reg)
  399. {
  400. p->priv = priv;
  401. p->reg = reg;
  402. }
  403. #endif /* __MT7530_H */