bcm_sf2.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/phylink.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  36. {
  37. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  38. unsigned int i;
  39. u32 reg, offset;
  40. if (priv->type == BCM7445_DEVICE_ID)
  41. offset = CORE_STS_OVERRIDE_IMP;
  42. else
  43. offset = CORE_STS_OVERRIDE_IMP2;
  44. /* Enable the port memories */
  45. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  46. reg &= ~P_TXQ_PSM_VDD(port);
  47. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  48. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  49. reg = core_readl(priv, CORE_IMP_CTL);
  50. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  51. reg &= ~(RX_DIS | TX_DIS);
  52. core_writel(priv, reg, CORE_IMP_CTL);
  53. /* Enable forwarding */
  54. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  55. /* Enable IMP port in dumb mode */
  56. reg = core_readl(priv, CORE_SWITCH_CTRL);
  57. reg |= MII_DUMB_FWDG_EN;
  58. core_writel(priv, reg, CORE_SWITCH_CTRL);
  59. /* Configure Traffic Class to QoS mapping, allow each priority to map
  60. * to a different queue number
  61. */
  62. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  63. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  64. reg |= i << (PRT_TO_QID_SHIFT * i);
  65. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  66. b53_brcm_hdr_setup(ds, port);
  67. /* Force link status for IMP port */
  68. reg = core_readl(priv, offset);
  69. reg |= (MII_SW_OR | LINK_STS);
  70. core_writel(priv, reg, offset);
  71. }
  72. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  73. {
  74. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  75. u32 reg;
  76. reg = reg_readl(priv, REG_SPHY_CNTRL);
  77. if (enable) {
  78. reg |= PHY_RESET;
  79. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  80. reg_writel(priv, reg, REG_SPHY_CNTRL);
  81. udelay(21);
  82. reg = reg_readl(priv, REG_SPHY_CNTRL);
  83. reg &= ~PHY_RESET;
  84. } else {
  85. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  86. reg_writel(priv, reg, REG_SPHY_CNTRL);
  87. mdelay(1);
  88. reg |= CK25_DIS;
  89. }
  90. reg_writel(priv, reg, REG_SPHY_CNTRL);
  91. /* Use PHY-driven LED signaling */
  92. if (!enable) {
  93. reg = reg_readl(priv, REG_LED_CNTRL(0));
  94. reg |= SPDLNK_SRC_SEL;
  95. reg_writel(priv, reg, REG_LED_CNTRL(0));
  96. }
  97. }
  98. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  99. int port)
  100. {
  101. unsigned int off;
  102. switch (port) {
  103. case 7:
  104. off = P7_IRQ_OFF;
  105. break;
  106. case 0:
  107. /* Port 0 interrupts are located on the first bank */
  108. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  109. return;
  110. default:
  111. off = P_IRQ_OFF(port);
  112. break;
  113. }
  114. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  115. }
  116. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  117. int port)
  118. {
  119. unsigned int off;
  120. switch (port) {
  121. case 7:
  122. off = P7_IRQ_OFF;
  123. break;
  124. case 0:
  125. /* Port 0 interrupts are located on the first bank */
  126. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  127. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  128. return;
  129. default:
  130. off = P_IRQ_OFF(port);
  131. break;
  132. }
  133. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  134. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  135. }
  136. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  137. struct phy_device *phy)
  138. {
  139. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  140. unsigned int i;
  141. u32 reg;
  142. /* Clear the memory power down */
  143. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  144. reg &= ~P_TXQ_PSM_VDD(port);
  145. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  146. /* Enable Broadcom tags for that port if requested */
  147. if (priv->brcm_tag_mask & BIT(port))
  148. b53_brcm_hdr_setup(ds, port);
  149. /* Configure Traffic Class to QoS mapping, allow each priority to map
  150. * to a different queue number
  151. */
  152. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  153. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  154. reg |= i << (PRT_TO_QID_SHIFT * i);
  155. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  156. /* Re-enable the GPHY and re-apply workarounds */
  157. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  158. bcm_sf2_gphy_enable_set(ds, true);
  159. if (phy) {
  160. /* if phy_stop() has been called before, phy
  161. * will be in halted state, and phy_start()
  162. * will call resume.
  163. *
  164. * the resume path does not configure back
  165. * autoneg settings, and since we hard reset
  166. * the phy manually here, we need to reset the
  167. * state machine also.
  168. */
  169. phy->state = PHY_READY;
  170. phy_init_hw(phy);
  171. }
  172. }
  173. /* Enable MoCA port interrupts to get notified */
  174. if (port == priv->moca_port)
  175. bcm_sf2_port_intr_enable(priv, port);
  176. /* Set per-queue pause threshold to 32 */
  177. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  178. /* Set ACB threshold to 24 */
  179. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  180. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  181. SF2_NUM_EGRESS_QUEUES + i));
  182. reg &= ~XOFF_THRESHOLD_MASK;
  183. reg |= 24;
  184. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  185. SF2_NUM_EGRESS_QUEUES + i));
  186. }
  187. return b53_enable_port(ds, port, phy);
  188. }
  189. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  190. struct phy_device *phy)
  191. {
  192. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  193. u32 off, reg;
  194. if (priv->wol_ports_mask & (1 << port))
  195. return;
  196. if (port == priv->moca_port)
  197. bcm_sf2_port_intr_disable(priv, port);
  198. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  199. bcm_sf2_gphy_enable_set(ds, false);
  200. if (dsa_is_cpu_port(ds, port))
  201. off = CORE_IMP_CTL;
  202. else
  203. off = CORE_G_PCTL_PORT(port);
  204. b53_disable_port(ds, port, phy);
  205. /* Power down the port memory */
  206. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  207. reg |= P_TXQ_PSM_VDD(port);
  208. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  209. }
  210. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  211. int regnum, u16 val)
  212. {
  213. int ret = 0;
  214. u32 reg;
  215. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  216. reg |= MDIO_MASTER_SEL;
  217. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  218. /* Page << 8 | offset */
  219. reg = 0x70;
  220. reg <<= 2;
  221. core_writel(priv, addr, reg);
  222. /* Page << 8 | offset */
  223. reg = 0x80 << 8 | regnum << 1;
  224. reg <<= 2;
  225. if (op)
  226. ret = core_readl(priv, reg);
  227. else
  228. core_writel(priv, val, reg);
  229. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  230. reg &= ~MDIO_MASTER_SEL;
  231. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  232. return ret & 0xffff;
  233. }
  234. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  235. {
  236. struct bcm_sf2_priv *priv = bus->priv;
  237. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  238. * them to our master MDIO bus controller
  239. */
  240. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  241. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  242. else
  243. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  244. }
  245. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  246. u16 val)
  247. {
  248. struct bcm_sf2_priv *priv = bus->priv;
  249. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  250. * send them to our master MDIO bus controller
  251. */
  252. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  253. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  254. else
  255. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  256. return 0;
  257. }
  258. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  259. {
  260. struct dsa_switch *ds = dev_id;
  261. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  262. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  263. ~priv->irq0_mask;
  264. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  265. return IRQ_HANDLED;
  266. }
  267. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  268. {
  269. struct dsa_switch *ds = dev_id;
  270. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  271. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  272. ~priv->irq1_mask;
  273. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  274. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  275. priv->port_sts[7].link = true;
  276. dsa_port_phylink_mac_change(ds, 7, true);
  277. }
  278. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  279. priv->port_sts[7].link = false;
  280. dsa_port_phylink_mac_change(ds, 7, false);
  281. }
  282. return IRQ_HANDLED;
  283. }
  284. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  285. {
  286. unsigned int timeout = 1000;
  287. u32 reg;
  288. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  289. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  290. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  291. do {
  292. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  293. if (!(reg & SOFTWARE_RESET))
  294. break;
  295. usleep_range(1000, 2000);
  296. } while (timeout-- > 0);
  297. if (timeout == 0)
  298. return -ETIMEDOUT;
  299. return 0;
  300. }
  301. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  302. {
  303. intrl2_0_mask_set(priv, 0xffffffff);
  304. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  305. intrl2_1_mask_set(priv, 0xffffffff);
  306. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  307. }
  308. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  309. struct device_node *dn)
  310. {
  311. struct device_node *port;
  312. int mode;
  313. unsigned int port_num;
  314. priv->moca_port = -1;
  315. for_each_available_child_of_node(dn, port) {
  316. if (of_property_read_u32(port, "reg", &port_num))
  317. continue;
  318. /* Internal PHYs get assigned a specific 'phy-mode' property
  319. * value: "internal" to help flag them before MDIO probing
  320. * has completed, since they might be turned off at that
  321. * time
  322. */
  323. mode = of_get_phy_mode(port);
  324. if (mode < 0)
  325. continue;
  326. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  327. priv->int_phy_mask |= 1 << port_num;
  328. if (mode == PHY_INTERFACE_MODE_MOCA)
  329. priv->moca_port = port_num;
  330. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  331. priv->brcm_tag_mask |= 1 << port_num;
  332. }
  333. }
  334. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  335. {
  336. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  337. struct device_node *dn;
  338. static int index;
  339. int err;
  340. /* Find our integrated MDIO bus node */
  341. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  342. priv->master_mii_bus = of_mdio_find_bus(dn);
  343. if (!priv->master_mii_bus)
  344. return -EPROBE_DEFER;
  345. get_device(&priv->master_mii_bus->dev);
  346. priv->master_mii_dn = dn;
  347. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  348. if (!priv->slave_mii_bus)
  349. return -ENOMEM;
  350. priv->slave_mii_bus->priv = priv;
  351. priv->slave_mii_bus->name = "sf2 slave mii";
  352. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  353. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  354. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  355. index++);
  356. priv->slave_mii_bus->dev.of_node = dn;
  357. /* Include the pseudo-PHY address to divert reads towards our
  358. * workaround. This is only required for 7445D0, since 7445E0
  359. * disconnects the internal switch pseudo-PHY such that we can use the
  360. * regular SWITCH_MDIO master controller instead.
  361. *
  362. * Here we flag the pseudo PHY as needing special treatment and would
  363. * otherwise make all other PHY read/writes go to the master MDIO bus
  364. * controller that comes with this switch backed by the "mdio-unimac"
  365. * driver.
  366. */
  367. if (of_machine_is_compatible("brcm,bcm7445d0"))
  368. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  369. else
  370. priv->indir_phy_mask = 0;
  371. ds->phys_mii_mask = priv->indir_phy_mask;
  372. ds->slave_mii_bus = priv->slave_mii_bus;
  373. priv->slave_mii_bus->parent = ds->dev->parent;
  374. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  375. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  376. if (err && dn)
  377. of_node_put(dn);
  378. return err;
  379. }
  380. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  381. {
  382. mdiobus_unregister(priv->slave_mii_bus);
  383. if (priv->master_mii_dn)
  384. of_node_put(priv->master_mii_dn);
  385. }
  386. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  387. {
  388. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  389. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  390. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  391. * the REG_PHY_REVISION register layout is.
  392. */
  393. return priv->hw_params.gphy_rev;
  394. }
  395. static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
  396. unsigned long *supported,
  397. struct phylink_link_state *state)
  398. {
  399. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  400. if (!phy_interface_mode_is_rgmii(state->interface) &&
  401. state->interface != PHY_INTERFACE_MODE_MII &&
  402. state->interface != PHY_INTERFACE_MODE_REVMII &&
  403. state->interface != PHY_INTERFACE_MODE_GMII &&
  404. state->interface != PHY_INTERFACE_MODE_INTERNAL &&
  405. state->interface != PHY_INTERFACE_MODE_MOCA) {
  406. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  407. dev_err(ds->dev,
  408. "Unsupported interface: %d\n", state->interface);
  409. return;
  410. }
  411. /* Allow all the expected bits */
  412. phylink_set(mask, Autoneg);
  413. phylink_set_port_modes(mask);
  414. phylink_set(mask, Pause);
  415. phylink_set(mask, Asym_Pause);
  416. /* With the exclusion of MII and Reverse MII, we support Gigabit,
  417. * including Half duplex
  418. */
  419. if (state->interface != PHY_INTERFACE_MODE_MII &&
  420. state->interface != PHY_INTERFACE_MODE_REVMII) {
  421. phylink_set(mask, 1000baseT_Full);
  422. phylink_set(mask, 1000baseT_Half);
  423. }
  424. phylink_set(mask, 10baseT_Half);
  425. phylink_set(mask, 10baseT_Full);
  426. phylink_set(mask, 100baseT_Half);
  427. phylink_set(mask, 100baseT_Full);
  428. bitmap_and(supported, supported, mask,
  429. __ETHTOOL_LINK_MODE_MASK_NBITS);
  430. bitmap_and(state->advertising, state->advertising, mask,
  431. __ETHTOOL_LINK_MODE_MASK_NBITS);
  432. }
  433. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  434. unsigned int mode,
  435. const struct phylink_link_state *state)
  436. {
  437. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  438. u32 id_mode_dis = 0, port_mode;
  439. u32 reg, offset;
  440. if (priv->type == BCM7445_DEVICE_ID)
  441. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  442. else
  443. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  444. switch (state->interface) {
  445. case PHY_INTERFACE_MODE_RGMII:
  446. id_mode_dis = 1;
  447. /* fallthrough */
  448. case PHY_INTERFACE_MODE_RGMII_TXID:
  449. port_mode = EXT_GPHY;
  450. break;
  451. case PHY_INTERFACE_MODE_MII:
  452. port_mode = EXT_EPHY;
  453. break;
  454. case PHY_INTERFACE_MODE_REVMII:
  455. port_mode = EXT_REVMII;
  456. break;
  457. default:
  458. /* all other PHYs: internal and MoCA */
  459. goto force_link;
  460. }
  461. /* Clear id_mode_dis bit, and the existing port mode, let
  462. * RGMII_MODE_EN bet set by mac_link_{up,down}
  463. */
  464. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  465. reg &= ~ID_MODE_DIS;
  466. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  467. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  468. reg |= port_mode;
  469. if (id_mode_dis)
  470. reg |= ID_MODE_DIS;
  471. if (state->pause & MLO_PAUSE_TXRX_MASK) {
  472. if (state->pause & MLO_PAUSE_TX)
  473. reg |= TX_PAUSE_EN;
  474. reg |= RX_PAUSE_EN;
  475. }
  476. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  477. force_link:
  478. /* Force link settings detected from the PHY */
  479. reg = SW_OVERRIDE;
  480. switch (state->speed) {
  481. case SPEED_1000:
  482. reg |= SPDSTS_1000 << SPEED_SHIFT;
  483. break;
  484. case SPEED_100:
  485. reg |= SPDSTS_100 << SPEED_SHIFT;
  486. break;
  487. }
  488. if (state->link)
  489. reg |= LINK_STS;
  490. if (state->duplex == DUPLEX_FULL)
  491. reg |= DUPLX_MODE;
  492. core_writel(priv, reg, offset);
  493. }
  494. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  495. phy_interface_t interface, bool link)
  496. {
  497. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  498. u32 reg;
  499. if (!phy_interface_mode_is_rgmii(interface) &&
  500. interface != PHY_INTERFACE_MODE_MII &&
  501. interface != PHY_INTERFACE_MODE_REVMII)
  502. return;
  503. /* If the link is down, just disable the interface to conserve power */
  504. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  505. if (link)
  506. reg |= RGMII_MODE_EN;
  507. else
  508. reg &= ~RGMII_MODE_EN;
  509. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  510. }
  511. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  512. unsigned int mode,
  513. phy_interface_t interface)
  514. {
  515. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  516. }
  517. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  518. unsigned int mode,
  519. phy_interface_t interface,
  520. struct phy_device *phydev)
  521. {
  522. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  523. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  524. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  525. if (mode == MLO_AN_PHY && phydev)
  526. p->eee_enabled = b53_eee_init(ds, port, phydev);
  527. }
  528. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  529. struct phylink_link_state *status)
  530. {
  531. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  532. status->link = false;
  533. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  534. * which means that we need to force the link at the port override
  535. * level to get the data to flow. We do use what the interrupt handler
  536. * did determine before.
  537. *
  538. * For the other ports, we just force the link status, since this is
  539. * a fixed PHY device.
  540. */
  541. if (port == priv->moca_port) {
  542. status->link = priv->port_sts[port].link;
  543. /* For MoCA interfaces, also force a link down notification
  544. * since some version of the user-space daemon (mocad) use
  545. * cmd->autoneg to force the link, which messes up the PHY
  546. * state machine and make it go in PHY_FORCING state instead.
  547. */
  548. if (!status->link)
  549. netif_carrier_off(ds->ports[port].slave);
  550. status->duplex = DUPLEX_FULL;
  551. } else {
  552. status->link = true;
  553. }
  554. }
  555. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  556. {
  557. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  558. u32 reg;
  559. /* Enable ACB globally */
  560. reg = acb_readl(priv, ACB_CONTROL);
  561. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  562. acb_writel(priv, reg, ACB_CONTROL);
  563. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  564. reg |= ACB_EN | ACB_ALGORITHM;
  565. acb_writel(priv, reg, ACB_CONTROL);
  566. }
  567. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  568. {
  569. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  570. unsigned int port;
  571. bcm_sf2_intr_disable(priv);
  572. /* Disable all ports physically present including the IMP
  573. * port, the other ones have already been disabled during
  574. * bcm_sf2_sw_setup
  575. */
  576. for (port = 0; port < DSA_MAX_PORTS; port++) {
  577. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  578. bcm_sf2_port_disable(ds, port, NULL);
  579. }
  580. return 0;
  581. }
  582. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  583. {
  584. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  585. unsigned int port;
  586. int ret;
  587. ret = bcm_sf2_sw_rst(priv);
  588. if (ret) {
  589. pr_err("%s: failed to software reset switch\n", __func__);
  590. return ret;
  591. }
  592. if (priv->hw_params.num_gphy == 1)
  593. bcm_sf2_gphy_enable_set(ds, true);
  594. for (port = 0; port < DSA_MAX_PORTS; port++) {
  595. if (dsa_is_user_port(ds, port))
  596. bcm_sf2_port_setup(ds, port, NULL);
  597. else if (dsa_is_cpu_port(ds, port))
  598. bcm_sf2_imp_setup(ds, port);
  599. }
  600. bcm_sf2_enable_acb(ds);
  601. return 0;
  602. }
  603. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  604. struct ethtool_wolinfo *wol)
  605. {
  606. struct net_device *p = ds->ports[port].cpu_dp->master;
  607. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  608. struct ethtool_wolinfo pwol;
  609. /* Get the parent device WoL settings */
  610. p->ethtool_ops->get_wol(p, &pwol);
  611. /* Advertise the parent device supported settings */
  612. wol->supported = pwol.supported;
  613. memset(&wol->sopass, 0, sizeof(wol->sopass));
  614. if (pwol.wolopts & WAKE_MAGICSECURE)
  615. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  616. if (priv->wol_ports_mask & (1 << port))
  617. wol->wolopts = pwol.wolopts;
  618. else
  619. wol->wolopts = 0;
  620. }
  621. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  622. struct ethtool_wolinfo *wol)
  623. {
  624. struct net_device *p = ds->ports[port].cpu_dp->master;
  625. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  626. s8 cpu_port = ds->ports[port].cpu_dp->index;
  627. struct ethtool_wolinfo pwol;
  628. p->ethtool_ops->get_wol(p, &pwol);
  629. if (wol->wolopts & ~pwol.supported)
  630. return -EINVAL;
  631. if (wol->wolopts)
  632. priv->wol_ports_mask |= (1 << port);
  633. else
  634. priv->wol_ports_mask &= ~(1 << port);
  635. /* If we have at least one port enabled, make sure the CPU port
  636. * is also enabled. If the CPU port is the last one enabled, we disable
  637. * it since this configuration does not make sense.
  638. */
  639. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  640. priv->wol_ports_mask |= (1 << cpu_port);
  641. else
  642. priv->wol_ports_mask &= ~(1 << cpu_port);
  643. return p->ethtool_ops->set_wol(p, wol);
  644. }
  645. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  646. {
  647. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  648. unsigned int port;
  649. /* Enable all valid ports and disable those unused */
  650. for (port = 0; port < priv->hw_params.num_ports; port++) {
  651. /* IMP port receives special treatment */
  652. if (dsa_is_user_port(ds, port))
  653. bcm_sf2_port_setup(ds, port, NULL);
  654. else if (dsa_is_cpu_port(ds, port))
  655. bcm_sf2_imp_setup(ds, port);
  656. else
  657. bcm_sf2_port_disable(ds, port, NULL);
  658. }
  659. b53_configure_vlan(ds);
  660. bcm_sf2_enable_acb(ds);
  661. return 0;
  662. }
  663. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  664. * register basis so we need to translate that into an address that the
  665. * bus-glue understands.
  666. */
  667. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  668. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  669. u8 *val)
  670. {
  671. struct bcm_sf2_priv *priv = dev->priv;
  672. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  673. return 0;
  674. }
  675. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  676. u16 *val)
  677. {
  678. struct bcm_sf2_priv *priv = dev->priv;
  679. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  680. return 0;
  681. }
  682. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  683. u32 *val)
  684. {
  685. struct bcm_sf2_priv *priv = dev->priv;
  686. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  687. return 0;
  688. }
  689. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  690. u64 *val)
  691. {
  692. struct bcm_sf2_priv *priv = dev->priv;
  693. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  694. return 0;
  695. }
  696. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  697. u8 value)
  698. {
  699. struct bcm_sf2_priv *priv = dev->priv;
  700. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  701. return 0;
  702. }
  703. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  704. u16 value)
  705. {
  706. struct bcm_sf2_priv *priv = dev->priv;
  707. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  708. return 0;
  709. }
  710. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  711. u32 value)
  712. {
  713. struct bcm_sf2_priv *priv = dev->priv;
  714. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  715. return 0;
  716. }
  717. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  718. u64 value)
  719. {
  720. struct bcm_sf2_priv *priv = dev->priv;
  721. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  722. return 0;
  723. }
  724. static const struct b53_io_ops bcm_sf2_io_ops = {
  725. .read8 = bcm_sf2_core_read8,
  726. .read16 = bcm_sf2_core_read16,
  727. .read32 = bcm_sf2_core_read32,
  728. .read48 = bcm_sf2_core_read64,
  729. .read64 = bcm_sf2_core_read64,
  730. .write8 = bcm_sf2_core_write8,
  731. .write16 = bcm_sf2_core_write16,
  732. .write32 = bcm_sf2_core_write32,
  733. .write48 = bcm_sf2_core_write64,
  734. .write64 = bcm_sf2_core_write64,
  735. };
  736. static const struct dsa_switch_ops bcm_sf2_ops = {
  737. .get_tag_protocol = b53_get_tag_protocol,
  738. .setup = bcm_sf2_sw_setup,
  739. .get_strings = b53_get_strings,
  740. .get_ethtool_stats = b53_get_ethtool_stats,
  741. .get_sset_count = b53_get_sset_count,
  742. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  743. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  744. .phylink_validate = bcm_sf2_sw_validate,
  745. .phylink_mac_config = bcm_sf2_sw_mac_config,
  746. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  747. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  748. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  749. .suspend = bcm_sf2_sw_suspend,
  750. .resume = bcm_sf2_sw_resume,
  751. .get_wol = bcm_sf2_sw_get_wol,
  752. .set_wol = bcm_sf2_sw_set_wol,
  753. .port_enable = bcm_sf2_port_setup,
  754. .port_disable = bcm_sf2_port_disable,
  755. .get_mac_eee = b53_get_mac_eee,
  756. .set_mac_eee = b53_set_mac_eee,
  757. .port_bridge_join = b53_br_join,
  758. .port_bridge_leave = b53_br_leave,
  759. .port_stp_state_set = b53_br_set_stp_state,
  760. .port_fast_age = b53_br_fast_age,
  761. .port_vlan_filtering = b53_vlan_filtering,
  762. .port_vlan_prepare = b53_vlan_prepare,
  763. .port_vlan_add = b53_vlan_add,
  764. .port_vlan_del = b53_vlan_del,
  765. .port_fdb_dump = b53_fdb_dump,
  766. .port_fdb_add = b53_fdb_add,
  767. .port_fdb_del = b53_fdb_del,
  768. .get_rxnfc = bcm_sf2_get_rxnfc,
  769. .set_rxnfc = bcm_sf2_set_rxnfc,
  770. .port_mirror_add = b53_mirror_add,
  771. .port_mirror_del = b53_mirror_del,
  772. };
  773. struct bcm_sf2_of_data {
  774. u32 type;
  775. const u16 *reg_offsets;
  776. unsigned int core_reg_align;
  777. unsigned int num_cfp_rules;
  778. };
  779. /* Register offsets for the SWITCH_REG_* block */
  780. static const u16 bcm_sf2_7445_reg_offsets[] = {
  781. [REG_SWITCH_CNTRL] = 0x00,
  782. [REG_SWITCH_STATUS] = 0x04,
  783. [REG_DIR_DATA_WRITE] = 0x08,
  784. [REG_DIR_DATA_READ] = 0x0C,
  785. [REG_SWITCH_REVISION] = 0x18,
  786. [REG_PHY_REVISION] = 0x1C,
  787. [REG_SPHY_CNTRL] = 0x2C,
  788. [REG_RGMII_0_CNTRL] = 0x34,
  789. [REG_RGMII_1_CNTRL] = 0x40,
  790. [REG_RGMII_2_CNTRL] = 0x4c,
  791. [REG_LED_0_CNTRL] = 0x90,
  792. [REG_LED_1_CNTRL] = 0x94,
  793. [REG_LED_2_CNTRL] = 0x98,
  794. };
  795. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  796. .type = BCM7445_DEVICE_ID,
  797. .core_reg_align = 0,
  798. .reg_offsets = bcm_sf2_7445_reg_offsets,
  799. .num_cfp_rules = 256,
  800. };
  801. static const u16 bcm_sf2_7278_reg_offsets[] = {
  802. [REG_SWITCH_CNTRL] = 0x00,
  803. [REG_SWITCH_STATUS] = 0x04,
  804. [REG_DIR_DATA_WRITE] = 0x08,
  805. [REG_DIR_DATA_READ] = 0x0c,
  806. [REG_SWITCH_REVISION] = 0x10,
  807. [REG_PHY_REVISION] = 0x14,
  808. [REG_SPHY_CNTRL] = 0x24,
  809. [REG_RGMII_0_CNTRL] = 0xe0,
  810. [REG_RGMII_1_CNTRL] = 0xec,
  811. [REG_RGMII_2_CNTRL] = 0xf8,
  812. [REG_LED_0_CNTRL] = 0x40,
  813. [REG_LED_1_CNTRL] = 0x4c,
  814. [REG_LED_2_CNTRL] = 0x58,
  815. };
  816. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  817. .type = BCM7278_DEVICE_ID,
  818. .core_reg_align = 1,
  819. .reg_offsets = bcm_sf2_7278_reg_offsets,
  820. .num_cfp_rules = 128,
  821. };
  822. static const struct of_device_id bcm_sf2_of_match[] = {
  823. { .compatible = "brcm,bcm7445-switch-v4.0",
  824. .data = &bcm_sf2_7445_data
  825. },
  826. { .compatible = "brcm,bcm7278-switch-v4.0",
  827. .data = &bcm_sf2_7278_data
  828. },
  829. { .compatible = "brcm,bcm7278-switch-v4.8",
  830. .data = &bcm_sf2_7278_data
  831. },
  832. { /* sentinel */ },
  833. };
  834. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  835. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  836. {
  837. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  838. struct device_node *dn = pdev->dev.of_node;
  839. const struct of_device_id *of_id = NULL;
  840. const struct bcm_sf2_of_data *data;
  841. struct b53_platform_data *pdata;
  842. struct dsa_switch_ops *ops;
  843. struct bcm_sf2_priv *priv;
  844. struct b53_device *dev;
  845. struct dsa_switch *ds;
  846. void __iomem **base;
  847. struct resource *r;
  848. unsigned int i;
  849. u32 reg, rev;
  850. int ret;
  851. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  852. if (!priv)
  853. return -ENOMEM;
  854. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  855. if (!ops)
  856. return -ENOMEM;
  857. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  858. if (!dev)
  859. return -ENOMEM;
  860. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  861. if (!pdata)
  862. return -ENOMEM;
  863. of_id = of_match_node(bcm_sf2_of_match, dn);
  864. if (!of_id || !of_id->data)
  865. return -EINVAL;
  866. data = of_id->data;
  867. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  868. priv->type = data->type;
  869. priv->reg_offsets = data->reg_offsets;
  870. priv->core_reg_align = data->core_reg_align;
  871. priv->num_cfp_rules = data->num_cfp_rules;
  872. /* Auto-detection using standard registers will not work, so
  873. * provide an indication of what kind of device we are for
  874. * b53_common to work with
  875. */
  876. pdata->chip_id = priv->type;
  877. dev->pdata = pdata;
  878. priv->dev = dev;
  879. ds = dev->ds;
  880. ds->ops = &bcm_sf2_ops;
  881. /* Advertise the 8 egress queues */
  882. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  883. dev_set_drvdata(&pdev->dev, priv);
  884. spin_lock_init(&priv->indir_lock);
  885. mutex_init(&priv->stats_mutex);
  886. mutex_init(&priv->cfp.lock);
  887. /* CFP rule #0 cannot be used for specific classifications, flag it as
  888. * permanently used
  889. */
  890. set_bit(0, priv->cfp.used);
  891. set_bit(0, priv->cfp.unique);
  892. bcm_sf2_identify_ports(priv, dn->child);
  893. priv->irq0 = irq_of_parse_and_map(dn, 0);
  894. priv->irq1 = irq_of_parse_and_map(dn, 1);
  895. base = &priv->core;
  896. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  897. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  898. *base = devm_ioremap_resource(&pdev->dev, r);
  899. if (IS_ERR(*base)) {
  900. pr_err("unable to find register: %s\n", reg_names[i]);
  901. return PTR_ERR(*base);
  902. }
  903. base++;
  904. }
  905. ret = bcm_sf2_sw_rst(priv);
  906. if (ret) {
  907. pr_err("unable to software reset switch: %d\n", ret);
  908. return ret;
  909. }
  910. ret = bcm_sf2_mdio_register(ds);
  911. if (ret) {
  912. pr_err("failed to register MDIO bus\n");
  913. return ret;
  914. }
  915. ret = bcm_sf2_cfp_rst(priv);
  916. if (ret) {
  917. pr_err("failed to reset CFP\n");
  918. goto out_mdio;
  919. }
  920. /* Disable all interrupts and request them */
  921. bcm_sf2_intr_disable(priv);
  922. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  923. "switch_0", ds);
  924. if (ret < 0) {
  925. pr_err("failed to request switch_0 IRQ\n");
  926. goto out_mdio;
  927. }
  928. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  929. "switch_1", ds);
  930. if (ret < 0) {
  931. pr_err("failed to request switch_1 IRQ\n");
  932. goto out_mdio;
  933. }
  934. /* Reset the MIB counters */
  935. reg = core_readl(priv, CORE_GMNCFGCFG);
  936. reg |= RST_MIB_CNT;
  937. core_writel(priv, reg, CORE_GMNCFGCFG);
  938. reg &= ~RST_MIB_CNT;
  939. core_writel(priv, reg, CORE_GMNCFGCFG);
  940. /* Get the maximum number of ports for this switch */
  941. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  942. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  943. priv->hw_params.num_ports = DSA_MAX_PORTS;
  944. /* Assume a single GPHY setup if we can't read that property */
  945. if (of_property_read_u32(dn, "brcm,num-gphy",
  946. &priv->hw_params.num_gphy))
  947. priv->hw_params.num_gphy = 1;
  948. rev = reg_readl(priv, REG_SWITCH_REVISION);
  949. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  950. SWITCH_TOP_REV_MASK;
  951. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  952. rev = reg_readl(priv, REG_PHY_REVISION);
  953. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  954. ret = b53_switch_register(dev);
  955. if (ret)
  956. goto out_mdio;
  957. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  958. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  959. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  960. priv->core, priv->irq0, priv->irq1);
  961. return 0;
  962. out_mdio:
  963. bcm_sf2_mdio_unregister(priv);
  964. return ret;
  965. }
  966. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  967. {
  968. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  969. /* Disable all ports and interrupts */
  970. priv->wol_ports_mask = 0;
  971. bcm_sf2_sw_suspend(priv->dev->ds);
  972. dsa_unregister_switch(priv->dev->ds);
  973. bcm_sf2_mdio_unregister(priv);
  974. return 0;
  975. }
  976. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  977. {
  978. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  979. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  980. * successful MDIO bus scan to occur. If we did turn off the GPHY
  981. * before (e.g: port_disable), this will also power it back on.
  982. *
  983. * Do not rely on kexec_in_progress, just power the PHY on.
  984. */
  985. if (priv->hw_params.num_gphy == 1)
  986. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  987. }
  988. #ifdef CONFIG_PM_SLEEP
  989. static int bcm_sf2_suspend(struct device *dev)
  990. {
  991. struct platform_device *pdev = to_platform_device(dev);
  992. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  993. return dsa_switch_suspend(priv->dev->ds);
  994. }
  995. static int bcm_sf2_resume(struct device *dev)
  996. {
  997. struct platform_device *pdev = to_platform_device(dev);
  998. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  999. return dsa_switch_resume(priv->dev->ds);
  1000. }
  1001. #endif /* CONFIG_PM_SLEEP */
  1002. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1003. bcm_sf2_suspend, bcm_sf2_resume);
  1004. static struct platform_driver bcm_sf2_driver = {
  1005. .probe = bcm_sf2_sw_probe,
  1006. .remove = bcm_sf2_sw_remove,
  1007. .shutdown = bcm_sf2_sw_shutdown,
  1008. .driver = {
  1009. .name = "brcm-sf2",
  1010. .of_match_table = bcm_sf2_of_match,
  1011. .pm = &bcm_sf2_pm_ops,
  1012. },
  1013. };
  1014. module_platform_driver(bcm_sf2_driver);
  1015. MODULE_AUTHOR("Broadcom Corporation");
  1016. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1017. MODULE_LICENSE("GPL");
  1018. MODULE_ALIAS("platform:brcm-sf2");