amdgpu_pm.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  35. {
  36. if (adev->pp_enabled)
  37. /* TODO */
  38. return;
  39. if (adev->pm.dpm_enabled) {
  40. mutex_lock(&adev->pm.mutex);
  41. if (power_supply_is_system_supplied() > 0)
  42. adev->pm.dpm.ac_power = true;
  43. else
  44. adev->pm.dpm.ac_power = false;
  45. if (adev->pm.funcs->enable_bapm)
  46. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  47. mutex_unlock(&adev->pm.mutex);
  48. }
  49. }
  50. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  51. struct device_attribute *attr,
  52. char *buf)
  53. {
  54. struct drm_device *ddev = dev_get_drvdata(dev);
  55. struct amdgpu_device *adev = ddev->dev_private;
  56. enum amd_pm_state_type pm;
  57. if (adev->pp_enabled) {
  58. pm = amdgpu_dpm_get_current_power_state(adev);
  59. } else
  60. pm = adev->pm.dpm.user_state;
  61. return snprintf(buf, PAGE_SIZE, "%s\n",
  62. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  63. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  64. }
  65. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  66. struct device_attribute *attr,
  67. const char *buf,
  68. size_t count)
  69. {
  70. struct drm_device *ddev = dev_get_drvdata(dev);
  71. struct amdgpu_device *adev = ddev->dev_private;
  72. enum amd_pm_state_type state;
  73. if (strncmp("battery", buf, strlen("battery")) == 0)
  74. state = POWER_STATE_TYPE_BATTERY;
  75. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  76. state = POWER_STATE_TYPE_BALANCED;
  77. else if (strncmp("performance", buf, strlen("performance")) == 0)
  78. state = POWER_STATE_TYPE_PERFORMANCE;
  79. else {
  80. count = -EINVAL;
  81. goto fail;
  82. }
  83. if (adev->pp_enabled) {
  84. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  85. } else {
  86. mutex_lock(&adev->pm.mutex);
  87. adev->pm.dpm.user_state = state;
  88. mutex_unlock(&adev->pm.mutex);
  89. /* Can't set dpm state when the card is off */
  90. if (!(adev->flags & AMD_IS_PX) ||
  91. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  92. amdgpu_pm_compute_clocks(adev);
  93. }
  94. fail:
  95. return count;
  96. }
  97. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  98. struct device_attribute *attr,
  99. char *buf)
  100. {
  101. struct drm_device *ddev = dev_get_drvdata(dev);
  102. struct amdgpu_device *adev = ddev->dev_private;
  103. if ((adev->flags & AMD_IS_PX) &&
  104. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  105. return snprintf(buf, PAGE_SIZE, "off\n");
  106. if (adev->pp_enabled) {
  107. enum amd_dpm_forced_level level;
  108. level = amdgpu_dpm_get_performance_level(adev);
  109. return snprintf(buf, PAGE_SIZE, "%s\n",
  110. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  111. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  112. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  113. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
  114. } else {
  115. enum amdgpu_dpm_forced_level level;
  116. level = adev->pm.dpm.forced_level;
  117. return snprintf(buf, PAGE_SIZE, "%s\n",
  118. (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  119. (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  120. }
  121. }
  122. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  123. struct device_attribute *attr,
  124. const char *buf,
  125. size_t count)
  126. {
  127. struct drm_device *ddev = dev_get_drvdata(dev);
  128. struct amdgpu_device *adev = ddev->dev_private;
  129. enum amdgpu_dpm_forced_level level;
  130. int ret = 0;
  131. /* Can't force performance level when the card is off */
  132. if ((adev->flags & AMD_IS_PX) &&
  133. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  134. return -EINVAL;
  135. if (strncmp("low", buf, strlen("low")) == 0) {
  136. level = AMDGPU_DPM_FORCED_LEVEL_LOW;
  137. } else if (strncmp("high", buf, strlen("high")) == 0) {
  138. level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
  139. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  140. level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  141. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  142. level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
  143. } else {
  144. count = -EINVAL;
  145. goto fail;
  146. }
  147. if (adev->pp_enabled)
  148. amdgpu_dpm_force_performance_level(adev, level);
  149. else {
  150. mutex_lock(&adev->pm.mutex);
  151. if (adev->pm.dpm.thermal_active) {
  152. count = -EINVAL;
  153. mutex_unlock(&adev->pm.mutex);
  154. goto fail;
  155. }
  156. ret = amdgpu_dpm_force_performance_level(adev, level);
  157. if (ret)
  158. count = -EINVAL;
  159. else
  160. adev->pm.dpm.forced_level = level;
  161. mutex_unlock(&adev->pm.mutex);
  162. }
  163. fail:
  164. return count;
  165. }
  166. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  167. struct device_attribute *attr,
  168. char *buf)
  169. {
  170. struct drm_device *ddev = dev_get_drvdata(dev);
  171. struct amdgpu_device *adev = ddev->dev_private;
  172. struct pp_states_info data;
  173. int i, buf_len;
  174. if (adev->pp_enabled)
  175. amdgpu_dpm_get_pp_num_states(adev, &data);
  176. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  177. for (i = 0; i < data.nums; i++)
  178. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  179. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  180. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  181. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  182. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  183. return buf_len;
  184. }
  185. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  186. struct device_attribute *attr,
  187. char *buf)
  188. {
  189. struct drm_device *ddev = dev_get_drvdata(dev);
  190. struct amdgpu_device *adev = ddev->dev_private;
  191. struct pp_states_info data;
  192. enum amd_pm_state_type pm = 0;
  193. int i = 0;
  194. if (adev->pp_enabled) {
  195. pm = amdgpu_dpm_get_current_power_state(adev);
  196. amdgpu_dpm_get_pp_num_states(adev, &data);
  197. for (i = 0; i < data.nums; i++) {
  198. if (pm == data.states[i])
  199. break;
  200. }
  201. if (i == data.nums)
  202. i = -EINVAL;
  203. }
  204. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  205. }
  206. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  207. struct device_attribute *attr,
  208. char *buf)
  209. {
  210. struct drm_device *ddev = dev_get_drvdata(dev);
  211. struct amdgpu_device *adev = ddev->dev_private;
  212. struct pp_states_info data;
  213. enum amd_pm_state_type pm = 0;
  214. int i;
  215. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  216. pm = amdgpu_dpm_get_current_power_state(adev);
  217. amdgpu_dpm_get_pp_num_states(adev, &data);
  218. for (i = 0; i < data.nums; i++) {
  219. if (pm == data.states[i])
  220. break;
  221. }
  222. if (i == data.nums)
  223. i = -EINVAL;
  224. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  225. } else
  226. return snprintf(buf, PAGE_SIZE, "\n");
  227. }
  228. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  229. struct device_attribute *attr,
  230. const char *buf,
  231. size_t count)
  232. {
  233. struct drm_device *ddev = dev_get_drvdata(dev);
  234. struct amdgpu_device *adev = ddev->dev_private;
  235. enum amd_pm_state_type state = 0;
  236. unsigned long idx;
  237. int ret;
  238. if (strlen(buf) == 1)
  239. adev->pp_force_state_enabled = false;
  240. else if (adev->pp_enabled) {
  241. struct pp_states_info data;
  242. ret = kstrtoul(buf, 0, &idx);
  243. if (ret || idx >= ARRAY_SIZE(data.states)) {
  244. count = -EINVAL;
  245. goto fail;
  246. }
  247. amdgpu_dpm_get_pp_num_states(adev, &data);
  248. state = data.states[idx];
  249. /* only set user selected power states */
  250. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  251. state != POWER_STATE_TYPE_DEFAULT) {
  252. amdgpu_dpm_dispatch_task(adev,
  253. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  254. adev->pp_force_state_enabled = true;
  255. }
  256. }
  257. fail:
  258. return count;
  259. }
  260. static ssize_t amdgpu_get_pp_table(struct device *dev,
  261. struct device_attribute *attr,
  262. char *buf)
  263. {
  264. struct drm_device *ddev = dev_get_drvdata(dev);
  265. struct amdgpu_device *adev = ddev->dev_private;
  266. char *table = NULL;
  267. int size, i;
  268. if (adev->pp_enabled)
  269. size = amdgpu_dpm_get_pp_table(adev, &table);
  270. else
  271. return 0;
  272. if (size >= PAGE_SIZE)
  273. size = PAGE_SIZE - 1;
  274. for (i = 0; i < size; i++) {
  275. sprintf(buf + i, "%02x", table[i]);
  276. }
  277. sprintf(buf + i, "\n");
  278. return size;
  279. }
  280. static ssize_t amdgpu_set_pp_table(struct device *dev,
  281. struct device_attribute *attr,
  282. const char *buf,
  283. size_t count)
  284. {
  285. struct drm_device *ddev = dev_get_drvdata(dev);
  286. struct amdgpu_device *adev = ddev->dev_private;
  287. if (adev->pp_enabled)
  288. amdgpu_dpm_set_pp_table(adev, buf, count);
  289. return count;
  290. }
  291. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = dev_get_drvdata(dev);
  296. struct amdgpu_device *adev = ddev->dev_private;
  297. ssize_t size = 0;
  298. if (adev->pp_enabled)
  299. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  300. return size;
  301. }
  302. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  303. struct device_attribute *attr,
  304. const char *buf,
  305. size_t count)
  306. {
  307. struct drm_device *ddev = dev_get_drvdata(dev);
  308. struct amdgpu_device *adev = ddev->dev_private;
  309. int ret;
  310. long level;
  311. uint32_t i, mask = 0;
  312. char sub_str[2];
  313. for (i = 0; i < strlen(buf) - 1; i++) {
  314. sub_str[0] = *(buf + i);
  315. sub_str[1] = '\0';
  316. ret = kstrtol(sub_str, 0, &level);
  317. if (ret) {
  318. count = -EINVAL;
  319. goto fail;
  320. }
  321. mask |= 1 << level;
  322. }
  323. if (adev->pp_enabled)
  324. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  325. fail:
  326. return count;
  327. }
  328. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  329. struct device_attribute *attr,
  330. char *buf)
  331. {
  332. struct drm_device *ddev = dev_get_drvdata(dev);
  333. struct amdgpu_device *adev = ddev->dev_private;
  334. ssize_t size = 0;
  335. if (adev->pp_enabled)
  336. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  337. return size;
  338. }
  339. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  340. struct device_attribute *attr,
  341. const char *buf,
  342. size_t count)
  343. {
  344. struct drm_device *ddev = dev_get_drvdata(dev);
  345. struct amdgpu_device *adev = ddev->dev_private;
  346. int ret;
  347. long level;
  348. uint32_t i, mask = 0;
  349. char sub_str[2];
  350. for (i = 0; i < strlen(buf) - 1; i++) {
  351. sub_str[0] = *(buf + i);
  352. sub_str[1] = '\0';
  353. ret = kstrtol(sub_str, 0, &level);
  354. if (ret) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. mask |= 1 << level;
  359. }
  360. if (adev->pp_enabled)
  361. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  362. fail:
  363. return count;
  364. }
  365. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  366. struct device_attribute *attr,
  367. char *buf)
  368. {
  369. struct drm_device *ddev = dev_get_drvdata(dev);
  370. struct amdgpu_device *adev = ddev->dev_private;
  371. ssize_t size = 0;
  372. if (adev->pp_enabled)
  373. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  374. return size;
  375. }
  376. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  377. struct device_attribute *attr,
  378. const char *buf,
  379. size_t count)
  380. {
  381. struct drm_device *ddev = dev_get_drvdata(dev);
  382. struct amdgpu_device *adev = ddev->dev_private;
  383. int ret;
  384. long level;
  385. uint32_t i, mask = 0;
  386. char sub_str[2];
  387. for (i = 0; i < strlen(buf) - 1; i++) {
  388. sub_str[0] = *(buf + i);
  389. sub_str[1] = '\0';
  390. ret = kstrtol(sub_str, 0, &level);
  391. if (ret) {
  392. count = -EINVAL;
  393. goto fail;
  394. }
  395. mask |= 1 << level;
  396. }
  397. if (adev->pp_enabled)
  398. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  399. fail:
  400. return count;
  401. }
  402. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  403. struct device_attribute *attr,
  404. char *buf)
  405. {
  406. struct drm_device *ddev = dev_get_drvdata(dev);
  407. struct amdgpu_device *adev = ddev->dev_private;
  408. uint32_t value = 0;
  409. if (adev->pp_enabled)
  410. value = amdgpu_dpm_get_sclk_od(adev);
  411. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  412. }
  413. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  414. struct device_attribute *attr,
  415. const char *buf,
  416. size_t count)
  417. {
  418. struct drm_device *ddev = dev_get_drvdata(dev);
  419. struct amdgpu_device *adev = ddev->dev_private;
  420. int ret;
  421. long int value;
  422. ret = kstrtol(buf, 0, &value);
  423. if (ret) {
  424. count = -EINVAL;
  425. goto fail;
  426. }
  427. if (adev->pp_enabled)
  428. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  429. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  430. fail:
  431. return count;
  432. }
  433. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  434. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  435. amdgpu_get_dpm_forced_performance_level,
  436. amdgpu_set_dpm_forced_performance_level);
  437. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  438. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  439. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  440. amdgpu_get_pp_force_state,
  441. amdgpu_set_pp_force_state);
  442. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  443. amdgpu_get_pp_table,
  444. amdgpu_set_pp_table);
  445. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  446. amdgpu_get_pp_dpm_sclk,
  447. amdgpu_set_pp_dpm_sclk);
  448. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  449. amdgpu_get_pp_dpm_mclk,
  450. amdgpu_set_pp_dpm_mclk);
  451. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  452. amdgpu_get_pp_dpm_pcie,
  453. amdgpu_set_pp_dpm_pcie);
  454. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  455. amdgpu_get_pp_sclk_od,
  456. amdgpu_set_pp_sclk_od);
  457. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  458. struct device_attribute *attr,
  459. char *buf)
  460. {
  461. struct amdgpu_device *adev = dev_get_drvdata(dev);
  462. struct drm_device *ddev = adev->ddev;
  463. int temp;
  464. /* Can't get temperature when the card is off */
  465. if ((adev->flags & AMD_IS_PX) &&
  466. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  467. return -EINVAL;
  468. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  469. temp = 0;
  470. else
  471. temp = amdgpu_dpm_get_temperature(adev);
  472. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  473. }
  474. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  475. struct device_attribute *attr,
  476. char *buf)
  477. {
  478. struct amdgpu_device *adev = dev_get_drvdata(dev);
  479. int hyst = to_sensor_dev_attr(attr)->index;
  480. int temp;
  481. if (hyst)
  482. temp = adev->pm.dpm.thermal.min_temp;
  483. else
  484. temp = adev->pm.dpm.thermal.max_temp;
  485. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  486. }
  487. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  488. struct device_attribute *attr,
  489. char *buf)
  490. {
  491. struct amdgpu_device *adev = dev_get_drvdata(dev);
  492. u32 pwm_mode = 0;
  493. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  494. return -EINVAL;
  495. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  496. /* never 0 (full-speed), fuse or smc-controlled always */
  497. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  498. }
  499. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  500. struct device_attribute *attr,
  501. const char *buf,
  502. size_t count)
  503. {
  504. struct amdgpu_device *adev = dev_get_drvdata(dev);
  505. int err;
  506. int value;
  507. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  508. return -EINVAL;
  509. err = kstrtoint(buf, 10, &value);
  510. if (err)
  511. return err;
  512. switch (value) {
  513. case 1: /* manual, percent-based */
  514. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  515. break;
  516. default: /* disable */
  517. amdgpu_dpm_set_fan_control_mode(adev, 0);
  518. break;
  519. }
  520. return count;
  521. }
  522. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  523. struct device_attribute *attr,
  524. char *buf)
  525. {
  526. return sprintf(buf, "%i\n", 0);
  527. }
  528. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  529. struct device_attribute *attr,
  530. char *buf)
  531. {
  532. return sprintf(buf, "%i\n", 255);
  533. }
  534. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  535. struct device_attribute *attr,
  536. const char *buf, size_t count)
  537. {
  538. struct amdgpu_device *adev = dev_get_drvdata(dev);
  539. int err;
  540. u32 value;
  541. err = kstrtou32(buf, 10, &value);
  542. if (err)
  543. return err;
  544. value = (value * 100) / 255;
  545. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  546. if (err)
  547. return err;
  548. return count;
  549. }
  550. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  551. struct device_attribute *attr,
  552. char *buf)
  553. {
  554. struct amdgpu_device *adev = dev_get_drvdata(dev);
  555. int err;
  556. u32 speed;
  557. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  558. if (err)
  559. return err;
  560. speed = (speed * 255) / 100;
  561. return sprintf(buf, "%i\n", speed);
  562. }
  563. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  564. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  565. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  566. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  567. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  568. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  569. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  570. static struct attribute *hwmon_attributes[] = {
  571. &sensor_dev_attr_temp1_input.dev_attr.attr,
  572. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  573. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  574. &sensor_dev_attr_pwm1.dev_attr.attr,
  575. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  576. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  577. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  578. NULL
  579. };
  580. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  581. struct attribute *attr, int index)
  582. {
  583. struct device *dev = kobj_to_dev(kobj);
  584. struct amdgpu_device *adev = dev_get_drvdata(dev);
  585. umode_t effective_mode = attr->mode;
  586. /* Skip limit attributes if DPM is not enabled */
  587. if (!adev->pm.dpm_enabled &&
  588. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  589. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  590. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  591. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  592. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  593. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  594. return 0;
  595. if (adev->pp_enabled)
  596. return effective_mode;
  597. /* Skip fan attributes if fan is not present */
  598. if (adev->pm.no_fan &&
  599. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  600. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  601. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  602. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  603. return 0;
  604. /* mask fan attributes if we have no bindings for this asic to expose */
  605. if ((!adev->pm.funcs->get_fan_speed_percent &&
  606. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  607. (!adev->pm.funcs->get_fan_control_mode &&
  608. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  609. effective_mode &= ~S_IRUGO;
  610. if ((!adev->pm.funcs->set_fan_speed_percent &&
  611. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  612. (!adev->pm.funcs->set_fan_control_mode &&
  613. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  614. effective_mode &= ~S_IWUSR;
  615. /* hide max/min values if we can't both query and manage the fan */
  616. if ((!adev->pm.funcs->set_fan_speed_percent &&
  617. !adev->pm.funcs->get_fan_speed_percent) &&
  618. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  619. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  620. return 0;
  621. return effective_mode;
  622. }
  623. static const struct attribute_group hwmon_attrgroup = {
  624. .attrs = hwmon_attributes,
  625. .is_visible = hwmon_attributes_visible,
  626. };
  627. static const struct attribute_group *hwmon_groups[] = {
  628. &hwmon_attrgroup,
  629. NULL
  630. };
  631. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  632. {
  633. struct amdgpu_device *adev =
  634. container_of(work, struct amdgpu_device,
  635. pm.dpm.thermal.work);
  636. /* switch to the thermal state */
  637. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  638. if (!adev->pm.dpm_enabled)
  639. return;
  640. if (adev->pm.funcs->get_temperature) {
  641. int temp = amdgpu_dpm_get_temperature(adev);
  642. if (temp < adev->pm.dpm.thermal.min_temp)
  643. /* switch back the user state */
  644. dpm_state = adev->pm.dpm.user_state;
  645. } else {
  646. if (adev->pm.dpm.thermal.high_to_low)
  647. /* switch back the user state */
  648. dpm_state = adev->pm.dpm.user_state;
  649. }
  650. mutex_lock(&adev->pm.mutex);
  651. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  652. adev->pm.dpm.thermal_active = true;
  653. else
  654. adev->pm.dpm.thermal_active = false;
  655. adev->pm.dpm.state = dpm_state;
  656. mutex_unlock(&adev->pm.mutex);
  657. amdgpu_pm_compute_clocks(adev);
  658. }
  659. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  660. enum amd_pm_state_type dpm_state)
  661. {
  662. int i;
  663. struct amdgpu_ps *ps;
  664. u32 ui_class;
  665. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  666. true : false;
  667. /* check if the vblank period is too short to adjust the mclk */
  668. if (single_display && adev->pm.funcs->vblank_too_short) {
  669. if (amdgpu_dpm_vblank_too_short(adev))
  670. single_display = false;
  671. }
  672. /* certain older asics have a separare 3D performance state,
  673. * so try that first if the user selected performance
  674. */
  675. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  676. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  677. /* balanced states don't exist at the moment */
  678. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  679. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  680. restart_search:
  681. /* Pick the best power state based on current conditions */
  682. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  683. ps = &adev->pm.dpm.ps[i];
  684. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  685. switch (dpm_state) {
  686. /* user states */
  687. case POWER_STATE_TYPE_BATTERY:
  688. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  689. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  690. if (single_display)
  691. return ps;
  692. } else
  693. return ps;
  694. }
  695. break;
  696. case POWER_STATE_TYPE_BALANCED:
  697. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  698. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  699. if (single_display)
  700. return ps;
  701. } else
  702. return ps;
  703. }
  704. break;
  705. case POWER_STATE_TYPE_PERFORMANCE:
  706. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  707. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  708. if (single_display)
  709. return ps;
  710. } else
  711. return ps;
  712. }
  713. break;
  714. /* internal states */
  715. case POWER_STATE_TYPE_INTERNAL_UVD:
  716. if (adev->pm.dpm.uvd_ps)
  717. return adev->pm.dpm.uvd_ps;
  718. else
  719. break;
  720. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  721. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  722. return ps;
  723. break;
  724. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  725. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  726. return ps;
  727. break;
  728. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  729. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  730. return ps;
  731. break;
  732. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  733. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  734. return ps;
  735. break;
  736. case POWER_STATE_TYPE_INTERNAL_BOOT:
  737. return adev->pm.dpm.boot_ps;
  738. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  739. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  740. return ps;
  741. break;
  742. case POWER_STATE_TYPE_INTERNAL_ACPI:
  743. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  744. return ps;
  745. break;
  746. case POWER_STATE_TYPE_INTERNAL_ULV:
  747. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  748. return ps;
  749. break;
  750. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  751. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  752. return ps;
  753. break;
  754. default:
  755. break;
  756. }
  757. }
  758. /* use a fallback state if we didn't match */
  759. switch (dpm_state) {
  760. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  761. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  762. goto restart_search;
  763. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  764. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  765. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  766. if (adev->pm.dpm.uvd_ps) {
  767. return adev->pm.dpm.uvd_ps;
  768. } else {
  769. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  770. goto restart_search;
  771. }
  772. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  773. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  774. goto restart_search;
  775. case POWER_STATE_TYPE_INTERNAL_ACPI:
  776. dpm_state = POWER_STATE_TYPE_BATTERY;
  777. goto restart_search;
  778. case POWER_STATE_TYPE_BATTERY:
  779. case POWER_STATE_TYPE_BALANCED:
  780. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  781. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  782. goto restart_search;
  783. default:
  784. break;
  785. }
  786. return NULL;
  787. }
  788. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  789. {
  790. int i;
  791. struct amdgpu_ps *ps;
  792. enum amd_pm_state_type dpm_state;
  793. int ret;
  794. /* if dpm init failed */
  795. if (!adev->pm.dpm_enabled)
  796. return;
  797. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  798. /* add other state override checks here */
  799. if ((!adev->pm.dpm.thermal_active) &&
  800. (!adev->pm.dpm.uvd_active))
  801. adev->pm.dpm.state = adev->pm.dpm.user_state;
  802. }
  803. dpm_state = adev->pm.dpm.state;
  804. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  805. if (ps)
  806. adev->pm.dpm.requested_ps = ps;
  807. else
  808. return;
  809. /* no need to reprogram if nothing changed unless we are on BTC+ */
  810. if (adev->pm.dpm.current_ps == adev->pm.dpm.requested_ps) {
  811. /* vce just modifies an existing state so force a change */
  812. if (ps->vce_active != adev->pm.dpm.vce_active)
  813. goto force;
  814. if (adev->flags & AMD_IS_APU) {
  815. /* for APUs if the num crtcs changed but state is the same,
  816. * all we need to do is update the display configuration.
  817. */
  818. if (adev->pm.dpm.new_active_crtcs != adev->pm.dpm.current_active_crtcs) {
  819. /* update display watermarks based on new power state */
  820. amdgpu_display_bandwidth_update(adev);
  821. /* update displays */
  822. amdgpu_dpm_display_configuration_changed(adev);
  823. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  824. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  825. }
  826. return;
  827. } else {
  828. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  829. * nothing to do, if the num crtcs is > 1 and state is the same,
  830. * update display configuration.
  831. */
  832. if (adev->pm.dpm.new_active_crtcs ==
  833. adev->pm.dpm.current_active_crtcs) {
  834. return;
  835. } else if ((adev->pm.dpm.current_active_crtc_count > 1) &&
  836. (adev->pm.dpm.new_active_crtc_count > 1)) {
  837. /* update display watermarks based on new power state */
  838. amdgpu_display_bandwidth_update(adev);
  839. /* update displays */
  840. amdgpu_dpm_display_configuration_changed(adev);
  841. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  842. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  843. return;
  844. }
  845. }
  846. }
  847. force:
  848. if (amdgpu_dpm == 1) {
  849. printk("switching from power state:\n");
  850. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  851. printk("switching to power state:\n");
  852. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  853. }
  854. /* update whether vce is active */
  855. ps->vce_active = adev->pm.dpm.vce_active;
  856. ret = amdgpu_dpm_pre_set_power_state(adev);
  857. if (ret)
  858. return;
  859. /* update display watermarks based on new power state */
  860. amdgpu_display_bandwidth_update(adev);
  861. /* wait for the rings to drain */
  862. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  863. struct amdgpu_ring *ring = adev->rings[i];
  864. if (ring && ring->ready)
  865. amdgpu_fence_wait_empty(ring);
  866. }
  867. /* program the new power state */
  868. amdgpu_dpm_set_power_state(adev);
  869. /* update current power state */
  870. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps;
  871. amdgpu_dpm_post_set_power_state(adev);
  872. /* update displays */
  873. amdgpu_dpm_display_configuration_changed(adev);
  874. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  875. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  876. if (adev->pm.funcs->force_performance_level) {
  877. if (adev->pm.dpm.thermal_active) {
  878. enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
  879. /* force low perf level for thermal */
  880. amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
  881. /* save the user's level */
  882. adev->pm.dpm.forced_level = level;
  883. } else {
  884. /* otherwise, user selected level */
  885. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  886. }
  887. }
  888. }
  889. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  890. {
  891. if (adev->pp_enabled)
  892. amdgpu_dpm_powergate_uvd(adev, !enable);
  893. else {
  894. if (adev->pm.funcs->powergate_uvd) {
  895. mutex_lock(&adev->pm.mutex);
  896. /* enable/disable UVD */
  897. amdgpu_dpm_powergate_uvd(adev, !enable);
  898. mutex_unlock(&adev->pm.mutex);
  899. } else {
  900. if (enable) {
  901. mutex_lock(&adev->pm.mutex);
  902. adev->pm.dpm.uvd_active = true;
  903. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  904. mutex_unlock(&adev->pm.mutex);
  905. } else {
  906. mutex_lock(&adev->pm.mutex);
  907. adev->pm.dpm.uvd_active = false;
  908. mutex_unlock(&adev->pm.mutex);
  909. }
  910. amdgpu_pm_compute_clocks(adev);
  911. }
  912. }
  913. }
  914. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  915. {
  916. if (adev->pp_enabled)
  917. amdgpu_dpm_powergate_vce(adev, !enable);
  918. else {
  919. if (adev->pm.funcs->powergate_vce) {
  920. mutex_lock(&adev->pm.mutex);
  921. amdgpu_dpm_powergate_vce(adev, !enable);
  922. mutex_unlock(&adev->pm.mutex);
  923. } else {
  924. if (enable) {
  925. mutex_lock(&adev->pm.mutex);
  926. adev->pm.dpm.vce_active = true;
  927. /* XXX select vce level based on ring/task */
  928. adev->pm.dpm.vce_level = AMDGPU_VCE_LEVEL_AC_ALL;
  929. mutex_unlock(&adev->pm.mutex);
  930. } else {
  931. mutex_lock(&adev->pm.mutex);
  932. adev->pm.dpm.vce_active = false;
  933. mutex_unlock(&adev->pm.mutex);
  934. }
  935. amdgpu_pm_compute_clocks(adev);
  936. }
  937. }
  938. }
  939. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  940. {
  941. int i;
  942. if (adev->pp_enabled)
  943. /* TO DO */
  944. return;
  945. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  946. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  947. }
  948. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  949. {
  950. int ret;
  951. if (adev->pm.sysfs_initialized)
  952. return 0;
  953. if (!adev->pp_enabled) {
  954. if (adev->pm.funcs->get_temperature == NULL)
  955. return 0;
  956. }
  957. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  958. DRIVER_NAME, adev,
  959. hwmon_groups);
  960. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  961. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  962. dev_err(adev->dev,
  963. "Unable to register hwmon device: %d\n", ret);
  964. return ret;
  965. }
  966. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  967. if (ret) {
  968. DRM_ERROR("failed to create device file for dpm state\n");
  969. return ret;
  970. }
  971. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  972. if (ret) {
  973. DRM_ERROR("failed to create device file for dpm state\n");
  974. return ret;
  975. }
  976. if (adev->pp_enabled) {
  977. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  978. if (ret) {
  979. DRM_ERROR("failed to create device file pp_num_states\n");
  980. return ret;
  981. }
  982. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  983. if (ret) {
  984. DRM_ERROR("failed to create device file pp_cur_state\n");
  985. return ret;
  986. }
  987. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  988. if (ret) {
  989. DRM_ERROR("failed to create device file pp_force_state\n");
  990. return ret;
  991. }
  992. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  993. if (ret) {
  994. DRM_ERROR("failed to create device file pp_table\n");
  995. return ret;
  996. }
  997. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  998. if (ret) {
  999. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1000. return ret;
  1001. }
  1002. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1003. if (ret) {
  1004. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1005. return ret;
  1006. }
  1007. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1008. if (ret) {
  1009. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1010. return ret;
  1011. }
  1012. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1013. if (ret) {
  1014. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1015. return ret;
  1016. }
  1017. }
  1018. ret = amdgpu_debugfs_pm_init(adev);
  1019. if (ret) {
  1020. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1021. return ret;
  1022. }
  1023. adev->pm.sysfs_initialized = true;
  1024. return 0;
  1025. }
  1026. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1027. {
  1028. if (adev->pm.int_hwmon_dev)
  1029. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1030. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1031. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1032. if (adev->pp_enabled) {
  1033. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1034. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1035. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1036. device_remove_file(adev->dev, &dev_attr_pp_table);
  1037. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1038. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1039. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1040. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1041. }
  1042. }
  1043. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1044. {
  1045. struct drm_device *ddev = adev->ddev;
  1046. struct drm_crtc *crtc;
  1047. struct amdgpu_crtc *amdgpu_crtc;
  1048. if (!adev->pm.dpm_enabled)
  1049. return;
  1050. if (adev->pp_enabled) {
  1051. int i = 0;
  1052. amdgpu_display_bandwidth_update(adev);
  1053. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1054. struct amdgpu_ring *ring = adev->rings[i];
  1055. if (ring && ring->ready)
  1056. amdgpu_fence_wait_empty(ring);
  1057. }
  1058. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1059. } else {
  1060. mutex_lock(&adev->pm.mutex);
  1061. adev->pm.dpm.new_active_crtcs = 0;
  1062. adev->pm.dpm.new_active_crtc_count = 0;
  1063. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1064. list_for_each_entry(crtc,
  1065. &ddev->mode_config.crtc_list, head) {
  1066. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1067. if (crtc->enabled) {
  1068. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1069. adev->pm.dpm.new_active_crtc_count++;
  1070. }
  1071. }
  1072. }
  1073. /* update battery/ac status */
  1074. if (power_supply_is_system_supplied() > 0)
  1075. adev->pm.dpm.ac_power = true;
  1076. else
  1077. adev->pm.dpm.ac_power = false;
  1078. amdgpu_dpm_change_power_state_locked(adev);
  1079. mutex_unlock(&adev->pm.mutex);
  1080. }
  1081. }
  1082. /*
  1083. * Debugfs info
  1084. */
  1085. #if defined(CONFIG_DEBUG_FS)
  1086. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1087. {
  1088. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1089. struct drm_device *dev = node->minor->dev;
  1090. struct amdgpu_device *adev = dev->dev_private;
  1091. struct drm_device *ddev = adev->ddev;
  1092. if (!adev->pm.dpm_enabled) {
  1093. seq_printf(m, "dpm not enabled\n");
  1094. return 0;
  1095. }
  1096. if ((adev->flags & AMD_IS_PX) &&
  1097. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1098. seq_printf(m, "PX asic powered off\n");
  1099. } else if (adev->pp_enabled) {
  1100. amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
  1101. } else {
  1102. mutex_lock(&adev->pm.mutex);
  1103. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1104. amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
  1105. else
  1106. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1107. mutex_unlock(&adev->pm.mutex);
  1108. }
  1109. return 0;
  1110. }
  1111. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1112. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1113. };
  1114. #endif
  1115. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1116. {
  1117. #if defined(CONFIG_DEBUG_FS)
  1118. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1119. #else
  1120. return 0;
  1121. #endif
  1122. }