gfx_v7_0.c 163 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "cik_structs.h"
  31. #include "atom.h"
  32. #include "amdgpu_ucode.h"
  33. #include "clearstate_ci.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "bif/bif_4_1_d.h"
  37. #include "bif/bif_4_1_sh_mask.h"
  38. #include "gca/gfx_7_0_d.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "gca/gfx_7_2_sh_mask.h"
  41. #include "gmc/gmc_7_0_d.h"
  42. #include "gmc/gmc_7_0_sh_mask.h"
  43. #include "oss/oss_2_0_d.h"
  44. #include "oss/oss_2_0_sh_mask.h"
  45. #define GFX7_NUM_GFX_RINGS 1
  46. #define GFX7_NUM_COMPUTE_RINGS 8
  47. #define GFX7_MEC_HPD_SIZE 2048
  48. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  49. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  50. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  51. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  55. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  59. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  65. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  66. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  67. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  68. MODULE_FIRMWARE("radeon/kabini_me.bin");
  69. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  70. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  71. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  72. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  73. MODULE_FIRMWARE("radeon/mullins_me.bin");
  74. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  75. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  76. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 spectre_rlc_save_restore_register_list[] =
  97. {
  98. (0x0e00 << 16) | (0xc12c >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc140 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc150 >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc15c >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc168 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc170 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc178 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc204 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b4 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2b8 >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2bc >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0xc2c0 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x8228 >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x829c >> 2),
  125. 0x00000000,
  126. (0x0e00 << 16) | (0x869c >> 2),
  127. 0x00000000,
  128. (0x0600 << 16) | (0x98f4 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x98f8 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0x9900 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0xc260 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x90e8 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c000 >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x3c00c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x8c1c >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0x9700 >> 2),
  145. 0x00000000,
  146. (0x0e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x4e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x5e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x6e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x7e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x8e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0x9e00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xae00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0xbe00 << 16) | (0xcd20 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x89bc >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0x8900 >> 2),
  167. 0x00000000,
  168. 0x3,
  169. (0x0e00 << 16) | (0xc130 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc134 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc1fc >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc208 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc264 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc268 >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc26c >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc270 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc274 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc278 >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc27c >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc280 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc284 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc288 >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc28c >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc290 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc294 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc298 >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc29c >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a0 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a4 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2a8 >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2ac >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0xc2b0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x301d0 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30238 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30250 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30254 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x30258 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0x3025c >> 2),
  228. 0x00000000,
  229. (0x4e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x5e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x6e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x7e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x8e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0x9e00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xae00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0xbe00 << 16) | (0xc900 >> 2),
  244. 0x00000000,
  245. (0x4e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x5e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x6e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x7e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x8e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0x9e00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xae00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0xbe00 << 16) | (0xc904 >> 2),
  260. 0x00000000,
  261. (0x4e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x5e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x6e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x7e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x8e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0x9e00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xae00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0xbe00 << 16) | (0xc908 >> 2),
  276. 0x00000000,
  277. (0x4e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x5e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x6e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x7e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x8e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0x9e00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xae00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0xbe00 << 16) | (0xc90c >> 2),
  292. 0x00000000,
  293. (0x4e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x5e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x6e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x7e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x8e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0x9e00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xae00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0xbe00 << 16) | (0xc910 >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0xc99c >> 2),
  310. 0x00000000,
  311. (0x0e00 << 16) | (0x9834 >> 2),
  312. 0x00000000,
  313. (0x0000 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0001 << 16) | (0x30f00 >> 2),
  316. 0x00000000,
  317. (0x0000 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0001 << 16) | (0x30f04 >> 2),
  320. 0x00000000,
  321. (0x0000 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0001 << 16) | (0x30f08 >> 2),
  324. 0x00000000,
  325. (0x0000 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0001 << 16) | (0x30f0c >> 2),
  328. 0x00000000,
  329. (0x0600 << 16) | (0x9b7c >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a14 >> 2),
  332. 0x00000000,
  333. (0x0e00 << 16) | (0x8a18 >> 2),
  334. 0x00000000,
  335. (0x0600 << 16) | (0x30a00 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bf0 >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8bcc >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x8b24 >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0x30a04 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a10 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a14 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a18 >> 2),
  350. 0x00000000,
  351. (0x0600 << 16) | (0x30a2c >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc700 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc704 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc708 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0xc768 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc770 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc774 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc778 >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc77c >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc780 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc784 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc788 >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc78c >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc798 >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc79c >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a0 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a4 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7a8 >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7ac >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b0 >> 2),
  390. 0x00000000,
  391. (0x0400 << 16) | (0xc7b4 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x9100 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x3c010 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92a8 >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92ac >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b4 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92b8 >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92bc >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c0 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c4 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92c8 >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92cc >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x92d0 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c00 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c04 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c20 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c38 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0x8c3c >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0xae00 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0x9604 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac08 >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac0c >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac10 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac14 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac58 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac68 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac6c >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac70 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac74 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac78 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac7c >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac80 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac84 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac88 >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0xac8c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x970c >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9714 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x9718 >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x971c >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x4e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x5e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x6e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x7e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x8e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0x9e00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xae00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0xbe00 << 16) | (0x31068 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd10 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xcd14 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b0 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b4 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88b8 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0x88bc >> 2),
  498. 0x00000000,
  499. (0x0400 << 16) | (0x89c0 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c4 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88c8 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d0 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d4 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x88d8 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x8980 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x30938 >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x3093c >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x30940 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x89a0 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30900 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x30904 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x89b4 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c210 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c214 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x3c218 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x8904 >> 2),
  534. 0x00000000,
  535. 0x5,
  536. (0x0e00 << 16) | (0x8c28 >> 2),
  537. (0x0e00 << 16) | (0x8c2c >> 2),
  538. (0x0e00 << 16) | (0x8c30 >> 2),
  539. (0x0e00 << 16) | (0x8c34 >> 2),
  540. (0x0e00 << 16) | (0x9600 >> 2),
  541. };
  542. static const u32 kalindi_rlc_save_restore_register_list[] =
  543. {
  544. (0x0e00 << 16) | (0xc12c >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc140 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc150 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc15c >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc168 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc170 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc204 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b4 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2b8 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2bc >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0xc2c0 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x8228 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x829c >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x869c >> 2),
  571. 0x00000000,
  572. (0x0600 << 16) | (0x98f4 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x98f8 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0x9900 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0xc260 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x90e8 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c000 >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x3c00c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x8c1c >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0x9700 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x4e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x5e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x6e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x7e00 << 16) | (0xcd20 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x89bc >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0x8900 >> 2),
  603. 0x00000000,
  604. 0x3,
  605. (0x0e00 << 16) | (0xc130 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc134 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc1fc >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc208 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc264 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc268 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc26c >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc270 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc274 >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc28c >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc290 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc294 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc298 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a0 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a4 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2a8 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0xc2ac >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x301d0 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30238 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30250 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30254 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x30258 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0x3025c >> 2),
  650. 0x00000000,
  651. (0x4e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x5e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x6e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x7e00 << 16) | (0xc900 >> 2),
  658. 0x00000000,
  659. (0x4e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x5e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x6e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x7e00 << 16) | (0xc904 >> 2),
  666. 0x00000000,
  667. (0x4e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x5e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x6e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x7e00 << 16) | (0xc908 >> 2),
  674. 0x00000000,
  675. (0x4e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x5e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x6e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x7e00 << 16) | (0xc90c >> 2),
  682. 0x00000000,
  683. (0x4e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x5e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x6e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x7e00 << 16) | (0xc910 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0xc99c >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0x9834 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f00 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f04 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f08 >> 2),
  700. 0x00000000,
  701. (0x0000 << 16) | (0x30f0c >> 2),
  702. 0x00000000,
  703. (0x0600 << 16) | (0x9b7c >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a14 >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0x8a18 >> 2),
  708. 0x00000000,
  709. (0x0600 << 16) | (0x30a00 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bf0 >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8bcc >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x8b24 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0x30a04 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a10 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a14 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a18 >> 2),
  724. 0x00000000,
  725. (0x0600 << 16) | (0x30a2c >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc700 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc704 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc708 >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0xc768 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc770 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc774 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc798 >> 2),
  740. 0x00000000,
  741. (0x0400 << 16) | (0xc79c >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x9100 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x3c010 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c00 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c04 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c20 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c38 >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0x8c3c >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0xae00 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0x9604 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac08 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac0c >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac10 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac14 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac58 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac68 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac6c >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac70 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac74 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac78 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac7c >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac80 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac84 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac88 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0xac8c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x970c >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9714 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x9718 >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x971c >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x4e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x5e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x6e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x7e00 << 16) | (0x31068 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd10 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xcd14 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b0 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b4 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88b8 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0x88bc >> 2),
  820. 0x00000000,
  821. (0x0400 << 16) | (0x89c0 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c4 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88c8 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d0 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d4 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x88d8 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x8980 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x30938 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x3093c >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x30940 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x89a0 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30900 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x30904 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x89b4 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3e1fc >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c210 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c214 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x3c218 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x8904 >> 2),
  858. 0x00000000,
  859. 0x5,
  860. (0x0e00 << 16) | (0x8c28 >> 2),
  861. (0x0e00 << 16) | (0x8c2c >> 2),
  862. (0x0e00 << 16) | (0x8c30 >> 2),
  863. (0x0e00 << 16) | (0x8c34 >> 2),
  864. (0x0e00 << 16) | (0x9600 >> 2),
  865. };
  866. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  867. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  868. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  869. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  870. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
  871. /*
  872. * Core functions
  873. */
  874. /**
  875. * gfx_v7_0_init_microcode - load ucode images from disk
  876. *
  877. * @adev: amdgpu_device pointer
  878. *
  879. * Use the firmware interface to load the ucode images into
  880. * the driver (not loaded into hw).
  881. * Returns 0 on success, error on failure.
  882. */
  883. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  884. {
  885. const char *chip_name;
  886. char fw_name[30];
  887. int err;
  888. DRM_DEBUG("\n");
  889. switch (adev->asic_type) {
  890. case CHIP_BONAIRE:
  891. chip_name = "bonaire";
  892. break;
  893. case CHIP_HAWAII:
  894. chip_name = "hawaii";
  895. break;
  896. case CHIP_KAVERI:
  897. chip_name = "kaveri";
  898. break;
  899. case CHIP_KABINI:
  900. chip_name = "kabini";
  901. break;
  902. case CHIP_MULLINS:
  903. chip_name = "mullins";
  904. break;
  905. default: BUG();
  906. }
  907. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  908. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  912. if (err)
  913. goto out;
  914. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  915. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  916. if (err)
  917. goto out;
  918. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  919. if (err)
  920. goto out;
  921. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. if (err)
  924. goto out;
  925. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  926. if (err)
  927. goto out;
  928. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  929. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  930. if (err)
  931. goto out;
  932. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  933. if (err)
  934. goto out;
  935. if (adev->asic_type == CHIP_KAVERI) {
  936. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  938. if (err)
  939. goto out;
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. }
  944. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  945. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  946. if (err)
  947. goto out;
  948. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  949. out:
  950. if (err) {
  951. pr_err("gfx7: Failed to load firmware \"%s\"\n", fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
  968. {
  969. release_firmware(adev->gfx.pfp_fw);
  970. adev->gfx.pfp_fw = NULL;
  971. release_firmware(adev->gfx.me_fw);
  972. adev->gfx.me_fw = NULL;
  973. release_firmware(adev->gfx.ce_fw);
  974. adev->gfx.ce_fw = NULL;
  975. release_firmware(adev->gfx.mec_fw);
  976. adev->gfx.mec_fw = NULL;
  977. release_firmware(adev->gfx.mec2_fw);
  978. adev->gfx.mec2_fw = NULL;
  979. release_firmware(adev->gfx.rlc_fw);
  980. adev->gfx.rlc_fw = NULL;
  981. }
  982. /**
  983. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  984. *
  985. * @adev: amdgpu_device pointer
  986. *
  987. * Starting with SI, the tiling setup is done globally in a
  988. * set of 32 tiling modes. Rather than selecting each set of
  989. * parameters per surface as on older asics, we just select
  990. * which index in the tiling table we want to use, and the
  991. * surface uses those parameters (CIK).
  992. */
  993. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  994. {
  995. const u32 num_tile_mode_states =
  996. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  997. const u32 num_secondary_tile_mode_states =
  998. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  999. u32 reg_offset, split_equal_to_row_size;
  1000. uint32_t *tile, *macrotile;
  1001. tile = adev->gfx.config.tile_mode_array;
  1002. macrotile = adev->gfx.config.macrotile_mode_array;
  1003. switch (adev->gfx.config.mem_row_size_in_kb) {
  1004. case 1:
  1005. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1006. break;
  1007. case 2:
  1008. default:
  1009. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1010. break;
  1011. case 4:
  1012. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1013. break;
  1014. }
  1015. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1016. tile[reg_offset] = 0;
  1017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1018. macrotile[reg_offset] = 0;
  1019. switch (adev->asic_type) {
  1020. case CHIP_BONAIRE:
  1021. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1022. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1025. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1033. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1037. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1040. TILE_SPLIT(split_equal_to_row_size));
  1041. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1044. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1045. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. TILE_SPLIT(split_equal_to_row_size));
  1048. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1049. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1051. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1054. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1058. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1059. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1062. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1063. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1066. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1067. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1070. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1071. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1074. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1078. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1079. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1084. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1086. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1090. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1091. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1094. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1095. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1098. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1099. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1103. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1107. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1108. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1111. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1112. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1114. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1115. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1118. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1122. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1123. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1126. NUM_BANKS(ADDR_SURF_16_BANK));
  1127. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1130. NUM_BANKS(ADDR_SURF_16_BANK));
  1131. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1134. NUM_BANKS(ADDR_SURF_16_BANK));
  1135. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK));
  1139. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1142. NUM_BANKS(ADDR_SURF_16_BANK));
  1143. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1146. NUM_BANKS(ADDR_SURF_8_BANK));
  1147. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1150. NUM_BANKS(ADDR_SURF_4_BANK));
  1151. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1154. NUM_BANKS(ADDR_SURF_16_BANK));
  1155. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK));
  1159. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK));
  1163. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1166. NUM_BANKS(ADDR_SURF_16_BANK));
  1167. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK));
  1171. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1174. NUM_BANKS(ADDR_SURF_8_BANK));
  1175. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1178. NUM_BANKS(ADDR_SURF_4_BANK));
  1179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1180. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1181. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1182. if (reg_offset != 7)
  1183. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1184. break;
  1185. case CHIP_HAWAII:
  1186. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1190. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1194. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1198. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1202. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1204. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1205. TILE_SPLIT(split_equal_to_row_size));
  1206. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1208. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1209. TILE_SPLIT(split_equal_to_row_size));
  1210. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1213. TILE_SPLIT(split_equal_to_row_size));
  1214. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1215. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1217. TILE_SPLIT(split_equal_to_row_size));
  1218. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1220. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1223. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1231. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1238. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1242. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1246. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1250. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1251. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1254. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1261. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1265. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1269. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1273. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1277. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1281. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1285. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1289. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1292. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1293. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1294. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1296. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1307. NUM_BANKS(ADDR_SURF_16_BANK));
  1308. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK));
  1312. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1315. NUM_BANKS(ADDR_SURF_16_BANK));
  1316. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1319. NUM_BANKS(ADDR_SURF_16_BANK));
  1320. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1323. NUM_BANKS(ADDR_SURF_8_BANK));
  1324. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1327. NUM_BANKS(ADDR_SURF_4_BANK));
  1328. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1331. NUM_BANKS(ADDR_SURF_4_BANK));
  1332. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1335. NUM_BANKS(ADDR_SURF_16_BANK));
  1336. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1343. NUM_BANKS(ADDR_SURF_16_BANK));
  1344. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1347. NUM_BANKS(ADDR_SURF_8_BANK));
  1348. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1355. NUM_BANKS(ADDR_SURF_8_BANK));
  1356. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1359. NUM_BANKS(ADDR_SURF_4_BANK));
  1360. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1361. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1362. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1363. if (reg_offset != 7)
  1364. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1365. break;
  1366. case CHIP_KABINI:
  1367. case CHIP_KAVERI:
  1368. case CHIP_MULLINS:
  1369. default:
  1370. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1371. PIPE_CONFIG(ADDR_SURF_P2) |
  1372. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1374. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1375. PIPE_CONFIG(ADDR_SURF_P2) |
  1376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1382. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. PIPE_CONFIG(ADDR_SURF_P2) |
  1384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1385. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1386. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1387. PIPE_CONFIG(ADDR_SURF_P2) |
  1388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1389. TILE_SPLIT(split_equal_to_row_size));
  1390. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1391. PIPE_CONFIG(ADDR_SURF_P2) |
  1392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1393. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1394. PIPE_CONFIG(ADDR_SURF_P2) |
  1395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1396. TILE_SPLIT(split_equal_to_row_size));
  1397. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1398. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1399. PIPE_CONFIG(ADDR_SURF_P2));
  1400. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1403. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1404. PIPE_CONFIG(ADDR_SURF_P2) |
  1405. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1407. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1408. PIPE_CONFIG(ADDR_SURF_P2) |
  1409. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1411. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1412. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1413. PIPE_CONFIG(ADDR_SURF_P2) |
  1414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1415. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1416. PIPE_CONFIG(ADDR_SURF_P2) |
  1417. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1419. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1420. PIPE_CONFIG(ADDR_SURF_P2) |
  1421. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1423. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1424. PIPE_CONFIG(ADDR_SURF_P2) |
  1425. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1427. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1428. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1435. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1436. PIPE_CONFIG(ADDR_SURF_P2) |
  1437. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1439. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1440. PIPE_CONFIG(ADDR_SURF_P2) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1443. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1444. PIPE_CONFIG(ADDR_SURF_P2) |
  1445. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1447. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1448. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1452. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1456. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1460. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1461. PIPE_CONFIG(ADDR_SURF_P2) |
  1462. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1463. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1467. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1468. PIPE_CONFIG(ADDR_SURF_P2) |
  1469. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1471. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1472. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1475. NUM_BANKS(ADDR_SURF_8_BANK));
  1476. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1479. NUM_BANKS(ADDR_SURF_8_BANK));
  1480. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1483. NUM_BANKS(ADDR_SURF_8_BANK));
  1484. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1487. NUM_BANKS(ADDR_SURF_8_BANK));
  1488. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1491. NUM_BANKS(ADDR_SURF_8_BANK));
  1492. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1495. NUM_BANKS(ADDR_SURF_8_BANK));
  1496. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1499. NUM_BANKS(ADDR_SURF_8_BANK));
  1500. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1503. NUM_BANKS(ADDR_SURF_16_BANK));
  1504. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1507. NUM_BANKS(ADDR_SURF_16_BANK));
  1508. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1511. NUM_BANKS(ADDR_SURF_16_BANK));
  1512. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1515. NUM_BANKS(ADDR_SURF_16_BANK));
  1516. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1519. NUM_BANKS(ADDR_SURF_16_BANK));
  1520. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1523. NUM_BANKS(ADDR_SURF_16_BANK));
  1524. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1527. NUM_BANKS(ADDR_SURF_8_BANK));
  1528. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1529. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1530. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1531. if (reg_offset != 7)
  1532. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1533. break;
  1534. }
  1535. }
  1536. /**
  1537. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1538. *
  1539. * @adev: amdgpu_device pointer
  1540. * @se_num: shader engine to address
  1541. * @sh_num: sh block to address
  1542. *
  1543. * Select which SE, SH combinations to address. Certain
  1544. * registers are instanced per SE or SH. 0xffffffff means
  1545. * broadcast to all SEs or SHs (CIK).
  1546. */
  1547. static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
  1548. u32 se_num, u32 sh_num, u32 instance)
  1549. {
  1550. u32 data;
  1551. if (instance == 0xffffffff)
  1552. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1553. else
  1554. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1555. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1556. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1557. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1558. else if (se_num == 0xffffffff)
  1559. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1560. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1561. else if (sh_num == 0xffffffff)
  1562. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1563. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1564. else
  1565. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1566. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1567. WREG32(mmGRBM_GFX_INDEX, data);
  1568. }
  1569. /**
  1570. * gfx_v7_0_create_bitmask - create a bitmask
  1571. *
  1572. * @bit_width: length of the mask
  1573. *
  1574. * create a variable length bit mask (CIK).
  1575. * Returns the bitmask.
  1576. */
  1577. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1578. {
  1579. return (u32)((1ULL << bit_width) - 1);
  1580. }
  1581. /**
  1582. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1583. *
  1584. * @adev: amdgpu_device pointer
  1585. *
  1586. * Calculates the bitmask of enabled RBs (CIK).
  1587. * Returns the enabled RB bitmask.
  1588. */
  1589. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1590. {
  1591. u32 data, mask;
  1592. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1593. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1594. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1595. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1596. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1597. adev->gfx.config.max_sh_per_se);
  1598. return (~data) & mask;
  1599. }
  1600. static void
  1601. gfx_v7_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  1602. {
  1603. switch (adev->asic_type) {
  1604. case CHIP_BONAIRE:
  1605. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  1606. SE_XSEL(1) | SE_YSEL(1);
  1607. *rconf1 |= 0x0;
  1608. break;
  1609. case CHIP_HAWAII:
  1610. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  1611. RB_XSEL2(1) | PKR_MAP(2) | PKR_XSEL(1) |
  1612. PKR_YSEL(1) | SE_MAP(2) | SE_XSEL(2) |
  1613. SE_YSEL(3);
  1614. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  1615. SE_PAIR_YSEL(2);
  1616. break;
  1617. case CHIP_KAVERI:
  1618. *rconf |= RB_MAP_PKR0(2);
  1619. *rconf1 |= 0x0;
  1620. break;
  1621. case CHIP_KABINI:
  1622. case CHIP_MULLINS:
  1623. *rconf |= 0x0;
  1624. *rconf1 |= 0x0;
  1625. break;
  1626. default:
  1627. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1628. break;
  1629. }
  1630. }
  1631. static void
  1632. gfx_v7_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1633. u32 raster_config, u32 raster_config_1,
  1634. unsigned rb_mask, unsigned num_rb)
  1635. {
  1636. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1637. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1638. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1639. unsigned rb_per_se = num_rb / num_se;
  1640. unsigned se_mask[4];
  1641. unsigned se;
  1642. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1643. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1644. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1645. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1646. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1647. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1648. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1649. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  1650. (!se_mask[2] && !se_mask[3]))) {
  1651. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  1652. if (!se_mask[0] && !se_mask[1]) {
  1653. raster_config_1 |=
  1654. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  1655. } else {
  1656. raster_config_1 |=
  1657. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  1658. }
  1659. }
  1660. for (se = 0; se < num_se; se++) {
  1661. unsigned raster_config_se = raster_config;
  1662. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1663. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1664. int idx = (se / 2) * 2;
  1665. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1666. raster_config_se &= ~SE_MAP_MASK;
  1667. if (!se_mask[idx]) {
  1668. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  1669. } else {
  1670. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  1671. }
  1672. }
  1673. pkr0_mask &= rb_mask;
  1674. pkr1_mask &= rb_mask;
  1675. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1676. raster_config_se &= ~PKR_MAP_MASK;
  1677. if (!pkr0_mask) {
  1678. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  1679. } else {
  1680. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  1681. }
  1682. }
  1683. if (rb_per_se >= 2) {
  1684. unsigned rb0_mask = 1 << (se * rb_per_se);
  1685. unsigned rb1_mask = rb0_mask << 1;
  1686. rb0_mask &= rb_mask;
  1687. rb1_mask &= rb_mask;
  1688. if (!rb0_mask || !rb1_mask) {
  1689. raster_config_se &= ~RB_MAP_PKR0_MASK;
  1690. if (!rb0_mask) {
  1691. raster_config_se |=
  1692. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  1693. } else {
  1694. raster_config_se |=
  1695. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  1696. }
  1697. }
  1698. if (rb_per_se > 2) {
  1699. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1700. rb1_mask = rb0_mask << 1;
  1701. rb0_mask &= rb_mask;
  1702. rb1_mask &= rb_mask;
  1703. if (!rb0_mask || !rb1_mask) {
  1704. raster_config_se &= ~RB_MAP_PKR1_MASK;
  1705. if (!rb0_mask) {
  1706. raster_config_se |=
  1707. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  1708. } else {
  1709. raster_config_se |=
  1710. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  1711. }
  1712. }
  1713. }
  1714. }
  1715. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1716. gfx_v7_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1717. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1718. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1719. }
  1720. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1721. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1722. }
  1723. /**
  1724. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1725. *
  1726. * @adev: amdgpu_device pointer
  1727. * @se_num: number of SEs (shader engines) for the asic
  1728. * @sh_per_se: number of SH blocks per SE for the asic
  1729. *
  1730. * Configures per-SE/SH RB registers (CIK).
  1731. */
  1732. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1733. {
  1734. int i, j;
  1735. u32 data;
  1736. u32 raster_config = 0, raster_config_1 = 0;
  1737. u32 active_rbs = 0;
  1738. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1739. adev->gfx.config.max_sh_per_se;
  1740. unsigned num_rb_pipes;
  1741. mutex_lock(&adev->grbm_idx_mutex);
  1742. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1743. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1744. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1745. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1746. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1747. rb_bitmap_width_per_sh);
  1748. }
  1749. }
  1750. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1751. adev->gfx.config.backend_enable_mask = active_rbs;
  1752. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1753. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1754. adev->gfx.config.max_shader_engines, 16);
  1755. gfx_v7_0_raster_config(adev, &raster_config, &raster_config_1);
  1756. if (!adev->gfx.config.backend_enable_mask ||
  1757. adev->gfx.config.num_rbs >= num_rb_pipes) {
  1758. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1759. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1760. } else {
  1761. gfx_v7_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  1762. adev->gfx.config.backend_enable_mask,
  1763. num_rb_pipes);
  1764. }
  1765. mutex_unlock(&adev->grbm_idx_mutex);
  1766. }
  1767. /**
  1768. * gmc_v7_0_init_compute_vmid - gart enable
  1769. *
  1770. * @adev: amdgpu_device pointer
  1771. *
  1772. * Initialize compute vmid sh_mem registers
  1773. *
  1774. */
  1775. #define DEFAULT_SH_MEM_BASES (0x6000)
  1776. #define FIRST_COMPUTE_VMID (8)
  1777. #define LAST_COMPUTE_VMID (16)
  1778. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1779. {
  1780. int i;
  1781. uint32_t sh_mem_config;
  1782. uint32_t sh_mem_bases;
  1783. /*
  1784. * Configure apertures:
  1785. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1786. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1787. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1788. */
  1789. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1790. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1791. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1792. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1793. mutex_lock(&adev->srbm_mutex);
  1794. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1795. cik_srbm_select(adev, 0, 0, 0, i);
  1796. /* CP and shaders */
  1797. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1798. WREG32(mmSH_MEM_APE1_BASE, 1);
  1799. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1800. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1801. }
  1802. cik_srbm_select(adev, 0, 0, 0, 0);
  1803. mutex_unlock(&adev->srbm_mutex);
  1804. }
  1805. static void gfx_v7_0_config_init(struct amdgpu_device *adev)
  1806. {
  1807. adev->gfx.config.double_offchip_lds_buf = 1;
  1808. }
  1809. /**
  1810. * gfx_v7_0_gpu_init - setup the 3D engine
  1811. *
  1812. * @adev: amdgpu_device pointer
  1813. *
  1814. * Configures the 3D engine and tiling configuration
  1815. * registers so that the 3D engine is usable.
  1816. */
  1817. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1818. {
  1819. u32 sh_mem_cfg, sh_static_mem_cfg, sh_mem_base;
  1820. u32 tmp;
  1821. int i;
  1822. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1823. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1824. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1825. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1826. gfx_v7_0_tiling_mode_table_init(adev);
  1827. gfx_v7_0_setup_rb(adev);
  1828. gfx_v7_0_get_cu_info(adev);
  1829. gfx_v7_0_config_init(adev);
  1830. /* set HW defaults for 3D engine */
  1831. WREG32(mmCP_MEQ_THRESHOLDS,
  1832. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1833. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1834. mutex_lock(&adev->grbm_idx_mutex);
  1835. /*
  1836. * making sure that the following register writes will be broadcasted
  1837. * to all the shaders
  1838. */
  1839. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1840. /* XXX SH_MEM regs */
  1841. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1842. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1843. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1844. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, DEFAULT_MTYPE,
  1845. MTYPE_NC);
  1846. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, APE1_MTYPE,
  1847. MTYPE_UC);
  1848. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, PRIVATE_ATC, 0);
  1849. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  1850. SWIZZLE_ENABLE, 1);
  1851. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1852. ELEMENT_SIZE, 1);
  1853. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1854. INDEX_STRIDE, 3);
  1855. mutex_lock(&adev->srbm_mutex);
  1856. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  1857. if (i == 0)
  1858. sh_mem_base = 0;
  1859. else
  1860. sh_mem_base = adev->mc.shared_aperture_start >> 48;
  1861. cik_srbm_select(adev, 0, 0, 0, i);
  1862. /* CP and shaders */
  1863. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1864. WREG32(mmSH_MEM_APE1_BASE, 1);
  1865. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1866. WREG32(mmSH_MEM_BASES, sh_mem_base);
  1867. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  1868. }
  1869. cik_srbm_select(adev, 0, 0, 0, 0);
  1870. mutex_unlock(&adev->srbm_mutex);
  1871. gmc_v7_0_init_compute_vmid(adev);
  1872. WREG32(mmSX_DEBUG_1, 0x20);
  1873. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1874. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1875. tmp |= 0x03000000;
  1876. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1877. WREG32(mmSQ_CONFIG, 1);
  1878. WREG32(mmDB_DEBUG, 0);
  1879. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1880. tmp |= 0x00000400;
  1881. WREG32(mmDB_DEBUG2, tmp);
  1882. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1883. tmp |= 0x00020200;
  1884. WREG32(mmDB_DEBUG3, tmp);
  1885. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1886. tmp |= 0x00018208;
  1887. WREG32(mmCB_HW_CONTROL, tmp);
  1888. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1889. WREG32(mmPA_SC_FIFO_SIZE,
  1890. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1891. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1892. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1893. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1894. WREG32(mmVGT_NUM_INSTANCES, 1);
  1895. WREG32(mmCP_PERFMON_CNTL, 0);
  1896. WREG32(mmSQ_CONFIG, 0);
  1897. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1898. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1899. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1900. WREG32(mmVGT_CACHE_INVALIDATION,
  1901. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1902. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1903. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1904. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1905. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1906. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1907. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1908. tmp = RREG32(mmSPI_ARB_PRIORITY);
  1909. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  1910. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  1911. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  1912. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  1913. WREG32(mmSPI_ARB_PRIORITY, tmp);
  1914. mutex_unlock(&adev->grbm_idx_mutex);
  1915. udelay(50);
  1916. }
  1917. /*
  1918. * GPU scratch registers helpers function.
  1919. */
  1920. /**
  1921. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1922. *
  1923. * @adev: amdgpu_device pointer
  1924. *
  1925. * Set up the number and offset of the CP scratch registers.
  1926. * NOTE: use of CP scratch registers is a legacy inferface and
  1927. * is not used by default on newer asics (r6xx+). On newer asics,
  1928. * memory buffers are used for fences rather than scratch regs.
  1929. */
  1930. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1931. {
  1932. adev->gfx.scratch.num_reg = 7;
  1933. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1934. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1935. }
  1936. /**
  1937. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1938. *
  1939. * @adev: amdgpu_device pointer
  1940. * @ring: amdgpu_ring structure holding ring information
  1941. *
  1942. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1943. * Provides a basic gfx ring test to verify that the ring is working.
  1944. * Used by gfx_v7_0_cp_gfx_resume();
  1945. * Returns 0 on success, error on failure.
  1946. */
  1947. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1948. {
  1949. struct amdgpu_device *adev = ring->adev;
  1950. uint32_t scratch;
  1951. uint32_t tmp = 0;
  1952. unsigned i;
  1953. int r;
  1954. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1955. if (r) {
  1956. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1957. return r;
  1958. }
  1959. WREG32(scratch, 0xCAFEDEAD);
  1960. r = amdgpu_ring_alloc(ring, 3);
  1961. if (r) {
  1962. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1963. amdgpu_gfx_scratch_free(adev, scratch);
  1964. return r;
  1965. }
  1966. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1967. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1968. amdgpu_ring_write(ring, 0xDEADBEEF);
  1969. amdgpu_ring_commit(ring);
  1970. for (i = 0; i < adev->usec_timeout; i++) {
  1971. tmp = RREG32(scratch);
  1972. if (tmp == 0xDEADBEEF)
  1973. break;
  1974. DRM_UDELAY(1);
  1975. }
  1976. if (i < adev->usec_timeout) {
  1977. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1978. } else {
  1979. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1980. ring->idx, scratch, tmp);
  1981. r = -EINVAL;
  1982. }
  1983. amdgpu_gfx_scratch_free(adev, scratch);
  1984. return r;
  1985. }
  1986. /**
  1987. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1988. *
  1989. * @adev: amdgpu_device pointer
  1990. * @ridx: amdgpu ring index
  1991. *
  1992. * Emits an hdp flush on the cp.
  1993. */
  1994. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1995. {
  1996. u32 ref_and_mask;
  1997. int usepfp = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  1998. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  1999. switch (ring->me) {
  2000. case 1:
  2001. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  2002. break;
  2003. case 2:
  2004. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  2005. break;
  2006. default:
  2007. return;
  2008. }
  2009. } else {
  2010. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  2011. }
  2012. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2013. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  2014. WAIT_REG_MEM_FUNCTION(3) | /* == */
  2015. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2016. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  2017. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  2018. amdgpu_ring_write(ring, ref_and_mask);
  2019. amdgpu_ring_write(ring, ref_and_mask);
  2020. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2021. }
  2022. static void gfx_v7_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  2023. {
  2024. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2025. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  2026. EVENT_INDEX(4));
  2027. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2028. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  2029. EVENT_INDEX(0));
  2030. }
  2031. /**
  2032. * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  2033. *
  2034. * @adev: amdgpu_device pointer
  2035. * @ridx: amdgpu ring index
  2036. *
  2037. * Emits an hdp invalidate on the cp.
  2038. */
  2039. static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2040. {
  2041. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2042. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2043. WRITE_DATA_DST_SEL(0) |
  2044. WR_CONFIRM));
  2045. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  2046. amdgpu_ring_write(ring, 0);
  2047. amdgpu_ring_write(ring, 1);
  2048. }
  2049. /**
  2050. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  2051. *
  2052. * @adev: amdgpu_device pointer
  2053. * @fence: amdgpu fence object
  2054. *
  2055. * Emits a fence sequnce number on the gfx ring and flushes
  2056. * GPU caches.
  2057. */
  2058. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  2059. u64 seq, unsigned flags)
  2060. {
  2061. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2062. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2063. /* Workaround for cache flush problems. First send a dummy EOP
  2064. * event down the pipe with seq one below.
  2065. */
  2066. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2067. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2068. EOP_TC_ACTION_EN |
  2069. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2070. EVENT_INDEX(5)));
  2071. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2072. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2073. DATA_SEL(1) | INT_SEL(0));
  2074. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  2075. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  2076. /* Then send the real EOP event down the pipe. */
  2077. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2078. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2079. EOP_TC_ACTION_EN |
  2080. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2081. EVENT_INDEX(5)));
  2082. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2083. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2084. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2085. amdgpu_ring_write(ring, lower_32_bits(seq));
  2086. amdgpu_ring_write(ring, upper_32_bits(seq));
  2087. }
  2088. /**
  2089. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  2090. *
  2091. * @adev: amdgpu_device pointer
  2092. * @fence: amdgpu fence object
  2093. *
  2094. * Emits a fence sequnce number on the compute ring and flushes
  2095. * GPU caches.
  2096. */
  2097. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  2098. u64 addr, u64 seq,
  2099. unsigned flags)
  2100. {
  2101. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2102. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2103. /* RELEASE_MEM - flush caches, send int */
  2104. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2105. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2106. EOP_TC_ACTION_EN |
  2107. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2108. EVENT_INDEX(5)));
  2109. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2110. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2111. amdgpu_ring_write(ring, upper_32_bits(addr));
  2112. amdgpu_ring_write(ring, lower_32_bits(seq));
  2113. amdgpu_ring_write(ring, upper_32_bits(seq));
  2114. }
  2115. /*
  2116. * IB stuff
  2117. */
  2118. /**
  2119. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  2120. *
  2121. * @ring: amdgpu_ring structure holding ring information
  2122. * @ib: amdgpu indirect buffer object
  2123. *
  2124. * Emits an DE (drawing engine) or CE (constant engine) IB
  2125. * on the gfx ring. IBs are usually generated by userspace
  2126. * acceleration drivers and submitted to the kernel for
  2127. * sheduling on the ring. This function schedules the IB
  2128. * on the gfx ring for execution by the GPU.
  2129. */
  2130. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2131. struct amdgpu_ib *ib,
  2132. unsigned vm_id, bool ctx_switch)
  2133. {
  2134. u32 header, control = 0;
  2135. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  2136. if (ctx_switch) {
  2137. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2138. amdgpu_ring_write(ring, 0);
  2139. }
  2140. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2141. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2142. else
  2143. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2144. control |= ib->length_dw | (vm_id << 24);
  2145. amdgpu_ring_write(ring, header);
  2146. amdgpu_ring_write(ring,
  2147. #ifdef __BIG_ENDIAN
  2148. (2 << 0) |
  2149. #endif
  2150. (ib->gpu_addr & 0xFFFFFFFC));
  2151. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2152. amdgpu_ring_write(ring, control);
  2153. }
  2154. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2155. struct amdgpu_ib *ib,
  2156. unsigned vm_id, bool ctx_switch)
  2157. {
  2158. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2159. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2160. amdgpu_ring_write(ring,
  2161. #ifdef __BIG_ENDIAN
  2162. (2 << 0) |
  2163. #endif
  2164. (ib->gpu_addr & 0xFFFFFFFC));
  2165. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2166. amdgpu_ring_write(ring, control);
  2167. }
  2168. static void gfx_v7_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2169. {
  2170. uint32_t dw2 = 0;
  2171. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2172. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2173. gfx_v7_0_ring_emit_vgt_flush(ring);
  2174. /* set load_global_config & load_global_uconfig */
  2175. dw2 |= 0x8001;
  2176. /* set load_cs_sh_regs */
  2177. dw2 |= 0x01000000;
  2178. /* set load_per_context_state & load_gfx_sh_regs */
  2179. dw2 |= 0x10002;
  2180. }
  2181. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2182. amdgpu_ring_write(ring, dw2);
  2183. amdgpu_ring_write(ring, 0);
  2184. }
  2185. /**
  2186. * gfx_v7_0_ring_test_ib - basic ring IB test
  2187. *
  2188. * @ring: amdgpu_ring structure holding ring information
  2189. *
  2190. * Allocate an IB and execute it on the gfx ring (CIK).
  2191. * Provides a basic gfx ring test to verify that IBs are working.
  2192. * Returns 0 on success, error on failure.
  2193. */
  2194. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  2195. {
  2196. struct amdgpu_device *adev = ring->adev;
  2197. struct amdgpu_ib ib;
  2198. struct dma_fence *f = NULL;
  2199. uint32_t scratch;
  2200. uint32_t tmp = 0;
  2201. long r;
  2202. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2203. if (r) {
  2204. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  2205. return r;
  2206. }
  2207. WREG32(scratch, 0xCAFEDEAD);
  2208. memset(&ib, 0, sizeof(ib));
  2209. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2210. if (r) {
  2211. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  2212. goto err1;
  2213. }
  2214. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2215. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2216. ib.ptr[2] = 0xDEADBEEF;
  2217. ib.length_dw = 3;
  2218. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  2219. if (r)
  2220. goto err2;
  2221. r = dma_fence_wait_timeout(f, false, timeout);
  2222. if (r == 0) {
  2223. DRM_ERROR("amdgpu: IB test timed out\n");
  2224. r = -ETIMEDOUT;
  2225. goto err2;
  2226. } else if (r < 0) {
  2227. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  2228. goto err2;
  2229. }
  2230. tmp = RREG32(scratch);
  2231. if (tmp == 0xDEADBEEF) {
  2232. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  2233. r = 0;
  2234. } else {
  2235. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2236. scratch, tmp);
  2237. r = -EINVAL;
  2238. }
  2239. err2:
  2240. amdgpu_ib_free(adev, &ib, NULL);
  2241. dma_fence_put(f);
  2242. err1:
  2243. amdgpu_gfx_scratch_free(adev, scratch);
  2244. return r;
  2245. }
  2246. /*
  2247. * CP.
  2248. * On CIK, gfx and compute now have independant command processors.
  2249. *
  2250. * GFX
  2251. * Gfx consists of a single ring and can process both gfx jobs and
  2252. * compute jobs. The gfx CP consists of three microengines (ME):
  2253. * PFP - Pre-Fetch Parser
  2254. * ME - Micro Engine
  2255. * CE - Constant Engine
  2256. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2257. * The CE is an asynchronous engine used for updating buffer desciptors
  2258. * used by the DE so that they can be loaded into cache in parallel
  2259. * while the DE is processing state update packets.
  2260. *
  2261. * Compute
  2262. * The compute CP consists of two microengines (ME):
  2263. * MEC1 - Compute MicroEngine 1
  2264. * MEC2 - Compute MicroEngine 2
  2265. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2266. * The queues are exposed to userspace and are programmed directly
  2267. * by the compute runtime.
  2268. */
  2269. /**
  2270. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2271. *
  2272. * @adev: amdgpu_device pointer
  2273. * @enable: enable or disable the MEs
  2274. *
  2275. * Halts or unhalts the gfx MEs.
  2276. */
  2277. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2278. {
  2279. int i;
  2280. if (enable) {
  2281. WREG32(mmCP_ME_CNTL, 0);
  2282. } else {
  2283. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2284. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2285. adev->gfx.gfx_ring[i].ready = false;
  2286. }
  2287. udelay(50);
  2288. }
  2289. /**
  2290. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2291. *
  2292. * @adev: amdgpu_device pointer
  2293. *
  2294. * Loads the gfx PFP, ME, and CE ucode.
  2295. * Returns 0 for success, -EINVAL if the ucode is not available.
  2296. */
  2297. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2298. {
  2299. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2300. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2301. const struct gfx_firmware_header_v1_0 *me_hdr;
  2302. const __le32 *fw_data;
  2303. unsigned i, fw_size;
  2304. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2305. return -EINVAL;
  2306. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2307. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2308. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2309. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2310. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2311. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2312. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2313. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2314. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2315. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2316. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2317. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2318. gfx_v7_0_cp_gfx_enable(adev, false);
  2319. /* PFP */
  2320. fw_data = (const __le32 *)
  2321. (adev->gfx.pfp_fw->data +
  2322. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2323. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2324. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2325. for (i = 0; i < fw_size; i++)
  2326. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2327. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2328. /* CE */
  2329. fw_data = (const __le32 *)
  2330. (adev->gfx.ce_fw->data +
  2331. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2332. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2333. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2334. for (i = 0; i < fw_size; i++)
  2335. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2336. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2337. /* ME */
  2338. fw_data = (const __le32 *)
  2339. (adev->gfx.me_fw->data +
  2340. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2341. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2342. WREG32(mmCP_ME_RAM_WADDR, 0);
  2343. for (i = 0; i < fw_size; i++)
  2344. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2345. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2346. return 0;
  2347. }
  2348. /**
  2349. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2350. *
  2351. * @adev: amdgpu_device pointer
  2352. *
  2353. * Enables the ring and loads the clear state context and other
  2354. * packets required to init the ring.
  2355. * Returns 0 for success, error for failure.
  2356. */
  2357. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2358. {
  2359. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2360. const struct cs_section_def *sect = NULL;
  2361. const struct cs_extent_def *ext = NULL;
  2362. int r, i;
  2363. /* init the CP */
  2364. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2365. WREG32(mmCP_ENDIAN_SWAP, 0);
  2366. WREG32(mmCP_DEVICE_ID, 1);
  2367. gfx_v7_0_cp_gfx_enable(adev, true);
  2368. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2369. if (r) {
  2370. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2371. return r;
  2372. }
  2373. /* init the CE partitions. CE only used for gfx on CIK */
  2374. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2375. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2376. amdgpu_ring_write(ring, 0x8000);
  2377. amdgpu_ring_write(ring, 0x8000);
  2378. /* clear state buffer */
  2379. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2380. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2381. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2382. amdgpu_ring_write(ring, 0x80000000);
  2383. amdgpu_ring_write(ring, 0x80000000);
  2384. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2385. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2386. if (sect->id == SECT_CONTEXT) {
  2387. amdgpu_ring_write(ring,
  2388. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2389. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2390. for (i = 0; i < ext->reg_count; i++)
  2391. amdgpu_ring_write(ring, ext->extent[i]);
  2392. }
  2393. }
  2394. }
  2395. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2396. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2397. switch (adev->asic_type) {
  2398. case CHIP_BONAIRE:
  2399. amdgpu_ring_write(ring, 0x16000012);
  2400. amdgpu_ring_write(ring, 0x00000000);
  2401. break;
  2402. case CHIP_KAVERI:
  2403. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2404. amdgpu_ring_write(ring, 0x00000000);
  2405. break;
  2406. case CHIP_KABINI:
  2407. case CHIP_MULLINS:
  2408. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2409. amdgpu_ring_write(ring, 0x00000000);
  2410. break;
  2411. case CHIP_HAWAII:
  2412. amdgpu_ring_write(ring, 0x3a00161a);
  2413. amdgpu_ring_write(ring, 0x0000002e);
  2414. break;
  2415. default:
  2416. amdgpu_ring_write(ring, 0x00000000);
  2417. amdgpu_ring_write(ring, 0x00000000);
  2418. break;
  2419. }
  2420. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2421. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2422. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2423. amdgpu_ring_write(ring, 0);
  2424. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2425. amdgpu_ring_write(ring, 0x00000316);
  2426. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2427. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2428. amdgpu_ring_commit(ring);
  2429. return 0;
  2430. }
  2431. /**
  2432. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2433. *
  2434. * @adev: amdgpu_device pointer
  2435. *
  2436. * Program the location and size of the gfx ring buffer
  2437. * and test it to make sure it's working.
  2438. * Returns 0 for success, error for failure.
  2439. */
  2440. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2441. {
  2442. struct amdgpu_ring *ring;
  2443. u32 tmp;
  2444. u32 rb_bufsz;
  2445. u64 rb_addr, rptr_addr;
  2446. int r;
  2447. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2448. if (adev->asic_type != CHIP_HAWAII)
  2449. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2450. /* Set the write pointer delay */
  2451. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2452. /* set the RB to use vmid 0 */
  2453. WREG32(mmCP_RB_VMID, 0);
  2454. WREG32(mmSCRATCH_ADDR, 0);
  2455. /* ring 0 - compute and gfx */
  2456. /* Set ring buffer size */
  2457. ring = &adev->gfx.gfx_ring[0];
  2458. rb_bufsz = order_base_2(ring->ring_size / 8);
  2459. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2460. #ifdef __BIG_ENDIAN
  2461. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2462. #endif
  2463. WREG32(mmCP_RB0_CNTL, tmp);
  2464. /* Initialize the ring buffer's read and write pointers */
  2465. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2466. ring->wptr = 0;
  2467. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2468. /* set the wb address wether it's enabled or not */
  2469. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2470. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2471. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2472. /* scratch register shadowing is no longer supported */
  2473. WREG32(mmSCRATCH_UMSK, 0);
  2474. mdelay(1);
  2475. WREG32(mmCP_RB0_CNTL, tmp);
  2476. rb_addr = ring->gpu_addr >> 8;
  2477. WREG32(mmCP_RB0_BASE, rb_addr);
  2478. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2479. /* start the ring */
  2480. gfx_v7_0_cp_gfx_start(adev);
  2481. ring->ready = true;
  2482. r = amdgpu_ring_test_ring(ring);
  2483. if (r) {
  2484. ring->ready = false;
  2485. return r;
  2486. }
  2487. return 0;
  2488. }
  2489. static u64 gfx_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  2490. {
  2491. return ring->adev->wb.wb[ring->rptr_offs];
  2492. }
  2493. static u64 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2494. {
  2495. struct amdgpu_device *adev = ring->adev;
  2496. return RREG32(mmCP_RB0_WPTR);
  2497. }
  2498. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2499. {
  2500. struct amdgpu_device *adev = ring->adev;
  2501. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2502. (void)RREG32(mmCP_RB0_WPTR);
  2503. }
  2504. static u64 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2505. {
  2506. /* XXX check if swapping is necessary on BE */
  2507. return ring->adev->wb.wb[ring->wptr_offs];
  2508. }
  2509. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2510. {
  2511. struct amdgpu_device *adev = ring->adev;
  2512. /* XXX check if swapping is necessary on BE */
  2513. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  2514. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  2515. }
  2516. /**
  2517. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2518. *
  2519. * @adev: amdgpu_device pointer
  2520. * @enable: enable or disable the MEs
  2521. *
  2522. * Halts or unhalts the compute MEs.
  2523. */
  2524. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2525. {
  2526. int i;
  2527. if (enable) {
  2528. WREG32(mmCP_MEC_CNTL, 0);
  2529. } else {
  2530. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2531. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2532. adev->gfx.compute_ring[i].ready = false;
  2533. }
  2534. udelay(50);
  2535. }
  2536. /**
  2537. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2538. *
  2539. * @adev: amdgpu_device pointer
  2540. *
  2541. * Loads the compute MEC1&2 ucode.
  2542. * Returns 0 for success, -EINVAL if the ucode is not available.
  2543. */
  2544. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2545. {
  2546. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2547. const __le32 *fw_data;
  2548. unsigned i, fw_size;
  2549. if (!adev->gfx.mec_fw)
  2550. return -EINVAL;
  2551. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2552. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2553. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2554. adev->gfx.mec_feature_version = le32_to_cpu(
  2555. mec_hdr->ucode_feature_version);
  2556. gfx_v7_0_cp_compute_enable(adev, false);
  2557. /* MEC1 */
  2558. fw_data = (const __le32 *)
  2559. (adev->gfx.mec_fw->data +
  2560. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2561. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2562. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2563. for (i = 0; i < fw_size; i++)
  2564. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2565. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2566. if (adev->asic_type == CHIP_KAVERI) {
  2567. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2568. if (!adev->gfx.mec2_fw)
  2569. return -EINVAL;
  2570. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2571. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2572. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2573. adev->gfx.mec2_feature_version = le32_to_cpu(
  2574. mec2_hdr->ucode_feature_version);
  2575. /* MEC2 */
  2576. fw_data = (const __le32 *)
  2577. (adev->gfx.mec2_fw->data +
  2578. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2579. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2580. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2581. for (i = 0; i < fw_size; i++)
  2582. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2583. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2584. }
  2585. return 0;
  2586. }
  2587. /**
  2588. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2589. *
  2590. * @adev: amdgpu_device pointer
  2591. *
  2592. * Stop the compute queues and tear down the driver queue
  2593. * info.
  2594. */
  2595. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2596. {
  2597. int i, r;
  2598. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2599. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2600. if (ring->mqd_obj) {
  2601. r = amdgpu_bo_reserve(ring->mqd_obj, true);
  2602. if (unlikely(r != 0))
  2603. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2604. amdgpu_bo_unpin(ring->mqd_obj);
  2605. amdgpu_bo_unreserve(ring->mqd_obj);
  2606. amdgpu_bo_unref(&ring->mqd_obj);
  2607. ring->mqd_obj = NULL;
  2608. }
  2609. }
  2610. }
  2611. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2612. {
  2613. int r;
  2614. if (adev->gfx.mec.hpd_eop_obj) {
  2615. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  2616. if (unlikely(r != 0))
  2617. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2618. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2619. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2620. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2621. adev->gfx.mec.hpd_eop_obj = NULL;
  2622. }
  2623. }
  2624. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2625. {
  2626. int r;
  2627. u32 *hpd;
  2628. size_t mec_hpd_size;
  2629. /*
  2630. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2631. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2632. * Nonetheless, we assign only 1 pipe because all other pipes will
  2633. * be handled by KFD
  2634. */
  2635. switch (adev->asic_type) {
  2636. case CHIP_KAVERI:
  2637. adev->gfx.mec.num_mec = 2;
  2638. break;
  2639. case CHIP_BONAIRE:
  2640. case CHIP_HAWAII:
  2641. case CHIP_KABINI:
  2642. case CHIP_MULLINS:
  2643. default:
  2644. adev->gfx.mec.num_mec = 1;
  2645. break;
  2646. }
  2647. adev->gfx.mec.num_pipe_per_mec = 4;
  2648. adev->gfx.mec.num_queue_per_pipe = 8;
  2649. mec_hpd_size = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec
  2650. * GFX7_MEC_HPD_SIZE * 2;
  2651. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2652. r = amdgpu_bo_create(adev,
  2653. mec_hpd_size,
  2654. PAGE_SIZE, true,
  2655. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2656. &adev->gfx.mec.hpd_eop_obj);
  2657. if (r) {
  2658. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2659. return r;
  2660. }
  2661. }
  2662. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2663. if (unlikely(r != 0)) {
  2664. gfx_v7_0_mec_fini(adev);
  2665. return r;
  2666. }
  2667. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2668. &adev->gfx.mec.hpd_eop_gpu_addr);
  2669. if (r) {
  2670. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2671. gfx_v7_0_mec_fini(adev);
  2672. return r;
  2673. }
  2674. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  2675. if (r) {
  2676. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  2677. gfx_v7_0_mec_fini(adev);
  2678. return r;
  2679. }
  2680. /* clear memory. Not sure if this is required or not */
  2681. memset(hpd, 0, mec_hpd_size);
  2682. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2683. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2684. return 0;
  2685. }
  2686. struct hqd_registers
  2687. {
  2688. u32 cp_mqd_base_addr;
  2689. u32 cp_mqd_base_addr_hi;
  2690. u32 cp_hqd_active;
  2691. u32 cp_hqd_vmid;
  2692. u32 cp_hqd_persistent_state;
  2693. u32 cp_hqd_pipe_priority;
  2694. u32 cp_hqd_queue_priority;
  2695. u32 cp_hqd_quantum;
  2696. u32 cp_hqd_pq_base;
  2697. u32 cp_hqd_pq_base_hi;
  2698. u32 cp_hqd_pq_rptr;
  2699. u32 cp_hqd_pq_rptr_report_addr;
  2700. u32 cp_hqd_pq_rptr_report_addr_hi;
  2701. u32 cp_hqd_pq_wptr_poll_addr;
  2702. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2703. u32 cp_hqd_pq_doorbell_control;
  2704. u32 cp_hqd_pq_wptr;
  2705. u32 cp_hqd_pq_control;
  2706. u32 cp_hqd_ib_base_addr;
  2707. u32 cp_hqd_ib_base_addr_hi;
  2708. u32 cp_hqd_ib_rptr;
  2709. u32 cp_hqd_ib_control;
  2710. u32 cp_hqd_iq_timer;
  2711. u32 cp_hqd_iq_rptr;
  2712. u32 cp_hqd_dequeue_request;
  2713. u32 cp_hqd_dma_offload;
  2714. u32 cp_hqd_sema_cmd;
  2715. u32 cp_hqd_msg_type;
  2716. u32 cp_hqd_atomic0_preop_lo;
  2717. u32 cp_hqd_atomic0_preop_hi;
  2718. u32 cp_hqd_atomic1_preop_lo;
  2719. u32 cp_hqd_atomic1_preop_hi;
  2720. u32 cp_hqd_hq_scheduler0;
  2721. u32 cp_hqd_hq_scheduler1;
  2722. u32 cp_mqd_control;
  2723. };
  2724. static void gfx_v7_0_compute_pipe_init(struct amdgpu_device *adev,
  2725. int mec, int pipe)
  2726. {
  2727. u64 eop_gpu_addr;
  2728. u32 tmp;
  2729. size_t eop_offset = (mec * adev->gfx.mec.num_pipe_per_mec + pipe)
  2730. * GFX7_MEC_HPD_SIZE * 2;
  2731. mutex_lock(&adev->srbm_mutex);
  2732. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + eop_offset;
  2733. cik_srbm_select(adev, mec + 1, pipe, 0, 0);
  2734. /* write the EOP addr */
  2735. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2736. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2737. /* set the VMID assigned */
  2738. WREG32(mmCP_HPD_EOP_VMID, 0);
  2739. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2740. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2741. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2742. tmp |= order_base_2(GFX7_MEC_HPD_SIZE / 8);
  2743. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2744. cik_srbm_select(adev, 0, 0, 0, 0);
  2745. mutex_unlock(&adev->srbm_mutex);
  2746. }
  2747. static int gfx_v7_0_mqd_deactivate(struct amdgpu_device *adev)
  2748. {
  2749. int i;
  2750. /* disable the queue if it's active */
  2751. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2752. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2753. for (i = 0; i < adev->usec_timeout; i++) {
  2754. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2755. break;
  2756. udelay(1);
  2757. }
  2758. if (i == adev->usec_timeout)
  2759. return -ETIMEDOUT;
  2760. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  2761. WREG32(mmCP_HQD_PQ_RPTR, 0);
  2762. WREG32(mmCP_HQD_PQ_WPTR, 0);
  2763. }
  2764. return 0;
  2765. }
  2766. static void gfx_v7_0_mqd_init(struct amdgpu_device *adev,
  2767. struct cik_mqd *mqd,
  2768. uint64_t mqd_gpu_addr,
  2769. struct amdgpu_ring *ring)
  2770. {
  2771. u64 hqd_gpu_addr;
  2772. u64 wb_gpu_addr;
  2773. /* init the mqd struct */
  2774. memset(mqd, 0, sizeof(struct cik_mqd));
  2775. mqd->header = 0xC0310800;
  2776. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2777. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2778. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2779. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2780. /* enable doorbell? */
  2781. mqd->cp_hqd_pq_doorbell_control =
  2782. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2783. if (ring->use_doorbell)
  2784. mqd->cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2785. else
  2786. mqd->cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2787. /* set the pointer to the MQD */
  2788. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2789. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2790. /* set MQD vmid to 0 */
  2791. mqd->cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2792. mqd->cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2793. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2794. hqd_gpu_addr = ring->gpu_addr >> 8;
  2795. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2796. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2797. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2798. mqd->cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2799. mqd->cp_hqd_pq_control &=
  2800. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2801. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2802. mqd->cp_hqd_pq_control |=
  2803. order_base_2(ring->ring_size / 8);
  2804. mqd->cp_hqd_pq_control |=
  2805. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2806. #ifdef __BIG_ENDIAN
  2807. mqd->cp_hqd_pq_control |=
  2808. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2809. #endif
  2810. mqd->cp_hqd_pq_control &=
  2811. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2812. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2813. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2814. mqd->cp_hqd_pq_control |=
  2815. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2816. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2817. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2818. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2819. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2820. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2821. /* set the wb address wether it's enabled or not */
  2822. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2823. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2824. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2825. upper_32_bits(wb_gpu_addr) & 0xffff;
  2826. /* enable the doorbell if requested */
  2827. if (ring->use_doorbell) {
  2828. mqd->cp_hqd_pq_doorbell_control =
  2829. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2830. mqd->cp_hqd_pq_doorbell_control &=
  2831. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2832. mqd->cp_hqd_pq_doorbell_control |=
  2833. (ring->doorbell_index <<
  2834. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2835. mqd->cp_hqd_pq_doorbell_control |=
  2836. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2837. mqd->cp_hqd_pq_doorbell_control &=
  2838. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2839. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2840. } else {
  2841. mqd->cp_hqd_pq_doorbell_control = 0;
  2842. }
  2843. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2844. ring->wptr = 0;
  2845. mqd->cp_hqd_pq_wptr = lower_32_bits(ring->wptr);
  2846. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2847. /* set the vmid for the queue */
  2848. mqd->cp_hqd_vmid = 0;
  2849. /* defaults */
  2850. mqd->cp_hqd_ib_control = RREG32(mmCP_HQD_IB_CONTROL);
  2851. mqd->cp_hqd_ib_base_addr_lo = RREG32(mmCP_HQD_IB_BASE_ADDR);
  2852. mqd->cp_hqd_ib_base_addr_hi = RREG32(mmCP_HQD_IB_BASE_ADDR_HI);
  2853. mqd->cp_hqd_ib_rptr = RREG32(mmCP_HQD_IB_RPTR);
  2854. mqd->cp_hqd_persistent_state = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2855. mqd->cp_hqd_sema_cmd = RREG32(mmCP_HQD_SEMA_CMD);
  2856. mqd->cp_hqd_msg_type = RREG32(mmCP_HQD_MSG_TYPE);
  2857. mqd->cp_hqd_atomic0_preop_lo = RREG32(mmCP_HQD_ATOMIC0_PREOP_LO);
  2858. mqd->cp_hqd_atomic0_preop_hi = RREG32(mmCP_HQD_ATOMIC0_PREOP_HI);
  2859. mqd->cp_hqd_atomic1_preop_lo = RREG32(mmCP_HQD_ATOMIC1_PREOP_LO);
  2860. mqd->cp_hqd_atomic1_preop_hi = RREG32(mmCP_HQD_ATOMIC1_PREOP_HI);
  2861. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2862. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  2863. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  2864. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  2865. mqd->cp_hqd_iq_rptr = RREG32(mmCP_HQD_IQ_RPTR);
  2866. /* activate the queue */
  2867. mqd->cp_hqd_active = 1;
  2868. }
  2869. int gfx_v7_0_mqd_commit(struct amdgpu_device *adev, struct cik_mqd *mqd)
  2870. {
  2871. u32 tmp;
  2872. /* disable wptr polling */
  2873. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2874. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2875. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2876. /* program MQD field to HW */
  2877. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2878. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2879. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  2880. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2881. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2882. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  2883. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2884. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2885. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR, mqd->cp_hqd_pq_rptr_report_addr_lo);
  2886. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI, mqd->cp_hqd_pq_rptr_report_addr_hi);
  2887. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  2888. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2889. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2890. WREG32(mmCP_HQD_IB_CONTROL, mqd->cp_hqd_ib_control);
  2891. WREG32(mmCP_HQD_IB_BASE_ADDR, mqd->cp_hqd_ib_base_addr_lo);
  2892. WREG32(mmCP_HQD_IB_BASE_ADDR_HI, mqd->cp_hqd_ib_base_addr_hi);
  2893. WREG32(mmCP_HQD_IB_RPTR, mqd->cp_hqd_ib_rptr);
  2894. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  2895. WREG32(mmCP_HQD_SEMA_CMD, mqd->cp_hqd_sema_cmd);
  2896. WREG32(mmCP_HQD_MSG_TYPE, mqd->cp_hqd_msg_type);
  2897. WREG32(mmCP_HQD_ATOMIC0_PREOP_LO, mqd->cp_hqd_atomic0_preop_lo);
  2898. WREG32(mmCP_HQD_ATOMIC0_PREOP_HI, mqd->cp_hqd_atomic0_preop_hi);
  2899. WREG32(mmCP_HQD_ATOMIC1_PREOP_LO, mqd->cp_hqd_atomic1_preop_lo);
  2900. WREG32(mmCP_HQD_ATOMIC1_PREOP_HI, mqd->cp_hqd_atomic1_preop_hi);
  2901. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2902. WREG32(mmCP_HQD_QUANTUM, mqd->cp_hqd_quantum);
  2903. WREG32(mmCP_HQD_PIPE_PRIORITY, mqd->cp_hqd_pipe_priority);
  2904. WREG32(mmCP_HQD_QUEUE_PRIORITY, mqd->cp_hqd_queue_priority);
  2905. WREG32(mmCP_HQD_IQ_RPTR, mqd->cp_hqd_iq_rptr);
  2906. /* activate the HQD */
  2907. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2908. return 0;
  2909. }
  2910. static int gfx_v7_0_compute_queue_init(struct amdgpu_device *adev, int ring_id)
  2911. {
  2912. int r;
  2913. u64 mqd_gpu_addr;
  2914. struct cik_mqd *mqd;
  2915. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  2916. if (ring->mqd_obj == NULL) {
  2917. r = amdgpu_bo_create(adev,
  2918. sizeof(struct cik_mqd),
  2919. PAGE_SIZE, true,
  2920. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2921. &ring->mqd_obj);
  2922. if (r) {
  2923. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2924. return r;
  2925. }
  2926. }
  2927. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2928. if (unlikely(r != 0))
  2929. goto out;
  2930. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2931. &mqd_gpu_addr);
  2932. if (r) {
  2933. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2934. goto out_unreserve;
  2935. }
  2936. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&mqd);
  2937. if (r) {
  2938. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2939. goto out_unreserve;
  2940. }
  2941. mutex_lock(&adev->srbm_mutex);
  2942. cik_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2943. gfx_v7_0_mqd_init(adev, mqd, mqd_gpu_addr, ring);
  2944. gfx_v7_0_mqd_deactivate(adev);
  2945. gfx_v7_0_mqd_commit(adev, mqd);
  2946. cik_srbm_select(adev, 0, 0, 0, 0);
  2947. mutex_unlock(&adev->srbm_mutex);
  2948. amdgpu_bo_kunmap(ring->mqd_obj);
  2949. out_unreserve:
  2950. amdgpu_bo_unreserve(ring->mqd_obj);
  2951. out:
  2952. return 0;
  2953. }
  2954. /**
  2955. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2956. *
  2957. * @adev: amdgpu_device pointer
  2958. *
  2959. * Program the compute queues and test them to make sure they
  2960. * are working.
  2961. * Returns 0 for success, error for failure.
  2962. */
  2963. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2964. {
  2965. int r, i, j;
  2966. u32 tmp;
  2967. struct amdgpu_ring *ring;
  2968. /* fix up chicken bits */
  2969. tmp = RREG32(mmCP_CPF_DEBUG);
  2970. tmp |= (1 << 23);
  2971. WREG32(mmCP_CPF_DEBUG, tmp);
  2972. /* init all pipes (even the ones we don't own) */
  2973. for (i = 0; i < adev->gfx.mec.num_mec; i++)
  2974. for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++)
  2975. gfx_v7_0_compute_pipe_init(adev, i, j);
  2976. /* init the queues */
  2977. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2978. r = gfx_v7_0_compute_queue_init(adev, i);
  2979. if (r) {
  2980. gfx_v7_0_cp_compute_fini(adev);
  2981. return r;
  2982. }
  2983. }
  2984. gfx_v7_0_cp_compute_enable(adev, true);
  2985. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2986. ring = &adev->gfx.compute_ring[i];
  2987. ring->ready = true;
  2988. r = amdgpu_ring_test_ring(ring);
  2989. if (r)
  2990. ring->ready = false;
  2991. }
  2992. return 0;
  2993. }
  2994. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2995. {
  2996. gfx_v7_0_cp_gfx_enable(adev, enable);
  2997. gfx_v7_0_cp_compute_enable(adev, enable);
  2998. }
  2999. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  3000. {
  3001. int r;
  3002. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  3003. if (r)
  3004. return r;
  3005. r = gfx_v7_0_cp_compute_load_microcode(adev);
  3006. if (r)
  3007. return r;
  3008. return 0;
  3009. }
  3010. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3011. bool enable)
  3012. {
  3013. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3014. if (enable)
  3015. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  3016. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  3017. else
  3018. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  3019. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  3020. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3021. }
  3022. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  3023. {
  3024. int r;
  3025. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3026. r = gfx_v7_0_cp_load_microcode(adev);
  3027. if (r)
  3028. return r;
  3029. r = gfx_v7_0_cp_gfx_resume(adev);
  3030. if (r)
  3031. return r;
  3032. r = gfx_v7_0_cp_compute_resume(adev);
  3033. if (r)
  3034. return r;
  3035. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3036. return 0;
  3037. }
  3038. /**
  3039. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  3040. *
  3041. * @ring: the ring to emmit the commands to
  3042. *
  3043. * Sync the command pipeline with the PFP. E.g. wait for everything
  3044. * to be completed.
  3045. */
  3046. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3047. {
  3048. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3049. uint32_t seq = ring->fence_drv.sync_seq;
  3050. uint64_t addr = ring->fence_drv.gpu_addr;
  3051. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3052. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3053. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  3054. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  3055. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3056. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3057. amdgpu_ring_write(ring, seq);
  3058. amdgpu_ring_write(ring, 0xffffffff);
  3059. amdgpu_ring_write(ring, 4); /* poll interval */
  3060. if (usepfp) {
  3061. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3062. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3063. amdgpu_ring_write(ring, 0);
  3064. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3065. amdgpu_ring_write(ring, 0);
  3066. }
  3067. }
  3068. /*
  3069. * vm
  3070. * VMID 0 is the physical GPU addresses as used by the kernel.
  3071. * VMIDs 1-15 are used for userspace clients and are handled
  3072. * by the amdgpu vm/hsa code.
  3073. */
  3074. /**
  3075. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  3076. *
  3077. * @adev: amdgpu_device pointer
  3078. *
  3079. * Update the page table base and flush the VM TLB
  3080. * using the CP (CIK).
  3081. */
  3082. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3083. unsigned vm_id, uint64_t pd_addr)
  3084. {
  3085. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3086. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3087. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3088. WRITE_DATA_DST_SEL(0)));
  3089. if (vm_id < 8) {
  3090. amdgpu_ring_write(ring,
  3091. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3092. } else {
  3093. amdgpu_ring_write(ring,
  3094. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3095. }
  3096. amdgpu_ring_write(ring, 0);
  3097. amdgpu_ring_write(ring, pd_addr >> 12);
  3098. /* bits 0-15 are the VM contexts0-15 */
  3099. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3100. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3101. WRITE_DATA_DST_SEL(0)));
  3102. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3103. amdgpu_ring_write(ring, 0);
  3104. amdgpu_ring_write(ring, 1 << vm_id);
  3105. /* wait for the invalidate to complete */
  3106. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3107. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3108. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3109. WAIT_REG_MEM_ENGINE(0))); /* me */
  3110. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3111. amdgpu_ring_write(ring, 0);
  3112. amdgpu_ring_write(ring, 0); /* ref */
  3113. amdgpu_ring_write(ring, 0); /* mask */
  3114. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3115. /* compute doesn't have PFP */
  3116. if (usepfp) {
  3117. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3118. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3119. amdgpu_ring_write(ring, 0x0);
  3120. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3121. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3122. amdgpu_ring_write(ring, 0);
  3123. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3124. amdgpu_ring_write(ring, 0);
  3125. }
  3126. }
  3127. /*
  3128. * RLC
  3129. * The RLC is a multi-purpose microengine that handles a
  3130. * variety of functions.
  3131. */
  3132. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  3133. {
  3134. int r;
  3135. /* save restore block */
  3136. if (adev->gfx.rlc.save_restore_obj) {
  3137. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, true);
  3138. if (unlikely(r != 0))
  3139. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  3140. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  3141. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3142. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  3143. adev->gfx.rlc.save_restore_obj = NULL;
  3144. }
  3145. /* clear state block */
  3146. if (adev->gfx.rlc.clear_state_obj) {
  3147. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  3148. if (unlikely(r != 0))
  3149. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  3150. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  3151. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3152. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  3153. adev->gfx.rlc.clear_state_obj = NULL;
  3154. }
  3155. /* clear state block */
  3156. if (adev->gfx.rlc.cp_table_obj) {
  3157. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  3158. if (unlikely(r != 0))
  3159. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3160. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  3161. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3162. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  3163. adev->gfx.rlc.cp_table_obj = NULL;
  3164. }
  3165. }
  3166. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  3167. {
  3168. const u32 *src_ptr;
  3169. volatile u32 *dst_ptr;
  3170. u32 dws, i;
  3171. const struct cs_section_def *cs_data;
  3172. int r;
  3173. /* allocate rlc buffers */
  3174. if (adev->flags & AMD_IS_APU) {
  3175. if (adev->asic_type == CHIP_KAVERI) {
  3176. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  3177. adev->gfx.rlc.reg_list_size =
  3178. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  3179. } else {
  3180. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  3181. adev->gfx.rlc.reg_list_size =
  3182. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  3183. }
  3184. }
  3185. adev->gfx.rlc.cs_data = ci_cs_data;
  3186. adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  3187. adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
  3188. src_ptr = adev->gfx.rlc.reg_list;
  3189. dws = adev->gfx.rlc.reg_list_size;
  3190. dws += (5 * 16) + 48 + 48 + 64;
  3191. cs_data = adev->gfx.rlc.cs_data;
  3192. if (src_ptr) {
  3193. /* save restore block */
  3194. if (adev->gfx.rlc.save_restore_obj == NULL) {
  3195. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3196. AMDGPU_GEM_DOMAIN_VRAM,
  3197. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3198. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3199. NULL, NULL,
  3200. &adev->gfx.rlc.save_restore_obj);
  3201. if (r) {
  3202. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  3203. return r;
  3204. }
  3205. }
  3206. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3207. if (unlikely(r != 0)) {
  3208. gfx_v7_0_rlc_fini(adev);
  3209. return r;
  3210. }
  3211. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3212. &adev->gfx.rlc.save_restore_gpu_addr);
  3213. if (r) {
  3214. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3215. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  3216. gfx_v7_0_rlc_fini(adev);
  3217. return r;
  3218. }
  3219. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  3220. if (r) {
  3221. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  3222. gfx_v7_0_rlc_fini(adev);
  3223. return r;
  3224. }
  3225. /* write the sr buffer */
  3226. dst_ptr = adev->gfx.rlc.sr_ptr;
  3227. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3228. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3229. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3230. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3231. }
  3232. if (cs_data) {
  3233. /* clear state block */
  3234. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3235. if (adev->gfx.rlc.clear_state_obj == NULL) {
  3236. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3237. AMDGPU_GEM_DOMAIN_VRAM,
  3238. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3239. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3240. NULL, NULL,
  3241. &adev->gfx.rlc.clear_state_obj);
  3242. if (r) {
  3243. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3244. gfx_v7_0_rlc_fini(adev);
  3245. return r;
  3246. }
  3247. }
  3248. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3249. if (unlikely(r != 0)) {
  3250. gfx_v7_0_rlc_fini(adev);
  3251. return r;
  3252. }
  3253. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3254. &adev->gfx.rlc.clear_state_gpu_addr);
  3255. if (r) {
  3256. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3257. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  3258. gfx_v7_0_rlc_fini(adev);
  3259. return r;
  3260. }
  3261. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  3262. if (r) {
  3263. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  3264. gfx_v7_0_rlc_fini(adev);
  3265. return r;
  3266. }
  3267. /* set up the cs buffer */
  3268. dst_ptr = adev->gfx.rlc.cs_ptr;
  3269. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3270. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3271. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3272. }
  3273. if (adev->gfx.rlc.cp_table_size) {
  3274. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3275. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3276. AMDGPU_GEM_DOMAIN_VRAM,
  3277. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3278. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3279. NULL, NULL,
  3280. &adev->gfx.rlc.cp_table_obj);
  3281. if (r) {
  3282. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3283. gfx_v7_0_rlc_fini(adev);
  3284. return r;
  3285. }
  3286. }
  3287. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3288. if (unlikely(r != 0)) {
  3289. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3290. gfx_v7_0_rlc_fini(adev);
  3291. return r;
  3292. }
  3293. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3294. &adev->gfx.rlc.cp_table_gpu_addr);
  3295. if (r) {
  3296. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3297. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3298. gfx_v7_0_rlc_fini(adev);
  3299. return r;
  3300. }
  3301. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3302. if (r) {
  3303. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3304. gfx_v7_0_rlc_fini(adev);
  3305. return r;
  3306. }
  3307. gfx_v7_0_init_cp_pg_table(adev);
  3308. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3309. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3310. }
  3311. return 0;
  3312. }
  3313. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3314. {
  3315. u32 tmp;
  3316. tmp = RREG32(mmRLC_LB_CNTL);
  3317. if (enable)
  3318. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3319. else
  3320. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3321. WREG32(mmRLC_LB_CNTL, tmp);
  3322. }
  3323. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3324. {
  3325. u32 i, j, k;
  3326. u32 mask;
  3327. mutex_lock(&adev->grbm_idx_mutex);
  3328. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3329. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3330. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  3331. for (k = 0; k < adev->usec_timeout; k++) {
  3332. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3333. break;
  3334. udelay(1);
  3335. }
  3336. }
  3337. }
  3338. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3339. mutex_unlock(&adev->grbm_idx_mutex);
  3340. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3341. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3342. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3343. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3344. for (k = 0; k < adev->usec_timeout; k++) {
  3345. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3346. break;
  3347. udelay(1);
  3348. }
  3349. }
  3350. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3351. {
  3352. u32 tmp;
  3353. tmp = RREG32(mmRLC_CNTL);
  3354. if (tmp != rlc)
  3355. WREG32(mmRLC_CNTL, rlc);
  3356. }
  3357. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3358. {
  3359. u32 data, orig;
  3360. orig = data = RREG32(mmRLC_CNTL);
  3361. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3362. u32 i;
  3363. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3364. WREG32(mmRLC_CNTL, data);
  3365. for (i = 0; i < adev->usec_timeout; i++) {
  3366. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3367. break;
  3368. udelay(1);
  3369. }
  3370. gfx_v7_0_wait_for_rlc_serdes(adev);
  3371. }
  3372. return orig;
  3373. }
  3374. static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3375. {
  3376. u32 tmp, i, mask;
  3377. tmp = 0x1 | (1 << 1);
  3378. WREG32(mmRLC_GPR_REG2, tmp);
  3379. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3380. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3381. for (i = 0; i < adev->usec_timeout; i++) {
  3382. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3383. break;
  3384. udelay(1);
  3385. }
  3386. for (i = 0; i < adev->usec_timeout; i++) {
  3387. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3388. break;
  3389. udelay(1);
  3390. }
  3391. }
  3392. static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3393. {
  3394. u32 tmp;
  3395. tmp = 0x1 | (0 << 1);
  3396. WREG32(mmRLC_GPR_REG2, tmp);
  3397. }
  3398. /**
  3399. * gfx_v7_0_rlc_stop - stop the RLC ME
  3400. *
  3401. * @adev: amdgpu_device pointer
  3402. *
  3403. * Halt the RLC ME (MicroEngine) (CIK).
  3404. */
  3405. static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3406. {
  3407. WREG32(mmRLC_CNTL, 0);
  3408. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3409. gfx_v7_0_wait_for_rlc_serdes(adev);
  3410. }
  3411. /**
  3412. * gfx_v7_0_rlc_start - start the RLC ME
  3413. *
  3414. * @adev: amdgpu_device pointer
  3415. *
  3416. * Unhalt the RLC ME (MicroEngine) (CIK).
  3417. */
  3418. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3419. {
  3420. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3421. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3422. udelay(50);
  3423. }
  3424. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3425. {
  3426. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3427. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3428. WREG32(mmGRBM_SOFT_RESET, tmp);
  3429. udelay(50);
  3430. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3431. WREG32(mmGRBM_SOFT_RESET, tmp);
  3432. udelay(50);
  3433. }
  3434. /**
  3435. * gfx_v7_0_rlc_resume - setup the RLC hw
  3436. *
  3437. * @adev: amdgpu_device pointer
  3438. *
  3439. * Initialize the RLC registers, load the ucode,
  3440. * and start the RLC (CIK).
  3441. * Returns 0 for success, -EINVAL if the ucode is not available.
  3442. */
  3443. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3444. {
  3445. const struct rlc_firmware_header_v1_0 *hdr;
  3446. const __le32 *fw_data;
  3447. unsigned i, fw_size;
  3448. u32 tmp;
  3449. if (!adev->gfx.rlc_fw)
  3450. return -EINVAL;
  3451. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3452. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3453. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3454. adev->gfx.rlc_feature_version = le32_to_cpu(
  3455. hdr->ucode_feature_version);
  3456. gfx_v7_0_rlc_stop(adev);
  3457. /* disable CG */
  3458. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3459. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3460. gfx_v7_0_rlc_reset(adev);
  3461. gfx_v7_0_init_pg(adev);
  3462. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3463. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3464. mutex_lock(&adev->grbm_idx_mutex);
  3465. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3466. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3467. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3468. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3469. mutex_unlock(&adev->grbm_idx_mutex);
  3470. WREG32(mmRLC_MC_CNTL, 0);
  3471. WREG32(mmRLC_UCODE_CNTL, 0);
  3472. fw_data = (const __le32 *)
  3473. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3474. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3475. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3476. for (i = 0; i < fw_size; i++)
  3477. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3478. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3479. /* XXX - find out what chips support lbpw */
  3480. gfx_v7_0_enable_lbpw(adev, false);
  3481. if (adev->asic_type == CHIP_BONAIRE)
  3482. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3483. gfx_v7_0_rlc_start(adev);
  3484. return 0;
  3485. }
  3486. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3487. {
  3488. u32 data, orig, tmp, tmp2;
  3489. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3490. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3491. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3492. tmp = gfx_v7_0_halt_rlc(adev);
  3493. mutex_lock(&adev->grbm_idx_mutex);
  3494. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3495. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3496. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3497. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3498. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3499. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3500. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3501. mutex_unlock(&adev->grbm_idx_mutex);
  3502. gfx_v7_0_update_rlc(adev, tmp);
  3503. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3504. if (orig != data)
  3505. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3506. } else {
  3507. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3508. RREG32(mmCB_CGTT_SCLK_CTRL);
  3509. RREG32(mmCB_CGTT_SCLK_CTRL);
  3510. RREG32(mmCB_CGTT_SCLK_CTRL);
  3511. RREG32(mmCB_CGTT_SCLK_CTRL);
  3512. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3513. if (orig != data)
  3514. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3515. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3516. }
  3517. }
  3518. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3519. {
  3520. u32 data, orig, tmp = 0;
  3521. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3522. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3523. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3524. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3525. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3526. if (orig != data)
  3527. WREG32(mmCP_MEM_SLP_CNTL, data);
  3528. }
  3529. }
  3530. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3531. data |= 0x00000001;
  3532. data &= 0xfffffffd;
  3533. if (orig != data)
  3534. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3535. tmp = gfx_v7_0_halt_rlc(adev);
  3536. mutex_lock(&adev->grbm_idx_mutex);
  3537. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3538. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3539. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3540. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3541. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3542. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3543. mutex_unlock(&adev->grbm_idx_mutex);
  3544. gfx_v7_0_update_rlc(adev, tmp);
  3545. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  3546. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3547. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3548. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3549. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3550. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3551. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  3552. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  3553. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3554. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3555. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3556. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3557. if (orig != data)
  3558. WREG32(mmCGTS_SM_CTRL_REG, data);
  3559. }
  3560. } else {
  3561. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3562. data |= 0x00000003;
  3563. if (orig != data)
  3564. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3565. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3566. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3567. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3568. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3569. }
  3570. data = RREG32(mmCP_MEM_SLP_CNTL);
  3571. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3572. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3573. WREG32(mmCP_MEM_SLP_CNTL, data);
  3574. }
  3575. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3576. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3577. if (orig != data)
  3578. WREG32(mmCGTS_SM_CTRL_REG, data);
  3579. tmp = gfx_v7_0_halt_rlc(adev);
  3580. mutex_lock(&adev->grbm_idx_mutex);
  3581. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3582. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3583. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3584. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3585. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3586. mutex_unlock(&adev->grbm_idx_mutex);
  3587. gfx_v7_0_update_rlc(adev, tmp);
  3588. }
  3589. }
  3590. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3591. bool enable)
  3592. {
  3593. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3594. /* order matters! */
  3595. if (enable) {
  3596. gfx_v7_0_enable_mgcg(adev, true);
  3597. gfx_v7_0_enable_cgcg(adev, true);
  3598. } else {
  3599. gfx_v7_0_enable_cgcg(adev, false);
  3600. gfx_v7_0_enable_mgcg(adev, false);
  3601. }
  3602. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3603. }
  3604. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3605. bool enable)
  3606. {
  3607. u32 data, orig;
  3608. orig = data = RREG32(mmRLC_PG_CNTL);
  3609. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3610. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3611. else
  3612. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3613. if (orig != data)
  3614. WREG32(mmRLC_PG_CNTL, data);
  3615. }
  3616. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3617. bool enable)
  3618. {
  3619. u32 data, orig;
  3620. orig = data = RREG32(mmRLC_PG_CNTL);
  3621. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3622. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3623. else
  3624. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3625. if (orig != data)
  3626. WREG32(mmRLC_PG_CNTL, data);
  3627. }
  3628. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3629. {
  3630. u32 data, orig;
  3631. orig = data = RREG32(mmRLC_PG_CNTL);
  3632. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  3633. data &= ~0x8000;
  3634. else
  3635. data |= 0x8000;
  3636. if (orig != data)
  3637. WREG32(mmRLC_PG_CNTL, data);
  3638. }
  3639. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3640. {
  3641. u32 data, orig;
  3642. orig = data = RREG32(mmRLC_PG_CNTL);
  3643. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
  3644. data &= ~0x2000;
  3645. else
  3646. data |= 0x2000;
  3647. if (orig != data)
  3648. WREG32(mmRLC_PG_CNTL, data);
  3649. }
  3650. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3651. {
  3652. const __le32 *fw_data;
  3653. volatile u32 *dst_ptr;
  3654. int me, i, max_me = 4;
  3655. u32 bo_offset = 0;
  3656. u32 table_offset, table_size;
  3657. if (adev->asic_type == CHIP_KAVERI)
  3658. max_me = 5;
  3659. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3660. return;
  3661. /* write the cp table buffer */
  3662. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3663. for (me = 0; me < max_me; me++) {
  3664. if (me == 0) {
  3665. const struct gfx_firmware_header_v1_0 *hdr =
  3666. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3667. fw_data = (const __le32 *)
  3668. (adev->gfx.ce_fw->data +
  3669. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3670. table_offset = le32_to_cpu(hdr->jt_offset);
  3671. table_size = le32_to_cpu(hdr->jt_size);
  3672. } else if (me == 1) {
  3673. const struct gfx_firmware_header_v1_0 *hdr =
  3674. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3675. fw_data = (const __le32 *)
  3676. (adev->gfx.pfp_fw->data +
  3677. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3678. table_offset = le32_to_cpu(hdr->jt_offset);
  3679. table_size = le32_to_cpu(hdr->jt_size);
  3680. } else if (me == 2) {
  3681. const struct gfx_firmware_header_v1_0 *hdr =
  3682. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3683. fw_data = (const __le32 *)
  3684. (adev->gfx.me_fw->data +
  3685. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3686. table_offset = le32_to_cpu(hdr->jt_offset);
  3687. table_size = le32_to_cpu(hdr->jt_size);
  3688. } else if (me == 3) {
  3689. const struct gfx_firmware_header_v1_0 *hdr =
  3690. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3691. fw_data = (const __le32 *)
  3692. (adev->gfx.mec_fw->data +
  3693. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3694. table_offset = le32_to_cpu(hdr->jt_offset);
  3695. table_size = le32_to_cpu(hdr->jt_size);
  3696. } else {
  3697. const struct gfx_firmware_header_v1_0 *hdr =
  3698. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3699. fw_data = (const __le32 *)
  3700. (adev->gfx.mec2_fw->data +
  3701. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3702. table_offset = le32_to_cpu(hdr->jt_offset);
  3703. table_size = le32_to_cpu(hdr->jt_size);
  3704. }
  3705. for (i = 0; i < table_size; i ++) {
  3706. dst_ptr[bo_offset + i] =
  3707. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3708. }
  3709. bo_offset += table_size;
  3710. }
  3711. }
  3712. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3713. bool enable)
  3714. {
  3715. u32 data, orig;
  3716. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  3717. orig = data = RREG32(mmRLC_PG_CNTL);
  3718. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3719. if (orig != data)
  3720. WREG32(mmRLC_PG_CNTL, data);
  3721. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3722. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3723. if (orig != data)
  3724. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3725. } else {
  3726. orig = data = RREG32(mmRLC_PG_CNTL);
  3727. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3728. if (orig != data)
  3729. WREG32(mmRLC_PG_CNTL, data);
  3730. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3731. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3732. if (orig != data)
  3733. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3734. data = RREG32(mmDB_RENDER_CONTROL);
  3735. }
  3736. }
  3737. static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3738. u32 bitmap)
  3739. {
  3740. u32 data;
  3741. if (!bitmap)
  3742. return;
  3743. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3744. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3745. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3746. }
  3747. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3748. {
  3749. u32 data, mask;
  3750. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3751. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3752. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3753. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3754. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3755. return (~data) & mask;
  3756. }
  3757. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3758. {
  3759. u32 tmp;
  3760. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3761. tmp = RREG32(mmRLC_MAX_PG_CU);
  3762. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3763. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3764. WREG32(mmRLC_MAX_PG_CU, tmp);
  3765. }
  3766. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3767. bool enable)
  3768. {
  3769. u32 data, orig;
  3770. orig = data = RREG32(mmRLC_PG_CNTL);
  3771. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  3772. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3773. else
  3774. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3775. if (orig != data)
  3776. WREG32(mmRLC_PG_CNTL, data);
  3777. }
  3778. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3779. bool enable)
  3780. {
  3781. u32 data, orig;
  3782. orig = data = RREG32(mmRLC_PG_CNTL);
  3783. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  3784. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3785. else
  3786. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3787. if (orig != data)
  3788. WREG32(mmRLC_PG_CNTL, data);
  3789. }
  3790. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3791. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3792. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3793. {
  3794. u32 data, orig;
  3795. u32 i;
  3796. if (adev->gfx.rlc.cs_data) {
  3797. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3798. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3799. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3800. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3801. } else {
  3802. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3803. for (i = 0; i < 3; i++)
  3804. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3805. }
  3806. if (adev->gfx.rlc.reg_list) {
  3807. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3808. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3809. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3810. }
  3811. orig = data = RREG32(mmRLC_PG_CNTL);
  3812. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3813. if (orig != data)
  3814. WREG32(mmRLC_PG_CNTL, data);
  3815. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3816. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3817. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3818. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3819. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3820. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3821. data = 0x10101010;
  3822. WREG32(mmRLC_PG_DELAY, data);
  3823. data = RREG32(mmRLC_PG_DELAY_2);
  3824. data &= ~0xff;
  3825. data |= 0x3;
  3826. WREG32(mmRLC_PG_DELAY_2, data);
  3827. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3828. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3829. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3830. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3831. }
  3832. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3833. {
  3834. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3835. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3836. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3837. }
  3838. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3839. {
  3840. u32 count = 0;
  3841. const struct cs_section_def *sect = NULL;
  3842. const struct cs_extent_def *ext = NULL;
  3843. if (adev->gfx.rlc.cs_data == NULL)
  3844. return 0;
  3845. /* begin clear state */
  3846. count += 2;
  3847. /* context control state */
  3848. count += 3;
  3849. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3850. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3851. if (sect->id == SECT_CONTEXT)
  3852. count += 2 + ext->reg_count;
  3853. else
  3854. return 0;
  3855. }
  3856. }
  3857. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3858. count += 4;
  3859. /* end clear state */
  3860. count += 2;
  3861. /* clear state */
  3862. count += 2;
  3863. return count;
  3864. }
  3865. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3866. volatile u32 *buffer)
  3867. {
  3868. u32 count = 0, i;
  3869. const struct cs_section_def *sect = NULL;
  3870. const struct cs_extent_def *ext = NULL;
  3871. if (adev->gfx.rlc.cs_data == NULL)
  3872. return;
  3873. if (buffer == NULL)
  3874. return;
  3875. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3876. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3877. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3878. buffer[count++] = cpu_to_le32(0x80000000);
  3879. buffer[count++] = cpu_to_le32(0x80000000);
  3880. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3881. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3882. if (sect->id == SECT_CONTEXT) {
  3883. buffer[count++] =
  3884. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3885. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3886. for (i = 0; i < ext->reg_count; i++)
  3887. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3888. } else {
  3889. return;
  3890. }
  3891. }
  3892. }
  3893. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3894. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3895. switch (adev->asic_type) {
  3896. case CHIP_BONAIRE:
  3897. buffer[count++] = cpu_to_le32(0x16000012);
  3898. buffer[count++] = cpu_to_le32(0x00000000);
  3899. break;
  3900. case CHIP_KAVERI:
  3901. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3902. buffer[count++] = cpu_to_le32(0x00000000);
  3903. break;
  3904. case CHIP_KABINI:
  3905. case CHIP_MULLINS:
  3906. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3907. buffer[count++] = cpu_to_le32(0x00000000);
  3908. break;
  3909. case CHIP_HAWAII:
  3910. buffer[count++] = cpu_to_le32(0x3a00161a);
  3911. buffer[count++] = cpu_to_le32(0x0000002e);
  3912. break;
  3913. default:
  3914. buffer[count++] = cpu_to_le32(0x00000000);
  3915. buffer[count++] = cpu_to_le32(0x00000000);
  3916. break;
  3917. }
  3918. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3919. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3920. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3921. buffer[count++] = cpu_to_le32(0);
  3922. }
  3923. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3924. {
  3925. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3926. AMD_PG_SUPPORT_GFX_SMG |
  3927. AMD_PG_SUPPORT_GFX_DMG |
  3928. AMD_PG_SUPPORT_CP |
  3929. AMD_PG_SUPPORT_GDS |
  3930. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3931. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3932. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3933. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3934. gfx_v7_0_init_gfx_cgpg(adev);
  3935. gfx_v7_0_enable_cp_pg(adev, true);
  3936. gfx_v7_0_enable_gds_pg(adev, true);
  3937. }
  3938. gfx_v7_0_init_ao_cu_mask(adev);
  3939. gfx_v7_0_update_gfx_pg(adev, true);
  3940. }
  3941. }
  3942. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3943. {
  3944. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3945. AMD_PG_SUPPORT_GFX_SMG |
  3946. AMD_PG_SUPPORT_GFX_DMG |
  3947. AMD_PG_SUPPORT_CP |
  3948. AMD_PG_SUPPORT_GDS |
  3949. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3950. gfx_v7_0_update_gfx_pg(adev, false);
  3951. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3952. gfx_v7_0_enable_cp_pg(adev, false);
  3953. gfx_v7_0_enable_gds_pg(adev, false);
  3954. }
  3955. }
  3956. }
  3957. /**
  3958. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3959. *
  3960. * @adev: amdgpu_device pointer
  3961. *
  3962. * Fetches a GPU clock counter snapshot (SI).
  3963. * Returns the 64 bit clock counter snapshot.
  3964. */
  3965. static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3966. {
  3967. uint64_t clock;
  3968. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3969. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3970. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3971. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3972. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3973. return clock;
  3974. }
  3975. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3976. uint32_t vmid,
  3977. uint32_t gds_base, uint32_t gds_size,
  3978. uint32_t gws_base, uint32_t gws_size,
  3979. uint32_t oa_base, uint32_t oa_size)
  3980. {
  3981. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3982. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3983. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3984. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3985. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3986. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3987. /* GDS Base */
  3988. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3989. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3990. WRITE_DATA_DST_SEL(0)));
  3991. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3992. amdgpu_ring_write(ring, 0);
  3993. amdgpu_ring_write(ring, gds_base);
  3994. /* GDS Size */
  3995. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3996. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3997. WRITE_DATA_DST_SEL(0)));
  3998. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3999. amdgpu_ring_write(ring, 0);
  4000. amdgpu_ring_write(ring, gds_size);
  4001. /* GWS */
  4002. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4003. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4004. WRITE_DATA_DST_SEL(0)));
  4005. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4006. amdgpu_ring_write(ring, 0);
  4007. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4008. /* OA */
  4009. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4010. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4011. WRITE_DATA_DST_SEL(0)));
  4012. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4013. amdgpu_ring_write(ring, 0);
  4014. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4015. }
  4016. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4017. {
  4018. WREG32(mmSQ_IND_INDEX,
  4019. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4020. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4021. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4022. (SQ_IND_INDEX__FORCE_READ_MASK));
  4023. return RREG32(mmSQ_IND_DATA);
  4024. }
  4025. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4026. uint32_t wave, uint32_t thread,
  4027. uint32_t regno, uint32_t num, uint32_t *out)
  4028. {
  4029. WREG32(mmSQ_IND_INDEX,
  4030. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4031. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4032. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4033. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4034. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4035. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4036. while (num--)
  4037. *(out++) = RREG32(mmSQ_IND_DATA);
  4038. }
  4039. static void gfx_v7_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4040. {
  4041. /* type 0 wave data */
  4042. dst[(*no_fields)++] = 0;
  4043. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4044. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4045. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4046. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4047. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4048. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4049. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4050. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4051. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4052. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4053. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4054. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4055. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4056. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4057. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4058. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4059. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4060. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4061. }
  4062. static void gfx_v7_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4063. uint32_t wave, uint32_t start,
  4064. uint32_t size, uint32_t *dst)
  4065. {
  4066. wave_read_regs(
  4067. adev, simd, wave, 0,
  4068. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4069. }
  4070. static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
  4071. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  4072. .select_se_sh = &gfx_v7_0_select_se_sh,
  4073. .read_wave_data = &gfx_v7_0_read_wave_data,
  4074. .read_wave_sgprs = &gfx_v7_0_read_wave_sgprs,
  4075. };
  4076. static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
  4077. .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
  4078. .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
  4079. };
  4080. static int gfx_v7_0_early_init(void *handle)
  4081. {
  4082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4083. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  4084. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  4085. adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
  4086. adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
  4087. gfx_v7_0_set_ring_funcs(adev);
  4088. gfx_v7_0_set_irq_funcs(adev);
  4089. gfx_v7_0_set_gds_init(adev);
  4090. return 0;
  4091. }
  4092. static int gfx_v7_0_late_init(void *handle)
  4093. {
  4094. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4095. int r;
  4096. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4097. if (r)
  4098. return r;
  4099. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4100. if (r)
  4101. return r;
  4102. return 0;
  4103. }
  4104. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  4105. {
  4106. u32 gb_addr_config;
  4107. u32 mc_shared_chmap, mc_arb_ramcfg;
  4108. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  4109. u32 tmp;
  4110. switch (adev->asic_type) {
  4111. case CHIP_BONAIRE:
  4112. adev->gfx.config.max_shader_engines = 2;
  4113. adev->gfx.config.max_tile_pipes = 4;
  4114. adev->gfx.config.max_cu_per_sh = 7;
  4115. adev->gfx.config.max_sh_per_se = 1;
  4116. adev->gfx.config.max_backends_per_se = 2;
  4117. adev->gfx.config.max_texture_channel_caches = 4;
  4118. adev->gfx.config.max_gprs = 256;
  4119. adev->gfx.config.max_gs_threads = 32;
  4120. adev->gfx.config.max_hw_contexts = 8;
  4121. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4122. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4123. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4124. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4125. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4126. break;
  4127. case CHIP_HAWAII:
  4128. adev->gfx.config.max_shader_engines = 4;
  4129. adev->gfx.config.max_tile_pipes = 16;
  4130. adev->gfx.config.max_cu_per_sh = 11;
  4131. adev->gfx.config.max_sh_per_se = 1;
  4132. adev->gfx.config.max_backends_per_se = 4;
  4133. adev->gfx.config.max_texture_channel_caches = 16;
  4134. adev->gfx.config.max_gprs = 256;
  4135. adev->gfx.config.max_gs_threads = 32;
  4136. adev->gfx.config.max_hw_contexts = 8;
  4137. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4138. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4139. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4140. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4141. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  4142. break;
  4143. case CHIP_KAVERI:
  4144. adev->gfx.config.max_shader_engines = 1;
  4145. adev->gfx.config.max_tile_pipes = 4;
  4146. if ((adev->pdev->device == 0x1304) ||
  4147. (adev->pdev->device == 0x1305) ||
  4148. (adev->pdev->device == 0x130C) ||
  4149. (adev->pdev->device == 0x130F) ||
  4150. (adev->pdev->device == 0x1310) ||
  4151. (adev->pdev->device == 0x1311) ||
  4152. (adev->pdev->device == 0x131C)) {
  4153. adev->gfx.config.max_cu_per_sh = 8;
  4154. adev->gfx.config.max_backends_per_se = 2;
  4155. } else if ((adev->pdev->device == 0x1309) ||
  4156. (adev->pdev->device == 0x130A) ||
  4157. (adev->pdev->device == 0x130D) ||
  4158. (adev->pdev->device == 0x1313) ||
  4159. (adev->pdev->device == 0x131D)) {
  4160. adev->gfx.config.max_cu_per_sh = 6;
  4161. adev->gfx.config.max_backends_per_se = 2;
  4162. } else if ((adev->pdev->device == 0x1306) ||
  4163. (adev->pdev->device == 0x1307) ||
  4164. (adev->pdev->device == 0x130B) ||
  4165. (adev->pdev->device == 0x130E) ||
  4166. (adev->pdev->device == 0x1315) ||
  4167. (adev->pdev->device == 0x131B)) {
  4168. adev->gfx.config.max_cu_per_sh = 4;
  4169. adev->gfx.config.max_backends_per_se = 1;
  4170. } else {
  4171. adev->gfx.config.max_cu_per_sh = 3;
  4172. adev->gfx.config.max_backends_per_se = 1;
  4173. }
  4174. adev->gfx.config.max_sh_per_se = 1;
  4175. adev->gfx.config.max_texture_channel_caches = 4;
  4176. adev->gfx.config.max_gprs = 256;
  4177. adev->gfx.config.max_gs_threads = 16;
  4178. adev->gfx.config.max_hw_contexts = 8;
  4179. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4180. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4181. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4182. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4183. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4184. break;
  4185. case CHIP_KABINI:
  4186. case CHIP_MULLINS:
  4187. default:
  4188. adev->gfx.config.max_shader_engines = 1;
  4189. adev->gfx.config.max_tile_pipes = 2;
  4190. adev->gfx.config.max_cu_per_sh = 2;
  4191. adev->gfx.config.max_sh_per_se = 1;
  4192. adev->gfx.config.max_backends_per_se = 1;
  4193. adev->gfx.config.max_texture_channel_caches = 2;
  4194. adev->gfx.config.max_gprs = 256;
  4195. adev->gfx.config.max_gs_threads = 16;
  4196. adev->gfx.config.max_hw_contexts = 8;
  4197. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4198. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4199. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4200. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4201. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4202. break;
  4203. }
  4204. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  4205. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  4206. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  4207. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  4208. adev->gfx.config.mem_max_burst_length_bytes = 256;
  4209. if (adev->flags & AMD_IS_APU) {
  4210. /* Get memory bank mapping mode. */
  4211. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  4212. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  4213. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  4214. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  4215. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  4216. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  4217. /* Validate settings in case only one DIMM installed. */
  4218. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  4219. dimm00_addr_map = 0;
  4220. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  4221. dimm01_addr_map = 0;
  4222. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  4223. dimm10_addr_map = 0;
  4224. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  4225. dimm11_addr_map = 0;
  4226. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  4227. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  4228. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  4229. adev->gfx.config.mem_row_size_in_kb = 2;
  4230. else
  4231. adev->gfx.config.mem_row_size_in_kb = 1;
  4232. } else {
  4233. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  4234. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  4235. if (adev->gfx.config.mem_row_size_in_kb > 4)
  4236. adev->gfx.config.mem_row_size_in_kb = 4;
  4237. }
  4238. /* XXX use MC settings? */
  4239. adev->gfx.config.shader_engine_tile_size = 32;
  4240. adev->gfx.config.num_gpus = 1;
  4241. adev->gfx.config.multi_gpu_tile_size = 64;
  4242. /* fix up row size */
  4243. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  4244. switch (adev->gfx.config.mem_row_size_in_kb) {
  4245. case 1:
  4246. default:
  4247. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4248. break;
  4249. case 2:
  4250. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4251. break;
  4252. case 4:
  4253. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4254. break;
  4255. }
  4256. adev->gfx.config.gb_addr_config = gb_addr_config;
  4257. }
  4258. static int gfx_v7_0_sw_init(void *handle)
  4259. {
  4260. struct amdgpu_ring *ring;
  4261. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4262. int i, r;
  4263. /* EOP Event */
  4264. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  4265. if (r)
  4266. return r;
  4267. /* Privileged reg */
  4268. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  4269. &adev->gfx.priv_reg_irq);
  4270. if (r)
  4271. return r;
  4272. /* Privileged inst */
  4273. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  4274. &adev->gfx.priv_inst_irq);
  4275. if (r)
  4276. return r;
  4277. gfx_v7_0_scratch_init(adev);
  4278. r = gfx_v7_0_init_microcode(adev);
  4279. if (r) {
  4280. DRM_ERROR("Failed to load gfx firmware!\n");
  4281. return r;
  4282. }
  4283. r = gfx_v7_0_rlc_init(adev);
  4284. if (r) {
  4285. DRM_ERROR("Failed to init rlc BOs!\n");
  4286. return r;
  4287. }
  4288. /* allocate mec buffers */
  4289. r = gfx_v7_0_mec_init(adev);
  4290. if (r) {
  4291. DRM_ERROR("Failed to init MEC BOs!\n");
  4292. return r;
  4293. }
  4294. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4295. ring = &adev->gfx.gfx_ring[i];
  4296. ring->ring_obj = NULL;
  4297. sprintf(ring->name, "gfx");
  4298. r = amdgpu_ring_init(adev, ring, 1024,
  4299. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  4300. if (r)
  4301. return r;
  4302. }
  4303. /* set up the compute queues */
  4304. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4305. unsigned irq_type;
  4306. /* max 32 queues per MEC */
  4307. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  4308. DRM_ERROR("Too many (%d) compute rings!\n", i);
  4309. break;
  4310. }
  4311. ring = &adev->gfx.compute_ring[i];
  4312. ring->ring_obj = NULL;
  4313. ring->use_doorbell = true;
  4314. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  4315. ring->me = 1; /* first MEC */
  4316. ring->pipe = i / 8;
  4317. ring->queue = i % 8;
  4318. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  4319. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  4320. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4321. r = amdgpu_ring_init(adev, ring, 1024,
  4322. &adev->gfx.eop_irq, irq_type);
  4323. if (r)
  4324. return r;
  4325. }
  4326. /* reserve GDS, GWS and OA resource for gfx */
  4327. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  4328. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  4329. &adev->gds.gds_gfx_bo, NULL, NULL);
  4330. if (r)
  4331. return r;
  4332. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  4333. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  4334. &adev->gds.gws_gfx_bo, NULL, NULL);
  4335. if (r)
  4336. return r;
  4337. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  4338. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  4339. &adev->gds.oa_gfx_bo, NULL, NULL);
  4340. if (r)
  4341. return r;
  4342. adev->gfx.ce_ram_size = 0x8000;
  4343. gfx_v7_0_gpu_early_init(adev);
  4344. return r;
  4345. }
  4346. static int gfx_v7_0_sw_fini(void *handle)
  4347. {
  4348. int i;
  4349. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4350. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  4351. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  4352. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  4353. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4354. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4355. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4356. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4357. gfx_v7_0_cp_compute_fini(adev);
  4358. gfx_v7_0_rlc_fini(adev);
  4359. gfx_v7_0_mec_fini(adev);
  4360. gfx_v7_0_free_microcode(adev);
  4361. return 0;
  4362. }
  4363. static int gfx_v7_0_hw_init(void *handle)
  4364. {
  4365. int r;
  4366. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4367. gfx_v7_0_gpu_init(adev);
  4368. /* init rlc */
  4369. r = gfx_v7_0_rlc_resume(adev);
  4370. if (r)
  4371. return r;
  4372. r = gfx_v7_0_cp_resume(adev);
  4373. if (r)
  4374. return r;
  4375. return r;
  4376. }
  4377. static int gfx_v7_0_hw_fini(void *handle)
  4378. {
  4379. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4380. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4381. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4382. gfx_v7_0_cp_enable(adev, false);
  4383. gfx_v7_0_rlc_stop(adev);
  4384. gfx_v7_0_fini_pg(adev);
  4385. return 0;
  4386. }
  4387. static int gfx_v7_0_suspend(void *handle)
  4388. {
  4389. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4390. return gfx_v7_0_hw_fini(adev);
  4391. }
  4392. static int gfx_v7_0_resume(void *handle)
  4393. {
  4394. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4395. return gfx_v7_0_hw_init(adev);
  4396. }
  4397. static bool gfx_v7_0_is_idle(void *handle)
  4398. {
  4399. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4400. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4401. return false;
  4402. else
  4403. return true;
  4404. }
  4405. static int gfx_v7_0_wait_for_idle(void *handle)
  4406. {
  4407. unsigned i;
  4408. u32 tmp;
  4409. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4410. for (i = 0; i < adev->usec_timeout; i++) {
  4411. /* read MC_STATUS */
  4412. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4413. if (!tmp)
  4414. return 0;
  4415. udelay(1);
  4416. }
  4417. return -ETIMEDOUT;
  4418. }
  4419. static int gfx_v7_0_soft_reset(void *handle)
  4420. {
  4421. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4422. u32 tmp;
  4423. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4424. /* GRBM_STATUS */
  4425. tmp = RREG32(mmGRBM_STATUS);
  4426. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4427. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4428. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4429. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4430. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4431. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4432. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4433. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4434. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4435. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4436. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4437. }
  4438. /* GRBM_STATUS2 */
  4439. tmp = RREG32(mmGRBM_STATUS2);
  4440. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4441. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4442. /* SRBM_STATUS */
  4443. tmp = RREG32(mmSRBM_STATUS);
  4444. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4445. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4446. if (grbm_soft_reset || srbm_soft_reset) {
  4447. /* disable CG/PG */
  4448. gfx_v7_0_fini_pg(adev);
  4449. gfx_v7_0_update_cg(adev, false);
  4450. /* stop the rlc */
  4451. gfx_v7_0_rlc_stop(adev);
  4452. /* Disable GFX parsing/prefetching */
  4453. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4454. /* Disable MEC parsing/prefetching */
  4455. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4456. if (grbm_soft_reset) {
  4457. tmp = RREG32(mmGRBM_SOFT_RESET);
  4458. tmp |= grbm_soft_reset;
  4459. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4460. WREG32(mmGRBM_SOFT_RESET, tmp);
  4461. tmp = RREG32(mmGRBM_SOFT_RESET);
  4462. udelay(50);
  4463. tmp &= ~grbm_soft_reset;
  4464. WREG32(mmGRBM_SOFT_RESET, tmp);
  4465. tmp = RREG32(mmGRBM_SOFT_RESET);
  4466. }
  4467. if (srbm_soft_reset) {
  4468. tmp = RREG32(mmSRBM_SOFT_RESET);
  4469. tmp |= srbm_soft_reset;
  4470. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4471. WREG32(mmSRBM_SOFT_RESET, tmp);
  4472. tmp = RREG32(mmSRBM_SOFT_RESET);
  4473. udelay(50);
  4474. tmp &= ~srbm_soft_reset;
  4475. WREG32(mmSRBM_SOFT_RESET, tmp);
  4476. tmp = RREG32(mmSRBM_SOFT_RESET);
  4477. }
  4478. /* Wait a little for things to settle down */
  4479. udelay(50);
  4480. }
  4481. return 0;
  4482. }
  4483. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4484. enum amdgpu_interrupt_state state)
  4485. {
  4486. u32 cp_int_cntl;
  4487. switch (state) {
  4488. case AMDGPU_IRQ_STATE_DISABLE:
  4489. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4490. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4491. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4492. break;
  4493. case AMDGPU_IRQ_STATE_ENABLE:
  4494. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4495. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4496. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4497. break;
  4498. default:
  4499. break;
  4500. }
  4501. }
  4502. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4503. int me, int pipe,
  4504. enum amdgpu_interrupt_state state)
  4505. {
  4506. u32 mec_int_cntl, mec_int_cntl_reg;
  4507. /*
  4508. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4509. * handles the setting of interrupts for this specific pipe. All other
  4510. * pipes' interrupts are set by amdkfd.
  4511. */
  4512. if (me == 1) {
  4513. switch (pipe) {
  4514. case 0:
  4515. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4516. break;
  4517. default:
  4518. DRM_DEBUG("invalid pipe %d\n", pipe);
  4519. return;
  4520. }
  4521. } else {
  4522. DRM_DEBUG("invalid me %d\n", me);
  4523. return;
  4524. }
  4525. switch (state) {
  4526. case AMDGPU_IRQ_STATE_DISABLE:
  4527. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4528. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4529. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4530. break;
  4531. case AMDGPU_IRQ_STATE_ENABLE:
  4532. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4533. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4534. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4535. break;
  4536. default:
  4537. break;
  4538. }
  4539. }
  4540. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4541. struct amdgpu_irq_src *src,
  4542. unsigned type,
  4543. enum amdgpu_interrupt_state state)
  4544. {
  4545. u32 cp_int_cntl;
  4546. switch (state) {
  4547. case AMDGPU_IRQ_STATE_DISABLE:
  4548. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4549. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4550. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4551. break;
  4552. case AMDGPU_IRQ_STATE_ENABLE:
  4553. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4554. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4555. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4556. break;
  4557. default:
  4558. break;
  4559. }
  4560. return 0;
  4561. }
  4562. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4563. struct amdgpu_irq_src *src,
  4564. unsigned type,
  4565. enum amdgpu_interrupt_state state)
  4566. {
  4567. u32 cp_int_cntl;
  4568. switch (state) {
  4569. case AMDGPU_IRQ_STATE_DISABLE:
  4570. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4571. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4572. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4573. break;
  4574. case AMDGPU_IRQ_STATE_ENABLE:
  4575. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4576. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4577. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4578. break;
  4579. default:
  4580. break;
  4581. }
  4582. return 0;
  4583. }
  4584. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4585. struct amdgpu_irq_src *src,
  4586. unsigned type,
  4587. enum amdgpu_interrupt_state state)
  4588. {
  4589. switch (type) {
  4590. case AMDGPU_CP_IRQ_GFX_EOP:
  4591. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4592. break;
  4593. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4594. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4595. break;
  4596. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4597. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4598. break;
  4599. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4600. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4601. break;
  4602. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4603. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4604. break;
  4605. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4606. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4607. break;
  4608. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4609. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4610. break;
  4611. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4612. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4613. break;
  4614. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4615. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4616. break;
  4617. default:
  4618. break;
  4619. }
  4620. return 0;
  4621. }
  4622. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4623. struct amdgpu_irq_src *source,
  4624. struct amdgpu_iv_entry *entry)
  4625. {
  4626. u8 me_id, pipe_id;
  4627. struct amdgpu_ring *ring;
  4628. int i;
  4629. DRM_DEBUG("IH: CP EOP\n");
  4630. me_id = (entry->ring_id & 0x0c) >> 2;
  4631. pipe_id = (entry->ring_id & 0x03) >> 0;
  4632. switch (me_id) {
  4633. case 0:
  4634. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4635. break;
  4636. case 1:
  4637. case 2:
  4638. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4639. ring = &adev->gfx.compute_ring[i];
  4640. if ((ring->me == me_id) && (ring->pipe == pipe_id))
  4641. amdgpu_fence_process(ring);
  4642. }
  4643. break;
  4644. }
  4645. return 0;
  4646. }
  4647. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4648. struct amdgpu_irq_src *source,
  4649. struct amdgpu_iv_entry *entry)
  4650. {
  4651. DRM_ERROR("Illegal register access in command stream\n");
  4652. schedule_work(&adev->reset_work);
  4653. return 0;
  4654. }
  4655. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4656. struct amdgpu_irq_src *source,
  4657. struct amdgpu_iv_entry *entry)
  4658. {
  4659. DRM_ERROR("Illegal instruction in command stream\n");
  4660. // XXX soft reset the gfx block only
  4661. schedule_work(&adev->reset_work);
  4662. return 0;
  4663. }
  4664. static int gfx_v7_0_set_clockgating_state(void *handle,
  4665. enum amd_clockgating_state state)
  4666. {
  4667. bool gate = false;
  4668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4669. if (state == AMD_CG_STATE_GATE)
  4670. gate = true;
  4671. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4672. /* order matters! */
  4673. if (gate) {
  4674. gfx_v7_0_enable_mgcg(adev, true);
  4675. gfx_v7_0_enable_cgcg(adev, true);
  4676. } else {
  4677. gfx_v7_0_enable_cgcg(adev, false);
  4678. gfx_v7_0_enable_mgcg(adev, false);
  4679. }
  4680. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4681. return 0;
  4682. }
  4683. static int gfx_v7_0_set_powergating_state(void *handle,
  4684. enum amd_powergating_state state)
  4685. {
  4686. bool gate = false;
  4687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4688. if (state == AMD_PG_STATE_GATE)
  4689. gate = true;
  4690. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  4691. AMD_PG_SUPPORT_GFX_SMG |
  4692. AMD_PG_SUPPORT_GFX_DMG |
  4693. AMD_PG_SUPPORT_CP |
  4694. AMD_PG_SUPPORT_GDS |
  4695. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  4696. gfx_v7_0_update_gfx_pg(adev, gate);
  4697. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  4698. gfx_v7_0_enable_cp_pg(adev, gate);
  4699. gfx_v7_0_enable_gds_pg(adev, gate);
  4700. }
  4701. }
  4702. return 0;
  4703. }
  4704. static const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4705. .name = "gfx_v7_0",
  4706. .early_init = gfx_v7_0_early_init,
  4707. .late_init = gfx_v7_0_late_init,
  4708. .sw_init = gfx_v7_0_sw_init,
  4709. .sw_fini = gfx_v7_0_sw_fini,
  4710. .hw_init = gfx_v7_0_hw_init,
  4711. .hw_fini = gfx_v7_0_hw_fini,
  4712. .suspend = gfx_v7_0_suspend,
  4713. .resume = gfx_v7_0_resume,
  4714. .is_idle = gfx_v7_0_is_idle,
  4715. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4716. .soft_reset = gfx_v7_0_soft_reset,
  4717. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4718. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4719. };
  4720. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4721. .type = AMDGPU_RING_TYPE_GFX,
  4722. .align_mask = 0xff,
  4723. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4724. .support_64bit_ptrs = false,
  4725. .get_rptr = gfx_v7_0_ring_get_rptr,
  4726. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4727. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4728. .emit_frame_size =
  4729. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4730. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4731. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4732. 12 + 12 + 12 + /* gfx_v7_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  4733. 7 + 4 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4734. 17 + 6 + /* gfx_v7_0_ring_emit_vm_flush */
  4735. 3 + 4, /* gfx_v7_ring_emit_cntxcntl including vgt flush*/
  4736. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_gfx */
  4737. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4738. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4739. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4740. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4741. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4742. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4743. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4744. .test_ring = gfx_v7_0_ring_test_ring,
  4745. .test_ib = gfx_v7_0_ring_test_ib,
  4746. .insert_nop = amdgpu_ring_insert_nop,
  4747. .pad_ib = amdgpu_ring_generic_pad_ib,
  4748. .emit_cntxcntl = gfx_v7_ring_emit_cntxcntl,
  4749. };
  4750. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4751. .type = AMDGPU_RING_TYPE_COMPUTE,
  4752. .align_mask = 0xff,
  4753. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4754. .support_64bit_ptrs = false,
  4755. .get_rptr = gfx_v7_0_ring_get_rptr,
  4756. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4757. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4758. .emit_frame_size =
  4759. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4760. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4761. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4762. 7 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4763. 17 + /* gfx_v7_0_ring_emit_vm_flush */
  4764. 7 + 7 + 7, /* gfx_v7_0_ring_emit_fence_compute x3 for user fence, vm fence */
  4765. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_compute */
  4766. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4767. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4768. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4769. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4770. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4771. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4772. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4773. .test_ring = gfx_v7_0_ring_test_ring,
  4774. .test_ib = gfx_v7_0_ring_test_ib,
  4775. .insert_nop = amdgpu_ring_insert_nop,
  4776. .pad_ib = amdgpu_ring_generic_pad_ib,
  4777. };
  4778. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4779. {
  4780. int i;
  4781. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4782. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4783. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4784. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4785. }
  4786. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4787. .set = gfx_v7_0_set_eop_interrupt_state,
  4788. .process = gfx_v7_0_eop_irq,
  4789. };
  4790. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4791. .set = gfx_v7_0_set_priv_reg_fault_state,
  4792. .process = gfx_v7_0_priv_reg_irq,
  4793. };
  4794. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4795. .set = gfx_v7_0_set_priv_inst_fault_state,
  4796. .process = gfx_v7_0_priv_inst_irq,
  4797. };
  4798. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4799. {
  4800. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4801. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4802. adev->gfx.priv_reg_irq.num_types = 1;
  4803. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4804. adev->gfx.priv_inst_irq.num_types = 1;
  4805. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4806. }
  4807. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4808. {
  4809. /* init asci gds info */
  4810. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4811. adev->gds.gws.total_size = 64;
  4812. adev->gds.oa.total_size = 16;
  4813. if (adev->gds.mem.total_size == 64 * 1024) {
  4814. adev->gds.mem.gfx_partition_size = 4096;
  4815. adev->gds.mem.cs_partition_size = 4096;
  4816. adev->gds.gws.gfx_partition_size = 4;
  4817. adev->gds.gws.cs_partition_size = 4;
  4818. adev->gds.oa.gfx_partition_size = 4;
  4819. adev->gds.oa.cs_partition_size = 1;
  4820. } else {
  4821. adev->gds.mem.gfx_partition_size = 1024;
  4822. adev->gds.mem.cs_partition_size = 1024;
  4823. adev->gds.gws.gfx_partition_size = 16;
  4824. adev->gds.gws.cs_partition_size = 16;
  4825. adev->gds.oa.gfx_partition_size = 4;
  4826. adev->gds.oa.cs_partition_size = 4;
  4827. }
  4828. }
  4829. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
  4830. {
  4831. int i, j, k, counter, active_cu_number = 0;
  4832. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4833. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  4834. unsigned disable_masks[4 * 2];
  4835. u32 ao_cu_num;
  4836. if (adev->flags & AMD_IS_APU)
  4837. ao_cu_num = 2;
  4838. else
  4839. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  4840. memset(cu_info, 0, sizeof(*cu_info));
  4841. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4842. mutex_lock(&adev->grbm_idx_mutex);
  4843. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4844. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4845. mask = 1;
  4846. ao_bitmap = 0;
  4847. counter = 0;
  4848. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  4849. if (i < 4 && j < 2)
  4850. gfx_v7_0_set_user_cu_inactive_bitmap(
  4851. adev, disable_masks[i * 2 + j]);
  4852. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4853. cu_info->bitmap[i][j] = bitmap;
  4854. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4855. if (bitmap & mask) {
  4856. if (counter < ao_cu_num)
  4857. ao_bitmap |= mask;
  4858. counter ++;
  4859. }
  4860. mask <<= 1;
  4861. }
  4862. active_cu_number += counter;
  4863. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4864. }
  4865. }
  4866. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4867. mutex_unlock(&adev->grbm_idx_mutex);
  4868. cu_info->number = active_cu_number;
  4869. cu_info->ao_cu_mask = ao_cu_mask;
  4870. }
  4871. const struct amdgpu_ip_block_version gfx_v7_0_ip_block =
  4872. {
  4873. .type = AMD_IP_BLOCK_TYPE_GFX,
  4874. .major = 7,
  4875. .minor = 0,
  4876. .rev = 0,
  4877. .funcs = &gfx_v7_0_ip_funcs,
  4878. };
  4879. const struct amdgpu_ip_block_version gfx_v7_1_ip_block =
  4880. {
  4881. .type = AMD_IP_BLOCK_TYPE_GFX,
  4882. .major = 7,
  4883. .minor = 1,
  4884. .rev = 0,
  4885. .funcs = &gfx_v7_0_ip_funcs,
  4886. };
  4887. const struct amdgpu_ip_block_version gfx_v7_2_ip_block =
  4888. {
  4889. .type = AMD_IP_BLOCK_TYPE_GFX,
  4890. .major = 7,
  4891. .minor = 2,
  4892. .rev = 0,
  4893. .funcs = &gfx_v7_0_ip_funcs,
  4894. };
  4895. const struct amdgpu_ip_block_version gfx_v7_3_ip_block =
  4896. {
  4897. .type = AMD_IP_BLOCK_TYPE_GFX,
  4898. .major = 7,
  4899. .minor = 3,
  4900. .rev = 0,
  4901. .funcs = &gfx_v7_0_ip_funcs,
  4902. };