mmhub_v1_0.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "mmhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  27. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  28. #include "vega10/MMHUB/mmhub_1_0_default.h"
  29. #include "vega10/ATHUB/athub_1_0_offset.h"
  30. #include "vega10/ATHUB/athub_1_0_sh_mask.h"
  31. #include "vega10/ATHUB/athub_1_0_default.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "soc15_common.h"
  34. #define mmDAGB0_CNTL_MISC2_RV 0x008f
  35. #define mmDAGB0_CNTL_MISC2_RV_BASE_IDX 0
  36. u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
  37. {
  38. u64 base = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE));
  39. base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
  40. base <<= 24;
  41. return base;
  42. }
  43. static void mmhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
  44. {
  45. uint64_t value;
  46. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  47. value = adev->gart.table_addr - adev->mc.vram_start +
  48. adev->vm_manager.vram_base_offset;
  49. value &= 0x0000FFFFFFFFF000ULL;
  50. value |= 0x1; /* valid bit */
  51. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  52. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  53. lower_32_bits(value));
  54. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  55. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  56. upper_32_bits(value));
  57. }
  58. static void mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
  59. {
  60. mmhub_v1_0_init_gart_pt_regs(adev);
  61. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  62. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  63. (u32)(adev->mc.gtt_start >> 12));
  64. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  65. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  66. (u32)(adev->mc.gtt_start >> 44));
  67. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  68. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  69. (u32)(adev->mc.gtt_end >> 12));
  70. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  71. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  72. (u32)(adev->mc.gtt_end >> 44));
  73. }
  74. static void mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
  75. {
  76. uint64_t value;
  77. uint32_t tmp;
  78. /* Disable AGP. */
  79. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BASE), 0);
  80. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_TOP), 0);
  81. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BOT), 0x00FFFFFF);
  82. /* Program the system aperture low logical page number. */
  83. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  84. adev->mc.vram_start >> 18);
  85. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  86. adev->mc.vram_end >> 18);
  87. /* Set default page address. */
  88. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start +
  89. adev->vm_manager.vram_base_offset;
  90. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  91. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  92. (u32)(value >> 12));
  93. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  94. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  95. (u32)(value >> 44));
  96. /* Program "protection fault". */
  97. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  98. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  99. (u32)(adev->dummy_page.addr >> 12));
  100. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  101. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  102. (u32)((u64)adev->dummy_page.addr >> 44));
  103. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  104. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  105. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
  106. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  107. }
  108. static void mmhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
  109. {
  110. uint32_t tmp;
  111. /* Setup TLB control */
  112. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  113. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  114. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  115. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  116. ENABLE_ADVANCED_DRIVER_MODEL, 1);
  117. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  118. SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  119. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
  120. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  121. MTYPE, MTYPE_UC);/* XXX for emulation. */
  122. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
  123. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  124. }
  125. static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
  126. {
  127. uint32_t tmp;
  128. /* Setup L2 cache */
  129. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  130. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  131. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 0);
  132. /* XXX for emulation, Refer to closed source code.*/
  133. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
  134. 0);
  135. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  136. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  137. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
  138. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  139. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2));
  140. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  141. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  142. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2), tmp);
  143. tmp = mmVM_L2_CNTL3_DEFAULT;
  144. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), tmp);
  145. tmp = mmVM_L2_CNTL4_DEFAULT;
  146. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
  147. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
  148. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4), tmp);
  149. }
  150. int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
  151. {
  152. u32 tmp;
  153. uint64_t addr;
  154. u32 i;
  155. if (amdgpu_sriov_vf(adev)) {
  156. /* MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are VF copy registers so
  157. vbios post doesn't program them, for SRIOV driver need to program them */
  158. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE),
  159. adev->mc.vram_start >> 24);
  160. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP),
  161. adev->mc.vram_end >> 24);
  162. }
  163. /* GART Enable. */
  164. mmhub_v1_0_init_gart_aperture_regs(adev);
  165. mmhub_v1_0_init_system_aperture_regs(adev);
  166. mmhub_v1_0_init_tlb_regs(adev);
  167. mmhub_v1_0_init_cache_regs(adev);
  168. addr = SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  169. tmp = RREG32(addr);
  170. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  171. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  172. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL), tmp);
  173. tmp = RREG32(addr);
  174. /* Disable identity aperture.*/
  175. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  176. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32), 0XFFFFFFFF);
  177. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  178. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  179. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  180. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  181. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  182. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  183. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  184. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  185. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  186. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  187. for (i = 0; i <= 14; i++) {
  188. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL)
  189. + i);
  190. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  191. ENABLE_CONTEXT, 1);
  192. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  193. PAGE_TABLE_DEPTH, adev->vm_manager.num_level);
  194. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  195. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  196. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  197. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  198. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  199. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  200. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  201. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  202. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  203. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  204. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  205. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  206. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  207. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  208. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  209. PAGE_TABLE_BLOCK_SIZE,
  210. adev->vm_manager.block_size - 9);
  211. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  212. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  213. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  214. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  215. lower_32_bits(adev->vm_manager.max_pfn - 1));
  216. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2,
  217. upper_32_bits(adev->vm_manager.max_pfn - 1));
  218. }
  219. return 0;
  220. }
  221. void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
  222. {
  223. u32 tmp;
  224. u32 i;
  225. /* Disable all tables */
  226. for (i = 0; i < 16; i++)
  227. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  228. /* Setup TLB control */
  229. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  230. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  231. tmp = REG_SET_FIELD(tmp,
  232. MC_VM_MX_L1_TLB_CNTL,
  233. ENABLE_ADVANCED_DRIVER_MODEL,
  234. 0);
  235. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  236. /* Setup L2 cache */
  237. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  238. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  239. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  240. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), 0);
  241. }
  242. /**
  243. * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  244. *
  245. * @adev: amdgpu_device pointer
  246. * @value: true redirects VM faults to the default page
  247. */
  248. void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
  249. {
  250. u32 tmp;
  251. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  252. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  253. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  254. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  255. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  256. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  257. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  258. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  259. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  260. tmp = REG_SET_FIELD(tmp,
  261. VM_L2_PROTECTION_FAULT_CNTL,
  262. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  263. value);
  264. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  265. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  266. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  267. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  268. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  269. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  270. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  271. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  272. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  273. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  274. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  275. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  276. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  277. }
  278. static int mmhub_v1_0_early_init(void *handle)
  279. {
  280. return 0;
  281. }
  282. static int mmhub_v1_0_late_init(void *handle)
  283. {
  284. return 0;
  285. }
  286. static int mmhub_v1_0_sw_init(void *handle)
  287. {
  288. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  289. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
  290. hub->ctx0_ptb_addr_lo32 =
  291. SOC15_REG_OFFSET(MMHUB, 0,
  292. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  293. hub->ctx0_ptb_addr_hi32 =
  294. SOC15_REG_OFFSET(MMHUB, 0,
  295. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  296. hub->vm_inv_eng0_req =
  297. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
  298. hub->vm_inv_eng0_ack =
  299. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
  300. hub->vm_context0_cntl =
  301. SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  302. hub->vm_l2_pro_fault_status =
  303. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  304. hub->vm_l2_pro_fault_cntl =
  305. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  306. return 0;
  307. }
  308. static int mmhub_v1_0_sw_fini(void *handle)
  309. {
  310. return 0;
  311. }
  312. static int mmhub_v1_0_hw_init(void *handle)
  313. {
  314. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  315. unsigned i;
  316. for (i = 0; i < 18; ++i) {
  317. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  318. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  319. 2 * i, 0xffffffff);
  320. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  321. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  322. 2 * i, 0x1f);
  323. }
  324. return 0;
  325. }
  326. static int mmhub_v1_0_hw_fini(void *handle)
  327. {
  328. return 0;
  329. }
  330. static int mmhub_v1_0_suspend(void *handle)
  331. {
  332. return 0;
  333. }
  334. static int mmhub_v1_0_resume(void *handle)
  335. {
  336. return 0;
  337. }
  338. static bool mmhub_v1_0_is_idle(void *handle)
  339. {
  340. return true;
  341. }
  342. static int mmhub_v1_0_wait_for_idle(void *handle)
  343. {
  344. return 0;
  345. }
  346. static int mmhub_v1_0_soft_reset(void *handle)
  347. {
  348. return 0;
  349. }
  350. static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  351. bool enable)
  352. {
  353. uint32_t def, data, def1, data1, def2 = 0, data2 = 0;
  354. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  355. if (adev->asic_type != CHIP_RAVEN) {
  356. def1 = data1 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2));
  357. def2 = data2 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2));
  358. } else
  359. def1 = data1 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV));
  360. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  361. data |= ATC_L2_MISC_CG__ENABLE_MASK;
  362. data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  363. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  364. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  365. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  366. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  367. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  368. if (adev->asic_type != CHIP_RAVEN)
  369. data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  370. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  371. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  372. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  373. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  374. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  375. } else {
  376. data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
  377. data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  378. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  379. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  380. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  381. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  382. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  383. if (adev->asic_type != CHIP_RAVEN)
  384. data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  385. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  386. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  387. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  388. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  389. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  390. }
  391. if (def != data)
  392. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  393. if (def1 != data1) {
  394. if (adev->asic_type != CHIP_RAVEN)
  395. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2), data1);
  396. else
  397. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV), data1);
  398. }
  399. if (adev->asic_type != CHIP_RAVEN && def2 != data2)
  400. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2), data2);
  401. }
  402. static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  403. bool enable)
  404. {
  405. uint32_t def, data;
  406. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  407. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  408. data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  409. else
  410. data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  411. if (def != data)
  412. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  413. }
  414. static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  415. bool enable)
  416. {
  417. uint32_t def, data;
  418. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  419. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  420. data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  421. else
  422. data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  423. if (def != data)
  424. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  425. }
  426. static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  427. bool enable)
  428. {
  429. uint32_t def, data;
  430. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  431. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
  432. (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  433. data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  434. else
  435. data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  436. if(def != data)
  437. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  438. }
  439. static int mmhub_v1_0_set_clockgating_state(void *handle,
  440. enum amd_clockgating_state state)
  441. {
  442. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  443. if (amdgpu_sriov_vf(adev))
  444. return 0;
  445. switch (adev->asic_type) {
  446. case CHIP_VEGA10:
  447. case CHIP_RAVEN:
  448. mmhub_v1_0_update_medium_grain_clock_gating(adev,
  449. state == AMD_CG_STATE_GATE ? true : false);
  450. athub_update_medium_grain_clock_gating(adev,
  451. state == AMD_CG_STATE_GATE ? true : false);
  452. mmhub_v1_0_update_medium_grain_light_sleep(adev,
  453. state == AMD_CG_STATE_GATE ? true : false);
  454. athub_update_medium_grain_light_sleep(adev,
  455. state == AMD_CG_STATE_GATE ? true : false);
  456. break;
  457. default:
  458. break;
  459. }
  460. return 0;
  461. }
  462. static void mmhub_v1_0_get_clockgating_state(void *handle, u32 *flags)
  463. {
  464. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  465. int data;
  466. if (amdgpu_sriov_vf(adev))
  467. *flags = 0;
  468. /* AMD_CG_SUPPORT_MC_MGCG */
  469. data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  470. if (data & ATHUB_MISC_CNTL__CG_ENABLE_MASK)
  471. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  472. /* AMD_CG_SUPPORT_MC_LS */
  473. data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  474. if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
  475. *flags |= AMD_CG_SUPPORT_MC_LS;
  476. }
  477. static int mmhub_v1_0_set_powergating_state(void *handle,
  478. enum amd_powergating_state state)
  479. {
  480. return 0;
  481. }
  482. const struct amd_ip_funcs mmhub_v1_0_ip_funcs = {
  483. .name = "mmhub_v1_0",
  484. .early_init = mmhub_v1_0_early_init,
  485. .late_init = mmhub_v1_0_late_init,
  486. .sw_init = mmhub_v1_0_sw_init,
  487. .sw_fini = mmhub_v1_0_sw_fini,
  488. .hw_init = mmhub_v1_0_hw_init,
  489. .hw_fini = mmhub_v1_0_hw_fini,
  490. .suspend = mmhub_v1_0_suspend,
  491. .resume = mmhub_v1_0_resume,
  492. .is_idle = mmhub_v1_0_is_idle,
  493. .wait_for_idle = mmhub_v1_0_wait_for_idle,
  494. .soft_reset = mmhub_v1_0_soft_reset,
  495. .set_clockgating_state = mmhub_v1_0_set_clockgating_state,
  496. .set_powergating_state = mmhub_v1_0_set_powergating_state,
  497. .get_clockgating_state = mmhub_v1_0_get_clockgating_state,
  498. };
  499. const struct amdgpu_ip_block_version mmhub_v1_0_ip_block =
  500. {
  501. .type = AMD_IP_BLOCK_TYPE_MMHUB,
  502. .major = 1,
  503. .minor = 0,
  504. .rev = 0,
  505. .funcs = &mmhub_v1_0_ip_funcs,
  506. };