gfx_v9_0.c 142 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  112. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  113. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  114. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  115. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  116. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  117. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  118. };
  119. static const u32 golden_settings_gc_9_0_vg10[] =
  120. {
  121. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  122. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  123. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  124. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  125. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  126. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  127. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  128. };
  129. static const u32 golden_settings_gc_9_1[] =
  130. {
  131. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  132. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  133. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  134. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  136. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  137. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  138. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  139. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  147. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  149. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  151. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  152. };
  153. static const u32 golden_settings_gc_9_1_rv1[] =
  154. {
  155. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  156. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  157. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  158. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  159. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  160. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  161. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  162. };
  163. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  164. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  165. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  166. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  167. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  169. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  170. struct amdgpu_cu_info *cu_info);
  171. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  172. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  173. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  174. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  175. {
  176. switch (adev->asic_type) {
  177. case CHIP_VEGA10:
  178. amdgpu_program_register_sequence(adev,
  179. golden_settings_gc_9_0,
  180. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  181. amdgpu_program_register_sequence(adev,
  182. golden_settings_gc_9_0_vg10,
  183. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  184. break;
  185. case CHIP_RAVEN:
  186. amdgpu_program_register_sequence(adev,
  187. golden_settings_gc_9_1,
  188. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  189. amdgpu_program_register_sequence(adev,
  190. golden_settings_gc_9_1_rv1,
  191. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  192. break;
  193. default:
  194. break;
  195. }
  196. }
  197. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  198. {
  199. adev->gfx.scratch.num_reg = 7;
  200. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  201. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  202. }
  203. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  204. bool wc, uint32_t reg, uint32_t val)
  205. {
  206. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  207. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  208. WRITE_DATA_DST_SEL(0) |
  209. (wc ? WR_CONFIRM : 0));
  210. amdgpu_ring_write(ring, reg);
  211. amdgpu_ring_write(ring, 0);
  212. amdgpu_ring_write(ring, val);
  213. }
  214. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  215. int mem_space, int opt, uint32_t addr0,
  216. uint32_t addr1, uint32_t ref, uint32_t mask,
  217. uint32_t inv)
  218. {
  219. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  220. amdgpu_ring_write(ring,
  221. /* memory (1) or register (0) */
  222. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  223. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  224. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  225. WAIT_REG_MEM_ENGINE(eng_sel)));
  226. if (mem_space)
  227. BUG_ON(addr0 & 0x3); /* Dword align */
  228. amdgpu_ring_write(ring, addr0);
  229. amdgpu_ring_write(ring, addr1);
  230. amdgpu_ring_write(ring, ref);
  231. amdgpu_ring_write(ring, mask);
  232. amdgpu_ring_write(ring, inv); /* poll interval */
  233. }
  234. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  235. {
  236. struct amdgpu_device *adev = ring->adev;
  237. uint32_t scratch;
  238. uint32_t tmp = 0;
  239. unsigned i;
  240. int r;
  241. r = amdgpu_gfx_scratch_get(adev, &scratch);
  242. if (r) {
  243. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  244. return r;
  245. }
  246. WREG32(scratch, 0xCAFEDEAD);
  247. r = amdgpu_ring_alloc(ring, 3);
  248. if (r) {
  249. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  250. ring->idx, r);
  251. amdgpu_gfx_scratch_free(adev, scratch);
  252. return r;
  253. }
  254. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  255. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  256. amdgpu_ring_write(ring, 0xDEADBEEF);
  257. amdgpu_ring_commit(ring);
  258. for (i = 0; i < adev->usec_timeout; i++) {
  259. tmp = RREG32(scratch);
  260. if (tmp == 0xDEADBEEF)
  261. break;
  262. DRM_UDELAY(1);
  263. }
  264. if (i < adev->usec_timeout) {
  265. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  266. ring->idx, i);
  267. } else {
  268. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  269. ring->idx, scratch, tmp);
  270. r = -EINVAL;
  271. }
  272. amdgpu_gfx_scratch_free(adev, scratch);
  273. return r;
  274. }
  275. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  276. {
  277. struct amdgpu_device *adev = ring->adev;
  278. struct amdgpu_ib ib;
  279. struct dma_fence *f = NULL;
  280. uint32_t scratch;
  281. uint32_t tmp = 0;
  282. long r;
  283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  284. if (r) {
  285. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  286. return r;
  287. }
  288. WREG32(scratch, 0xCAFEDEAD);
  289. memset(&ib, 0, sizeof(ib));
  290. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  291. if (r) {
  292. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  293. goto err1;
  294. }
  295. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  296. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  297. ib.ptr[2] = 0xDEADBEEF;
  298. ib.length_dw = 3;
  299. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  300. if (r)
  301. goto err2;
  302. r = dma_fence_wait_timeout(f, false, timeout);
  303. if (r == 0) {
  304. DRM_ERROR("amdgpu: IB test timed out.\n");
  305. r = -ETIMEDOUT;
  306. goto err2;
  307. } else if (r < 0) {
  308. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  309. goto err2;
  310. }
  311. tmp = RREG32(scratch);
  312. if (tmp == 0xDEADBEEF) {
  313. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  314. r = 0;
  315. } else {
  316. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  317. scratch, tmp);
  318. r = -EINVAL;
  319. }
  320. err2:
  321. amdgpu_ib_free(adev, &ib, NULL);
  322. dma_fence_put(f);
  323. err1:
  324. amdgpu_gfx_scratch_free(adev, scratch);
  325. return r;
  326. }
  327. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  328. {
  329. const char *chip_name;
  330. char fw_name[30];
  331. int err;
  332. struct amdgpu_firmware_info *info = NULL;
  333. const struct common_firmware_header *header = NULL;
  334. const struct gfx_firmware_header_v1_0 *cp_hdr;
  335. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  336. unsigned int *tmp = NULL;
  337. unsigned int i = 0;
  338. DRM_DEBUG("\n");
  339. switch (adev->asic_type) {
  340. case CHIP_VEGA10:
  341. chip_name = "vega10";
  342. break;
  343. case CHIP_RAVEN:
  344. chip_name = "raven";
  345. break;
  346. default:
  347. BUG();
  348. }
  349. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  350. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  351. if (err)
  352. goto out;
  353. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  354. if (err)
  355. goto out;
  356. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  357. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  358. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  359. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  360. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  361. if (err)
  362. goto out;
  363. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  364. if (err)
  365. goto out;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  367. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  368. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  369. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  370. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  371. if (err)
  372. goto out;
  373. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  374. if (err)
  375. goto out;
  376. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  377. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  378. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  379. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  380. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  381. if (err)
  382. goto out;
  383. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  384. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  385. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  386. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  387. adev->gfx.rlc.save_and_restore_offset =
  388. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  389. adev->gfx.rlc.clear_state_descriptor_offset =
  390. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  391. adev->gfx.rlc.avail_scratch_ram_locations =
  392. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  393. adev->gfx.rlc.reg_restore_list_size =
  394. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  395. adev->gfx.rlc.reg_list_format_start =
  396. le32_to_cpu(rlc_hdr->reg_list_format_start);
  397. adev->gfx.rlc.reg_list_format_separate_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  399. adev->gfx.rlc.starting_offsets_start =
  400. le32_to_cpu(rlc_hdr->starting_offsets_start);
  401. adev->gfx.rlc.reg_list_format_size_bytes =
  402. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  403. adev->gfx.rlc.reg_list_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  405. adev->gfx.rlc.register_list_format =
  406. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  407. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  408. if (!adev->gfx.rlc.register_list_format) {
  409. err = -ENOMEM;
  410. goto out;
  411. }
  412. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  413. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  414. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  415. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  416. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  417. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  418. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  419. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  420. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  421. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  422. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  423. if (err)
  424. goto out;
  425. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  426. if (err)
  427. goto out;
  428. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  429. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  430. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  431. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  432. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  433. if (!err) {
  434. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  435. if (err)
  436. goto out;
  437. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  438. adev->gfx.mec2_fw->data;
  439. adev->gfx.mec2_fw_version =
  440. le32_to_cpu(cp_hdr->header.ucode_version);
  441. adev->gfx.mec2_feature_version =
  442. le32_to_cpu(cp_hdr->ucode_feature_version);
  443. } else {
  444. err = 0;
  445. adev->gfx.mec2_fw = NULL;
  446. }
  447. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  448. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  449. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  450. info->fw = adev->gfx.pfp_fw;
  451. header = (const struct common_firmware_header *)info->fw->data;
  452. adev->firmware.fw_size +=
  453. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  454. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  455. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  456. info->fw = adev->gfx.me_fw;
  457. header = (const struct common_firmware_header *)info->fw->data;
  458. adev->firmware.fw_size +=
  459. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  460. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  461. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  462. info->fw = adev->gfx.ce_fw;
  463. header = (const struct common_firmware_header *)info->fw->data;
  464. adev->firmware.fw_size +=
  465. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  466. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  467. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  468. info->fw = adev->gfx.rlc_fw;
  469. header = (const struct common_firmware_header *)info->fw->data;
  470. adev->firmware.fw_size +=
  471. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  472. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  473. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  474. info->fw = adev->gfx.mec_fw;
  475. header = (const struct common_firmware_header *)info->fw->data;
  476. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  477. adev->firmware.fw_size +=
  478. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  479. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  480. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  481. info->fw = adev->gfx.mec_fw;
  482. adev->firmware.fw_size +=
  483. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  484. if (adev->gfx.mec2_fw) {
  485. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  486. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  487. info->fw = adev->gfx.mec2_fw;
  488. header = (const struct common_firmware_header *)info->fw->data;
  489. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  490. adev->firmware.fw_size +=
  491. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  492. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  493. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  494. info->fw = adev->gfx.mec2_fw;
  495. adev->firmware.fw_size +=
  496. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  497. }
  498. }
  499. out:
  500. if (err) {
  501. dev_err(adev->dev,
  502. "gfx9: Failed to load firmware \"%s\"\n",
  503. fw_name);
  504. release_firmware(adev->gfx.pfp_fw);
  505. adev->gfx.pfp_fw = NULL;
  506. release_firmware(adev->gfx.me_fw);
  507. adev->gfx.me_fw = NULL;
  508. release_firmware(adev->gfx.ce_fw);
  509. adev->gfx.ce_fw = NULL;
  510. release_firmware(adev->gfx.rlc_fw);
  511. adev->gfx.rlc_fw = NULL;
  512. release_firmware(adev->gfx.mec_fw);
  513. adev->gfx.mec_fw = NULL;
  514. release_firmware(adev->gfx.mec2_fw);
  515. adev->gfx.mec2_fw = NULL;
  516. }
  517. return err;
  518. }
  519. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  520. {
  521. u32 count = 0;
  522. const struct cs_section_def *sect = NULL;
  523. const struct cs_extent_def *ext = NULL;
  524. /* begin clear state */
  525. count += 2;
  526. /* context control state */
  527. count += 3;
  528. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  529. for (ext = sect->section; ext->extent != NULL; ++ext) {
  530. if (sect->id == SECT_CONTEXT)
  531. count += 2 + ext->reg_count;
  532. else
  533. return 0;
  534. }
  535. }
  536. /* end clear state */
  537. count += 2;
  538. /* clear state */
  539. count += 2;
  540. return count;
  541. }
  542. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  543. volatile u32 *buffer)
  544. {
  545. u32 count = 0, i;
  546. const struct cs_section_def *sect = NULL;
  547. const struct cs_extent_def *ext = NULL;
  548. if (adev->gfx.rlc.cs_data == NULL)
  549. return;
  550. if (buffer == NULL)
  551. return;
  552. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  553. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  555. buffer[count++] = cpu_to_le32(0x80000000);
  556. buffer[count++] = cpu_to_le32(0x80000000);
  557. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  558. for (ext = sect->section; ext->extent != NULL; ++ext) {
  559. if (sect->id == SECT_CONTEXT) {
  560. buffer[count++] =
  561. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  562. buffer[count++] = cpu_to_le32(ext->reg_index -
  563. PACKET3_SET_CONTEXT_REG_START);
  564. for (i = 0; i < ext->reg_count; i++)
  565. buffer[count++] = cpu_to_le32(ext->extent[i]);
  566. } else {
  567. return;
  568. }
  569. }
  570. }
  571. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  572. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  574. buffer[count++] = cpu_to_le32(0);
  575. }
  576. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  577. {
  578. uint32_t data = 0;
  579. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  580. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  581. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  584. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  585. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  586. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  588. mutex_lock(&adev->grbm_idx_mutex);
  589. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  590. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  591. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  592. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  593. data |= (0x0003 << RLC_LB_PARAMS__FIFO_SAMPLES__SHIFT) &
  594. RLC_LB_PARAMS__FIFO_SAMPLES_MASK;
  595. data |= (0x0010 << RLC_LB_PARAMS__PG_IDLE_SAMPLES__SHIFT) &
  596. RLC_LB_PARAMS__PG_IDLE_SAMPLES_MASK;
  597. data |= (0x033F << RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL__SHIFT) &
  598. RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL_MASK;
  599. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  600. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  601. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  602. data &= 0x0000FFFF;
  603. data |= 0x00C00000;
  604. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  605. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  606. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  607. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  608. * but used for RLC_LB_CNTL configuration */
  609. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  610. data |= (0x09 << RLC_LB_CNTL__CU_MASK_USED_OFF_HYST__SHIFT) &
  611. RLC_LB_CNTL__CU_MASK_USED_OFF_HYST_MASK;
  612. data |= (0x80000 << RLC_LB_CNTL__RESERVED__SHIFT) &
  613. RLC_LB_CNTL__RESERVED_MASK;
  614. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  615. mutex_unlock(&adev->grbm_idx_mutex);
  616. }
  617. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  618. {
  619. uint32_t data = 0;
  620. data = RREG32_SOC15(GC, 0, mmRLC_LB_CNTL);
  621. if (enable)
  622. data |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  623. else
  624. data &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  625. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  626. }
  627. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  628. {
  629. const __le32 *fw_data;
  630. volatile u32 *dst_ptr;
  631. int me, i, max_me = 5;
  632. u32 bo_offset = 0;
  633. u32 table_offset, table_size;
  634. /* write the cp table buffer */
  635. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  636. for (me = 0; me < max_me; me++) {
  637. if (me == 0) {
  638. const struct gfx_firmware_header_v1_0 *hdr =
  639. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  640. fw_data = (const __le32 *)
  641. (adev->gfx.ce_fw->data +
  642. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  643. table_offset = le32_to_cpu(hdr->jt_offset);
  644. table_size = le32_to_cpu(hdr->jt_size);
  645. } else if (me == 1) {
  646. const struct gfx_firmware_header_v1_0 *hdr =
  647. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  648. fw_data = (const __le32 *)
  649. (adev->gfx.pfp_fw->data +
  650. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  651. table_offset = le32_to_cpu(hdr->jt_offset);
  652. table_size = le32_to_cpu(hdr->jt_size);
  653. } else if (me == 2) {
  654. const struct gfx_firmware_header_v1_0 *hdr =
  655. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  656. fw_data = (const __le32 *)
  657. (adev->gfx.me_fw->data +
  658. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  659. table_offset = le32_to_cpu(hdr->jt_offset);
  660. table_size = le32_to_cpu(hdr->jt_size);
  661. } else if (me == 3) {
  662. const struct gfx_firmware_header_v1_0 *hdr =
  663. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  664. fw_data = (const __le32 *)
  665. (adev->gfx.mec_fw->data +
  666. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  667. table_offset = le32_to_cpu(hdr->jt_offset);
  668. table_size = le32_to_cpu(hdr->jt_size);
  669. } else if (me == 4) {
  670. const struct gfx_firmware_header_v1_0 *hdr =
  671. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  672. fw_data = (const __le32 *)
  673. (adev->gfx.mec2_fw->data +
  674. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  675. table_offset = le32_to_cpu(hdr->jt_offset);
  676. table_size = le32_to_cpu(hdr->jt_size);
  677. }
  678. for (i = 0; i < table_size; i ++) {
  679. dst_ptr[bo_offset + i] =
  680. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  681. }
  682. bo_offset += table_size;
  683. }
  684. }
  685. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  686. {
  687. /* clear state block */
  688. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  689. &adev->gfx.rlc.clear_state_gpu_addr,
  690. (void **)&adev->gfx.rlc.cs_ptr);
  691. /* jump table block */
  692. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  693. &adev->gfx.rlc.cp_table_gpu_addr,
  694. (void **)&adev->gfx.rlc.cp_table_ptr);
  695. }
  696. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  697. {
  698. volatile u32 *dst_ptr;
  699. u32 dws;
  700. const struct cs_section_def *cs_data;
  701. int r;
  702. adev->gfx.rlc.cs_data = gfx9_cs_data;
  703. cs_data = adev->gfx.rlc.cs_data;
  704. if (cs_data) {
  705. /* clear state block */
  706. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  707. if (adev->gfx.rlc.clear_state_obj == NULL) {
  708. r = amdgpu_bo_create_kernel(adev, dws * 4, PAGE_SIZE,
  709. AMDGPU_GEM_DOMAIN_VRAM,
  710. &adev->gfx.rlc.clear_state_obj,
  711. &adev->gfx.rlc.clear_state_gpu_addr,
  712. (void **)&adev->gfx.rlc.cs_ptr);
  713. if (r) {
  714. dev_err(adev->dev,
  715. "(%d) failed to create rlc csb bo\n", r);
  716. gfx_v9_0_rlc_fini(adev);
  717. return r;
  718. }
  719. }
  720. /* set up the cs buffer */
  721. dst_ptr = adev->gfx.rlc.cs_ptr;
  722. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  723. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  724. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  725. }
  726. if (adev->asic_type == CHIP_RAVEN) {
  727. /* TODO: double check the cp_table_size for RV */
  728. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  729. if (adev->gfx.rlc.cp_table_obj == NULL) {
  730. r = amdgpu_bo_create_kernel(adev, adev->gfx.rlc.cp_table_size,
  731. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  732. &adev->gfx.rlc.cp_table_obj,
  733. &adev->gfx.rlc.cp_table_gpu_addr,
  734. (void **)&adev->gfx.rlc.cp_table_ptr);
  735. if (r) {
  736. dev_err(adev->dev,
  737. "(%d) failed to create cp table bo\n", r);
  738. gfx_v9_0_rlc_fini(adev);
  739. return r;
  740. }
  741. }
  742. rv_init_cp_jump_table(adev);
  743. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  744. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  745. gfx_v9_0_init_lbpw(adev);
  746. }
  747. return 0;
  748. }
  749. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  750. {
  751. int r;
  752. if (adev->gfx.mec.hpd_eop_obj) {
  753. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  754. if (unlikely(r != 0))
  755. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  756. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  757. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  758. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  759. adev->gfx.mec.hpd_eop_obj = NULL;
  760. }
  761. if (adev->gfx.mec.mec_fw_obj) {
  762. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  763. if (unlikely(r != 0))
  764. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  765. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  766. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  767. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  768. adev->gfx.mec.mec_fw_obj = NULL;
  769. }
  770. }
  771. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  772. {
  773. int r;
  774. u32 *hpd;
  775. const __le32 *fw_data;
  776. unsigned fw_size;
  777. u32 *fw;
  778. size_t mec_hpd_size;
  779. const struct gfx_firmware_header_v1_0 *mec_hdr;
  780. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  781. switch (adev->asic_type) {
  782. case CHIP_VEGA10:
  783. adev->gfx.mec.num_mec = 2;
  784. break;
  785. default:
  786. adev->gfx.mec.num_mec = 1;
  787. break;
  788. }
  789. adev->gfx.mec.num_pipe_per_mec = 4;
  790. adev->gfx.mec.num_queue_per_pipe = 8;
  791. /* take ownership of the relevant compute queues */
  792. amdgpu_gfx_compute_queue_acquire(adev);
  793. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  794. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  795. r = amdgpu_bo_create(adev,
  796. mec_hpd_size,
  797. PAGE_SIZE, true,
  798. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  799. &adev->gfx.mec.hpd_eop_obj);
  800. if (r) {
  801. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  802. return r;
  803. }
  804. }
  805. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  806. if (unlikely(r != 0)) {
  807. gfx_v9_0_mec_fini(adev);
  808. return r;
  809. }
  810. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  811. &adev->gfx.mec.hpd_eop_gpu_addr);
  812. if (r) {
  813. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  814. gfx_v9_0_mec_fini(adev);
  815. return r;
  816. }
  817. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  818. if (r) {
  819. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  820. gfx_v9_0_mec_fini(adev);
  821. return r;
  822. }
  823. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  824. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  825. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  826. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  827. fw_data = (const __le32 *)
  828. (adev->gfx.mec_fw->data +
  829. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  830. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  831. if (adev->gfx.mec.mec_fw_obj == NULL) {
  832. r = amdgpu_bo_create(adev,
  833. mec_hdr->header.ucode_size_bytes,
  834. PAGE_SIZE, true,
  835. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  836. &adev->gfx.mec.mec_fw_obj);
  837. if (r) {
  838. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  839. return r;
  840. }
  841. }
  842. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  843. if (unlikely(r != 0)) {
  844. gfx_v9_0_mec_fini(adev);
  845. return r;
  846. }
  847. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  848. &adev->gfx.mec.mec_fw_gpu_addr);
  849. if (r) {
  850. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  851. gfx_v9_0_mec_fini(adev);
  852. return r;
  853. }
  854. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  855. if (r) {
  856. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  857. gfx_v9_0_mec_fini(adev);
  858. return r;
  859. }
  860. memcpy(fw, fw_data, fw_size);
  861. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  862. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  863. return 0;
  864. }
  865. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  866. {
  867. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  868. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  869. }
  870. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  871. {
  872. int r;
  873. u32 *hpd;
  874. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  875. r = amdgpu_bo_create_kernel(adev, GFX9_MEC_HPD_SIZE, PAGE_SIZE,
  876. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  877. &kiq->eop_gpu_addr, (void **)&hpd);
  878. if (r) {
  879. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  880. return r;
  881. }
  882. memset(hpd, 0, GFX9_MEC_HPD_SIZE);
  883. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  884. if (unlikely(r != 0))
  885. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  886. amdgpu_bo_kunmap(kiq->eop_obj);
  887. amdgpu_bo_unreserve(kiq->eop_obj);
  888. return 0;
  889. }
  890. static int gfx_v9_0_kiq_acquire(struct amdgpu_device *adev,
  891. struct amdgpu_ring *ring)
  892. {
  893. int queue_bit;
  894. int mec, pipe, queue;
  895. queue_bit = adev->gfx.mec.num_mec
  896. * adev->gfx.mec.num_pipe_per_mec
  897. * adev->gfx.mec.num_queue_per_pipe;
  898. while (queue_bit-- >= 0) {
  899. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  900. continue;
  901. amdgpu_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  902. /* Using pipes 2/3 from MEC 2 seems cause problems */
  903. if (mec == 1 && pipe > 1)
  904. continue;
  905. ring->me = mec + 1;
  906. ring->pipe = pipe;
  907. ring->queue = queue;
  908. return 0;
  909. }
  910. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  911. return -EINVAL;
  912. }
  913. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  914. struct amdgpu_ring *ring,
  915. struct amdgpu_irq_src *irq)
  916. {
  917. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  918. int r = 0;
  919. mutex_init(&kiq->ring_mutex);
  920. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  921. if (r)
  922. return r;
  923. ring->adev = NULL;
  924. ring->ring_obj = NULL;
  925. ring->use_doorbell = true;
  926. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  927. r = gfx_v9_0_kiq_acquire(adev, ring);
  928. if (r)
  929. return r;
  930. ring->queue = 0;
  931. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  932. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  933. r = amdgpu_ring_init(adev, ring, 1024,
  934. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  935. if (r)
  936. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  937. return r;
  938. }
  939. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  940. struct amdgpu_irq_src *irq)
  941. {
  942. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  943. amdgpu_ring_fini(ring);
  944. }
  945. /* create MQD for each compute queue */
  946. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  947. {
  948. struct amdgpu_ring *ring = NULL;
  949. int r, i;
  950. /* create MQD for KIQ */
  951. ring = &adev->gfx.kiq.ring;
  952. if (!ring->mqd_obj) {
  953. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  954. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  955. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  956. if (r) {
  957. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  958. return r;
  959. }
  960. /* prepare MQD backup */
  961. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  962. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  963. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  964. }
  965. /* create MQD for each KCQ */
  966. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  967. ring = &adev->gfx.compute_ring[i];
  968. if (!ring->mqd_obj) {
  969. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  970. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  971. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  972. if (r) {
  973. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  974. return r;
  975. }
  976. /* prepare MQD backup */
  977. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  978. if (!adev->gfx.mec.mqd_backup[i])
  979. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  980. }
  981. }
  982. return 0;
  983. }
  984. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  985. {
  986. struct amdgpu_ring *ring = NULL;
  987. int i;
  988. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  989. ring = &adev->gfx.compute_ring[i];
  990. kfree(adev->gfx.mec.mqd_backup[i]);
  991. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  992. }
  993. ring = &adev->gfx.kiq.ring;
  994. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  995. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  996. }
  997. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  998. {
  999. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  1000. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  1001. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  1002. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  1003. (SQ_IND_INDEX__FORCE_READ_MASK));
  1004. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  1005. }
  1006. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  1007. uint32_t wave, uint32_t thread,
  1008. uint32_t regno, uint32_t num, uint32_t *out)
  1009. {
  1010. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  1011. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  1012. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  1013. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  1014. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  1015. (SQ_IND_INDEX__FORCE_READ_MASK) |
  1016. (SQ_IND_INDEX__AUTO_INCR_MASK));
  1017. while (num--)
  1018. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  1019. }
  1020. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  1021. {
  1022. /* type 1 wave data */
  1023. dst[(*no_fields)++] = 1;
  1024. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  1025. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  1026. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  1027. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  1028. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  1029. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  1030. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  1031. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  1032. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  1033. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  1034. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  1035. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  1036. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  1037. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  1038. }
  1039. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  1040. uint32_t wave, uint32_t start,
  1041. uint32_t size, uint32_t *dst)
  1042. {
  1043. wave_read_regs(
  1044. adev, simd, wave, 0,
  1045. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  1046. }
  1047. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  1048. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  1049. .select_se_sh = &gfx_v9_0_select_se_sh,
  1050. .read_wave_data = &gfx_v9_0_read_wave_data,
  1051. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  1052. };
  1053. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  1054. {
  1055. u32 gb_addr_config;
  1056. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  1057. switch (adev->asic_type) {
  1058. case CHIP_VEGA10:
  1059. adev->gfx.config.max_hw_contexts = 8;
  1060. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1061. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1062. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1063. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1064. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1065. break;
  1066. case CHIP_RAVEN:
  1067. adev->gfx.config.max_hw_contexts = 8;
  1068. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1069. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1070. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1071. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1072. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1073. break;
  1074. default:
  1075. BUG();
  1076. break;
  1077. }
  1078. adev->gfx.config.gb_addr_config = gb_addr_config;
  1079. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1080. REG_GET_FIELD(
  1081. adev->gfx.config.gb_addr_config,
  1082. GB_ADDR_CONFIG,
  1083. NUM_PIPES);
  1084. adev->gfx.config.max_tile_pipes =
  1085. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1086. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1087. REG_GET_FIELD(
  1088. adev->gfx.config.gb_addr_config,
  1089. GB_ADDR_CONFIG,
  1090. NUM_BANKS);
  1091. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1092. REG_GET_FIELD(
  1093. adev->gfx.config.gb_addr_config,
  1094. GB_ADDR_CONFIG,
  1095. MAX_COMPRESSED_FRAGS);
  1096. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1097. REG_GET_FIELD(
  1098. adev->gfx.config.gb_addr_config,
  1099. GB_ADDR_CONFIG,
  1100. NUM_RB_PER_SE);
  1101. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1102. REG_GET_FIELD(
  1103. adev->gfx.config.gb_addr_config,
  1104. GB_ADDR_CONFIG,
  1105. NUM_SHADER_ENGINES);
  1106. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1107. REG_GET_FIELD(
  1108. adev->gfx.config.gb_addr_config,
  1109. GB_ADDR_CONFIG,
  1110. PIPE_INTERLEAVE_SIZE));
  1111. }
  1112. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1113. struct amdgpu_ngg_buf *ngg_buf,
  1114. int size_se,
  1115. int default_size_se)
  1116. {
  1117. int r;
  1118. if (size_se < 0) {
  1119. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1120. return -EINVAL;
  1121. }
  1122. size_se = size_se ? size_se : default_size_se;
  1123. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1124. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1125. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1126. &ngg_buf->bo,
  1127. &ngg_buf->gpu_addr,
  1128. NULL);
  1129. if (r) {
  1130. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1131. return r;
  1132. }
  1133. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1134. return r;
  1135. }
  1136. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1137. {
  1138. int i;
  1139. for (i = 0; i < NGG_BUF_MAX; i++)
  1140. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1141. &adev->gfx.ngg.buf[i].gpu_addr,
  1142. NULL);
  1143. memset(&adev->gfx.ngg.buf[0], 0,
  1144. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1145. adev->gfx.ngg.init = false;
  1146. return 0;
  1147. }
  1148. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1149. {
  1150. int r;
  1151. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1152. return 0;
  1153. /* GDS reserve memory: 64 bytes alignment */
  1154. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1155. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1156. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1157. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1158. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1159. /* Primitive Buffer */
  1160. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1161. amdgpu_prim_buf_per_se,
  1162. 64 * 1024);
  1163. if (r) {
  1164. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1165. goto err;
  1166. }
  1167. /* Position Buffer */
  1168. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1169. amdgpu_pos_buf_per_se,
  1170. 256 * 1024);
  1171. if (r) {
  1172. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1173. goto err;
  1174. }
  1175. /* Control Sideband */
  1176. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1177. amdgpu_cntl_sb_buf_per_se,
  1178. 256);
  1179. if (r) {
  1180. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1181. goto err;
  1182. }
  1183. /* Parameter Cache, not created by default */
  1184. if (amdgpu_param_buf_per_se <= 0)
  1185. goto out;
  1186. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1187. amdgpu_param_buf_per_se,
  1188. 512 * 1024);
  1189. if (r) {
  1190. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1191. goto err;
  1192. }
  1193. out:
  1194. adev->gfx.ngg.init = true;
  1195. return 0;
  1196. err:
  1197. gfx_v9_0_ngg_fini(adev);
  1198. return r;
  1199. }
  1200. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1201. {
  1202. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1203. int r;
  1204. u32 data;
  1205. u32 size;
  1206. u32 base;
  1207. if (!amdgpu_ngg)
  1208. return 0;
  1209. /* Program buffer size */
  1210. data = 0;
  1211. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1212. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1213. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1214. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1215. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1216. data = 0;
  1217. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1218. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1219. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1220. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1221. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1222. /* Program buffer base address */
  1223. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1224. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1225. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1226. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1227. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1228. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1229. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1230. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1231. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1232. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1233. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1234. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1235. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1236. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1237. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1238. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1239. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1240. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1241. /* Clear GDS reserved memory */
  1242. r = amdgpu_ring_alloc(ring, 17);
  1243. if (r) {
  1244. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1245. ring->idx, r);
  1246. return r;
  1247. }
  1248. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1249. amdgpu_gds_reg_offset[0].mem_size,
  1250. (adev->gds.mem.total_size +
  1251. adev->gfx.ngg.gds_reserve_size) >>
  1252. AMDGPU_GDS_SHIFT);
  1253. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1254. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1255. PACKET3_DMA_DATA_SRC_SEL(2)));
  1256. amdgpu_ring_write(ring, 0);
  1257. amdgpu_ring_write(ring, 0);
  1258. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1259. amdgpu_ring_write(ring, 0);
  1260. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1261. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1262. amdgpu_gds_reg_offset[0].mem_size, 0);
  1263. amdgpu_ring_commit(ring);
  1264. return 0;
  1265. }
  1266. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1267. int mec, int pipe, int queue)
  1268. {
  1269. int r;
  1270. unsigned irq_type;
  1271. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1272. ring = &adev->gfx.compute_ring[ring_id];
  1273. /* mec0 is me1 */
  1274. ring->me = mec + 1;
  1275. ring->pipe = pipe;
  1276. ring->queue = queue;
  1277. ring->ring_obj = NULL;
  1278. ring->use_doorbell = true;
  1279. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1280. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1281. + (ring_id * GFX9_MEC_HPD_SIZE);
  1282. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1283. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1284. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1285. + ring->pipe;
  1286. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1287. r = amdgpu_ring_init(adev, ring, 1024,
  1288. &adev->gfx.eop_irq, irq_type);
  1289. if (r)
  1290. return r;
  1291. return 0;
  1292. }
  1293. static int gfx_v9_0_sw_init(void *handle)
  1294. {
  1295. int i, j, k, r, ring_id;
  1296. struct amdgpu_ring *ring;
  1297. struct amdgpu_kiq *kiq;
  1298. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1299. /* KIQ event */
  1300. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1301. if (r)
  1302. return r;
  1303. /* EOP Event */
  1304. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1305. if (r)
  1306. return r;
  1307. /* Privileged reg */
  1308. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1309. &adev->gfx.priv_reg_irq);
  1310. if (r)
  1311. return r;
  1312. /* Privileged inst */
  1313. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1314. &adev->gfx.priv_inst_irq);
  1315. if (r)
  1316. return r;
  1317. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1318. gfx_v9_0_scratch_init(adev);
  1319. r = gfx_v9_0_init_microcode(adev);
  1320. if (r) {
  1321. DRM_ERROR("Failed to load gfx firmware!\n");
  1322. return r;
  1323. }
  1324. r = gfx_v9_0_rlc_init(adev);
  1325. if (r) {
  1326. DRM_ERROR("Failed to init rlc BOs!\n");
  1327. return r;
  1328. }
  1329. r = gfx_v9_0_mec_init(adev);
  1330. if (r) {
  1331. DRM_ERROR("Failed to init MEC BOs!\n");
  1332. return r;
  1333. }
  1334. /* set up the gfx ring */
  1335. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1336. ring = &adev->gfx.gfx_ring[i];
  1337. ring->ring_obj = NULL;
  1338. sprintf(ring->name, "gfx");
  1339. ring->use_doorbell = true;
  1340. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1341. r = amdgpu_ring_init(adev, ring, 1024,
  1342. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1343. if (r)
  1344. return r;
  1345. }
  1346. /* set up the compute queues - allocate horizontally across pipes */
  1347. ring_id = 0;
  1348. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1349. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1350. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1351. if (!amdgpu_is_mec_queue_enabled(adev, i, k, j))
  1352. continue;
  1353. r = gfx_v9_0_compute_ring_init(adev,
  1354. ring_id,
  1355. i, k, j);
  1356. if (r)
  1357. return r;
  1358. ring_id++;
  1359. }
  1360. }
  1361. }
  1362. r = gfx_v9_0_kiq_init(adev);
  1363. if (r) {
  1364. DRM_ERROR("Failed to init KIQ BOs!\n");
  1365. return r;
  1366. }
  1367. kiq = &adev->gfx.kiq;
  1368. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1369. if (r)
  1370. return r;
  1371. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1372. r = gfx_v9_0_compute_mqd_sw_init(adev);
  1373. if (r)
  1374. return r;
  1375. /* reserve GDS, GWS and OA resource for gfx */
  1376. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1377. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1378. &adev->gds.gds_gfx_bo, NULL, NULL);
  1379. if (r)
  1380. return r;
  1381. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1382. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1383. &adev->gds.gws_gfx_bo, NULL, NULL);
  1384. if (r)
  1385. return r;
  1386. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1387. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1388. &adev->gds.oa_gfx_bo, NULL, NULL);
  1389. if (r)
  1390. return r;
  1391. adev->gfx.ce_ram_size = 0x8000;
  1392. gfx_v9_0_gpu_early_init(adev);
  1393. r = gfx_v9_0_ngg_init(adev);
  1394. if (r)
  1395. return r;
  1396. return 0;
  1397. }
  1398. static int gfx_v9_0_sw_fini(void *handle)
  1399. {
  1400. int i;
  1401. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1402. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1403. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1404. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1405. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1406. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1407. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1408. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1409. gfx_v9_0_compute_mqd_sw_fini(adev);
  1410. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1411. gfx_v9_0_kiq_fini(adev);
  1412. gfx_v9_0_mec_fini(adev);
  1413. gfx_v9_0_ngg_fini(adev);
  1414. return 0;
  1415. }
  1416. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1417. {
  1418. /* TODO */
  1419. }
  1420. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1421. {
  1422. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1423. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1424. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1425. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1426. } else if (se_num == 0xffffffff) {
  1427. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1428. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1429. } else if (sh_num == 0xffffffff) {
  1430. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1431. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1432. } else {
  1433. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1434. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1435. }
  1436. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1437. }
  1438. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1439. {
  1440. u32 data, mask;
  1441. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1442. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1443. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1444. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1445. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1446. adev->gfx.config.max_sh_per_se);
  1447. return (~data) & mask;
  1448. }
  1449. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1450. {
  1451. int i, j;
  1452. u32 data;
  1453. u32 active_rbs = 0;
  1454. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1455. adev->gfx.config.max_sh_per_se;
  1456. mutex_lock(&adev->grbm_idx_mutex);
  1457. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1458. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1459. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1460. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1461. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1462. rb_bitmap_width_per_sh);
  1463. }
  1464. }
  1465. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1466. mutex_unlock(&adev->grbm_idx_mutex);
  1467. adev->gfx.config.backend_enable_mask = active_rbs;
  1468. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1469. }
  1470. #define DEFAULT_SH_MEM_BASES (0x6000)
  1471. #define FIRST_COMPUTE_VMID (8)
  1472. #define LAST_COMPUTE_VMID (16)
  1473. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1474. {
  1475. int i;
  1476. uint32_t sh_mem_config;
  1477. uint32_t sh_mem_bases;
  1478. /*
  1479. * Configure apertures:
  1480. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1481. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1482. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1483. */
  1484. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1485. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1486. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1487. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1488. mutex_lock(&adev->srbm_mutex);
  1489. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1490. soc15_grbm_select(adev, 0, 0, 0, i);
  1491. /* CP and shaders */
  1492. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1493. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1494. }
  1495. soc15_grbm_select(adev, 0, 0, 0, 0);
  1496. mutex_unlock(&adev->srbm_mutex);
  1497. }
  1498. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1499. {
  1500. u32 tmp;
  1501. int i;
  1502. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1503. gfx_v9_0_tiling_mode_table_init(adev);
  1504. gfx_v9_0_setup_rb(adev);
  1505. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1506. /* XXX SH_MEM regs */
  1507. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1508. mutex_lock(&adev->srbm_mutex);
  1509. for (i = 0; i < 16; i++) {
  1510. soc15_grbm_select(adev, 0, 0, 0, i);
  1511. /* CP and shaders */
  1512. tmp = 0;
  1513. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1514. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1515. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1516. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1517. }
  1518. soc15_grbm_select(adev, 0, 0, 0, 0);
  1519. mutex_unlock(&adev->srbm_mutex);
  1520. gfx_v9_0_init_compute_vmid(adev);
  1521. mutex_lock(&adev->grbm_idx_mutex);
  1522. /*
  1523. * making sure that the following register writes will be broadcasted
  1524. * to all the shaders
  1525. */
  1526. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1527. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1528. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1529. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1530. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1531. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1532. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1533. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1534. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1535. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1536. mutex_unlock(&adev->grbm_idx_mutex);
  1537. }
  1538. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1539. {
  1540. u32 i, j, k;
  1541. u32 mask;
  1542. mutex_lock(&adev->grbm_idx_mutex);
  1543. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1544. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1545. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1546. for (k = 0; k < adev->usec_timeout; k++) {
  1547. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1548. break;
  1549. udelay(1);
  1550. }
  1551. }
  1552. }
  1553. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1554. mutex_unlock(&adev->grbm_idx_mutex);
  1555. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1556. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1557. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1558. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1559. for (k = 0; k < adev->usec_timeout; k++) {
  1560. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1561. break;
  1562. udelay(1);
  1563. }
  1564. }
  1565. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1566. bool enable)
  1567. {
  1568. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1569. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1570. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1571. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1572. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1573. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1574. }
  1575. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1576. {
  1577. /* csib */
  1578. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1579. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1580. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1581. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1582. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1583. adev->gfx.rlc.clear_state_size);
  1584. }
  1585. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1586. int indirect_offset,
  1587. int list_size,
  1588. int *unique_indirect_regs,
  1589. int *unique_indirect_reg_count,
  1590. int max_indirect_reg_count,
  1591. int *indirect_start_offsets,
  1592. int *indirect_start_offsets_count,
  1593. int max_indirect_start_offsets_count)
  1594. {
  1595. int idx;
  1596. bool new_entry = true;
  1597. for (; indirect_offset < list_size; indirect_offset++) {
  1598. if (new_entry) {
  1599. new_entry = false;
  1600. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1601. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1602. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1603. }
  1604. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1605. new_entry = true;
  1606. continue;
  1607. }
  1608. indirect_offset += 2;
  1609. /* look for the matching indice */
  1610. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1611. if (unique_indirect_regs[idx] ==
  1612. register_list_format[indirect_offset])
  1613. break;
  1614. }
  1615. if (idx >= *unique_indirect_reg_count) {
  1616. unique_indirect_regs[*unique_indirect_reg_count] =
  1617. register_list_format[indirect_offset];
  1618. idx = *unique_indirect_reg_count;
  1619. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1620. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1621. }
  1622. register_list_format[indirect_offset] = idx;
  1623. }
  1624. }
  1625. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1626. {
  1627. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1628. int unique_indirect_reg_count = 0;
  1629. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1630. int indirect_start_offsets_count = 0;
  1631. int list_size = 0;
  1632. int i = 0;
  1633. u32 tmp = 0;
  1634. u32 *register_list_format =
  1635. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1636. if (!register_list_format)
  1637. return -ENOMEM;
  1638. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1639. adev->gfx.rlc.reg_list_format_size_bytes);
  1640. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1641. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1642. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1643. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1644. unique_indirect_regs,
  1645. &unique_indirect_reg_count,
  1646. sizeof(unique_indirect_regs)/sizeof(int),
  1647. indirect_start_offsets,
  1648. &indirect_start_offsets_count,
  1649. sizeof(indirect_start_offsets)/sizeof(int));
  1650. /* enable auto inc in case it is disabled */
  1651. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1652. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1653. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1654. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1655. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1656. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1657. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1658. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1659. adev->gfx.rlc.register_restore[i]);
  1660. /* load direct register */
  1661. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1662. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1663. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1664. adev->gfx.rlc.register_restore[i]);
  1665. /* load indirect register */
  1666. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1667. adev->gfx.rlc.reg_list_format_start);
  1668. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1669. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1670. register_list_format[i]);
  1671. /* set save/restore list size */
  1672. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1673. list_size = list_size >> 1;
  1674. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1675. adev->gfx.rlc.reg_restore_list_size);
  1676. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1677. /* write the starting offsets to RLC scratch ram */
  1678. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1679. adev->gfx.rlc.starting_offsets_start);
  1680. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1681. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1682. indirect_start_offsets[i]);
  1683. /* load unique indirect regs*/
  1684. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1685. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1686. unique_indirect_regs[i] & 0x3FFFF);
  1687. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1688. unique_indirect_regs[i] >> 20);
  1689. }
  1690. kfree(register_list_format);
  1691. return 0;
  1692. }
  1693. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1694. {
  1695. u32 tmp = 0;
  1696. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1697. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1698. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1699. }
  1700. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1701. bool enable)
  1702. {
  1703. uint32_t data = 0;
  1704. uint32_t default_data = 0;
  1705. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1706. if (enable == true) {
  1707. /* enable GFXIP control over CGPG */
  1708. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1709. if(default_data != data)
  1710. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1711. /* update status */
  1712. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1713. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1714. if(default_data != data)
  1715. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1716. } else {
  1717. /* restore GFXIP control over GCPG */
  1718. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1719. if(default_data != data)
  1720. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1721. }
  1722. }
  1723. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1724. {
  1725. uint32_t data = 0;
  1726. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1727. AMD_PG_SUPPORT_GFX_SMG |
  1728. AMD_PG_SUPPORT_GFX_DMG)) {
  1729. /* init IDLE_POLL_COUNT = 60 */
  1730. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1731. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1732. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1733. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1734. /* init RLC PG Delay */
  1735. data = 0;
  1736. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1737. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1738. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1739. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1740. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1741. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1742. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1743. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1744. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1745. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1746. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1747. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1748. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1749. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1750. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1751. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1752. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1753. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1754. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1755. }
  1756. }
  1757. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1758. bool enable)
  1759. {
  1760. uint32_t data = 0;
  1761. uint32_t default_data = 0;
  1762. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1763. if (enable == true) {
  1764. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1765. if (default_data != data)
  1766. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1767. } else {
  1768. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1769. if(default_data != data)
  1770. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1771. }
  1772. }
  1773. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1774. bool enable)
  1775. {
  1776. uint32_t data = 0;
  1777. uint32_t default_data = 0;
  1778. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1779. if (enable == true) {
  1780. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1781. if(default_data != data)
  1782. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1783. } else {
  1784. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1785. if(default_data != data)
  1786. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1787. }
  1788. }
  1789. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1790. bool enable)
  1791. {
  1792. uint32_t data = 0;
  1793. uint32_t default_data = 0;
  1794. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1795. if (enable == true) {
  1796. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1797. if(default_data != data)
  1798. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1799. } else {
  1800. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1801. if(default_data != data)
  1802. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1803. }
  1804. }
  1805. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1806. bool enable)
  1807. {
  1808. uint32_t data, default_data;
  1809. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1810. if (enable == true)
  1811. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1812. else
  1813. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1814. if(default_data != data)
  1815. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1816. }
  1817. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1818. bool enable)
  1819. {
  1820. uint32_t data, default_data;
  1821. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1822. if (enable == true)
  1823. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1824. else
  1825. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1826. if(default_data != data)
  1827. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1828. if (!enable)
  1829. /* read any GFX register to wake up GFX */
  1830. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1831. }
  1832. void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1833. bool enable)
  1834. {
  1835. uint32_t data, default_data;
  1836. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1837. if (enable == true)
  1838. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1839. else
  1840. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1841. if(default_data != data)
  1842. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1843. }
  1844. void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1845. bool enable)
  1846. {
  1847. uint32_t data, default_data;
  1848. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1849. if (enable == true)
  1850. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1851. else
  1852. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1853. if(default_data != data)
  1854. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1855. }
  1856. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1857. {
  1858. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1859. AMD_PG_SUPPORT_GFX_SMG |
  1860. AMD_PG_SUPPORT_GFX_DMG |
  1861. AMD_PG_SUPPORT_CP |
  1862. AMD_PG_SUPPORT_GDS |
  1863. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1864. gfx_v9_0_init_csb(adev);
  1865. gfx_v9_0_init_rlc_save_restore_list(adev);
  1866. gfx_v9_0_enable_save_restore_machine(adev);
  1867. if (adev->asic_type == CHIP_RAVEN) {
  1868. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1869. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1870. gfx_v9_0_init_gfx_power_gating(adev);
  1871. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1872. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1873. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1874. } else {
  1875. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1876. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1877. }
  1878. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1879. gfx_v9_0_enable_cp_power_gating(adev, true);
  1880. else
  1881. gfx_v9_0_enable_cp_power_gating(adev, false);
  1882. }
  1883. }
  1884. }
  1885. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1886. {
  1887. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1888. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1889. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1890. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1891. gfx_v9_0_wait_for_rlc_serdes(adev);
  1892. }
  1893. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1894. {
  1895. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1896. udelay(50);
  1897. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1898. udelay(50);
  1899. }
  1900. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1901. {
  1902. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1903. u32 rlc_ucode_ver;
  1904. #endif
  1905. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1906. /* carrizo do enable cp interrupt after cp inited */
  1907. if (!(adev->flags & AMD_IS_APU))
  1908. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1909. udelay(50);
  1910. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1911. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1912. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1913. if(rlc_ucode_ver == 0x108) {
  1914. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1915. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1916. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1917. * default is 0x9C4 to create a 100us interval */
  1918. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1919. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1920. * to disable the page fault retry interrupts, default is
  1921. * 0x100 (256) */
  1922. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1923. }
  1924. #endif
  1925. }
  1926. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1927. {
  1928. const struct rlc_firmware_header_v2_0 *hdr;
  1929. const __le32 *fw_data;
  1930. unsigned i, fw_size;
  1931. if (!adev->gfx.rlc_fw)
  1932. return -EINVAL;
  1933. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1934. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1935. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1936. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1937. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1938. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1939. RLCG_UCODE_LOADING_START_ADDRESS);
  1940. for (i = 0; i < fw_size; i++)
  1941. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1942. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1943. return 0;
  1944. }
  1945. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1946. {
  1947. int r;
  1948. if (amdgpu_sriov_vf(adev))
  1949. return 0;
  1950. gfx_v9_0_rlc_stop(adev);
  1951. /* disable CG */
  1952. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1953. /* disable PG */
  1954. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1955. gfx_v9_0_rlc_reset(adev);
  1956. gfx_v9_0_init_pg(adev);
  1957. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1958. /* legacy rlc firmware loading */
  1959. r = gfx_v9_0_rlc_load_microcode(adev);
  1960. if (r)
  1961. return r;
  1962. }
  1963. if (adev->asic_type == CHIP_RAVEN) {
  1964. if (amdgpu_lbpw != 0)
  1965. gfx_v9_0_enable_lbpw(adev, true);
  1966. else
  1967. gfx_v9_0_enable_lbpw(adev, false);
  1968. }
  1969. gfx_v9_0_rlc_start(adev);
  1970. return 0;
  1971. }
  1972. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1973. {
  1974. int i;
  1975. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1976. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1977. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1978. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1979. if (!enable) {
  1980. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1981. adev->gfx.gfx_ring[i].ready = false;
  1982. }
  1983. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1984. udelay(50);
  1985. }
  1986. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1987. {
  1988. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1989. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1990. const struct gfx_firmware_header_v1_0 *me_hdr;
  1991. const __le32 *fw_data;
  1992. unsigned i, fw_size;
  1993. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1994. return -EINVAL;
  1995. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1996. adev->gfx.pfp_fw->data;
  1997. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1998. adev->gfx.ce_fw->data;
  1999. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2000. adev->gfx.me_fw->data;
  2001. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2002. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2003. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2004. gfx_v9_0_cp_gfx_enable(adev, false);
  2005. /* PFP */
  2006. fw_data = (const __le32 *)
  2007. (adev->gfx.pfp_fw->data +
  2008. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2009. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2010. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  2011. for (i = 0; i < fw_size; i++)
  2012. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2013. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2014. /* CE */
  2015. fw_data = (const __le32 *)
  2016. (adev->gfx.ce_fw->data +
  2017. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2018. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2019. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  2020. for (i = 0; i < fw_size; i++)
  2021. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2022. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2023. /* ME */
  2024. fw_data = (const __le32 *)
  2025. (adev->gfx.me_fw->data +
  2026. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2027. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2028. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2029. for (i = 0; i < fw_size; i++)
  2030. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2031. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2032. return 0;
  2033. }
  2034. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2035. {
  2036. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2037. const struct cs_section_def *sect = NULL;
  2038. const struct cs_extent_def *ext = NULL;
  2039. int r, i;
  2040. /* init the CP */
  2041. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2042. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2043. gfx_v9_0_cp_gfx_enable(adev, true);
  2044. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  2045. if (r) {
  2046. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2047. return r;
  2048. }
  2049. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2050. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2051. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2052. amdgpu_ring_write(ring, 0x80000000);
  2053. amdgpu_ring_write(ring, 0x80000000);
  2054. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2055. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2056. if (sect->id == SECT_CONTEXT) {
  2057. amdgpu_ring_write(ring,
  2058. PACKET3(PACKET3_SET_CONTEXT_REG,
  2059. ext->reg_count));
  2060. amdgpu_ring_write(ring,
  2061. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2062. for (i = 0; i < ext->reg_count; i++)
  2063. amdgpu_ring_write(ring, ext->extent[i]);
  2064. }
  2065. }
  2066. }
  2067. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2068. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2069. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2070. amdgpu_ring_write(ring, 0);
  2071. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2072. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2073. amdgpu_ring_write(ring, 0x8000);
  2074. amdgpu_ring_write(ring, 0x8000);
  2075. amdgpu_ring_commit(ring);
  2076. return 0;
  2077. }
  2078. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2079. {
  2080. struct amdgpu_ring *ring;
  2081. u32 tmp;
  2082. u32 rb_bufsz;
  2083. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2084. /* Set the write pointer delay */
  2085. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2086. /* set the RB to use vmid 0 */
  2087. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2088. /* Set ring buffer size */
  2089. ring = &adev->gfx.gfx_ring[0];
  2090. rb_bufsz = order_base_2(ring->ring_size / 8);
  2091. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2092. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2093. #ifdef __BIG_ENDIAN
  2094. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2095. #endif
  2096. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2097. /* Initialize the ring buffer's write pointers */
  2098. ring->wptr = 0;
  2099. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2100. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2101. /* set the wb address wether it's enabled or not */
  2102. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2103. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2104. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2105. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2106. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2107. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2108. mdelay(1);
  2109. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2110. rb_addr = ring->gpu_addr >> 8;
  2111. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2112. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2113. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2114. if (ring->use_doorbell) {
  2115. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2116. DOORBELL_OFFSET, ring->doorbell_index);
  2117. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2118. DOORBELL_EN, 1);
  2119. } else {
  2120. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2121. }
  2122. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2123. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2124. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2125. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2126. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2127. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2128. /* start the ring */
  2129. gfx_v9_0_cp_gfx_start(adev);
  2130. ring->ready = true;
  2131. return 0;
  2132. }
  2133. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2134. {
  2135. int i;
  2136. if (enable) {
  2137. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2138. } else {
  2139. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2140. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2141. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2142. adev->gfx.compute_ring[i].ready = false;
  2143. adev->gfx.kiq.ring.ready = false;
  2144. }
  2145. udelay(50);
  2146. }
  2147. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2148. {
  2149. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2150. const __le32 *fw_data;
  2151. unsigned i;
  2152. u32 tmp;
  2153. if (!adev->gfx.mec_fw)
  2154. return -EINVAL;
  2155. gfx_v9_0_cp_compute_enable(adev, false);
  2156. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2157. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2158. fw_data = (const __le32 *)
  2159. (adev->gfx.mec_fw->data +
  2160. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2161. tmp = 0;
  2162. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2163. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2164. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2165. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2166. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2167. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2168. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2169. /* MEC1 */
  2170. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2171. mec_hdr->jt_offset);
  2172. for (i = 0; i < mec_hdr->jt_size; i++)
  2173. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2174. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2175. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2176. adev->gfx.mec_fw_version);
  2177. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2178. return 0;
  2179. }
  2180. /* KIQ functions */
  2181. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2182. {
  2183. uint32_t tmp;
  2184. struct amdgpu_device *adev = ring->adev;
  2185. /* tell RLC which is KIQ queue */
  2186. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2187. tmp &= 0xffffff00;
  2188. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2189. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2190. tmp |= 0x80;
  2191. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2192. }
  2193. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2194. {
  2195. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2196. uint32_t scratch, tmp = 0;
  2197. uint64_t queue_mask = 0;
  2198. int r, i;
  2199. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2200. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2201. continue;
  2202. /* This situation may be hit in the future if a new HW
  2203. * generation exposes more than 64 queues. If so, the
  2204. * definition of queue_mask needs updating */
  2205. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  2206. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2207. break;
  2208. }
  2209. queue_mask |= (1ull << i);
  2210. }
  2211. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2212. if (r) {
  2213. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2214. return r;
  2215. }
  2216. WREG32(scratch, 0xCAFEDEAD);
  2217. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2218. if (r) {
  2219. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2220. amdgpu_gfx_scratch_free(adev, scratch);
  2221. return r;
  2222. }
  2223. /* set resources */
  2224. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2225. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2226. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2227. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2228. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2229. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2230. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2231. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2232. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2233. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2234. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2235. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2236. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2237. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2238. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2239. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2240. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2241. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2242. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2243. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2244. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2245. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2246. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2247. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2248. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2249. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2250. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2251. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2252. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2253. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2254. }
  2255. /* write to scratch for completion */
  2256. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2257. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2258. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2259. amdgpu_ring_commit(kiq_ring);
  2260. for (i = 0; i < adev->usec_timeout; i++) {
  2261. tmp = RREG32(scratch);
  2262. if (tmp == 0xDEADBEEF)
  2263. break;
  2264. DRM_UDELAY(1);
  2265. }
  2266. if (i >= adev->usec_timeout) {
  2267. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2268. scratch, tmp);
  2269. r = -EINVAL;
  2270. }
  2271. amdgpu_gfx_scratch_free(adev, scratch);
  2272. return r;
  2273. }
  2274. static int gfx_v9_0_kiq_kcq_disable(struct amdgpu_device *adev)
  2275. {
  2276. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2277. uint32_t scratch, tmp = 0;
  2278. int r, i;
  2279. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2280. if (r) {
  2281. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2282. return r;
  2283. }
  2284. WREG32(scratch, 0xCAFEDEAD);
  2285. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  2286. if (r) {
  2287. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2288. amdgpu_gfx_scratch_free(adev, scratch);
  2289. return r;
  2290. }
  2291. /* unmap queues */
  2292. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2293. amdgpu_ring_write(kiq_ring,
  2294. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  2295. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  2296. amdgpu_ring_write(kiq_ring, 0);
  2297. amdgpu_ring_write(kiq_ring, 0);
  2298. amdgpu_ring_write(kiq_ring, 0);
  2299. amdgpu_ring_write(kiq_ring, 0);
  2300. /* write to scratch for completion */
  2301. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2302. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2303. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2304. amdgpu_ring_commit(kiq_ring);
  2305. for (i = 0; i < adev->usec_timeout; i++) {
  2306. tmp = RREG32(scratch);
  2307. if (tmp == 0xDEADBEEF)
  2308. break;
  2309. DRM_UDELAY(1);
  2310. }
  2311. if (i >= adev->usec_timeout) {
  2312. DRM_ERROR("KCQ disable failed (scratch(0x%04X)=0x%08X)\n",
  2313. scratch, tmp);
  2314. r = -EINVAL;
  2315. }
  2316. amdgpu_gfx_scratch_free(adev, scratch);
  2317. return r;
  2318. }
  2319. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2320. {
  2321. struct amdgpu_device *adev = ring->adev;
  2322. struct v9_mqd *mqd = ring->mqd_ptr;
  2323. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2324. uint32_t tmp;
  2325. mqd->header = 0xC0310800;
  2326. mqd->compute_pipelinestat_enable = 0x00000001;
  2327. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2328. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2329. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2330. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2331. mqd->compute_misc_reserved = 0x00000003;
  2332. eop_base_addr = ring->eop_gpu_addr >> 8;
  2333. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2334. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2335. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2336. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2337. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2338. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2339. mqd->cp_hqd_eop_control = tmp;
  2340. /* enable doorbell? */
  2341. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2342. if (ring->use_doorbell) {
  2343. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2344. DOORBELL_OFFSET, ring->doorbell_index);
  2345. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2346. DOORBELL_EN, 1);
  2347. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2348. DOORBELL_SOURCE, 0);
  2349. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2350. DOORBELL_HIT, 0);
  2351. }
  2352. else
  2353. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2354. DOORBELL_EN, 0);
  2355. mqd->cp_hqd_pq_doorbell_control = tmp;
  2356. /* disable the queue if it's active */
  2357. ring->wptr = 0;
  2358. mqd->cp_hqd_dequeue_request = 0;
  2359. mqd->cp_hqd_pq_rptr = 0;
  2360. mqd->cp_hqd_pq_wptr_lo = 0;
  2361. mqd->cp_hqd_pq_wptr_hi = 0;
  2362. /* set the pointer to the MQD */
  2363. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2364. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2365. /* set MQD vmid to 0 */
  2366. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2367. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2368. mqd->cp_mqd_control = tmp;
  2369. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2370. hqd_gpu_addr = ring->gpu_addr >> 8;
  2371. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2372. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2373. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2374. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2375. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2376. (order_base_2(ring->ring_size / 4) - 1));
  2377. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2378. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2379. #ifdef __BIG_ENDIAN
  2380. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2381. #endif
  2382. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2383. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2384. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2385. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2386. mqd->cp_hqd_pq_control = tmp;
  2387. /* set the wb address whether it's enabled or not */
  2388. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2389. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2390. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2391. upper_32_bits(wb_gpu_addr) & 0xffff;
  2392. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2393. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2394. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2395. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2396. tmp = 0;
  2397. /* enable the doorbell if requested */
  2398. if (ring->use_doorbell) {
  2399. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2400. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2401. DOORBELL_OFFSET, ring->doorbell_index);
  2402. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2403. DOORBELL_EN, 1);
  2404. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2405. DOORBELL_SOURCE, 0);
  2406. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2407. DOORBELL_HIT, 0);
  2408. }
  2409. mqd->cp_hqd_pq_doorbell_control = tmp;
  2410. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2411. ring->wptr = 0;
  2412. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2413. /* set the vmid for the queue */
  2414. mqd->cp_hqd_vmid = 0;
  2415. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2416. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2417. mqd->cp_hqd_persistent_state = tmp;
  2418. /* set MIN_IB_AVAIL_SIZE */
  2419. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2420. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2421. mqd->cp_hqd_ib_control = tmp;
  2422. /* activate the queue */
  2423. mqd->cp_hqd_active = 1;
  2424. return 0;
  2425. }
  2426. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2427. {
  2428. struct amdgpu_device *adev = ring->adev;
  2429. struct v9_mqd *mqd = ring->mqd_ptr;
  2430. int j;
  2431. /* disable wptr polling */
  2432. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2433. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2434. mqd->cp_hqd_eop_base_addr_lo);
  2435. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2436. mqd->cp_hqd_eop_base_addr_hi);
  2437. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2438. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2439. mqd->cp_hqd_eop_control);
  2440. /* enable doorbell? */
  2441. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2442. mqd->cp_hqd_pq_doorbell_control);
  2443. /* disable the queue if it's active */
  2444. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2445. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2446. for (j = 0; j < adev->usec_timeout; j++) {
  2447. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2448. break;
  2449. udelay(1);
  2450. }
  2451. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2452. mqd->cp_hqd_dequeue_request);
  2453. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2454. mqd->cp_hqd_pq_rptr);
  2455. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2456. mqd->cp_hqd_pq_wptr_lo);
  2457. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2458. mqd->cp_hqd_pq_wptr_hi);
  2459. }
  2460. /* set the pointer to the MQD */
  2461. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2462. mqd->cp_mqd_base_addr_lo);
  2463. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2464. mqd->cp_mqd_base_addr_hi);
  2465. /* set MQD vmid to 0 */
  2466. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2467. mqd->cp_mqd_control);
  2468. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2469. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2470. mqd->cp_hqd_pq_base_lo);
  2471. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2472. mqd->cp_hqd_pq_base_hi);
  2473. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2474. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2475. mqd->cp_hqd_pq_control);
  2476. /* set the wb address whether it's enabled or not */
  2477. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2478. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2479. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2480. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2481. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2482. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2483. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2484. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2485. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2486. /* enable the doorbell if requested */
  2487. if (ring->use_doorbell) {
  2488. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2489. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2490. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2491. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2492. }
  2493. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2494. mqd->cp_hqd_pq_doorbell_control);
  2495. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2496. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2497. mqd->cp_hqd_pq_wptr_lo);
  2498. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2499. mqd->cp_hqd_pq_wptr_hi);
  2500. /* set the vmid for the queue */
  2501. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2502. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2503. mqd->cp_hqd_persistent_state);
  2504. /* activate the queue */
  2505. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2506. mqd->cp_hqd_active);
  2507. if (ring->use_doorbell)
  2508. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2509. return 0;
  2510. }
  2511. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2512. {
  2513. struct amdgpu_device *adev = ring->adev;
  2514. struct v9_mqd *mqd = ring->mqd_ptr;
  2515. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2516. gfx_v9_0_kiq_setting(ring);
  2517. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2518. /* reset MQD to a clean status */
  2519. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2520. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2521. /* reset ring buffer */
  2522. ring->wptr = 0;
  2523. amdgpu_ring_clear_ring(ring);
  2524. mutex_lock(&adev->srbm_mutex);
  2525. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2526. gfx_v9_0_kiq_init_register(ring);
  2527. soc15_grbm_select(adev, 0, 0, 0, 0);
  2528. mutex_unlock(&adev->srbm_mutex);
  2529. } else {
  2530. memset((void *)mqd, 0, sizeof(*mqd));
  2531. mutex_lock(&adev->srbm_mutex);
  2532. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2533. gfx_v9_0_mqd_init(ring);
  2534. gfx_v9_0_kiq_init_register(ring);
  2535. soc15_grbm_select(adev, 0, 0, 0, 0);
  2536. mutex_unlock(&adev->srbm_mutex);
  2537. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2538. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2539. }
  2540. return 0;
  2541. }
  2542. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2543. {
  2544. struct amdgpu_device *adev = ring->adev;
  2545. struct v9_mqd *mqd = ring->mqd_ptr;
  2546. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2547. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2548. memset((void *)mqd, 0, sizeof(*mqd));
  2549. mutex_lock(&adev->srbm_mutex);
  2550. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2551. gfx_v9_0_mqd_init(ring);
  2552. soc15_grbm_select(adev, 0, 0, 0, 0);
  2553. mutex_unlock(&adev->srbm_mutex);
  2554. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2555. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2556. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2557. /* reset MQD to a clean status */
  2558. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2559. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2560. /* reset ring buffer */
  2561. ring->wptr = 0;
  2562. amdgpu_ring_clear_ring(ring);
  2563. } else {
  2564. amdgpu_ring_clear_ring(ring);
  2565. }
  2566. return 0;
  2567. }
  2568. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2569. {
  2570. struct amdgpu_ring *ring = NULL;
  2571. int r = 0, i;
  2572. gfx_v9_0_cp_compute_enable(adev, true);
  2573. ring = &adev->gfx.kiq.ring;
  2574. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2575. if (unlikely(r != 0))
  2576. goto done;
  2577. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2578. if (!r) {
  2579. r = gfx_v9_0_kiq_init_queue(ring);
  2580. amdgpu_bo_kunmap(ring->mqd_obj);
  2581. ring->mqd_ptr = NULL;
  2582. }
  2583. amdgpu_bo_unreserve(ring->mqd_obj);
  2584. if (r)
  2585. goto done;
  2586. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2587. ring = &adev->gfx.compute_ring[i];
  2588. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2589. if (unlikely(r != 0))
  2590. goto done;
  2591. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2592. if (!r) {
  2593. r = gfx_v9_0_kcq_init_queue(ring);
  2594. amdgpu_bo_kunmap(ring->mqd_obj);
  2595. ring->mqd_ptr = NULL;
  2596. }
  2597. amdgpu_bo_unreserve(ring->mqd_obj);
  2598. if (r)
  2599. goto done;
  2600. }
  2601. r = gfx_v9_0_kiq_kcq_enable(adev);
  2602. done:
  2603. return r;
  2604. }
  2605. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2606. {
  2607. int r, i;
  2608. struct amdgpu_ring *ring;
  2609. if (!(adev->flags & AMD_IS_APU))
  2610. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2611. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2612. /* legacy firmware loading */
  2613. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2614. if (r)
  2615. return r;
  2616. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2617. if (r)
  2618. return r;
  2619. }
  2620. r = gfx_v9_0_cp_gfx_resume(adev);
  2621. if (r)
  2622. return r;
  2623. r = gfx_v9_0_kiq_resume(adev);
  2624. if (r)
  2625. return r;
  2626. ring = &adev->gfx.gfx_ring[0];
  2627. r = amdgpu_ring_test_ring(ring);
  2628. if (r) {
  2629. ring->ready = false;
  2630. return r;
  2631. }
  2632. ring = &adev->gfx.kiq.ring;
  2633. ring->ready = true;
  2634. r = amdgpu_ring_test_ring(ring);
  2635. if (r)
  2636. ring->ready = false;
  2637. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2638. ring = &adev->gfx.compute_ring[i];
  2639. ring->ready = true;
  2640. r = amdgpu_ring_test_ring(ring);
  2641. if (r)
  2642. ring->ready = false;
  2643. }
  2644. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2645. return 0;
  2646. }
  2647. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2648. {
  2649. gfx_v9_0_cp_gfx_enable(adev, enable);
  2650. gfx_v9_0_cp_compute_enable(adev, enable);
  2651. }
  2652. static int gfx_v9_0_hw_init(void *handle)
  2653. {
  2654. int r;
  2655. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2656. gfx_v9_0_init_golden_registers(adev);
  2657. gfx_v9_0_gpu_init(adev);
  2658. r = gfx_v9_0_rlc_resume(adev);
  2659. if (r)
  2660. return r;
  2661. r = gfx_v9_0_cp_resume(adev);
  2662. if (r)
  2663. return r;
  2664. r = gfx_v9_0_ngg_en(adev);
  2665. if (r)
  2666. return r;
  2667. return r;
  2668. }
  2669. static int gfx_v9_0_hw_fini(void *handle)
  2670. {
  2671. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2672. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2673. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2674. if (amdgpu_sriov_vf(adev)) {
  2675. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2676. return 0;
  2677. }
  2678. gfx_v9_0_kiq_kcq_disable(adev);
  2679. gfx_v9_0_cp_enable(adev, false);
  2680. gfx_v9_0_rlc_stop(adev);
  2681. return 0;
  2682. }
  2683. static int gfx_v9_0_suspend(void *handle)
  2684. {
  2685. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2686. adev->gfx.in_suspend = true;
  2687. return gfx_v9_0_hw_fini(adev);
  2688. }
  2689. static int gfx_v9_0_resume(void *handle)
  2690. {
  2691. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2692. int r;
  2693. r = gfx_v9_0_hw_init(adev);
  2694. adev->gfx.in_suspend = false;
  2695. return r;
  2696. }
  2697. static bool gfx_v9_0_is_idle(void *handle)
  2698. {
  2699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2700. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2701. GRBM_STATUS, GUI_ACTIVE))
  2702. return false;
  2703. else
  2704. return true;
  2705. }
  2706. static int gfx_v9_0_wait_for_idle(void *handle)
  2707. {
  2708. unsigned i;
  2709. u32 tmp;
  2710. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2711. for (i = 0; i < adev->usec_timeout; i++) {
  2712. /* read MC_STATUS */
  2713. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2714. GRBM_STATUS__GUI_ACTIVE_MASK;
  2715. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2716. return 0;
  2717. udelay(1);
  2718. }
  2719. return -ETIMEDOUT;
  2720. }
  2721. static int gfx_v9_0_soft_reset(void *handle)
  2722. {
  2723. u32 grbm_soft_reset = 0;
  2724. u32 tmp;
  2725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2726. /* GRBM_STATUS */
  2727. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2728. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2729. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2730. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2731. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2732. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2733. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2734. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2735. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2736. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2737. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2738. }
  2739. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2740. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2741. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2742. }
  2743. /* GRBM_STATUS2 */
  2744. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2745. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2746. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2747. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2748. if (grbm_soft_reset) {
  2749. /* stop the rlc */
  2750. gfx_v9_0_rlc_stop(adev);
  2751. /* Disable GFX parsing/prefetching */
  2752. gfx_v9_0_cp_gfx_enable(adev, false);
  2753. /* Disable MEC parsing/prefetching */
  2754. gfx_v9_0_cp_compute_enable(adev, false);
  2755. if (grbm_soft_reset) {
  2756. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2757. tmp |= grbm_soft_reset;
  2758. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2759. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2760. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2761. udelay(50);
  2762. tmp &= ~grbm_soft_reset;
  2763. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2764. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2765. }
  2766. /* Wait a little for things to settle down */
  2767. udelay(50);
  2768. }
  2769. return 0;
  2770. }
  2771. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2772. {
  2773. uint64_t clock;
  2774. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2775. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2776. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2777. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2778. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2779. return clock;
  2780. }
  2781. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2782. uint32_t vmid,
  2783. uint32_t gds_base, uint32_t gds_size,
  2784. uint32_t gws_base, uint32_t gws_size,
  2785. uint32_t oa_base, uint32_t oa_size)
  2786. {
  2787. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2788. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2789. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2790. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2791. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2792. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2793. /* GDS Base */
  2794. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2795. amdgpu_gds_reg_offset[vmid].mem_base,
  2796. gds_base);
  2797. /* GDS Size */
  2798. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2799. amdgpu_gds_reg_offset[vmid].mem_size,
  2800. gds_size);
  2801. /* GWS */
  2802. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2803. amdgpu_gds_reg_offset[vmid].gws,
  2804. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2805. /* OA */
  2806. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2807. amdgpu_gds_reg_offset[vmid].oa,
  2808. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2809. }
  2810. static int gfx_v9_0_early_init(void *handle)
  2811. {
  2812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2813. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2814. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2815. gfx_v9_0_set_ring_funcs(adev);
  2816. gfx_v9_0_set_irq_funcs(adev);
  2817. gfx_v9_0_set_gds_init(adev);
  2818. gfx_v9_0_set_rlc_funcs(adev);
  2819. return 0;
  2820. }
  2821. static int gfx_v9_0_late_init(void *handle)
  2822. {
  2823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2824. int r;
  2825. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2826. if (r)
  2827. return r;
  2828. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2829. if (r)
  2830. return r;
  2831. return 0;
  2832. }
  2833. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2834. {
  2835. uint32_t rlc_setting, data;
  2836. unsigned i;
  2837. if (adev->gfx.rlc.in_safe_mode)
  2838. return;
  2839. /* if RLC is not enabled, do nothing */
  2840. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2841. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2842. return;
  2843. if (adev->cg_flags &
  2844. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2845. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2846. data = RLC_SAFE_MODE__CMD_MASK;
  2847. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2848. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2849. /* wait for RLC_SAFE_MODE */
  2850. for (i = 0; i < adev->usec_timeout; i++) {
  2851. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2852. break;
  2853. udelay(1);
  2854. }
  2855. adev->gfx.rlc.in_safe_mode = true;
  2856. }
  2857. }
  2858. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2859. {
  2860. uint32_t rlc_setting, data;
  2861. if (!adev->gfx.rlc.in_safe_mode)
  2862. return;
  2863. /* if RLC is not enabled, do nothing */
  2864. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2865. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2866. return;
  2867. if (adev->cg_flags &
  2868. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2869. /*
  2870. * Try to exit safe mode only if it is already in safe
  2871. * mode.
  2872. */
  2873. data = RLC_SAFE_MODE__CMD_MASK;
  2874. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2875. adev->gfx.rlc.in_safe_mode = false;
  2876. }
  2877. }
  2878. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2879. bool enable)
  2880. {
  2881. /* TODO: double check if we need to perform under safe mdoe */
  2882. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2883. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2884. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2885. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2886. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2887. } else {
  2888. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2889. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2890. }
  2891. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2892. }
  2893. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2894. bool enable)
  2895. {
  2896. /* TODO: double check if we need to perform under safe mode */
  2897. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2898. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2899. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2900. else
  2901. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2902. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2903. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2904. else
  2905. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2906. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2907. }
  2908. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2909. bool enable)
  2910. {
  2911. uint32_t data, def;
  2912. /* It is disabled by HW by default */
  2913. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2914. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2915. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2916. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2917. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2918. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2919. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2920. /* only for Vega10 & Raven1 */
  2921. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2922. if (def != data)
  2923. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2924. /* MGLS is a global flag to control all MGLS in GFX */
  2925. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2926. /* 2 - RLC memory Light sleep */
  2927. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2928. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2929. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2930. if (def != data)
  2931. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2932. }
  2933. /* 3 - CP memory Light sleep */
  2934. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2935. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2936. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2937. if (def != data)
  2938. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2939. }
  2940. }
  2941. } else {
  2942. /* 1 - MGCG_OVERRIDE */
  2943. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2944. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2945. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2946. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2947. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2948. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2949. if (def != data)
  2950. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2951. /* 2 - disable MGLS in RLC */
  2952. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2953. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2954. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2955. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2956. }
  2957. /* 3 - disable MGLS in CP */
  2958. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2959. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2960. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2961. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2962. }
  2963. }
  2964. }
  2965. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2966. bool enable)
  2967. {
  2968. uint32_t data, def;
  2969. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2970. /* Enable 3D CGCG/CGLS */
  2971. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2972. /* write cmd to clear cgcg/cgls ov */
  2973. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2974. /* unset CGCG override */
  2975. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2976. /* update CGCG and CGLS override bits */
  2977. if (def != data)
  2978. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2979. /* enable 3Dcgcg FSM(0x0020003f) */
  2980. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2981. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2982. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2983. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2984. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2985. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2986. if (def != data)
  2987. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2988. /* set IDLE_POLL_COUNT(0x00900100) */
  2989. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2990. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2991. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2992. if (def != data)
  2993. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2994. } else {
  2995. /* Disable CGCG/CGLS */
  2996. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2997. /* disable cgcg, cgls should be disabled */
  2998. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2999. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3000. /* disable cgcg and cgls in FSM */
  3001. if (def != data)
  3002. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3003. }
  3004. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3005. }
  3006. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3007. bool enable)
  3008. {
  3009. uint32_t def, data;
  3010. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3011. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3012. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3013. /* unset CGCG override */
  3014. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3015. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3016. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3017. else
  3018. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3019. /* update CGCG and CGLS override bits */
  3020. if (def != data)
  3021. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3022. /* enable cgcg FSM(0x0020003F) */
  3023. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3024. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3025. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3026. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3027. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3028. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3029. if (def != data)
  3030. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3031. /* set IDLE_POLL_COUNT(0x00900100) */
  3032. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3033. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3034. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3035. if (def != data)
  3036. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3037. } else {
  3038. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3039. /* reset CGCG/CGLS bits */
  3040. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3041. /* disable cgcg and cgls in FSM */
  3042. if (def != data)
  3043. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3044. }
  3045. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3046. }
  3047. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3048. bool enable)
  3049. {
  3050. if (enable) {
  3051. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3052. * === MGCG + MGLS ===
  3053. */
  3054. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3055. /* === CGCG /CGLS for GFX 3D Only === */
  3056. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3057. /* === CGCG + CGLS === */
  3058. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3059. } else {
  3060. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3061. * === CGCG + CGLS ===
  3062. */
  3063. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3064. /* === CGCG /CGLS for GFX 3D Only === */
  3065. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3066. /* === MGCG + MGLS === */
  3067. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3068. }
  3069. return 0;
  3070. }
  3071. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3072. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3073. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3074. };
  3075. static int gfx_v9_0_set_powergating_state(void *handle,
  3076. enum amd_powergating_state state)
  3077. {
  3078. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3079. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3080. switch (adev->asic_type) {
  3081. case CHIP_RAVEN:
  3082. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3083. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3084. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3085. } else {
  3086. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3087. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3088. }
  3089. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3090. gfx_v9_0_enable_cp_power_gating(adev, true);
  3091. else
  3092. gfx_v9_0_enable_cp_power_gating(adev, false);
  3093. /* update gfx cgpg state */
  3094. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3095. /* update mgcg state */
  3096. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3097. break;
  3098. default:
  3099. break;
  3100. }
  3101. return 0;
  3102. }
  3103. static int gfx_v9_0_set_clockgating_state(void *handle,
  3104. enum amd_clockgating_state state)
  3105. {
  3106. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3107. if (amdgpu_sriov_vf(adev))
  3108. return 0;
  3109. switch (adev->asic_type) {
  3110. case CHIP_VEGA10:
  3111. case CHIP_RAVEN:
  3112. gfx_v9_0_update_gfx_clock_gating(adev,
  3113. state == AMD_CG_STATE_GATE ? true : false);
  3114. break;
  3115. default:
  3116. break;
  3117. }
  3118. return 0;
  3119. }
  3120. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3121. {
  3122. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3123. int data;
  3124. if (amdgpu_sriov_vf(adev))
  3125. *flags = 0;
  3126. /* AMD_CG_SUPPORT_GFX_MGCG */
  3127. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3128. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3129. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3130. /* AMD_CG_SUPPORT_GFX_CGCG */
  3131. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3132. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3133. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3134. /* AMD_CG_SUPPORT_GFX_CGLS */
  3135. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3136. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3137. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3138. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3139. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3140. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3141. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3142. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3143. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3144. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3145. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3146. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3147. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3148. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3149. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3150. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3151. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3152. }
  3153. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3154. {
  3155. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3156. }
  3157. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3158. {
  3159. struct amdgpu_device *adev = ring->adev;
  3160. u64 wptr;
  3161. /* XXX check if swapping is necessary on BE */
  3162. if (ring->use_doorbell) {
  3163. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3164. } else {
  3165. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3166. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3167. }
  3168. return wptr;
  3169. }
  3170. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3171. {
  3172. struct amdgpu_device *adev = ring->adev;
  3173. if (ring->use_doorbell) {
  3174. /* XXX check if swapping is necessary on BE */
  3175. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3176. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3177. } else {
  3178. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3179. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3180. }
  3181. }
  3182. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3183. {
  3184. u32 ref_and_mask, reg_mem_engine;
  3185. struct nbio_hdp_flush_reg *nbio_hf_reg;
  3186. if (ring->adev->asic_type == CHIP_VEGA10)
  3187. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3188. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3189. switch (ring->me) {
  3190. case 1:
  3191. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3192. break;
  3193. case 2:
  3194. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3195. break;
  3196. default:
  3197. return;
  3198. }
  3199. reg_mem_engine = 0;
  3200. } else {
  3201. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3202. reg_mem_engine = 1; /* pfp */
  3203. }
  3204. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3205. nbio_hf_reg->hdp_flush_req_offset,
  3206. nbio_hf_reg->hdp_flush_done_offset,
  3207. ref_and_mask, ref_and_mask, 0x20);
  3208. }
  3209. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3210. {
  3211. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3212. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  3213. }
  3214. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3215. struct amdgpu_ib *ib,
  3216. unsigned vm_id, bool ctx_switch)
  3217. {
  3218. u32 header, control = 0;
  3219. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3220. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3221. else
  3222. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3223. control |= ib->length_dw | (vm_id << 24);
  3224. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3225. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3226. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3227. gfx_v9_0_ring_emit_de_meta(ring);
  3228. }
  3229. amdgpu_ring_write(ring, header);
  3230. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3231. amdgpu_ring_write(ring,
  3232. #ifdef __BIG_ENDIAN
  3233. (2 << 0) |
  3234. #endif
  3235. lower_32_bits(ib->gpu_addr));
  3236. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3237. amdgpu_ring_write(ring, control);
  3238. }
  3239. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3240. struct amdgpu_ib *ib,
  3241. unsigned vm_id, bool ctx_switch)
  3242. {
  3243. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3244. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3245. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3246. amdgpu_ring_write(ring,
  3247. #ifdef __BIG_ENDIAN
  3248. (2 << 0) |
  3249. #endif
  3250. lower_32_bits(ib->gpu_addr));
  3251. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3252. amdgpu_ring_write(ring, control);
  3253. }
  3254. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3255. u64 seq, unsigned flags)
  3256. {
  3257. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3258. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3259. /* RELEASE_MEM - flush caches, send int */
  3260. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3261. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3262. EOP_TC_ACTION_EN |
  3263. EOP_TC_WB_ACTION_EN |
  3264. EOP_TC_MD_ACTION_EN |
  3265. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3266. EVENT_INDEX(5)));
  3267. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3268. /*
  3269. * the address should be Qword aligned if 64bit write, Dword
  3270. * aligned if only send 32bit data low (discard data high)
  3271. */
  3272. if (write64bit)
  3273. BUG_ON(addr & 0x7);
  3274. else
  3275. BUG_ON(addr & 0x3);
  3276. amdgpu_ring_write(ring, lower_32_bits(addr));
  3277. amdgpu_ring_write(ring, upper_32_bits(addr));
  3278. amdgpu_ring_write(ring, lower_32_bits(seq));
  3279. amdgpu_ring_write(ring, upper_32_bits(seq));
  3280. amdgpu_ring_write(ring, 0);
  3281. }
  3282. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3283. {
  3284. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3285. uint32_t seq = ring->fence_drv.sync_seq;
  3286. uint64_t addr = ring->fence_drv.gpu_addr;
  3287. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3288. lower_32_bits(addr), upper_32_bits(addr),
  3289. seq, 0xffffffff, 4);
  3290. }
  3291. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3292. unsigned vm_id, uint64_t pd_addr)
  3293. {
  3294. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3295. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3296. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3297. unsigned eng = ring->vm_inv_eng;
  3298. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3299. pd_addr |= AMDGPU_PTE_VALID;
  3300. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3301. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3302. lower_32_bits(pd_addr));
  3303. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3304. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3305. upper_32_bits(pd_addr));
  3306. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3307. hub->vm_inv_eng0_req + eng, req);
  3308. /* wait for the invalidate to complete */
  3309. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3310. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3311. /* compute doesn't have PFP */
  3312. if (usepfp) {
  3313. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3314. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3315. amdgpu_ring_write(ring, 0x0);
  3316. }
  3317. }
  3318. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3319. {
  3320. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3321. }
  3322. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3323. {
  3324. u64 wptr;
  3325. /* XXX check if swapping is necessary on BE */
  3326. if (ring->use_doorbell)
  3327. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3328. else
  3329. BUG();
  3330. return wptr;
  3331. }
  3332. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3333. {
  3334. struct amdgpu_device *adev = ring->adev;
  3335. /* XXX check if swapping is necessary on BE */
  3336. if (ring->use_doorbell) {
  3337. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3338. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3339. } else{
  3340. BUG(); /* only DOORBELL method supported on gfx9 now */
  3341. }
  3342. }
  3343. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3344. u64 seq, unsigned int flags)
  3345. {
  3346. /* we only allocate 32bit for each seq wb address */
  3347. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3348. /* write fence seq to the "addr" */
  3349. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3350. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3351. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3352. amdgpu_ring_write(ring, lower_32_bits(addr));
  3353. amdgpu_ring_write(ring, upper_32_bits(addr));
  3354. amdgpu_ring_write(ring, lower_32_bits(seq));
  3355. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3356. /* set register to trigger INT */
  3357. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3358. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3359. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3360. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3361. amdgpu_ring_write(ring, 0);
  3362. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3363. }
  3364. }
  3365. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3366. {
  3367. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3368. amdgpu_ring_write(ring, 0);
  3369. }
  3370. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3371. {
  3372. static struct v9_ce_ib_state ce_payload = {0};
  3373. uint64_t csa_addr;
  3374. int cnt;
  3375. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3376. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3377. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3378. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3379. WRITE_DATA_DST_SEL(8) |
  3380. WR_CONFIRM) |
  3381. WRITE_DATA_CACHE_POLICY(0));
  3382. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3383. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3384. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3385. }
  3386. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3387. {
  3388. static struct v9_de_ib_state de_payload = {0};
  3389. uint64_t csa_addr, gds_addr;
  3390. int cnt;
  3391. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3392. gds_addr = csa_addr + 4096;
  3393. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3394. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3395. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3396. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3397. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3398. WRITE_DATA_DST_SEL(8) |
  3399. WR_CONFIRM) |
  3400. WRITE_DATA_CACHE_POLICY(0));
  3401. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3402. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3403. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3404. }
  3405. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3406. {
  3407. uint32_t dw2 = 0;
  3408. if (amdgpu_sriov_vf(ring->adev))
  3409. gfx_v9_0_ring_emit_ce_meta(ring);
  3410. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3411. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3412. /* set load_global_config & load_global_uconfig */
  3413. dw2 |= 0x8001;
  3414. /* set load_cs_sh_regs */
  3415. dw2 |= 0x01000000;
  3416. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3417. dw2 |= 0x10002;
  3418. /* set load_ce_ram if preamble presented */
  3419. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3420. dw2 |= 0x10000000;
  3421. } else {
  3422. /* still load_ce_ram if this is the first time preamble presented
  3423. * although there is no context switch happens.
  3424. */
  3425. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3426. dw2 |= 0x10000000;
  3427. }
  3428. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3429. amdgpu_ring_write(ring, dw2);
  3430. amdgpu_ring_write(ring, 0);
  3431. }
  3432. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3433. {
  3434. unsigned ret;
  3435. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3436. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3437. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3438. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3439. ret = ring->wptr & ring->buf_mask;
  3440. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3441. return ret;
  3442. }
  3443. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3444. {
  3445. unsigned cur;
  3446. BUG_ON(offset > ring->buf_mask);
  3447. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3448. cur = (ring->wptr & ring->buf_mask) - 1;
  3449. if (likely(cur > offset))
  3450. ring->ring[offset] = cur - offset;
  3451. else
  3452. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3453. }
  3454. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3455. {
  3456. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3457. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3458. }
  3459. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3460. {
  3461. struct amdgpu_device *adev = ring->adev;
  3462. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3463. amdgpu_ring_write(ring, 0 | /* src: register*/
  3464. (5 << 8) | /* dst: memory */
  3465. (1 << 20)); /* write confirm */
  3466. amdgpu_ring_write(ring, reg);
  3467. amdgpu_ring_write(ring, 0);
  3468. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3469. adev->virt.reg_val_offs * 4));
  3470. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3471. adev->virt.reg_val_offs * 4));
  3472. }
  3473. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3474. uint32_t val)
  3475. {
  3476. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3477. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3478. amdgpu_ring_write(ring, reg);
  3479. amdgpu_ring_write(ring, 0);
  3480. amdgpu_ring_write(ring, val);
  3481. }
  3482. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3483. enum amdgpu_interrupt_state state)
  3484. {
  3485. switch (state) {
  3486. case AMDGPU_IRQ_STATE_DISABLE:
  3487. case AMDGPU_IRQ_STATE_ENABLE:
  3488. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3489. TIME_STAMP_INT_ENABLE,
  3490. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3491. break;
  3492. default:
  3493. break;
  3494. }
  3495. }
  3496. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3497. int me, int pipe,
  3498. enum amdgpu_interrupt_state state)
  3499. {
  3500. /* Me 0 is reserved for graphics */
  3501. if (me < 1 || me > adev->gfx.mec.num_mec) {
  3502. DRM_ERROR("Ignoring request to enable interrupts for invalid me:%d\n", me);
  3503. return;
  3504. }
  3505. if (pipe >= adev->gfx.mec.num_pipe_per_mec) {
  3506. DRM_ERROR("Ignoring request to enable interrupts for invalid "
  3507. "me:%d pipe:%d\n", pipe, me);
  3508. return;
  3509. }
  3510. mutex_lock(&adev->srbm_mutex);
  3511. soc15_grbm_select(adev, me, pipe, 0, 0);
  3512. WREG32_FIELD(CPC_INT_CNTL, TIME_STAMP_INT_ENABLE,
  3513. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  3514. soc15_grbm_select(adev, 0, 0, 0, 0);
  3515. mutex_unlock(&adev->srbm_mutex);
  3516. }
  3517. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3518. struct amdgpu_irq_src *source,
  3519. unsigned type,
  3520. enum amdgpu_interrupt_state state)
  3521. {
  3522. switch (state) {
  3523. case AMDGPU_IRQ_STATE_DISABLE:
  3524. case AMDGPU_IRQ_STATE_ENABLE:
  3525. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3526. PRIV_REG_INT_ENABLE,
  3527. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3528. break;
  3529. default:
  3530. break;
  3531. }
  3532. return 0;
  3533. }
  3534. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3535. struct amdgpu_irq_src *source,
  3536. unsigned type,
  3537. enum amdgpu_interrupt_state state)
  3538. {
  3539. switch (state) {
  3540. case AMDGPU_IRQ_STATE_DISABLE:
  3541. case AMDGPU_IRQ_STATE_ENABLE:
  3542. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3543. PRIV_INSTR_INT_ENABLE,
  3544. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3545. default:
  3546. break;
  3547. }
  3548. return 0;
  3549. }
  3550. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3551. struct amdgpu_irq_src *src,
  3552. unsigned type,
  3553. enum amdgpu_interrupt_state state)
  3554. {
  3555. switch (type) {
  3556. case AMDGPU_CP_IRQ_GFX_EOP:
  3557. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3558. break;
  3559. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3560. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3561. break;
  3562. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3563. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3564. break;
  3565. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3566. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3567. break;
  3568. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3569. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3570. break;
  3571. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3572. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3573. break;
  3574. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3575. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3576. break;
  3577. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3578. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3579. break;
  3580. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3581. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3582. break;
  3583. default:
  3584. break;
  3585. }
  3586. return 0;
  3587. }
  3588. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3589. struct amdgpu_irq_src *source,
  3590. struct amdgpu_iv_entry *entry)
  3591. {
  3592. int i;
  3593. u8 me_id, pipe_id, queue_id;
  3594. struct amdgpu_ring *ring;
  3595. DRM_DEBUG("IH: CP EOP\n");
  3596. me_id = (entry->ring_id & 0x0c) >> 2;
  3597. pipe_id = (entry->ring_id & 0x03) >> 0;
  3598. queue_id = (entry->ring_id & 0x70) >> 4;
  3599. switch (me_id) {
  3600. case 0:
  3601. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3602. break;
  3603. case 1:
  3604. case 2:
  3605. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3606. ring = &adev->gfx.compute_ring[i];
  3607. /* Per-queue interrupt is supported for MEC starting from VI.
  3608. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3609. */
  3610. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3611. amdgpu_fence_process(ring);
  3612. }
  3613. break;
  3614. }
  3615. return 0;
  3616. }
  3617. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3618. struct amdgpu_irq_src *source,
  3619. struct amdgpu_iv_entry *entry)
  3620. {
  3621. DRM_ERROR("Illegal register access in command stream\n");
  3622. schedule_work(&adev->reset_work);
  3623. return 0;
  3624. }
  3625. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3626. struct amdgpu_irq_src *source,
  3627. struct amdgpu_iv_entry *entry)
  3628. {
  3629. DRM_ERROR("Illegal instruction in command stream\n");
  3630. schedule_work(&adev->reset_work);
  3631. return 0;
  3632. }
  3633. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3634. struct amdgpu_irq_src *src,
  3635. unsigned int type,
  3636. enum amdgpu_interrupt_state state)
  3637. {
  3638. uint32_t tmp, target;
  3639. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3640. if (ring->me == 1)
  3641. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3642. else
  3643. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3644. target += ring->pipe;
  3645. switch (type) {
  3646. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3647. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3648. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3649. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3650. GENERIC2_INT_ENABLE, 0);
  3651. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3652. tmp = RREG32(target);
  3653. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3654. GENERIC2_INT_ENABLE, 0);
  3655. WREG32(target, tmp);
  3656. } else {
  3657. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3658. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3659. GENERIC2_INT_ENABLE, 1);
  3660. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3661. tmp = RREG32(target);
  3662. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3663. GENERIC2_INT_ENABLE, 1);
  3664. WREG32(target, tmp);
  3665. }
  3666. break;
  3667. default:
  3668. BUG(); /* kiq only support GENERIC2_INT now */
  3669. break;
  3670. }
  3671. return 0;
  3672. }
  3673. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3674. struct amdgpu_irq_src *source,
  3675. struct amdgpu_iv_entry *entry)
  3676. {
  3677. u8 me_id, pipe_id, queue_id;
  3678. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3679. me_id = (entry->ring_id & 0x0c) >> 2;
  3680. pipe_id = (entry->ring_id & 0x03) >> 0;
  3681. queue_id = (entry->ring_id & 0x70) >> 4;
  3682. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3683. me_id, pipe_id, queue_id);
  3684. amdgpu_fence_process(ring);
  3685. return 0;
  3686. }
  3687. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3688. .name = "gfx_v9_0",
  3689. .early_init = gfx_v9_0_early_init,
  3690. .late_init = gfx_v9_0_late_init,
  3691. .sw_init = gfx_v9_0_sw_init,
  3692. .sw_fini = gfx_v9_0_sw_fini,
  3693. .hw_init = gfx_v9_0_hw_init,
  3694. .hw_fini = gfx_v9_0_hw_fini,
  3695. .suspend = gfx_v9_0_suspend,
  3696. .resume = gfx_v9_0_resume,
  3697. .is_idle = gfx_v9_0_is_idle,
  3698. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3699. .soft_reset = gfx_v9_0_soft_reset,
  3700. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3701. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3702. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3703. };
  3704. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3705. .type = AMDGPU_RING_TYPE_GFX,
  3706. .align_mask = 0xff,
  3707. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3708. .support_64bit_ptrs = true,
  3709. .vmhub = AMDGPU_GFXHUB,
  3710. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3711. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3712. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3713. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3714. 5 + /* COND_EXEC */
  3715. 7 + /* PIPELINE_SYNC */
  3716. 24 + /* VM_FLUSH */
  3717. 8 + /* FENCE for VM_FLUSH */
  3718. 20 + /* GDS switch */
  3719. 4 + /* double SWITCH_BUFFER,
  3720. the first COND_EXEC jump to the place just
  3721. prior to this double SWITCH_BUFFER */
  3722. 5 + /* COND_EXEC */
  3723. 7 + /* HDP_flush */
  3724. 4 + /* VGT_flush */
  3725. 14 + /* CE_META */
  3726. 31 + /* DE_META */
  3727. 3 + /* CNTX_CTRL */
  3728. 5 + /* HDP_INVL */
  3729. 8 + 8 + /* FENCE x2 */
  3730. 2, /* SWITCH_BUFFER */
  3731. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3732. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3733. .emit_fence = gfx_v9_0_ring_emit_fence,
  3734. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3735. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3736. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3737. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3738. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3739. .test_ring = gfx_v9_0_ring_test_ring,
  3740. .test_ib = gfx_v9_0_ring_test_ib,
  3741. .insert_nop = amdgpu_ring_insert_nop,
  3742. .pad_ib = amdgpu_ring_generic_pad_ib,
  3743. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3744. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3745. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3746. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3747. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3748. };
  3749. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3750. .type = AMDGPU_RING_TYPE_COMPUTE,
  3751. .align_mask = 0xff,
  3752. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3753. .support_64bit_ptrs = true,
  3754. .vmhub = AMDGPU_GFXHUB,
  3755. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3756. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3757. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3758. .emit_frame_size =
  3759. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3760. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3761. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3762. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3763. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3764. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3765. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3766. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3767. .emit_fence = gfx_v9_0_ring_emit_fence,
  3768. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3769. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3770. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3771. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3772. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3773. .test_ring = gfx_v9_0_ring_test_ring,
  3774. .test_ib = gfx_v9_0_ring_test_ib,
  3775. .insert_nop = amdgpu_ring_insert_nop,
  3776. .pad_ib = amdgpu_ring_generic_pad_ib,
  3777. };
  3778. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3779. .type = AMDGPU_RING_TYPE_KIQ,
  3780. .align_mask = 0xff,
  3781. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3782. .support_64bit_ptrs = true,
  3783. .vmhub = AMDGPU_GFXHUB,
  3784. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3785. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3786. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3787. .emit_frame_size =
  3788. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3789. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3790. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3791. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3792. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3793. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3794. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3795. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3796. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3797. .test_ring = gfx_v9_0_ring_test_ring,
  3798. .test_ib = gfx_v9_0_ring_test_ib,
  3799. .insert_nop = amdgpu_ring_insert_nop,
  3800. .pad_ib = amdgpu_ring_generic_pad_ib,
  3801. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3802. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3803. };
  3804. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3805. {
  3806. int i;
  3807. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3808. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3809. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3810. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3811. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3812. }
  3813. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3814. .set = gfx_v9_0_kiq_set_interrupt_state,
  3815. .process = gfx_v9_0_kiq_irq,
  3816. };
  3817. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3818. .set = gfx_v9_0_set_eop_interrupt_state,
  3819. .process = gfx_v9_0_eop_irq,
  3820. };
  3821. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3822. .set = gfx_v9_0_set_priv_reg_fault_state,
  3823. .process = gfx_v9_0_priv_reg_irq,
  3824. };
  3825. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3826. .set = gfx_v9_0_set_priv_inst_fault_state,
  3827. .process = gfx_v9_0_priv_inst_irq,
  3828. };
  3829. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3830. {
  3831. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3832. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3833. adev->gfx.priv_reg_irq.num_types = 1;
  3834. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3835. adev->gfx.priv_inst_irq.num_types = 1;
  3836. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3837. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3838. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3839. }
  3840. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3841. {
  3842. switch (adev->asic_type) {
  3843. case CHIP_VEGA10:
  3844. case CHIP_RAVEN:
  3845. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3846. break;
  3847. default:
  3848. break;
  3849. }
  3850. }
  3851. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3852. {
  3853. /* init asci gds info */
  3854. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3855. adev->gds.gws.total_size = 64;
  3856. adev->gds.oa.total_size = 16;
  3857. if (adev->gds.mem.total_size == 64 * 1024) {
  3858. adev->gds.mem.gfx_partition_size = 4096;
  3859. adev->gds.mem.cs_partition_size = 4096;
  3860. adev->gds.gws.gfx_partition_size = 4;
  3861. adev->gds.gws.cs_partition_size = 4;
  3862. adev->gds.oa.gfx_partition_size = 4;
  3863. adev->gds.oa.cs_partition_size = 1;
  3864. } else {
  3865. adev->gds.mem.gfx_partition_size = 1024;
  3866. adev->gds.mem.cs_partition_size = 1024;
  3867. adev->gds.gws.gfx_partition_size = 16;
  3868. adev->gds.gws.cs_partition_size = 16;
  3869. adev->gds.oa.gfx_partition_size = 4;
  3870. adev->gds.oa.cs_partition_size = 4;
  3871. }
  3872. }
  3873. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3874. {
  3875. u32 data, mask;
  3876. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3877. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3878. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3879. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3880. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3881. return (~data) & mask;
  3882. }
  3883. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3884. struct amdgpu_cu_info *cu_info)
  3885. {
  3886. int i, j, k, counter, active_cu_number = 0;
  3887. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3888. if (!adev || !cu_info)
  3889. return -EINVAL;
  3890. memset(cu_info, 0, sizeof(*cu_info));
  3891. mutex_lock(&adev->grbm_idx_mutex);
  3892. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3893. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3894. mask = 1;
  3895. ao_bitmap = 0;
  3896. counter = 0;
  3897. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3898. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3899. cu_info->bitmap[i][j] = bitmap;
  3900. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3901. if (bitmap & mask) {
  3902. if (counter < adev->gfx.config.max_cu_per_sh)
  3903. ao_bitmap |= mask;
  3904. counter ++;
  3905. }
  3906. mask <<= 1;
  3907. }
  3908. active_cu_number += counter;
  3909. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3910. }
  3911. }
  3912. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3913. mutex_unlock(&adev->grbm_idx_mutex);
  3914. cu_info->number = active_cu_number;
  3915. cu_info->ao_cu_mask = ao_cu_mask;
  3916. return 0;
  3917. }
  3918. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3919. {
  3920. .type = AMD_IP_BLOCK_TYPE_GFX,
  3921. .major = 9,
  3922. .minor = 0,
  3923. .rev = 0,
  3924. .funcs = &gfx_v9_0_ip_funcs,
  3925. };