gfx_v8_0.c 243 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  885. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  889. if (err)
  890. goto out;
  891. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  892. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  893. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  894. /*
  895. * Support for MCBP/Virtualization in combination with chained IBs is
  896. * formal released on feature version #46
  897. */
  898. if (adev->gfx.ce_feature_version >= 46 &&
  899. adev->gfx.pfp_feature_version >= 46) {
  900. adev->virt.chained_ib_support = true;
  901. DRM_INFO("Chained IB support enabled!\n");
  902. } else
  903. adev->virt.chained_ib_support = false;
  904. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  905. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  906. if (err)
  907. goto out;
  908. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  909. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  910. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  911. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  912. adev->gfx.rlc.save_and_restore_offset =
  913. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  914. adev->gfx.rlc.clear_state_descriptor_offset =
  915. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  916. adev->gfx.rlc.avail_scratch_ram_locations =
  917. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  918. adev->gfx.rlc.reg_restore_list_size =
  919. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  920. adev->gfx.rlc.reg_list_format_start =
  921. le32_to_cpu(rlc_hdr->reg_list_format_start);
  922. adev->gfx.rlc.reg_list_format_separate_start =
  923. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  924. adev->gfx.rlc.starting_offsets_start =
  925. le32_to_cpu(rlc_hdr->starting_offsets_start);
  926. adev->gfx.rlc.reg_list_format_size_bytes =
  927. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  928. adev->gfx.rlc.reg_list_size_bytes =
  929. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  930. adev->gfx.rlc.register_list_format =
  931. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  932. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  933. if (!adev->gfx.rlc.register_list_format) {
  934. err = -ENOMEM;
  935. goto out;
  936. }
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  941. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  942. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  943. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  944. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  945. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  947. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  951. if (err)
  952. goto out;
  953. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  954. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  955. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  956. if ((adev->asic_type != CHIP_STONEY) &&
  957. (adev->asic_type != CHIP_TOPAZ)) {
  958. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  959. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  960. if (!err) {
  961. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  962. if (err)
  963. goto out;
  964. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  965. adev->gfx.mec2_fw->data;
  966. adev->gfx.mec2_fw_version =
  967. le32_to_cpu(cp_hdr->header.ucode_version);
  968. adev->gfx.mec2_feature_version =
  969. le32_to_cpu(cp_hdr->ucode_feature_version);
  970. } else {
  971. err = 0;
  972. adev->gfx.mec2_fw = NULL;
  973. }
  974. }
  975. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  976. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  977. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  978. info->fw = adev->gfx.pfp_fw;
  979. header = (const struct common_firmware_header *)info->fw->data;
  980. adev->firmware.fw_size +=
  981. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  982. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  983. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  984. info->fw = adev->gfx.me_fw;
  985. header = (const struct common_firmware_header *)info->fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  988. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  989. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  990. info->fw = adev->gfx.ce_fw;
  991. header = (const struct common_firmware_header *)info->fw->data;
  992. adev->firmware.fw_size +=
  993. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  994. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  995. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  996. info->fw = adev->gfx.rlc_fw;
  997. header = (const struct common_firmware_header *)info->fw->data;
  998. adev->firmware.fw_size +=
  999. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1000. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1001. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1002. info->fw = adev->gfx.mec_fw;
  1003. header = (const struct common_firmware_header *)info->fw->data;
  1004. adev->firmware.fw_size +=
  1005. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1006. /* we need account JT in */
  1007. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1008. adev->firmware.fw_size +=
  1009. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1010. if (amdgpu_sriov_vf(adev)) {
  1011. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1012. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1013. info->fw = adev->gfx.mec_fw;
  1014. adev->firmware.fw_size +=
  1015. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1016. }
  1017. if (adev->gfx.mec2_fw) {
  1018. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1019. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1020. info->fw = adev->gfx.mec2_fw;
  1021. header = (const struct common_firmware_header *)info->fw->data;
  1022. adev->firmware.fw_size +=
  1023. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1024. }
  1025. }
  1026. out:
  1027. if (err) {
  1028. dev_err(adev->dev,
  1029. "gfx8: Failed to load firmware \"%s\"\n",
  1030. fw_name);
  1031. release_firmware(adev->gfx.pfp_fw);
  1032. adev->gfx.pfp_fw = NULL;
  1033. release_firmware(adev->gfx.me_fw);
  1034. adev->gfx.me_fw = NULL;
  1035. release_firmware(adev->gfx.ce_fw);
  1036. adev->gfx.ce_fw = NULL;
  1037. release_firmware(adev->gfx.rlc_fw);
  1038. adev->gfx.rlc_fw = NULL;
  1039. release_firmware(adev->gfx.mec_fw);
  1040. adev->gfx.mec_fw = NULL;
  1041. release_firmware(adev->gfx.mec2_fw);
  1042. adev->gfx.mec2_fw = NULL;
  1043. }
  1044. return err;
  1045. }
  1046. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1047. volatile u32 *buffer)
  1048. {
  1049. u32 count = 0, i;
  1050. const struct cs_section_def *sect = NULL;
  1051. const struct cs_extent_def *ext = NULL;
  1052. if (adev->gfx.rlc.cs_data == NULL)
  1053. return;
  1054. if (buffer == NULL)
  1055. return;
  1056. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1057. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1058. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. buffer[count++] = cpu_to_le32(0x80000000);
  1061. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1062. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1063. if (sect->id == SECT_CONTEXT) {
  1064. buffer[count++] =
  1065. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1066. buffer[count++] = cpu_to_le32(ext->reg_index -
  1067. PACKET3_SET_CONTEXT_REG_START);
  1068. for (i = 0; i < ext->reg_count; i++)
  1069. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1070. } else {
  1071. return;
  1072. }
  1073. }
  1074. }
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1076. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1077. PACKET3_SET_CONTEXT_REG_START);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1079. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1080. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1081. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1082. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1083. buffer[count++] = cpu_to_le32(0);
  1084. }
  1085. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1086. {
  1087. const __le32 *fw_data;
  1088. volatile u32 *dst_ptr;
  1089. int me, i, max_me = 4;
  1090. u32 bo_offset = 0;
  1091. u32 table_offset, table_size;
  1092. if (adev->asic_type == CHIP_CARRIZO)
  1093. max_me = 5;
  1094. /* write the cp table buffer */
  1095. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1096. for (me = 0; me < max_me; me++) {
  1097. if (me == 0) {
  1098. const struct gfx_firmware_header_v1_0 *hdr =
  1099. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1100. fw_data = (const __le32 *)
  1101. (adev->gfx.ce_fw->data +
  1102. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1103. table_offset = le32_to_cpu(hdr->jt_offset);
  1104. table_size = le32_to_cpu(hdr->jt_size);
  1105. } else if (me == 1) {
  1106. const struct gfx_firmware_header_v1_0 *hdr =
  1107. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1108. fw_data = (const __le32 *)
  1109. (adev->gfx.pfp_fw->data +
  1110. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1111. table_offset = le32_to_cpu(hdr->jt_offset);
  1112. table_size = le32_to_cpu(hdr->jt_size);
  1113. } else if (me == 2) {
  1114. const struct gfx_firmware_header_v1_0 *hdr =
  1115. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1116. fw_data = (const __le32 *)
  1117. (adev->gfx.me_fw->data +
  1118. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1119. table_offset = le32_to_cpu(hdr->jt_offset);
  1120. table_size = le32_to_cpu(hdr->jt_size);
  1121. } else if (me == 3) {
  1122. const struct gfx_firmware_header_v1_0 *hdr =
  1123. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1124. fw_data = (const __le32 *)
  1125. (adev->gfx.mec_fw->data +
  1126. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1127. table_offset = le32_to_cpu(hdr->jt_offset);
  1128. table_size = le32_to_cpu(hdr->jt_size);
  1129. } else if (me == 4) {
  1130. const struct gfx_firmware_header_v1_0 *hdr =
  1131. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1132. fw_data = (const __le32 *)
  1133. (adev->gfx.mec2_fw->data +
  1134. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1135. table_offset = le32_to_cpu(hdr->jt_offset);
  1136. table_size = le32_to_cpu(hdr->jt_size);
  1137. }
  1138. for (i = 0; i < table_size; i ++) {
  1139. dst_ptr[bo_offset + i] =
  1140. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1141. }
  1142. bo_offset += table_size;
  1143. }
  1144. }
  1145. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1146. {
  1147. int r;
  1148. /* clear state block */
  1149. if (adev->gfx.rlc.clear_state_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1156. adev->gfx.rlc.clear_state_obj = NULL;
  1157. }
  1158. /* jump table block */
  1159. if (adev->gfx.rlc.cp_table_obj) {
  1160. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1161. if (unlikely(r != 0))
  1162. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1163. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1164. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1165. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1166. adev->gfx.rlc.cp_table_obj = NULL;
  1167. }
  1168. }
  1169. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1170. {
  1171. volatile u32 *dst_ptr;
  1172. u32 dws;
  1173. const struct cs_section_def *cs_data;
  1174. int r;
  1175. adev->gfx.rlc.cs_data = vi_cs_data;
  1176. cs_data = adev->gfx.rlc.cs_data;
  1177. if (cs_data) {
  1178. /* clear state block */
  1179. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1180. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1181. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1182. AMDGPU_GEM_DOMAIN_VRAM,
  1183. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1184. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1185. NULL, NULL,
  1186. &adev->gfx.rlc.clear_state_obj);
  1187. if (r) {
  1188. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. }
  1193. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1194. if (unlikely(r != 0)) {
  1195. gfx_v8_0_rlc_fini(adev);
  1196. return r;
  1197. }
  1198. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1199. &adev->gfx.rlc.clear_state_gpu_addr);
  1200. if (r) {
  1201. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1202. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1203. gfx_v8_0_rlc_fini(adev);
  1204. return r;
  1205. }
  1206. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1207. if (r) {
  1208. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1209. gfx_v8_0_rlc_fini(adev);
  1210. return r;
  1211. }
  1212. /* set up the cs buffer */
  1213. dst_ptr = adev->gfx.rlc.cs_ptr;
  1214. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1215. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1216. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1217. }
  1218. if ((adev->asic_type == CHIP_CARRIZO) ||
  1219. (adev->asic_type == CHIP_STONEY)) {
  1220. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1221. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1222. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1223. AMDGPU_GEM_DOMAIN_VRAM,
  1224. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1225. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1226. NULL, NULL,
  1227. &adev->gfx.rlc.cp_table_obj);
  1228. if (r) {
  1229. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1230. return r;
  1231. }
  1232. }
  1233. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1234. if (unlikely(r != 0)) {
  1235. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1236. return r;
  1237. }
  1238. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1239. &adev->gfx.rlc.cp_table_gpu_addr);
  1240. if (r) {
  1241. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1242. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1246. if (r) {
  1247. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1248. return r;
  1249. }
  1250. cz_init_cp_jump_table(adev);
  1251. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1252. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1253. }
  1254. return 0;
  1255. }
  1256. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1257. {
  1258. int r;
  1259. if (adev->gfx.mec.hpd_eop_obj) {
  1260. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1261. if (unlikely(r != 0))
  1262. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1263. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1264. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1265. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1266. adev->gfx.mec.hpd_eop_obj = NULL;
  1267. }
  1268. }
  1269. static int gfx_v8_0_kiq_acquire(struct amdgpu_device *adev,
  1270. struct amdgpu_ring *ring)
  1271. {
  1272. int queue_bit;
  1273. int mec, pipe, queue;
  1274. queue_bit = adev->gfx.mec.num_mec
  1275. * adev->gfx.mec.num_pipe_per_mec
  1276. * adev->gfx.mec.num_queue_per_pipe;
  1277. while (queue_bit-- >= 0) {
  1278. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  1279. continue;
  1280. amdgpu_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  1281. /* Using pipes 2/3 from MEC 2 seems cause problems */
  1282. if (mec == 1 && pipe > 1)
  1283. continue;
  1284. ring->me = mec + 1;
  1285. ring->pipe = pipe;
  1286. ring->queue = queue;
  1287. return 0;
  1288. }
  1289. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  1290. return -EINVAL;
  1291. }
  1292. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1293. struct amdgpu_ring *ring,
  1294. struct amdgpu_irq_src *irq)
  1295. {
  1296. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1297. int r = 0;
  1298. mutex_init(&kiq->ring_mutex);
  1299. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1300. if (r)
  1301. return r;
  1302. ring->adev = NULL;
  1303. ring->ring_obj = NULL;
  1304. ring->use_doorbell = true;
  1305. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1306. r = gfx_v8_0_kiq_acquire(adev, ring);
  1307. if (r)
  1308. return r;
  1309. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1310. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1311. r = amdgpu_ring_init(adev, ring, 1024,
  1312. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1313. if (r)
  1314. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1315. return r;
  1316. }
  1317. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1318. struct amdgpu_irq_src *irq)
  1319. {
  1320. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1321. amdgpu_ring_fini(ring);
  1322. }
  1323. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1324. {
  1325. int r;
  1326. u32 *hpd;
  1327. size_t mec_hpd_size;
  1328. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1329. switch (adev->asic_type) {
  1330. case CHIP_FIJI:
  1331. case CHIP_TONGA:
  1332. case CHIP_POLARIS11:
  1333. case CHIP_POLARIS12:
  1334. case CHIP_POLARIS10:
  1335. case CHIP_CARRIZO:
  1336. adev->gfx.mec.num_mec = 2;
  1337. break;
  1338. case CHIP_TOPAZ:
  1339. case CHIP_STONEY:
  1340. default:
  1341. adev->gfx.mec.num_mec = 1;
  1342. break;
  1343. }
  1344. adev->gfx.mec.num_pipe_per_mec = 4;
  1345. adev->gfx.mec.num_queue_per_pipe = 8;
  1346. /* take ownership of the relevant compute queues */
  1347. amdgpu_gfx_compute_queue_acquire(adev);
  1348. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1349. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1350. r = amdgpu_bo_create(adev,
  1351. mec_hpd_size,
  1352. PAGE_SIZE, true,
  1353. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1354. &adev->gfx.mec.hpd_eop_obj);
  1355. if (r) {
  1356. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1357. return r;
  1358. }
  1359. }
  1360. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1361. if (unlikely(r != 0)) {
  1362. gfx_v8_0_mec_fini(adev);
  1363. return r;
  1364. }
  1365. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1366. &adev->gfx.mec.hpd_eop_gpu_addr);
  1367. if (r) {
  1368. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1369. gfx_v8_0_mec_fini(adev);
  1370. return r;
  1371. }
  1372. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1373. if (r) {
  1374. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1375. gfx_v8_0_mec_fini(adev);
  1376. return r;
  1377. }
  1378. memset(hpd, 0, mec_hpd_size);
  1379. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1380. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1381. return 0;
  1382. }
  1383. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1384. {
  1385. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1386. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1387. }
  1388. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1389. {
  1390. int r;
  1391. u32 *hpd;
  1392. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1393. r = amdgpu_bo_create_kernel(adev, GFX8_MEC_HPD_SIZE, PAGE_SIZE,
  1394. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1395. &kiq->eop_gpu_addr, (void **)&hpd);
  1396. if (r) {
  1397. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1398. return r;
  1399. }
  1400. memset(hpd, 0, GFX8_MEC_HPD_SIZE);
  1401. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  1402. if (unlikely(r != 0))
  1403. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1404. amdgpu_bo_kunmap(kiq->eop_obj);
  1405. amdgpu_bo_unreserve(kiq->eop_obj);
  1406. return 0;
  1407. }
  1408. static const u32 vgpr_init_compute_shader[] =
  1409. {
  1410. 0x7e000209, 0x7e020208,
  1411. 0x7e040207, 0x7e060206,
  1412. 0x7e080205, 0x7e0a0204,
  1413. 0x7e0c0203, 0x7e0e0202,
  1414. 0x7e100201, 0x7e120200,
  1415. 0x7e140209, 0x7e160208,
  1416. 0x7e180207, 0x7e1a0206,
  1417. 0x7e1c0205, 0x7e1e0204,
  1418. 0x7e200203, 0x7e220202,
  1419. 0x7e240201, 0x7e260200,
  1420. 0x7e280209, 0x7e2a0208,
  1421. 0x7e2c0207, 0x7e2e0206,
  1422. 0x7e300205, 0x7e320204,
  1423. 0x7e340203, 0x7e360202,
  1424. 0x7e380201, 0x7e3a0200,
  1425. 0x7e3c0209, 0x7e3e0208,
  1426. 0x7e400207, 0x7e420206,
  1427. 0x7e440205, 0x7e460204,
  1428. 0x7e480203, 0x7e4a0202,
  1429. 0x7e4c0201, 0x7e4e0200,
  1430. 0x7e500209, 0x7e520208,
  1431. 0x7e540207, 0x7e560206,
  1432. 0x7e580205, 0x7e5a0204,
  1433. 0x7e5c0203, 0x7e5e0202,
  1434. 0x7e600201, 0x7e620200,
  1435. 0x7e640209, 0x7e660208,
  1436. 0x7e680207, 0x7e6a0206,
  1437. 0x7e6c0205, 0x7e6e0204,
  1438. 0x7e700203, 0x7e720202,
  1439. 0x7e740201, 0x7e760200,
  1440. 0x7e780209, 0x7e7a0208,
  1441. 0x7e7c0207, 0x7e7e0206,
  1442. 0xbf8a0000, 0xbf810000,
  1443. };
  1444. static const u32 sgpr_init_compute_shader[] =
  1445. {
  1446. 0xbe8a0100, 0xbe8c0102,
  1447. 0xbe8e0104, 0xbe900106,
  1448. 0xbe920108, 0xbe940100,
  1449. 0xbe960102, 0xbe980104,
  1450. 0xbe9a0106, 0xbe9c0108,
  1451. 0xbe9e0100, 0xbea00102,
  1452. 0xbea20104, 0xbea40106,
  1453. 0xbea60108, 0xbea80100,
  1454. 0xbeaa0102, 0xbeac0104,
  1455. 0xbeae0106, 0xbeb00108,
  1456. 0xbeb20100, 0xbeb40102,
  1457. 0xbeb60104, 0xbeb80106,
  1458. 0xbeba0108, 0xbebc0100,
  1459. 0xbebe0102, 0xbec00104,
  1460. 0xbec20106, 0xbec40108,
  1461. 0xbec60100, 0xbec80102,
  1462. 0xbee60004, 0xbee70005,
  1463. 0xbeea0006, 0xbeeb0007,
  1464. 0xbee80008, 0xbee90009,
  1465. 0xbefc0000, 0xbf8a0000,
  1466. 0xbf810000, 0x00000000,
  1467. };
  1468. static const u32 vgpr_init_regs[] =
  1469. {
  1470. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1471. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1472. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1473. mmCOMPUTE_NUM_THREAD_Y, 1,
  1474. mmCOMPUTE_NUM_THREAD_Z, 1,
  1475. mmCOMPUTE_PGM_RSRC2, 20,
  1476. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1477. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1478. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1479. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1480. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1481. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1482. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1483. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1484. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1485. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1486. };
  1487. static const u32 sgpr1_init_regs[] =
  1488. {
  1489. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1490. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1491. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1492. mmCOMPUTE_NUM_THREAD_Y, 1,
  1493. mmCOMPUTE_NUM_THREAD_Z, 1,
  1494. mmCOMPUTE_PGM_RSRC2, 20,
  1495. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1496. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1497. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1498. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1499. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1500. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1501. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1502. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1503. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1504. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1505. };
  1506. static const u32 sgpr2_init_regs[] =
  1507. {
  1508. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1509. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1510. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1511. mmCOMPUTE_NUM_THREAD_Y, 1,
  1512. mmCOMPUTE_NUM_THREAD_Z, 1,
  1513. mmCOMPUTE_PGM_RSRC2, 20,
  1514. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1515. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1516. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1517. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1518. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1519. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1520. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1521. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1522. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1523. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1524. };
  1525. static const u32 sec_ded_counter_registers[] =
  1526. {
  1527. mmCPC_EDC_ATC_CNT,
  1528. mmCPC_EDC_SCRATCH_CNT,
  1529. mmCPC_EDC_UCODE_CNT,
  1530. mmCPF_EDC_ATC_CNT,
  1531. mmCPF_EDC_ROQ_CNT,
  1532. mmCPF_EDC_TAG_CNT,
  1533. mmCPG_EDC_ATC_CNT,
  1534. mmCPG_EDC_DMA_CNT,
  1535. mmCPG_EDC_TAG_CNT,
  1536. mmDC_EDC_CSINVOC_CNT,
  1537. mmDC_EDC_RESTORE_CNT,
  1538. mmDC_EDC_STATE_CNT,
  1539. mmGDS_EDC_CNT,
  1540. mmGDS_EDC_GRBM_CNT,
  1541. mmGDS_EDC_OA_DED,
  1542. mmSPI_EDC_CNT,
  1543. mmSQC_ATC_EDC_GATCL1_CNT,
  1544. mmSQC_EDC_CNT,
  1545. mmSQ_EDC_DED_CNT,
  1546. mmSQ_EDC_INFO,
  1547. mmSQ_EDC_SEC_CNT,
  1548. mmTCC_EDC_CNT,
  1549. mmTCP_ATC_EDC_GATCL1_CNT,
  1550. mmTCP_EDC_CNT,
  1551. mmTD_EDC_CNT
  1552. };
  1553. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1554. {
  1555. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1556. struct amdgpu_ib ib;
  1557. struct dma_fence *f = NULL;
  1558. int r, i;
  1559. u32 tmp;
  1560. unsigned total_size, vgpr_offset, sgpr_offset;
  1561. u64 gpu_addr;
  1562. /* only supported on CZ */
  1563. if (adev->asic_type != CHIP_CARRIZO)
  1564. return 0;
  1565. /* bail if the compute ring is not ready */
  1566. if (!ring->ready)
  1567. return 0;
  1568. tmp = RREG32(mmGB_EDC_MODE);
  1569. WREG32(mmGB_EDC_MODE, 0);
  1570. total_size =
  1571. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1572. total_size +=
  1573. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1574. total_size +=
  1575. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1576. total_size = ALIGN(total_size, 256);
  1577. vgpr_offset = total_size;
  1578. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1579. sgpr_offset = total_size;
  1580. total_size += sizeof(sgpr_init_compute_shader);
  1581. /* allocate an indirect buffer to put the commands in */
  1582. memset(&ib, 0, sizeof(ib));
  1583. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1584. if (r) {
  1585. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1586. return r;
  1587. }
  1588. /* load the compute shaders */
  1589. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1590. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1591. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1592. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1593. /* init the ib length to 0 */
  1594. ib.length_dw = 0;
  1595. /* VGPR */
  1596. /* write the register state for the compute dispatch */
  1597. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1598. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1599. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1600. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1601. }
  1602. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1603. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1604. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1605. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1606. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1607. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1608. /* write dispatch packet */
  1609. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1610. ib.ptr[ib.length_dw++] = 8; /* x */
  1611. ib.ptr[ib.length_dw++] = 1; /* y */
  1612. ib.ptr[ib.length_dw++] = 1; /* z */
  1613. ib.ptr[ib.length_dw++] =
  1614. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1615. /* write CS partial flush packet */
  1616. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1617. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1618. /* SGPR1 */
  1619. /* write the register state for the compute dispatch */
  1620. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1621. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1622. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1623. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1624. }
  1625. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1626. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1627. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1628. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1629. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1630. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1631. /* write dispatch packet */
  1632. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1633. ib.ptr[ib.length_dw++] = 8; /* x */
  1634. ib.ptr[ib.length_dw++] = 1; /* y */
  1635. ib.ptr[ib.length_dw++] = 1; /* z */
  1636. ib.ptr[ib.length_dw++] =
  1637. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1638. /* write CS partial flush packet */
  1639. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1640. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1641. /* SGPR2 */
  1642. /* write the register state for the compute dispatch */
  1643. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1644. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1645. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1646. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1647. }
  1648. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1649. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1650. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1651. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1652. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1653. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1654. /* write dispatch packet */
  1655. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1656. ib.ptr[ib.length_dw++] = 8; /* x */
  1657. ib.ptr[ib.length_dw++] = 1; /* y */
  1658. ib.ptr[ib.length_dw++] = 1; /* z */
  1659. ib.ptr[ib.length_dw++] =
  1660. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1661. /* write CS partial flush packet */
  1662. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1663. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1664. /* shedule the ib on the ring */
  1665. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1666. if (r) {
  1667. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1668. goto fail;
  1669. }
  1670. /* wait for the GPU to finish processing the IB */
  1671. r = dma_fence_wait(f, false);
  1672. if (r) {
  1673. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1674. goto fail;
  1675. }
  1676. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1677. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1678. WREG32(mmGB_EDC_MODE, tmp);
  1679. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1680. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1681. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1682. /* read back registers to clear the counters */
  1683. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1684. RREG32(sec_ded_counter_registers[i]);
  1685. fail:
  1686. amdgpu_ib_free(adev, &ib, NULL);
  1687. dma_fence_put(f);
  1688. return r;
  1689. }
  1690. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1691. {
  1692. u32 gb_addr_config;
  1693. u32 mc_shared_chmap, mc_arb_ramcfg;
  1694. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1695. u32 tmp;
  1696. int ret;
  1697. switch (adev->asic_type) {
  1698. case CHIP_TOPAZ:
  1699. adev->gfx.config.max_shader_engines = 1;
  1700. adev->gfx.config.max_tile_pipes = 2;
  1701. adev->gfx.config.max_cu_per_sh = 6;
  1702. adev->gfx.config.max_sh_per_se = 1;
  1703. adev->gfx.config.max_backends_per_se = 2;
  1704. adev->gfx.config.max_texture_channel_caches = 2;
  1705. adev->gfx.config.max_gprs = 256;
  1706. adev->gfx.config.max_gs_threads = 32;
  1707. adev->gfx.config.max_hw_contexts = 8;
  1708. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1709. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1710. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1711. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1712. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1713. break;
  1714. case CHIP_FIJI:
  1715. adev->gfx.config.max_shader_engines = 4;
  1716. adev->gfx.config.max_tile_pipes = 16;
  1717. adev->gfx.config.max_cu_per_sh = 16;
  1718. adev->gfx.config.max_sh_per_se = 1;
  1719. adev->gfx.config.max_backends_per_se = 4;
  1720. adev->gfx.config.max_texture_channel_caches = 16;
  1721. adev->gfx.config.max_gprs = 256;
  1722. adev->gfx.config.max_gs_threads = 32;
  1723. adev->gfx.config.max_hw_contexts = 8;
  1724. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1725. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1726. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1727. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1728. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1729. break;
  1730. case CHIP_POLARIS11:
  1731. case CHIP_POLARIS12:
  1732. ret = amdgpu_atombios_get_gfx_info(adev);
  1733. if (ret)
  1734. return ret;
  1735. adev->gfx.config.max_gprs = 256;
  1736. adev->gfx.config.max_gs_threads = 32;
  1737. adev->gfx.config.max_hw_contexts = 8;
  1738. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1739. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1740. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1741. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1742. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1743. break;
  1744. case CHIP_POLARIS10:
  1745. ret = amdgpu_atombios_get_gfx_info(adev);
  1746. if (ret)
  1747. return ret;
  1748. adev->gfx.config.max_gprs = 256;
  1749. adev->gfx.config.max_gs_threads = 32;
  1750. adev->gfx.config.max_hw_contexts = 8;
  1751. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1752. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1753. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1754. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1755. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1756. break;
  1757. case CHIP_TONGA:
  1758. adev->gfx.config.max_shader_engines = 4;
  1759. adev->gfx.config.max_tile_pipes = 8;
  1760. adev->gfx.config.max_cu_per_sh = 8;
  1761. adev->gfx.config.max_sh_per_se = 1;
  1762. adev->gfx.config.max_backends_per_se = 2;
  1763. adev->gfx.config.max_texture_channel_caches = 8;
  1764. adev->gfx.config.max_gprs = 256;
  1765. adev->gfx.config.max_gs_threads = 32;
  1766. adev->gfx.config.max_hw_contexts = 8;
  1767. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1768. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1769. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1770. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1771. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1772. break;
  1773. case CHIP_CARRIZO:
  1774. adev->gfx.config.max_shader_engines = 1;
  1775. adev->gfx.config.max_tile_pipes = 2;
  1776. adev->gfx.config.max_sh_per_se = 1;
  1777. adev->gfx.config.max_backends_per_se = 2;
  1778. adev->gfx.config.max_cu_per_sh = 8;
  1779. adev->gfx.config.max_texture_channel_caches = 2;
  1780. adev->gfx.config.max_gprs = 256;
  1781. adev->gfx.config.max_gs_threads = 32;
  1782. adev->gfx.config.max_hw_contexts = 8;
  1783. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1784. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1785. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1786. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1787. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1788. break;
  1789. case CHIP_STONEY:
  1790. adev->gfx.config.max_shader_engines = 1;
  1791. adev->gfx.config.max_tile_pipes = 2;
  1792. adev->gfx.config.max_sh_per_se = 1;
  1793. adev->gfx.config.max_backends_per_se = 1;
  1794. adev->gfx.config.max_cu_per_sh = 3;
  1795. adev->gfx.config.max_texture_channel_caches = 2;
  1796. adev->gfx.config.max_gprs = 256;
  1797. adev->gfx.config.max_gs_threads = 16;
  1798. adev->gfx.config.max_hw_contexts = 8;
  1799. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1800. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1801. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1802. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1803. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1804. break;
  1805. default:
  1806. adev->gfx.config.max_shader_engines = 2;
  1807. adev->gfx.config.max_tile_pipes = 4;
  1808. adev->gfx.config.max_cu_per_sh = 2;
  1809. adev->gfx.config.max_sh_per_se = 1;
  1810. adev->gfx.config.max_backends_per_se = 2;
  1811. adev->gfx.config.max_texture_channel_caches = 4;
  1812. adev->gfx.config.max_gprs = 256;
  1813. adev->gfx.config.max_gs_threads = 32;
  1814. adev->gfx.config.max_hw_contexts = 8;
  1815. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1816. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1817. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1818. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1819. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1820. break;
  1821. }
  1822. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1823. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1824. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1825. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1826. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1827. if (adev->flags & AMD_IS_APU) {
  1828. /* Get memory bank mapping mode. */
  1829. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1830. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1831. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1832. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1833. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1834. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1835. /* Validate settings in case only one DIMM installed. */
  1836. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1837. dimm00_addr_map = 0;
  1838. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1839. dimm01_addr_map = 0;
  1840. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1841. dimm10_addr_map = 0;
  1842. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1843. dimm11_addr_map = 0;
  1844. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1845. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1846. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1847. adev->gfx.config.mem_row_size_in_kb = 2;
  1848. else
  1849. adev->gfx.config.mem_row_size_in_kb = 1;
  1850. } else {
  1851. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1852. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1853. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1854. adev->gfx.config.mem_row_size_in_kb = 4;
  1855. }
  1856. adev->gfx.config.shader_engine_tile_size = 32;
  1857. adev->gfx.config.num_gpus = 1;
  1858. adev->gfx.config.multi_gpu_tile_size = 64;
  1859. /* fix up row size */
  1860. switch (adev->gfx.config.mem_row_size_in_kb) {
  1861. case 1:
  1862. default:
  1863. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1864. break;
  1865. case 2:
  1866. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1867. break;
  1868. case 4:
  1869. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1870. break;
  1871. }
  1872. adev->gfx.config.gb_addr_config = gb_addr_config;
  1873. return 0;
  1874. }
  1875. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1876. int mec, int pipe, int queue)
  1877. {
  1878. int r;
  1879. unsigned irq_type;
  1880. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1881. ring = &adev->gfx.compute_ring[ring_id];
  1882. /* mec0 is me1 */
  1883. ring->me = mec + 1;
  1884. ring->pipe = pipe;
  1885. ring->queue = queue;
  1886. ring->ring_obj = NULL;
  1887. ring->use_doorbell = true;
  1888. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1889. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1890. + (ring_id * GFX8_MEC_HPD_SIZE);
  1891. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1892. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1893. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1894. + ring->pipe;
  1895. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1896. r = amdgpu_ring_init(adev, ring, 1024,
  1897. &adev->gfx.eop_irq, irq_type);
  1898. if (r)
  1899. return r;
  1900. return 0;
  1901. }
  1902. static int gfx_v8_0_sw_init(void *handle)
  1903. {
  1904. int i, j, k, r, ring_id;
  1905. struct amdgpu_ring *ring;
  1906. struct amdgpu_kiq *kiq;
  1907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1908. /* KIQ event */
  1909. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1910. if (r)
  1911. return r;
  1912. /* EOP Event */
  1913. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1914. if (r)
  1915. return r;
  1916. /* Privileged reg */
  1917. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1918. &adev->gfx.priv_reg_irq);
  1919. if (r)
  1920. return r;
  1921. /* Privileged inst */
  1922. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1923. &adev->gfx.priv_inst_irq);
  1924. if (r)
  1925. return r;
  1926. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1927. gfx_v8_0_scratch_init(adev);
  1928. r = gfx_v8_0_init_microcode(adev);
  1929. if (r) {
  1930. DRM_ERROR("Failed to load gfx firmware!\n");
  1931. return r;
  1932. }
  1933. r = gfx_v8_0_rlc_init(adev);
  1934. if (r) {
  1935. DRM_ERROR("Failed to init rlc BOs!\n");
  1936. return r;
  1937. }
  1938. r = gfx_v8_0_mec_init(adev);
  1939. if (r) {
  1940. DRM_ERROR("Failed to init MEC BOs!\n");
  1941. return r;
  1942. }
  1943. /* set up the gfx ring */
  1944. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1945. ring = &adev->gfx.gfx_ring[i];
  1946. ring->ring_obj = NULL;
  1947. sprintf(ring->name, "gfx");
  1948. /* no gfx doorbells on iceland */
  1949. if (adev->asic_type != CHIP_TOPAZ) {
  1950. ring->use_doorbell = true;
  1951. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1952. }
  1953. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1954. AMDGPU_CP_IRQ_GFX_EOP);
  1955. if (r)
  1956. return r;
  1957. }
  1958. /* set up the compute queues - allocate horizontally across pipes */
  1959. ring_id = 0;
  1960. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1961. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1962. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1963. if (!amdgpu_is_mec_queue_enabled(adev, i, k, j))
  1964. continue;
  1965. r = gfx_v8_0_compute_ring_init(adev,
  1966. ring_id,
  1967. i, k, j);
  1968. if (r)
  1969. return r;
  1970. ring_id++;
  1971. }
  1972. }
  1973. }
  1974. r = gfx_v8_0_kiq_init(adev);
  1975. if (r) {
  1976. DRM_ERROR("Failed to init KIQ BOs!\n");
  1977. return r;
  1978. }
  1979. kiq = &adev->gfx.kiq;
  1980. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1981. if (r)
  1982. return r;
  1983. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1984. r = gfx_v8_0_compute_mqd_sw_init(adev);
  1985. if (r)
  1986. return r;
  1987. /* reserve GDS, GWS and OA resource for gfx */
  1988. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1989. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1990. &adev->gds.gds_gfx_bo, NULL, NULL);
  1991. if (r)
  1992. return r;
  1993. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1994. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1995. &adev->gds.gws_gfx_bo, NULL, NULL);
  1996. if (r)
  1997. return r;
  1998. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1999. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  2000. &adev->gds.oa_gfx_bo, NULL, NULL);
  2001. if (r)
  2002. return r;
  2003. adev->gfx.ce_ram_size = 0x8000;
  2004. r = gfx_v8_0_gpu_early_init(adev);
  2005. if (r)
  2006. return r;
  2007. return 0;
  2008. }
  2009. static int gfx_v8_0_sw_fini(void *handle)
  2010. {
  2011. int i;
  2012. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2013. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2014. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2015. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2016. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2017. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2018. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2019. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2020. gfx_v8_0_compute_mqd_sw_fini(adev);
  2021. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2022. gfx_v8_0_kiq_fini(adev);
  2023. gfx_v8_0_mec_fini(adev);
  2024. gfx_v8_0_rlc_fini(adev);
  2025. gfx_v8_0_free_microcode(adev);
  2026. return 0;
  2027. }
  2028. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2029. {
  2030. uint32_t *modearray, *mod2array;
  2031. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2032. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2033. u32 reg_offset;
  2034. modearray = adev->gfx.config.tile_mode_array;
  2035. mod2array = adev->gfx.config.macrotile_mode_array;
  2036. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2037. modearray[reg_offset] = 0;
  2038. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2039. mod2array[reg_offset] = 0;
  2040. switch (adev->asic_type) {
  2041. case CHIP_TOPAZ:
  2042. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P2) |
  2044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2046. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2050. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2051. PIPE_CONFIG(ADDR_SURF_P2) |
  2052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2054. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2055. PIPE_CONFIG(ADDR_SURF_P2) |
  2056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2057. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2058. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P2) |
  2060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2062. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P2) |
  2064. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2066. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P2) |
  2068. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2070. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2071. PIPE_CONFIG(ADDR_SURF_P2));
  2072. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2073. PIPE_CONFIG(ADDR_SURF_P2) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2076. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2077. PIPE_CONFIG(ADDR_SURF_P2) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2080. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2081. PIPE_CONFIG(ADDR_SURF_P2) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2084. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2085. PIPE_CONFIG(ADDR_SURF_P2) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2088. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P2) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2092. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2093. PIPE_CONFIG(ADDR_SURF_P2) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2096. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2097. PIPE_CONFIG(ADDR_SURF_P2) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2100. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2101. PIPE_CONFIG(ADDR_SURF_P2) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2104. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2105. PIPE_CONFIG(ADDR_SURF_P2) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2108. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2109. PIPE_CONFIG(ADDR_SURF_P2) |
  2110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2112. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2113. PIPE_CONFIG(ADDR_SURF_P2) |
  2114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2116. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2117. PIPE_CONFIG(ADDR_SURF_P2) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2120. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2121. PIPE_CONFIG(ADDR_SURF_P2) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2124. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2125. PIPE_CONFIG(ADDR_SURF_P2) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2128. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2129. PIPE_CONFIG(ADDR_SURF_P2) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2132. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2133. PIPE_CONFIG(ADDR_SURF_P2) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2135. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2136. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2137. PIPE_CONFIG(ADDR_SURF_P2) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2139. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2140. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2141. PIPE_CONFIG(ADDR_SURF_P2) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2143. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2144. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2147. NUM_BANKS(ADDR_SURF_8_BANK));
  2148. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2151. NUM_BANKS(ADDR_SURF_8_BANK));
  2152. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2155. NUM_BANKS(ADDR_SURF_8_BANK));
  2156. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2159. NUM_BANKS(ADDR_SURF_8_BANK));
  2160. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2163. NUM_BANKS(ADDR_SURF_8_BANK));
  2164. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2167. NUM_BANKS(ADDR_SURF_8_BANK));
  2168. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2171. NUM_BANKS(ADDR_SURF_8_BANK));
  2172. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2175. NUM_BANKS(ADDR_SURF_16_BANK));
  2176. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2179. NUM_BANKS(ADDR_SURF_16_BANK));
  2180. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2183. NUM_BANKS(ADDR_SURF_16_BANK));
  2184. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2187. NUM_BANKS(ADDR_SURF_16_BANK));
  2188. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2191. NUM_BANKS(ADDR_SURF_16_BANK));
  2192. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2195. NUM_BANKS(ADDR_SURF_16_BANK));
  2196. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2199. NUM_BANKS(ADDR_SURF_8_BANK));
  2200. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2201. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2202. reg_offset != 23)
  2203. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2204. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2205. if (reg_offset != 7)
  2206. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2207. break;
  2208. case CHIP_FIJI:
  2209. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2210. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2211. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2213. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2217. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2220. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2221. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2224. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2225. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2229. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2233. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2237. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2241. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2242. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2243. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2247. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2248. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2250. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2251. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2252. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2253. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2254. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2255. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2256. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2257. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2259. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2260. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2263. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2264. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2267. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2268. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2269. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2271. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2272. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2273. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2275. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2276. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2279. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2280. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2281. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2283. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2284. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2285. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2287. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2288. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2291. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2292. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2295. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2296. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2299. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2300. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2303. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2304. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2307. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2308. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2311. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2312. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2315. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2316. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2319. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2322. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2323. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2327. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2331. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2332. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2333. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2334. NUM_BANKS(ADDR_SURF_8_BANK));
  2335. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2336. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2337. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2338. NUM_BANKS(ADDR_SURF_8_BANK));
  2339. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2342. NUM_BANKS(ADDR_SURF_8_BANK));
  2343. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2344. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2345. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2346. NUM_BANKS(ADDR_SURF_8_BANK));
  2347. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2350. NUM_BANKS(ADDR_SURF_8_BANK));
  2351. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2354. NUM_BANKS(ADDR_SURF_8_BANK));
  2355. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2356. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2357. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2358. NUM_BANKS(ADDR_SURF_8_BANK));
  2359. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2362. NUM_BANKS(ADDR_SURF_8_BANK));
  2363. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2366. NUM_BANKS(ADDR_SURF_8_BANK));
  2367. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2370. NUM_BANKS(ADDR_SURF_8_BANK));
  2371. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2372. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2373. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2374. NUM_BANKS(ADDR_SURF_8_BANK));
  2375. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2376. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2377. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2378. NUM_BANKS(ADDR_SURF_8_BANK));
  2379. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2380. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2381. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2382. NUM_BANKS(ADDR_SURF_8_BANK));
  2383. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2386. NUM_BANKS(ADDR_SURF_4_BANK));
  2387. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2388. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2389. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2390. if (reg_offset != 7)
  2391. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2392. break;
  2393. case CHIP_TONGA:
  2394. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2395. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2396. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2397. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2398. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2401. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2402. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2405. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2406. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2410. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2414. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2418. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2422. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2426. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2427. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2428. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2429. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2430. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2432. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2433. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2434. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2435. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2436. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2437. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2438. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2439. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2440. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2441. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2442. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2443. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2444. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2445. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2447. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2448. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2449. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2452. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2453. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2456. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2457. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2460. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2461. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2463. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2464. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2465. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2467. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2468. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2469. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2472. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2473. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2476. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2477. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2480. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2481. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2484. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2488. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2489. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2491. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2492. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2493. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2496. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2497. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2500. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2503. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2504. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2508. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2509. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2512. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2515. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2516. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2519. NUM_BANKS(ADDR_SURF_16_BANK));
  2520. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2523. NUM_BANKS(ADDR_SURF_16_BANK));
  2524. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2527. NUM_BANKS(ADDR_SURF_16_BANK));
  2528. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2531. NUM_BANKS(ADDR_SURF_16_BANK));
  2532. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2535. NUM_BANKS(ADDR_SURF_16_BANK));
  2536. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2539. NUM_BANKS(ADDR_SURF_16_BANK));
  2540. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2543. NUM_BANKS(ADDR_SURF_16_BANK));
  2544. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2545. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2546. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2547. NUM_BANKS(ADDR_SURF_16_BANK));
  2548. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2551. NUM_BANKS(ADDR_SURF_16_BANK));
  2552. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2555. NUM_BANKS(ADDR_SURF_16_BANK));
  2556. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2557. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2558. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2559. NUM_BANKS(ADDR_SURF_16_BANK));
  2560. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2561. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2562. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2563. NUM_BANKS(ADDR_SURF_8_BANK));
  2564. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2567. NUM_BANKS(ADDR_SURF_4_BANK));
  2568. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2569. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2570. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2571. NUM_BANKS(ADDR_SURF_4_BANK));
  2572. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2573. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2574. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2575. if (reg_offset != 7)
  2576. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2577. break;
  2578. case CHIP_POLARIS11:
  2579. case CHIP_POLARIS12:
  2580. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2581. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2582. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2583. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2584. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2585. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2586. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2588. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2589. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2590. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2591. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2592. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2593. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2594. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2596. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2598. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2600. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2602. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2604. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2606. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2608. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2609. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2610. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2612. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2614. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2615. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2618. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2619. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2620. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2622. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2623. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2624. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2625. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2626. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2627. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2629. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2630. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2631. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2632. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2633. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2634. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2635. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2637. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2638. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2639. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2640. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2641. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2642. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2643. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2644. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2645. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2646. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2647. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2648. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2649. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2650. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2651. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2652. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2653. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2654. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2655. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2656. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2657. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2658. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2659. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2660. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2661. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2662. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2663. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2664. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2665. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2666. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2667. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2668. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2669. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2670. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2671. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2672. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2673. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2674. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2675. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2676. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2677. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2678. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2679. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2681. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2682. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2683. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2685. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2686. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2689. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2690. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2694. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2698. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2701. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2702. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2705. NUM_BANKS(ADDR_SURF_16_BANK));
  2706. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2707. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2708. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2709. NUM_BANKS(ADDR_SURF_16_BANK));
  2710. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2711. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2712. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2713. NUM_BANKS(ADDR_SURF_16_BANK));
  2714. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2715. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2716. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2717. NUM_BANKS(ADDR_SURF_16_BANK));
  2718. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2719. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2720. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2721. NUM_BANKS(ADDR_SURF_16_BANK));
  2722. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2723. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2724. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2725. NUM_BANKS(ADDR_SURF_16_BANK));
  2726. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2727. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2728. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2729. NUM_BANKS(ADDR_SURF_16_BANK));
  2730. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2731. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2732. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2733. NUM_BANKS(ADDR_SURF_16_BANK));
  2734. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2735. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2736. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2737. NUM_BANKS(ADDR_SURF_16_BANK));
  2738. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2739. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2740. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2741. NUM_BANKS(ADDR_SURF_16_BANK));
  2742. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2743. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2744. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2745. NUM_BANKS(ADDR_SURF_16_BANK));
  2746. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2747. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2748. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2749. NUM_BANKS(ADDR_SURF_16_BANK));
  2750. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2751. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2752. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2753. NUM_BANKS(ADDR_SURF_8_BANK));
  2754. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2755. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2756. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2757. NUM_BANKS(ADDR_SURF_4_BANK));
  2758. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2759. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2760. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2761. if (reg_offset != 7)
  2762. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2763. break;
  2764. case CHIP_POLARIS10:
  2765. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2766. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2767. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2768. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2769. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2770. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2771. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2773. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2774. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2775. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2777. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2778. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2781. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2782. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2783. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2785. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2786. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2787. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2789. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2790. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2791. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2793. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2794. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2795. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2797. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2798. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2799. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2800. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2801. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2803. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2804. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2806. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2807. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2808. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2809. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2810. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2811. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2812. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2815. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2816. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2818. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2819. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2820. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2822. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2823. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2824. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2825. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2826. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2827. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2828. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2829. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2830. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2831. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2832. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2833. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2834. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2835. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2836. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2837. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2838. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2839. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2840. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2841. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2842. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2843. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2844. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2845. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2846. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2847. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2848. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2849. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2850. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2851. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2852. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2853. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2854. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2855. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2856. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2857. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2858. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2859. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2860. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2861. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2862. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2863. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2864. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2866. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2867. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2868. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2870. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2871. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2875. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2879. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2883. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2887. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2888. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2889. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2890. NUM_BANKS(ADDR_SURF_16_BANK));
  2891. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2892. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2893. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2894. NUM_BANKS(ADDR_SURF_16_BANK));
  2895. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2896. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2897. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2898. NUM_BANKS(ADDR_SURF_16_BANK));
  2899. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2900. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2901. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2902. NUM_BANKS(ADDR_SURF_16_BANK));
  2903. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2904. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2905. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2906. NUM_BANKS(ADDR_SURF_16_BANK));
  2907. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2908. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2909. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2910. NUM_BANKS(ADDR_SURF_16_BANK));
  2911. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2912. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2913. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2914. NUM_BANKS(ADDR_SURF_16_BANK));
  2915. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2916. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2917. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2918. NUM_BANKS(ADDR_SURF_16_BANK));
  2919. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2920. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2921. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2922. NUM_BANKS(ADDR_SURF_16_BANK));
  2923. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2924. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2925. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2926. NUM_BANKS(ADDR_SURF_16_BANK));
  2927. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2928. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2929. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2930. NUM_BANKS(ADDR_SURF_16_BANK));
  2931. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2932. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2933. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2934. NUM_BANKS(ADDR_SURF_8_BANK));
  2935. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2936. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2937. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2938. NUM_BANKS(ADDR_SURF_4_BANK));
  2939. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2940. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2941. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2942. NUM_BANKS(ADDR_SURF_4_BANK));
  2943. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2944. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2945. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2946. if (reg_offset != 7)
  2947. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2948. break;
  2949. case CHIP_STONEY:
  2950. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2951. PIPE_CONFIG(ADDR_SURF_P2) |
  2952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2954. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2955. PIPE_CONFIG(ADDR_SURF_P2) |
  2956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2958. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2959. PIPE_CONFIG(ADDR_SURF_P2) |
  2960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2961. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2962. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2963. PIPE_CONFIG(ADDR_SURF_P2) |
  2964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2966. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2967. PIPE_CONFIG(ADDR_SURF_P2) |
  2968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2970. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2971. PIPE_CONFIG(ADDR_SURF_P2) |
  2972. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2974. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2975. PIPE_CONFIG(ADDR_SURF_P2) |
  2976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2978. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2979. PIPE_CONFIG(ADDR_SURF_P2));
  2980. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2981. PIPE_CONFIG(ADDR_SURF_P2) |
  2982. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2984. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2985. PIPE_CONFIG(ADDR_SURF_P2) |
  2986. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2988. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2989. PIPE_CONFIG(ADDR_SURF_P2) |
  2990. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2992. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2993. PIPE_CONFIG(ADDR_SURF_P2) |
  2994. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2996. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2997. PIPE_CONFIG(ADDR_SURF_P2) |
  2998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3000. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3001. PIPE_CONFIG(ADDR_SURF_P2) |
  3002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3004. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3005. PIPE_CONFIG(ADDR_SURF_P2) |
  3006. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3008. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3009. PIPE_CONFIG(ADDR_SURF_P2) |
  3010. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3012. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3013. PIPE_CONFIG(ADDR_SURF_P2) |
  3014. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3016. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3017. PIPE_CONFIG(ADDR_SURF_P2) |
  3018. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3020. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3021. PIPE_CONFIG(ADDR_SURF_P2) |
  3022. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3024. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3025. PIPE_CONFIG(ADDR_SURF_P2) |
  3026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3028. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3029. PIPE_CONFIG(ADDR_SURF_P2) |
  3030. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3032. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3036. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3037. PIPE_CONFIG(ADDR_SURF_P2) |
  3038. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3040. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3041. PIPE_CONFIG(ADDR_SURF_P2) |
  3042. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3044. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3048. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3049. PIPE_CONFIG(ADDR_SURF_P2) |
  3050. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3052. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3055. NUM_BANKS(ADDR_SURF_8_BANK));
  3056. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3059. NUM_BANKS(ADDR_SURF_8_BANK));
  3060. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3063. NUM_BANKS(ADDR_SURF_8_BANK));
  3064. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3067. NUM_BANKS(ADDR_SURF_8_BANK));
  3068. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3071. NUM_BANKS(ADDR_SURF_8_BANK));
  3072. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3075. NUM_BANKS(ADDR_SURF_8_BANK));
  3076. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3079. NUM_BANKS(ADDR_SURF_8_BANK));
  3080. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3083. NUM_BANKS(ADDR_SURF_16_BANK));
  3084. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3087. NUM_BANKS(ADDR_SURF_16_BANK));
  3088. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3091. NUM_BANKS(ADDR_SURF_16_BANK));
  3092. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3095. NUM_BANKS(ADDR_SURF_16_BANK));
  3096. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3099. NUM_BANKS(ADDR_SURF_16_BANK));
  3100. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3103. NUM_BANKS(ADDR_SURF_16_BANK));
  3104. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3107. NUM_BANKS(ADDR_SURF_8_BANK));
  3108. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3109. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3110. reg_offset != 23)
  3111. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3112. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3113. if (reg_offset != 7)
  3114. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3115. break;
  3116. default:
  3117. dev_warn(adev->dev,
  3118. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3119. adev->asic_type);
  3120. case CHIP_CARRIZO:
  3121. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3122. PIPE_CONFIG(ADDR_SURF_P2) |
  3123. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3124. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3125. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3126. PIPE_CONFIG(ADDR_SURF_P2) |
  3127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3129. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3130. PIPE_CONFIG(ADDR_SURF_P2) |
  3131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3133. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3134. PIPE_CONFIG(ADDR_SURF_P2) |
  3135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3137. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3138. PIPE_CONFIG(ADDR_SURF_P2) |
  3139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3141. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3142. PIPE_CONFIG(ADDR_SURF_P2) |
  3143. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3144. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3145. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3146. PIPE_CONFIG(ADDR_SURF_P2) |
  3147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3148. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3149. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3150. PIPE_CONFIG(ADDR_SURF_P2));
  3151. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3152. PIPE_CONFIG(ADDR_SURF_P2) |
  3153. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3155. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3156. PIPE_CONFIG(ADDR_SURF_P2) |
  3157. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3159. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3160. PIPE_CONFIG(ADDR_SURF_P2) |
  3161. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3163. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3164. PIPE_CONFIG(ADDR_SURF_P2) |
  3165. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3167. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3168. PIPE_CONFIG(ADDR_SURF_P2) |
  3169. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3171. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3172. PIPE_CONFIG(ADDR_SURF_P2) |
  3173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3175. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3176. PIPE_CONFIG(ADDR_SURF_P2) |
  3177. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3179. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3180. PIPE_CONFIG(ADDR_SURF_P2) |
  3181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3183. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3184. PIPE_CONFIG(ADDR_SURF_P2) |
  3185. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3187. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3188. PIPE_CONFIG(ADDR_SURF_P2) |
  3189. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3191. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3192. PIPE_CONFIG(ADDR_SURF_P2) |
  3193. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3195. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3196. PIPE_CONFIG(ADDR_SURF_P2) |
  3197. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3199. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3200. PIPE_CONFIG(ADDR_SURF_P2) |
  3201. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3203. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3204. PIPE_CONFIG(ADDR_SURF_P2) |
  3205. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3207. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3208. PIPE_CONFIG(ADDR_SURF_P2) |
  3209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3211. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3212. PIPE_CONFIG(ADDR_SURF_P2) |
  3213. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3215. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3216. PIPE_CONFIG(ADDR_SURF_P2) |
  3217. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3219. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3220. PIPE_CONFIG(ADDR_SURF_P2) |
  3221. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3223. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3224. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3225. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3226. NUM_BANKS(ADDR_SURF_8_BANK));
  3227. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3228. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3229. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3230. NUM_BANKS(ADDR_SURF_8_BANK));
  3231. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3234. NUM_BANKS(ADDR_SURF_8_BANK));
  3235. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3236. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3237. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3238. NUM_BANKS(ADDR_SURF_8_BANK));
  3239. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3242. NUM_BANKS(ADDR_SURF_8_BANK));
  3243. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3246. NUM_BANKS(ADDR_SURF_8_BANK));
  3247. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3250. NUM_BANKS(ADDR_SURF_8_BANK));
  3251. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3254. NUM_BANKS(ADDR_SURF_16_BANK));
  3255. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3258. NUM_BANKS(ADDR_SURF_16_BANK));
  3259. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3262. NUM_BANKS(ADDR_SURF_16_BANK));
  3263. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3266. NUM_BANKS(ADDR_SURF_16_BANK));
  3267. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3270. NUM_BANKS(ADDR_SURF_16_BANK));
  3271. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3274. NUM_BANKS(ADDR_SURF_16_BANK));
  3275. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3278. NUM_BANKS(ADDR_SURF_8_BANK));
  3279. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3280. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3281. reg_offset != 23)
  3282. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3283. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3284. if (reg_offset != 7)
  3285. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3286. break;
  3287. }
  3288. }
  3289. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3290. u32 se_num, u32 sh_num, u32 instance)
  3291. {
  3292. u32 data;
  3293. if (instance == 0xffffffff)
  3294. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3295. else
  3296. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3297. if (se_num == 0xffffffff)
  3298. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3299. else
  3300. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3301. if (sh_num == 0xffffffff)
  3302. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3303. else
  3304. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3305. WREG32(mmGRBM_GFX_INDEX, data);
  3306. }
  3307. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3308. {
  3309. u32 data, mask;
  3310. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3311. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3312. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3313. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3314. adev->gfx.config.max_sh_per_se);
  3315. return (~data) & mask;
  3316. }
  3317. static void
  3318. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3319. {
  3320. switch (adev->asic_type) {
  3321. case CHIP_FIJI:
  3322. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3323. RB_XSEL2(1) | PKR_MAP(2) |
  3324. PKR_XSEL(1) | PKR_YSEL(1) |
  3325. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3326. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3327. SE_PAIR_YSEL(2);
  3328. break;
  3329. case CHIP_TONGA:
  3330. case CHIP_POLARIS10:
  3331. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3332. SE_XSEL(1) | SE_YSEL(1);
  3333. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3334. SE_PAIR_YSEL(2);
  3335. break;
  3336. case CHIP_TOPAZ:
  3337. case CHIP_CARRIZO:
  3338. *rconf |= RB_MAP_PKR0(2);
  3339. *rconf1 |= 0x0;
  3340. break;
  3341. case CHIP_POLARIS11:
  3342. case CHIP_POLARIS12:
  3343. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3344. SE_XSEL(1) | SE_YSEL(1);
  3345. *rconf1 |= 0x0;
  3346. break;
  3347. case CHIP_STONEY:
  3348. *rconf |= 0x0;
  3349. *rconf1 |= 0x0;
  3350. break;
  3351. default:
  3352. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3353. break;
  3354. }
  3355. }
  3356. static void
  3357. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3358. u32 raster_config, u32 raster_config_1,
  3359. unsigned rb_mask, unsigned num_rb)
  3360. {
  3361. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3362. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3363. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3364. unsigned rb_per_se = num_rb / num_se;
  3365. unsigned se_mask[4];
  3366. unsigned se;
  3367. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3368. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3369. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3370. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3371. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3372. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3373. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3374. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3375. (!se_mask[2] && !se_mask[3]))) {
  3376. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3377. if (!se_mask[0] && !se_mask[1]) {
  3378. raster_config_1 |=
  3379. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3380. } else {
  3381. raster_config_1 |=
  3382. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3383. }
  3384. }
  3385. for (se = 0; se < num_se; se++) {
  3386. unsigned raster_config_se = raster_config;
  3387. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3388. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3389. int idx = (se / 2) * 2;
  3390. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3391. raster_config_se &= ~SE_MAP_MASK;
  3392. if (!se_mask[idx]) {
  3393. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3394. } else {
  3395. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3396. }
  3397. }
  3398. pkr0_mask &= rb_mask;
  3399. pkr1_mask &= rb_mask;
  3400. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3401. raster_config_se &= ~PKR_MAP_MASK;
  3402. if (!pkr0_mask) {
  3403. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3404. } else {
  3405. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3406. }
  3407. }
  3408. if (rb_per_se >= 2) {
  3409. unsigned rb0_mask = 1 << (se * rb_per_se);
  3410. unsigned rb1_mask = rb0_mask << 1;
  3411. rb0_mask &= rb_mask;
  3412. rb1_mask &= rb_mask;
  3413. if (!rb0_mask || !rb1_mask) {
  3414. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3415. if (!rb0_mask) {
  3416. raster_config_se |=
  3417. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3418. } else {
  3419. raster_config_se |=
  3420. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3421. }
  3422. }
  3423. if (rb_per_se > 2) {
  3424. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3425. rb1_mask = rb0_mask << 1;
  3426. rb0_mask &= rb_mask;
  3427. rb1_mask &= rb_mask;
  3428. if (!rb0_mask || !rb1_mask) {
  3429. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3430. if (!rb0_mask) {
  3431. raster_config_se |=
  3432. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3433. } else {
  3434. raster_config_se |=
  3435. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3436. }
  3437. }
  3438. }
  3439. }
  3440. /* GRBM_GFX_INDEX has a different offset on VI */
  3441. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3442. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3443. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3444. }
  3445. /* GRBM_GFX_INDEX has a different offset on VI */
  3446. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3447. }
  3448. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3449. {
  3450. int i, j;
  3451. u32 data;
  3452. u32 raster_config = 0, raster_config_1 = 0;
  3453. u32 active_rbs = 0;
  3454. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3455. adev->gfx.config.max_sh_per_se;
  3456. unsigned num_rb_pipes;
  3457. mutex_lock(&adev->grbm_idx_mutex);
  3458. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3459. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3460. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3461. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3462. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3463. rb_bitmap_width_per_sh);
  3464. }
  3465. }
  3466. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3467. adev->gfx.config.backend_enable_mask = active_rbs;
  3468. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3469. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3470. adev->gfx.config.max_shader_engines, 16);
  3471. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3472. if (!adev->gfx.config.backend_enable_mask ||
  3473. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3474. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3475. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3476. } else {
  3477. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3478. adev->gfx.config.backend_enable_mask,
  3479. num_rb_pipes);
  3480. }
  3481. /* cache the values for userspace */
  3482. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3483. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3484. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3485. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3486. RREG32(mmCC_RB_BACKEND_DISABLE);
  3487. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3488. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3489. adev->gfx.config.rb_config[i][j].raster_config =
  3490. RREG32(mmPA_SC_RASTER_CONFIG);
  3491. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3492. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3493. }
  3494. }
  3495. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3496. mutex_unlock(&adev->grbm_idx_mutex);
  3497. }
  3498. /**
  3499. * gfx_v8_0_init_compute_vmid - gart enable
  3500. *
  3501. * @adev: amdgpu_device pointer
  3502. *
  3503. * Initialize compute vmid sh_mem registers
  3504. *
  3505. */
  3506. #define DEFAULT_SH_MEM_BASES (0x6000)
  3507. #define FIRST_COMPUTE_VMID (8)
  3508. #define LAST_COMPUTE_VMID (16)
  3509. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3510. {
  3511. int i;
  3512. uint32_t sh_mem_config;
  3513. uint32_t sh_mem_bases;
  3514. /*
  3515. * Configure apertures:
  3516. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3517. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3518. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3519. */
  3520. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3521. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3522. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3523. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3524. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3525. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3526. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3527. mutex_lock(&adev->srbm_mutex);
  3528. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3529. vi_srbm_select(adev, 0, 0, 0, i);
  3530. /* CP and shaders */
  3531. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3532. WREG32(mmSH_MEM_APE1_BASE, 1);
  3533. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3534. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3535. }
  3536. vi_srbm_select(adev, 0, 0, 0, 0);
  3537. mutex_unlock(&adev->srbm_mutex);
  3538. }
  3539. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3540. {
  3541. switch (adev->asic_type) {
  3542. default:
  3543. adev->gfx.config.double_offchip_lds_buf = 1;
  3544. break;
  3545. case CHIP_CARRIZO:
  3546. case CHIP_STONEY:
  3547. adev->gfx.config.double_offchip_lds_buf = 0;
  3548. break;
  3549. }
  3550. }
  3551. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3552. {
  3553. u32 tmp, sh_static_mem_cfg;
  3554. int i;
  3555. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3556. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3557. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3558. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3559. gfx_v8_0_tiling_mode_table_init(adev);
  3560. gfx_v8_0_setup_rb(adev);
  3561. gfx_v8_0_get_cu_info(adev);
  3562. gfx_v8_0_config_init(adev);
  3563. /* XXX SH_MEM regs */
  3564. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3565. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3566. SWIZZLE_ENABLE, 1);
  3567. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3568. ELEMENT_SIZE, 1);
  3569. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3570. INDEX_STRIDE, 3);
  3571. mutex_lock(&adev->srbm_mutex);
  3572. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3573. vi_srbm_select(adev, 0, 0, 0, i);
  3574. /* CP and shaders */
  3575. if (i == 0) {
  3576. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3577. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3578. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3579. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3580. WREG32(mmSH_MEM_CONFIG, tmp);
  3581. WREG32(mmSH_MEM_BASES, 0);
  3582. } else {
  3583. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3584. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3585. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3586. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3587. WREG32(mmSH_MEM_CONFIG, tmp);
  3588. tmp = adev->mc.shared_aperture_start >> 48;
  3589. WREG32(mmSH_MEM_BASES, tmp);
  3590. }
  3591. WREG32(mmSH_MEM_APE1_BASE, 1);
  3592. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3593. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3594. }
  3595. vi_srbm_select(adev, 0, 0, 0, 0);
  3596. mutex_unlock(&adev->srbm_mutex);
  3597. gfx_v8_0_init_compute_vmid(adev);
  3598. mutex_lock(&adev->grbm_idx_mutex);
  3599. /*
  3600. * making sure that the following register writes will be broadcasted
  3601. * to all the shaders
  3602. */
  3603. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3604. WREG32(mmPA_SC_FIFO_SIZE,
  3605. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3606. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3607. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3608. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3609. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3610. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3611. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3612. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3613. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3614. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3615. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3616. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3617. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3618. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3619. mutex_unlock(&adev->grbm_idx_mutex);
  3620. }
  3621. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3622. {
  3623. u32 i, j, k;
  3624. u32 mask;
  3625. mutex_lock(&adev->grbm_idx_mutex);
  3626. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3627. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3628. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3629. for (k = 0; k < adev->usec_timeout; k++) {
  3630. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3631. break;
  3632. udelay(1);
  3633. }
  3634. }
  3635. }
  3636. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3637. mutex_unlock(&adev->grbm_idx_mutex);
  3638. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3639. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3640. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3641. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3642. for (k = 0; k < adev->usec_timeout; k++) {
  3643. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3644. break;
  3645. udelay(1);
  3646. }
  3647. }
  3648. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3649. bool enable)
  3650. {
  3651. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3652. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3653. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3654. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3655. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3656. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3657. }
  3658. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3659. {
  3660. /* csib */
  3661. WREG32(mmRLC_CSIB_ADDR_HI,
  3662. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3663. WREG32(mmRLC_CSIB_ADDR_LO,
  3664. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3665. WREG32(mmRLC_CSIB_LENGTH,
  3666. adev->gfx.rlc.clear_state_size);
  3667. }
  3668. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3669. int ind_offset,
  3670. int list_size,
  3671. int *unique_indices,
  3672. int *indices_count,
  3673. int max_indices,
  3674. int *ind_start_offsets,
  3675. int *offset_count,
  3676. int max_offset)
  3677. {
  3678. int indices;
  3679. bool new_entry = true;
  3680. for (; ind_offset < list_size; ind_offset++) {
  3681. if (new_entry) {
  3682. new_entry = false;
  3683. ind_start_offsets[*offset_count] = ind_offset;
  3684. *offset_count = *offset_count + 1;
  3685. BUG_ON(*offset_count >= max_offset);
  3686. }
  3687. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3688. new_entry = true;
  3689. continue;
  3690. }
  3691. ind_offset += 2;
  3692. /* look for the matching indice */
  3693. for (indices = 0;
  3694. indices < *indices_count;
  3695. indices++) {
  3696. if (unique_indices[indices] ==
  3697. register_list_format[ind_offset])
  3698. break;
  3699. }
  3700. if (indices >= *indices_count) {
  3701. unique_indices[*indices_count] =
  3702. register_list_format[ind_offset];
  3703. indices = *indices_count;
  3704. *indices_count = *indices_count + 1;
  3705. BUG_ON(*indices_count >= max_indices);
  3706. }
  3707. register_list_format[ind_offset] = indices;
  3708. }
  3709. }
  3710. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3711. {
  3712. int i, temp, data;
  3713. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3714. int indices_count = 0;
  3715. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3716. int offset_count = 0;
  3717. int list_size;
  3718. unsigned int *register_list_format =
  3719. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3720. if (!register_list_format)
  3721. return -ENOMEM;
  3722. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3723. adev->gfx.rlc.reg_list_format_size_bytes);
  3724. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3725. RLC_FormatDirectRegListLength,
  3726. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3727. unique_indices,
  3728. &indices_count,
  3729. sizeof(unique_indices) / sizeof(int),
  3730. indirect_start_offsets,
  3731. &offset_count,
  3732. sizeof(indirect_start_offsets)/sizeof(int));
  3733. /* save and restore list */
  3734. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3735. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3736. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3737. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3738. /* indirect list */
  3739. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3740. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3741. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3742. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3743. list_size = list_size >> 1;
  3744. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3745. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3746. /* starting offsets starts */
  3747. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3748. adev->gfx.rlc.starting_offsets_start);
  3749. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3750. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3751. indirect_start_offsets[i]);
  3752. /* unique indices */
  3753. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3754. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3755. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3756. if (unique_indices[i] != 0) {
  3757. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3758. WREG32(data + i, unique_indices[i] >> 20);
  3759. }
  3760. }
  3761. kfree(register_list_format);
  3762. return 0;
  3763. }
  3764. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3765. {
  3766. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3767. }
  3768. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3769. {
  3770. uint32_t data;
  3771. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3772. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3773. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3774. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3775. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3776. WREG32(mmRLC_PG_DELAY, data);
  3777. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3778. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3779. }
  3780. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3781. bool enable)
  3782. {
  3783. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3784. }
  3785. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3786. bool enable)
  3787. {
  3788. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3789. }
  3790. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3791. {
  3792. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3793. }
  3794. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3795. {
  3796. if ((adev->asic_type == CHIP_CARRIZO) ||
  3797. (adev->asic_type == CHIP_STONEY)) {
  3798. gfx_v8_0_init_csb(adev);
  3799. gfx_v8_0_init_save_restore_list(adev);
  3800. gfx_v8_0_enable_save_restore_machine(adev);
  3801. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3802. gfx_v8_0_init_power_gating(adev);
  3803. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3804. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3805. (adev->asic_type == CHIP_POLARIS12)) {
  3806. gfx_v8_0_init_csb(adev);
  3807. gfx_v8_0_init_save_restore_list(adev);
  3808. gfx_v8_0_enable_save_restore_machine(adev);
  3809. gfx_v8_0_init_power_gating(adev);
  3810. }
  3811. }
  3812. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3813. {
  3814. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3815. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3816. gfx_v8_0_wait_for_rlc_serdes(adev);
  3817. }
  3818. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3819. {
  3820. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3821. udelay(50);
  3822. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3823. udelay(50);
  3824. }
  3825. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3826. {
  3827. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3828. /* carrizo do enable cp interrupt after cp inited */
  3829. if (!(adev->flags & AMD_IS_APU))
  3830. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3831. udelay(50);
  3832. }
  3833. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3834. {
  3835. const struct rlc_firmware_header_v2_0 *hdr;
  3836. const __le32 *fw_data;
  3837. unsigned i, fw_size;
  3838. if (!adev->gfx.rlc_fw)
  3839. return -EINVAL;
  3840. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3841. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3842. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3843. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3844. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3845. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3846. for (i = 0; i < fw_size; i++)
  3847. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3848. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3849. return 0;
  3850. }
  3851. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3852. {
  3853. int r;
  3854. u32 tmp;
  3855. gfx_v8_0_rlc_stop(adev);
  3856. /* disable CG */
  3857. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3858. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3859. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3860. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3861. if (adev->asic_type == CHIP_POLARIS11 ||
  3862. adev->asic_type == CHIP_POLARIS10 ||
  3863. adev->asic_type == CHIP_POLARIS12) {
  3864. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3865. tmp &= ~0x3;
  3866. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3867. }
  3868. /* disable PG */
  3869. WREG32(mmRLC_PG_CNTL, 0);
  3870. gfx_v8_0_rlc_reset(adev);
  3871. gfx_v8_0_init_pg(adev);
  3872. if (!adev->pp_enabled) {
  3873. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3874. /* legacy rlc firmware loading */
  3875. r = gfx_v8_0_rlc_load_microcode(adev);
  3876. if (r)
  3877. return r;
  3878. } else {
  3879. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3880. AMDGPU_UCODE_ID_RLC_G);
  3881. if (r)
  3882. return -EINVAL;
  3883. }
  3884. }
  3885. gfx_v8_0_rlc_start(adev);
  3886. return 0;
  3887. }
  3888. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3889. {
  3890. int i;
  3891. u32 tmp = RREG32(mmCP_ME_CNTL);
  3892. if (enable) {
  3893. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3894. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3895. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3896. } else {
  3897. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3898. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3899. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3900. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3901. adev->gfx.gfx_ring[i].ready = false;
  3902. }
  3903. WREG32(mmCP_ME_CNTL, tmp);
  3904. udelay(50);
  3905. }
  3906. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3907. {
  3908. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3909. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3910. const struct gfx_firmware_header_v1_0 *me_hdr;
  3911. const __le32 *fw_data;
  3912. unsigned i, fw_size;
  3913. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3914. return -EINVAL;
  3915. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3916. adev->gfx.pfp_fw->data;
  3917. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3918. adev->gfx.ce_fw->data;
  3919. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3920. adev->gfx.me_fw->data;
  3921. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3922. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3923. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3924. gfx_v8_0_cp_gfx_enable(adev, false);
  3925. /* PFP */
  3926. fw_data = (const __le32 *)
  3927. (adev->gfx.pfp_fw->data +
  3928. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3929. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3930. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3931. for (i = 0; i < fw_size; i++)
  3932. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3933. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3934. /* CE */
  3935. fw_data = (const __le32 *)
  3936. (adev->gfx.ce_fw->data +
  3937. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3938. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3939. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3940. for (i = 0; i < fw_size; i++)
  3941. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3942. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3943. /* ME */
  3944. fw_data = (const __le32 *)
  3945. (adev->gfx.me_fw->data +
  3946. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3947. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3948. WREG32(mmCP_ME_RAM_WADDR, 0);
  3949. for (i = 0; i < fw_size; i++)
  3950. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3951. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3952. return 0;
  3953. }
  3954. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3955. {
  3956. u32 count = 0;
  3957. const struct cs_section_def *sect = NULL;
  3958. const struct cs_extent_def *ext = NULL;
  3959. /* begin clear state */
  3960. count += 2;
  3961. /* context control state */
  3962. count += 3;
  3963. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3964. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3965. if (sect->id == SECT_CONTEXT)
  3966. count += 2 + ext->reg_count;
  3967. else
  3968. return 0;
  3969. }
  3970. }
  3971. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3972. count += 4;
  3973. /* end clear state */
  3974. count += 2;
  3975. /* clear state */
  3976. count += 2;
  3977. return count;
  3978. }
  3979. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3980. {
  3981. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3982. const struct cs_section_def *sect = NULL;
  3983. const struct cs_extent_def *ext = NULL;
  3984. int r, i;
  3985. /* init the CP */
  3986. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3987. WREG32(mmCP_ENDIAN_SWAP, 0);
  3988. WREG32(mmCP_DEVICE_ID, 1);
  3989. gfx_v8_0_cp_gfx_enable(adev, true);
  3990. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3991. if (r) {
  3992. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3993. return r;
  3994. }
  3995. /* clear state buffer */
  3996. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3997. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3998. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3999. amdgpu_ring_write(ring, 0x80000000);
  4000. amdgpu_ring_write(ring, 0x80000000);
  4001. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4002. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4003. if (sect->id == SECT_CONTEXT) {
  4004. amdgpu_ring_write(ring,
  4005. PACKET3(PACKET3_SET_CONTEXT_REG,
  4006. ext->reg_count));
  4007. amdgpu_ring_write(ring,
  4008. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4009. for (i = 0; i < ext->reg_count; i++)
  4010. amdgpu_ring_write(ring, ext->extent[i]);
  4011. }
  4012. }
  4013. }
  4014. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4015. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4016. switch (adev->asic_type) {
  4017. case CHIP_TONGA:
  4018. case CHIP_POLARIS10:
  4019. amdgpu_ring_write(ring, 0x16000012);
  4020. amdgpu_ring_write(ring, 0x0000002A);
  4021. break;
  4022. case CHIP_POLARIS11:
  4023. case CHIP_POLARIS12:
  4024. amdgpu_ring_write(ring, 0x16000012);
  4025. amdgpu_ring_write(ring, 0x00000000);
  4026. break;
  4027. case CHIP_FIJI:
  4028. amdgpu_ring_write(ring, 0x3a00161a);
  4029. amdgpu_ring_write(ring, 0x0000002e);
  4030. break;
  4031. case CHIP_CARRIZO:
  4032. amdgpu_ring_write(ring, 0x00000002);
  4033. amdgpu_ring_write(ring, 0x00000000);
  4034. break;
  4035. case CHIP_TOPAZ:
  4036. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4037. 0x00000000 : 0x00000002);
  4038. amdgpu_ring_write(ring, 0x00000000);
  4039. break;
  4040. case CHIP_STONEY:
  4041. amdgpu_ring_write(ring, 0x00000000);
  4042. amdgpu_ring_write(ring, 0x00000000);
  4043. break;
  4044. default:
  4045. BUG();
  4046. }
  4047. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4048. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4049. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4050. amdgpu_ring_write(ring, 0);
  4051. /* init the CE partitions */
  4052. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4053. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4054. amdgpu_ring_write(ring, 0x8000);
  4055. amdgpu_ring_write(ring, 0x8000);
  4056. amdgpu_ring_commit(ring);
  4057. return 0;
  4058. }
  4059. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4060. {
  4061. u32 tmp;
  4062. /* no gfx doorbells on iceland */
  4063. if (adev->asic_type == CHIP_TOPAZ)
  4064. return;
  4065. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4066. if (ring->use_doorbell) {
  4067. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4068. DOORBELL_OFFSET, ring->doorbell_index);
  4069. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4070. DOORBELL_HIT, 0);
  4071. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4072. DOORBELL_EN, 1);
  4073. } else {
  4074. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4075. }
  4076. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4077. if (adev->flags & AMD_IS_APU)
  4078. return;
  4079. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4080. DOORBELL_RANGE_LOWER,
  4081. AMDGPU_DOORBELL_GFX_RING0);
  4082. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4083. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4084. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4085. }
  4086. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4087. {
  4088. struct amdgpu_ring *ring;
  4089. u32 tmp;
  4090. u32 rb_bufsz;
  4091. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4092. int r;
  4093. /* Set the write pointer delay */
  4094. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4095. /* set the RB to use vmid 0 */
  4096. WREG32(mmCP_RB_VMID, 0);
  4097. /* Set ring buffer size */
  4098. ring = &adev->gfx.gfx_ring[0];
  4099. rb_bufsz = order_base_2(ring->ring_size / 8);
  4100. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4101. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4102. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4103. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4104. #ifdef __BIG_ENDIAN
  4105. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4106. #endif
  4107. WREG32(mmCP_RB0_CNTL, tmp);
  4108. /* Initialize the ring buffer's read and write pointers */
  4109. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4110. ring->wptr = 0;
  4111. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4112. /* set the wb address wether it's enabled or not */
  4113. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4114. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4115. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4116. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4117. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4118. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4119. mdelay(1);
  4120. WREG32(mmCP_RB0_CNTL, tmp);
  4121. rb_addr = ring->gpu_addr >> 8;
  4122. WREG32(mmCP_RB0_BASE, rb_addr);
  4123. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4124. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4125. /* start the ring */
  4126. amdgpu_ring_clear_ring(ring);
  4127. gfx_v8_0_cp_gfx_start(adev);
  4128. ring->ready = true;
  4129. r = amdgpu_ring_test_ring(ring);
  4130. if (r)
  4131. ring->ready = false;
  4132. return r;
  4133. }
  4134. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4135. {
  4136. int i;
  4137. if (enable) {
  4138. WREG32(mmCP_MEC_CNTL, 0);
  4139. } else {
  4140. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4141. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4142. adev->gfx.compute_ring[i].ready = false;
  4143. adev->gfx.kiq.ring.ready = false;
  4144. }
  4145. udelay(50);
  4146. }
  4147. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4148. {
  4149. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4150. const __le32 *fw_data;
  4151. unsigned i, fw_size;
  4152. if (!adev->gfx.mec_fw)
  4153. return -EINVAL;
  4154. gfx_v8_0_cp_compute_enable(adev, false);
  4155. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4156. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4157. fw_data = (const __le32 *)
  4158. (adev->gfx.mec_fw->data +
  4159. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4160. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4161. /* MEC1 */
  4162. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4163. for (i = 0; i < fw_size; i++)
  4164. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4165. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4166. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4167. if (adev->gfx.mec2_fw) {
  4168. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4169. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4170. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4171. fw_data = (const __le32 *)
  4172. (adev->gfx.mec2_fw->data +
  4173. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4174. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4175. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4176. for (i = 0; i < fw_size; i++)
  4177. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4178. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4179. }
  4180. return 0;
  4181. }
  4182. /* KIQ functions */
  4183. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4184. {
  4185. uint32_t tmp;
  4186. struct amdgpu_device *adev = ring->adev;
  4187. /* tell RLC which is KIQ queue */
  4188. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4189. tmp &= 0xffffff00;
  4190. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4191. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4192. tmp |= 0x80;
  4193. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4194. }
  4195. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4196. {
  4197. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4198. uint32_t scratch, tmp = 0;
  4199. uint64_t queue_mask = 0;
  4200. int r, i;
  4201. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4202. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4203. continue;
  4204. /* This situation may be hit in the future if a new HW
  4205. * generation exposes more than 64 queues. If so, the
  4206. * definition of queue_mask needs updating */
  4207. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  4208. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4209. break;
  4210. }
  4211. queue_mask |= (1ull << i);
  4212. }
  4213. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4214. if (r) {
  4215. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4216. return r;
  4217. }
  4218. WREG32(scratch, 0xCAFEDEAD);
  4219. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4220. if (r) {
  4221. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4222. amdgpu_gfx_scratch_free(adev, scratch);
  4223. return r;
  4224. }
  4225. /* set resources */
  4226. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4227. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4228. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4229. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4230. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4231. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4232. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4233. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4234. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4235. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4236. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4237. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4238. /* map queues */
  4239. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4240. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4241. amdgpu_ring_write(kiq_ring,
  4242. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4243. amdgpu_ring_write(kiq_ring,
  4244. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4245. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4246. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4247. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4248. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4249. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4250. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4251. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4252. }
  4253. /* write to scratch for completion */
  4254. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4255. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4256. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4257. amdgpu_ring_commit(kiq_ring);
  4258. for (i = 0; i < adev->usec_timeout; i++) {
  4259. tmp = RREG32(scratch);
  4260. if (tmp == 0xDEADBEEF)
  4261. break;
  4262. DRM_UDELAY(1);
  4263. }
  4264. if (i >= adev->usec_timeout) {
  4265. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4266. scratch, tmp);
  4267. r = -EINVAL;
  4268. }
  4269. amdgpu_gfx_scratch_free(adev, scratch);
  4270. return r;
  4271. }
  4272. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4273. {
  4274. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4275. uint32_t scratch, tmp = 0;
  4276. int r, i;
  4277. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4278. if (r) {
  4279. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4280. return r;
  4281. }
  4282. WREG32(scratch, 0xCAFEDEAD);
  4283. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4284. if (r) {
  4285. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4286. amdgpu_gfx_scratch_free(adev, scratch);
  4287. return r;
  4288. }
  4289. /* unmap queues */
  4290. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4291. amdgpu_ring_write(kiq_ring,
  4292. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4293. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4294. amdgpu_ring_write(kiq_ring, 0);
  4295. amdgpu_ring_write(kiq_ring, 0);
  4296. amdgpu_ring_write(kiq_ring, 0);
  4297. amdgpu_ring_write(kiq_ring, 0);
  4298. /* write to scratch for completion */
  4299. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4300. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4301. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4302. amdgpu_ring_commit(kiq_ring);
  4303. for (i = 0; i < adev->usec_timeout; i++) {
  4304. tmp = RREG32(scratch);
  4305. if (tmp == 0xDEADBEEF)
  4306. break;
  4307. DRM_UDELAY(1);
  4308. }
  4309. if (i >= adev->usec_timeout) {
  4310. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n",
  4311. scratch, tmp);
  4312. r = -EINVAL;
  4313. }
  4314. amdgpu_gfx_scratch_free(adev, scratch);
  4315. return r;
  4316. }
  4317. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4318. {
  4319. int i, r = 0;
  4320. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4321. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4322. for (i = 0; i < adev->usec_timeout; i++) {
  4323. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4324. break;
  4325. udelay(1);
  4326. }
  4327. if (i == adev->usec_timeout)
  4328. r = -ETIMEDOUT;
  4329. }
  4330. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4331. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4332. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4333. return r;
  4334. }
  4335. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4336. {
  4337. struct amdgpu_device *adev = ring->adev;
  4338. struct vi_mqd *mqd = ring->mqd_ptr;
  4339. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4340. uint32_t tmp;
  4341. /* init the mqd struct */
  4342. memset(mqd, 0, sizeof(struct vi_mqd));
  4343. mqd->header = 0xC0310800;
  4344. mqd->compute_pipelinestat_enable = 0x00000001;
  4345. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4346. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4347. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4348. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4349. mqd->compute_misc_reserved = 0x00000003;
  4350. eop_base_addr = ring->eop_gpu_addr >> 8;
  4351. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4352. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4353. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4354. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4355. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4356. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4357. mqd->cp_hqd_eop_control = tmp;
  4358. /* enable doorbell? */
  4359. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4360. CP_HQD_PQ_DOORBELL_CONTROL,
  4361. DOORBELL_EN,
  4362. ring->use_doorbell ? 1 : 0);
  4363. mqd->cp_hqd_pq_doorbell_control = tmp;
  4364. /* set the pointer to the MQD */
  4365. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4366. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4367. /* set MQD vmid to 0 */
  4368. tmp = RREG32(mmCP_MQD_CONTROL);
  4369. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4370. mqd->cp_mqd_control = tmp;
  4371. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4372. hqd_gpu_addr = ring->gpu_addr >> 8;
  4373. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4374. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4375. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4376. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4377. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4378. (order_base_2(ring->ring_size / 4) - 1));
  4379. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4380. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4381. #ifdef __BIG_ENDIAN
  4382. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4383. #endif
  4384. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4385. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4386. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4387. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4388. mqd->cp_hqd_pq_control = tmp;
  4389. /* set the wb address whether it's enabled or not */
  4390. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4391. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4392. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4393. upper_32_bits(wb_gpu_addr) & 0xffff;
  4394. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4395. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4396. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4397. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4398. tmp = 0;
  4399. /* enable the doorbell if requested */
  4400. if (ring->use_doorbell) {
  4401. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4402. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4403. DOORBELL_OFFSET, ring->doorbell_index);
  4404. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4405. DOORBELL_EN, 1);
  4406. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4407. DOORBELL_SOURCE, 0);
  4408. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4409. DOORBELL_HIT, 0);
  4410. }
  4411. mqd->cp_hqd_pq_doorbell_control = tmp;
  4412. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4413. ring->wptr = 0;
  4414. mqd->cp_hqd_pq_wptr = ring->wptr;
  4415. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4416. /* set the vmid for the queue */
  4417. mqd->cp_hqd_vmid = 0;
  4418. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4419. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4420. mqd->cp_hqd_persistent_state = tmp;
  4421. /* set MTYPE */
  4422. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4423. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4424. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4425. mqd->cp_hqd_ib_control = tmp;
  4426. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4427. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4428. mqd->cp_hqd_iq_timer = tmp;
  4429. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4430. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4431. mqd->cp_hqd_ctx_save_control = tmp;
  4432. /* defaults */
  4433. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4434. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4435. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4436. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4437. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4438. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4439. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4440. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4441. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4442. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4443. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4444. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4445. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4446. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4447. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4448. /* activate the queue */
  4449. mqd->cp_hqd_active = 1;
  4450. return 0;
  4451. }
  4452. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4453. struct vi_mqd *mqd)
  4454. {
  4455. uint32_t mqd_reg;
  4456. uint32_t *mqd_data;
  4457. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4458. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4459. /* disable wptr polling */
  4460. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4461. /* program all HQD registers */
  4462. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4463. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4464. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4465. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4466. * on ASICs that do not support context-save.
  4467. * EOP writes/reads can start anywhere in the ring.
  4468. */
  4469. if (adev->asic_type != CHIP_TONGA) {
  4470. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4471. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4472. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4473. }
  4474. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4475. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4476. /* activate the HQD */
  4477. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4478. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4479. return 0;
  4480. }
  4481. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4482. {
  4483. int r = 0;
  4484. struct amdgpu_device *adev = ring->adev;
  4485. struct vi_mqd *mqd = ring->mqd_ptr;
  4486. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4487. gfx_v8_0_kiq_setting(ring);
  4488. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4489. /* reset MQD to a clean status */
  4490. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4491. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4492. /* reset ring buffer */
  4493. ring->wptr = 0;
  4494. amdgpu_ring_clear_ring(ring);
  4495. mutex_lock(&adev->srbm_mutex);
  4496. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4497. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4498. if (r) {
  4499. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4500. goto out_unlock;
  4501. }
  4502. gfx_v8_0_mqd_commit(adev, mqd);
  4503. vi_srbm_select(adev, 0, 0, 0, 0);
  4504. mutex_unlock(&adev->srbm_mutex);
  4505. } else {
  4506. mutex_lock(&adev->srbm_mutex);
  4507. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4508. gfx_v8_0_mqd_init(ring);
  4509. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4510. if (r) {
  4511. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4512. goto out_unlock;
  4513. }
  4514. gfx_v8_0_mqd_commit(adev, mqd);
  4515. vi_srbm_select(adev, 0, 0, 0, 0);
  4516. mutex_unlock(&adev->srbm_mutex);
  4517. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4518. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4519. }
  4520. return r;
  4521. out_unlock:
  4522. vi_srbm_select(adev, 0, 0, 0, 0);
  4523. mutex_unlock(&adev->srbm_mutex);
  4524. return r;
  4525. }
  4526. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4527. {
  4528. struct amdgpu_device *adev = ring->adev;
  4529. struct vi_mqd *mqd = ring->mqd_ptr;
  4530. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4531. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4532. mutex_lock(&adev->srbm_mutex);
  4533. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4534. gfx_v8_0_mqd_init(ring);
  4535. vi_srbm_select(adev, 0, 0, 0, 0);
  4536. mutex_unlock(&adev->srbm_mutex);
  4537. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4538. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4539. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4540. /* reset MQD to a clean status */
  4541. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4542. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4543. /* reset ring buffer */
  4544. ring->wptr = 0;
  4545. amdgpu_ring_clear_ring(ring);
  4546. } else {
  4547. amdgpu_ring_clear_ring(ring);
  4548. }
  4549. return 0;
  4550. }
  4551. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4552. {
  4553. if (adev->asic_type > CHIP_TONGA) {
  4554. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4555. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4556. }
  4557. /* enable doorbells */
  4558. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4559. }
  4560. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4561. {
  4562. struct amdgpu_ring *ring = NULL;
  4563. int r = 0, i;
  4564. gfx_v8_0_cp_compute_enable(adev, true);
  4565. ring = &adev->gfx.kiq.ring;
  4566. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4567. if (unlikely(r != 0))
  4568. goto done;
  4569. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4570. if (!r) {
  4571. r = gfx_v8_0_kiq_init_queue(ring);
  4572. amdgpu_bo_kunmap(ring->mqd_obj);
  4573. ring->mqd_ptr = NULL;
  4574. }
  4575. amdgpu_bo_unreserve(ring->mqd_obj);
  4576. if (r)
  4577. goto done;
  4578. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4579. ring = &adev->gfx.compute_ring[i];
  4580. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4581. if (unlikely(r != 0))
  4582. goto done;
  4583. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4584. if (!r) {
  4585. r = gfx_v8_0_kcq_init_queue(ring);
  4586. amdgpu_bo_kunmap(ring->mqd_obj);
  4587. ring->mqd_ptr = NULL;
  4588. }
  4589. amdgpu_bo_unreserve(ring->mqd_obj);
  4590. if (r)
  4591. goto done;
  4592. }
  4593. gfx_v8_0_set_mec_doorbell_range(adev);
  4594. r = gfx_v8_0_kiq_kcq_enable(adev);
  4595. if (r)
  4596. goto done;
  4597. /* Test KIQ */
  4598. ring = &adev->gfx.kiq.ring;
  4599. ring->ready = true;
  4600. r = amdgpu_ring_test_ring(ring);
  4601. if (r) {
  4602. ring->ready = false;
  4603. goto done;
  4604. }
  4605. /* Test KCQs */
  4606. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4607. ring = &adev->gfx.compute_ring[i];
  4608. ring->ready = true;
  4609. r = amdgpu_ring_test_ring(ring);
  4610. if (r)
  4611. ring->ready = false;
  4612. }
  4613. done:
  4614. return r;
  4615. }
  4616. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4617. {
  4618. int r;
  4619. if (!(adev->flags & AMD_IS_APU))
  4620. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4621. if (!adev->pp_enabled) {
  4622. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4623. /* legacy firmware loading */
  4624. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4625. if (r)
  4626. return r;
  4627. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4628. if (r)
  4629. return r;
  4630. } else {
  4631. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4632. AMDGPU_UCODE_ID_CP_CE);
  4633. if (r)
  4634. return -EINVAL;
  4635. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4636. AMDGPU_UCODE_ID_CP_PFP);
  4637. if (r)
  4638. return -EINVAL;
  4639. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4640. AMDGPU_UCODE_ID_CP_ME);
  4641. if (r)
  4642. return -EINVAL;
  4643. if (adev->asic_type == CHIP_TOPAZ) {
  4644. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4645. if (r)
  4646. return r;
  4647. } else {
  4648. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4649. AMDGPU_UCODE_ID_CP_MEC1);
  4650. if (r)
  4651. return -EINVAL;
  4652. }
  4653. }
  4654. }
  4655. r = gfx_v8_0_cp_gfx_resume(adev);
  4656. if (r)
  4657. return r;
  4658. r = gfx_v8_0_kiq_resume(adev);
  4659. if (r)
  4660. return r;
  4661. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4662. return 0;
  4663. }
  4664. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4665. {
  4666. gfx_v8_0_cp_gfx_enable(adev, enable);
  4667. gfx_v8_0_cp_compute_enable(adev, enable);
  4668. }
  4669. static int gfx_v8_0_hw_init(void *handle)
  4670. {
  4671. int r;
  4672. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4673. gfx_v8_0_init_golden_registers(adev);
  4674. gfx_v8_0_gpu_init(adev);
  4675. r = gfx_v8_0_rlc_resume(adev);
  4676. if (r)
  4677. return r;
  4678. r = gfx_v8_0_cp_resume(adev);
  4679. return r;
  4680. }
  4681. static int gfx_v8_0_hw_fini(void *handle)
  4682. {
  4683. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4684. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4685. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4686. if (amdgpu_sriov_vf(adev)) {
  4687. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4688. return 0;
  4689. }
  4690. gfx_v8_0_kiq_kcq_disable(adev);
  4691. gfx_v8_0_cp_enable(adev, false);
  4692. gfx_v8_0_rlc_stop(adev);
  4693. amdgpu_set_powergating_state(adev,
  4694. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4695. return 0;
  4696. }
  4697. static int gfx_v8_0_suspend(void *handle)
  4698. {
  4699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4700. adev->gfx.in_suspend = true;
  4701. return gfx_v8_0_hw_fini(adev);
  4702. }
  4703. static int gfx_v8_0_resume(void *handle)
  4704. {
  4705. int r;
  4706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4707. r = gfx_v8_0_hw_init(adev);
  4708. adev->gfx.in_suspend = false;
  4709. return r;
  4710. }
  4711. static bool gfx_v8_0_is_idle(void *handle)
  4712. {
  4713. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4714. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4715. return false;
  4716. else
  4717. return true;
  4718. }
  4719. static int gfx_v8_0_wait_for_idle(void *handle)
  4720. {
  4721. unsigned i;
  4722. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4723. for (i = 0; i < adev->usec_timeout; i++) {
  4724. if (gfx_v8_0_is_idle(handle))
  4725. return 0;
  4726. udelay(1);
  4727. }
  4728. return -ETIMEDOUT;
  4729. }
  4730. static bool gfx_v8_0_check_soft_reset(void *handle)
  4731. {
  4732. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4733. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4734. u32 tmp;
  4735. /* GRBM_STATUS */
  4736. tmp = RREG32(mmGRBM_STATUS);
  4737. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4738. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4739. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4740. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4741. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4742. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4743. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4744. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4745. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4746. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4747. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4748. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4749. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4750. }
  4751. /* GRBM_STATUS2 */
  4752. tmp = RREG32(mmGRBM_STATUS2);
  4753. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4754. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4755. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4756. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4757. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4758. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4759. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4760. SOFT_RESET_CPF, 1);
  4761. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4762. SOFT_RESET_CPC, 1);
  4763. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4764. SOFT_RESET_CPG, 1);
  4765. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4766. SOFT_RESET_GRBM, 1);
  4767. }
  4768. /* SRBM_STATUS */
  4769. tmp = RREG32(mmSRBM_STATUS);
  4770. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4771. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4772. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4773. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4774. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4775. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4776. if (grbm_soft_reset || srbm_soft_reset) {
  4777. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4778. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4779. return true;
  4780. } else {
  4781. adev->gfx.grbm_soft_reset = 0;
  4782. adev->gfx.srbm_soft_reset = 0;
  4783. return false;
  4784. }
  4785. }
  4786. static int gfx_v8_0_pre_soft_reset(void *handle)
  4787. {
  4788. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4789. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4790. if ((!adev->gfx.grbm_soft_reset) &&
  4791. (!adev->gfx.srbm_soft_reset))
  4792. return 0;
  4793. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4794. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4795. /* stop the rlc */
  4796. gfx_v8_0_rlc_stop(adev);
  4797. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4798. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4799. /* Disable GFX parsing/prefetching */
  4800. gfx_v8_0_cp_gfx_enable(adev, false);
  4801. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4802. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4803. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4804. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4805. int i;
  4806. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4807. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4808. mutex_lock(&adev->srbm_mutex);
  4809. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4810. gfx_v8_0_deactivate_hqd(adev, 2);
  4811. vi_srbm_select(adev, 0, 0, 0, 0);
  4812. mutex_unlock(&adev->srbm_mutex);
  4813. }
  4814. /* Disable MEC parsing/prefetching */
  4815. gfx_v8_0_cp_compute_enable(adev, false);
  4816. }
  4817. return 0;
  4818. }
  4819. static int gfx_v8_0_soft_reset(void *handle)
  4820. {
  4821. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4822. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4823. u32 tmp;
  4824. if ((!adev->gfx.grbm_soft_reset) &&
  4825. (!adev->gfx.srbm_soft_reset))
  4826. return 0;
  4827. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4828. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4829. if (grbm_soft_reset || srbm_soft_reset) {
  4830. tmp = RREG32(mmGMCON_DEBUG);
  4831. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4832. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4833. WREG32(mmGMCON_DEBUG, tmp);
  4834. udelay(50);
  4835. }
  4836. if (grbm_soft_reset) {
  4837. tmp = RREG32(mmGRBM_SOFT_RESET);
  4838. tmp |= grbm_soft_reset;
  4839. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4840. WREG32(mmGRBM_SOFT_RESET, tmp);
  4841. tmp = RREG32(mmGRBM_SOFT_RESET);
  4842. udelay(50);
  4843. tmp &= ~grbm_soft_reset;
  4844. WREG32(mmGRBM_SOFT_RESET, tmp);
  4845. tmp = RREG32(mmGRBM_SOFT_RESET);
  4846. }
  4847. if (srbm_soft_reset) {
  4848. tmp = RREG32(mmSRBM_SOFT_RESET);
  4849. tmp |= srbm_soft_reset;
  4850. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4851. WREG32(mmSRBM_SOFT_RESET, tmp);
  4852. tmp = RREG32(mmSRBM_SOFT_RESET);
  4853. udelay(50);
  4854. tmp &= ~srbm_soft_reset;
  4855. WREG32(mmSRBM_SOFT_RESET, tmp);
  4856. tmp = RREG32(mmSRBM_SOFT_RESET);
  4857. }
  4858. if (grbm_soft_reset || srbm_soft_reset) {
  4859. tmp = RREG32(mmGMCON_DEBUG);
  4860. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4861. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4862. WREG32(mmGMCON_DEBUG, tmp);
  4863. }
  4864. /* Wait a little for things to settle down */
  4865. udelay(50);
  4866. return 0;
  4867. }
  4868. static int gfx_v8_0_post_soft_reset(void *handle)
  4869. {
  4870. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4871. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4872. if ((!adev->gfx.grbm_soft_reset) &&
  4873. (!adev->gfx.srbm_soft_reset))
  4874. return 0;
  4875. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4876. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4877. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4878. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4879. gfx_v8_0_cp_gfx_resume(adev);
  4880. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4881. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4882. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4883. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4884. int i;
  4885. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4886. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4887. mutex_lock(&adev->srbm_mutex);
  4888. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4889. gfx_v8_0_deactivate_hqd(adev, 2);
  4890. vi_srbm_select(adev, 0, 0, 0, 0);
  4891. mutex_unlock(&adev->srbm_mutex);
  4892. }
  4893. gfx_v8_0_kiq_resume(adev);
  4894. }
  4895. gfx_v8_0_rlc_start(adev);
  4896. return 0;
  4897. }
  4898. /**
  4899. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4900. *
  4901. * @adev: amdgpu_device pointer
  4902. *
  4903. * Fetches a GPU clock counter snapshot.
  4904. * Returns the 64 bit clock counter snapshot.
  4905. */
  4906. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4907. {
  4908. uint64_t clock;
  4909. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4910. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4911. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4912. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4913. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4914. return clock;
  4915. }
  4916. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4917. uint32_t vmid,
  4918. uint32_t gds_base, uint32_t gds_size,
  4919. uint32_t gws_base, uint32_t gws_size,
  4920. uint32_t oa_base, uint32_t oa_size)
  4921. {
  4922. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4923. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4924. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4925. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4926. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4927. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4928. /* GDS Base */
  4929. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4930. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4931. WRITE_DATA_DST_SEL(0)));
  4932. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4933. amdgpu_ring_write(ring, 0);
  4934. amdgpu_ring_write(ring, gds_base);
  4935. /* GDS Size */
  4936. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4937. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4938. WRITE_DATA_DST_SEL(0)));
  4939. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4940. amdgpu_ring_write(ring, 0);
  4941. amdgpu_ring_write(ring, gds_size);
  4942. /* GWS */
  4943. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4944. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4945. WRITE_DATA_DST_SEL(0)));
  4946. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4947. amdgpu_ring_write(ring, 0);
  4948. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4949. /* OA */
  4950. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4951. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4952. WRITE_DATA_DST_SEL(0)));
  4953. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4954. amdgpu_ring_write(ring, 0);
  4955. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4956. }
  4957. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4958. {
  4959. WREG32(mmSQ_IND_INDEX,
  4960. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4961. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4962. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4963. (SQ_IND_INDEX__FORCE_READ_MASK));
  4964. return RREG32(mmSQ_IND_DATA);
  4965. }
  4966. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4967. uint32_t wave, uint32_t thread,
  4968. uint32_t regno, uint32_t num, uint32_t *out)
  4969. {
  4970. WREG32(mmSQ_IND_INDEX,
  4971. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4972. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4973. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4974. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4975. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4976. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4977. while (num--)
  4978. *(out++) = RREG32(mmSQ_IND_DATA);
  4979. }
  4980. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4981. {
  4982. /* type 0 wave data */
  4983. dst[(*no_fields)++] = 0;
  4984. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4985. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4986. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4987. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4988. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4989. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4990. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4991. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4992. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4993. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4994. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4995. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4996. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4997. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4998. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4999. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5000. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5001. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5002. }
  5003. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5004. uint32_t wave, uint32_t start,
  5005. uint32_t size, uint32_t *dst)
  5006. {
  5007. wave_read_regs(
  5008. adev, simd, wave, 0,
  5009. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5010. }
  5011. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5012. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5013. .select_se_sh = &gfx_v8_0_select_se_sh,
  5014. .read_wave_data = &gfx_v8_0_read_wave_data,
  5015. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5016. };
  5017. static int gfx_v8_0_early_init(void *handle)
  5018. {
  5019. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5020. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5021. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  5022. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5023. gfx_v8_0_set_ring_funcs(adev);
  5024. gfx_v8_0_set_irq_funcs(adev);
  5025. gfx_v8_0_set_gds_init(adev);
  5026. gfx_v8_0_set_rlc_funcs(adev);
  5027. return 0;
  5028. }
  5029. static int gfx_v8_0_late_init(void *handle)
  5030. {
  5031. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5032. int r;
  5033. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5034. if (r)
  5035. return r;
  5036. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5037. if (r)
  5038. return r;
  5039. /* requires IBs so do in late init after IB pool is initialized */
  5040. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5041. if (r)
  5042. return r;
  5043. amdgpu_set_powergating_state(adev,
  5044. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5045. return 0;
  5046. }
  5047. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5048. bool enable)
  5049. {
  5050. if ((adev->asic_type == CHIP_POLARIS11) ||
  5051. (adev->asic_type == CHIP_POLARIS12))
  5052. /* Send msg to SMU via Powerplay */
  5053. amdgpu_set_powergating_state(adev,
  5054. AMD_IP_BLOCK_TYPE_SMC,
  5055. enable ?
  5056. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5057. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5058. }
  5059. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5060. bool enable)
  5061. {
  5062. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5063. }
  5064. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5065. bool enable)
  5066. {
  5067. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5068. }
  5069. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5070. bool enable)
  5071. {
  5072. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5073. }
  5074. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5075. bool enable)
  5076. {
  5077. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5078. /* Read any GFX register to wake up GFX. */
  5079. if (!enable)
  5080. RREG32(mmDB_RENDER_CONTROL);
  5081. }
  5082. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5083. bool enable)
  5084. {
  5085. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5086. cz_enable_gfx_cg_power_gating(adev, true);
  5087. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5088. cz_enable_gfx_pipeline_power_gating(adev, true);
  5089. } else {
  5090. cz_enable_gfx_cg_power_gating(adev, false);
  5091. cz_enable_gfx_pipeline_power_gating(adev, false);
  5092. }
  5093. }
  5094. static int gfx_v8_0_set_powergating_state(void *handle,
  5095. enum amd_powergating_state state)
  5096. {
  5097. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5098. bool enable = (state == AMD_PG_STATE_GATE);
  5099. if (amdgpu_sriov_vf(adev))
  5100. return 0;
  5101. switch (adev->asic_type) {
  5102. case CHIP_CARRIZO:
  5103. case CHIP_STONEY:
  5104. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5105. cz_enable_sck_slow_down_on_power_up(adev, true);
  5106. cz_enable_sck_slow_down_on_power_down(adev, true);
  5107. } else {
  5108. cz_enable_sck_slow_down_on_power_up(adev, false);
  5109. cz_enable_sck_slow_down_on_power_down(adev, false);
  5110. }
  5111. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5112. cz_enable_cp_power_gating(adev, true);
  5113. else
  5114. cz_enable_cp_power_gating(adev, false);
  5115. cz_update_gfx_cg_power_gating(adev, enable);
  5116. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5117. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5118. else
  5119. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5120. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5121. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5122. else
  5123. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5124. break;
  5125. case CHIP_POLARIS11:
  5126. case CHIP_POLARIS12:
  5127. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5128. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5129. else
  5130. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5131. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5132. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5133. else
  5134. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5135. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5136. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5137. else
  5138. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5139. break;
  5140. default:
  5141. break;
  5142. }
  5143. return 0;
  5144. }
  5145. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5146. {
  5147. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5148. int data;
  5149. if (amdgpu_sriov_vf(adev))
  5150. *flags = 0;
  5151. /* AMD_CG_SUPPORT_GFX_MGCG */
  5152. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5153. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5154. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5155. /* AMD_CG_SUPPORT_GFX_CGLG */
  5156. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5157. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5158. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5159. /* AMD_CG_SUPPORT_GFX_CGLS */
  5160. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5161. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5162. /* AMD_CG_SUPPORT_GFX_CGTS */
  5163. data = RREG32(mmCGTS_SM_CTRL_REG);
  5164. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5165. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5166. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5167. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5168. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5169. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5170. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5171. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5172. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5173. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5174. data = RREG32(mmCP_MEM_SLP_CNTL);
  5175. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5176. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5177. }
  5178. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5179. uint32_t reg_addr, uint32_t cmd)
  5180. {
  5181. uint32_t data;
  5182. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5183. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5184. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5185. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5186. if (adev->asic_type == CHIP_STONEY)
  5187. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5188. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5189. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5190. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5191. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5192. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5193. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5194. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5195. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5196. else
  5197. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5198. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5199. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5200. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5201. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5202. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5203. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5204. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5205. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5206. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5207. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5208. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5209. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5210. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5211. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5212. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5213. }
  5214. #define MSG_ENTER_RLC_SAFE_MODE 1
  5215. #define MSG_EXIT_RLC_SAFE_MODE 0
  5216. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5217. #define RLC_GPR_REG2__REQ__SHIFT 0
  5218. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5219. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5220. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5221. {
  5222. u32 data;
  5223. unsigned i;
  5224. data = RREG32(mmRLC_CNTL);
  5225. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5226. return;
  5227. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5228. data |= RLC_SAFE_MODE__CMD_MASK;
  5229. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5230. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5231. WREG32(mmRLC_SAFE_MODE, data);
  5232. for (i = 0; i < adev->usec_timeout; i++) {
  5233. if ((RREG32(mmRLC_GPM_STAT) &
  5234. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5235. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5236. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5237. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5238. break;
  5239. udelay(1);
  5240. }
  5241. for (i = 0; i < adev->usec_timeout; i++) {
  5242. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5243. break;
  5244. udelay(1);
  5245. }
  5246. adev->gfx.rlc.in_safe_mode = true;
  5247. }
  5248. }
  5249. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5250. {
  5251. u32 data = 0;
  5252. unsigned i;
  5253. data = RREG32(mmRLC_CNTL);
  5254. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5255. return;
  5256. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5257. if (adev->gfx.rlc.in_safe_mode) {
  5258. data |= RLC_SAFE_MODE__CMD_MASK;
  5259. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5260. WREG32(mmRLC_SAFE_MODE, data);
  5261. adev->gfx.rlc.in_safe_mode = false;
  5262. }
  5263. }
  5264. for (i = 0; i < adev->usec_timeout; i++) {
  5265. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5266. break;
  5267. udelay(1);
  5268. }
  5269. }
  5270. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5271. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5272. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5273. };
  5274. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5275. bool enable)
  5276. {
  5277. uint32_t temp, data;
  5278. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5279. /* It is disabled by HW by default */
  5280. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5281. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5282. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5283. /* 1 - RLC memory Light sleep */
  5284. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5285. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5286. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5287. }
  5288. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5289. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5290. if (adev->flags & AMD_IS_APU)
  5291. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5292. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5293. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5294. else
  5295. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5296. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5297. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5298. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5299. if (temp != data)
  5300. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5301. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5302. gfx_v8_0_wait_for_rlc_serdes(adev);
  5303. /* 5 - clear mgcg override */
  5304. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5305. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5306. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5307. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5308. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5309. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5310. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5311. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5312. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5313. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5314. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5315. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5316. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5317. if (temp != data)
  5318. WREG32(mmCGTS_SM_CTRL_REG, data);
  5319. }
  5320. udelay(50);
  5321. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5322. gfx_v8_0_wait_for_rlc_serdes(adev);
  5323. } else {
  5324. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5325. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5326. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5327. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5328. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5329. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5330. if (temp != data)
  5331. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5332. /* 2 - disable MGLS in RLC */
  5333. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5334. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5335. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5336. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5337. }
  5338. /* 3 - disable MGLS in CP */
  5339. data = RREG32(mmCP_MEM_SLP_CNTL);
  5340. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5341. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5342. WREG32(mmCP_MEM_SLP_CNTL, data);
  5343. }
  5344. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5345. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5346. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5347. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5348. if (temp != data)
  5349. WREG32(mmCGTS_SM_CTRL_REG, data);
  5350. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5351. gfx_v8_0_wait_for_rlc_serdes(adev);
  5352. /* 6 - set mgcg override */
  5353. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5354. udelay(50);
  5355. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5356. gfx_v8_0_wait_for_rlc_serdes(adev);
  5357. }
  5358. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5359. }
  5360. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5361. bool enable)
  5362. {
  5363. uint32_t temp, temp1, data, data1;
  5364. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5365. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5366. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5367. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5368. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5369. if (temp1 != data1)
  5370. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5371. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5372. gfx_v8_0_wait_for_rlc_serdes(adev);
  5373. /* 2 - clear cgcg override */
  5374. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5375. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5376. gfx_v8_0_wait_for_rlc_serdes(adev);
  5377. /* 3 - write cmd to set CGLS */
  5378. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5379. /* 4 - enable cgcg */
  5380. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5381. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5382. /* enable cgls*/
  5383. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5384. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5385. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5386. if (temp1 != data1)
  5387. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5388. } else {
  5389. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5390. }
  5391. if (temp != data)
  5392. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5393. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5394. * Cmp_busy/GFX_Idle interrupts
  5395. */
  5396. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5397. } else {
  5398. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5399. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5400. /* TEST CGCG */
  5401. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5402. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5403. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5404. if (temp1 != data1)
  5405. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5406. /* read gfx register to wake up cgcg */
  5407. RREG32(mmCB_CGTT_SCLK_CTRL);
  5408. RREG32(mmCB_CGTT_SCLK_CTRL);
  5409. RREG32(mmCB_CGTT_SCLK_CTRL);
  5410. RREG32(mmCB_CGTT_SCLK_CTRL);
  5411. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5412. gfx_v8_0_wait_for_rlc_serdes(adev);
  5413. /* write cmd to Set CGCG Overrride */
  5414. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5415. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5416. gfx_v8_0_wait_for_rlc_serdes(adev);
  5417. /* write cmd to Clear CGLS */
  5418. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5419. /* disable cgcg, cgls should be disabled too. */
  5420. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5421. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5422. if (temp != data)
  5423. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5424. /* enable interrupts again for PG */
  5425. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5426. }
  5427. gfx_v8_0_wait_for_rlc_serdes(adev);
  5428. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5429. }
  5430. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5431. bool enable)
  5432. {
  5433. if (enable) {
  5434. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5435. * === MGCG + MGLS + TS(CG/LS) ===
  5436. */
  5437. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5438. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5439. } else {
  5440. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5441. * === CGCG + CGLS ===
  5442. */
  5443. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5444. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5445. }
  5446. return 0;
  5447. }
  5448. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5449. enum amd_clockgating_state state)
  5450. {
  5451. uint32_t msg_id, pp_state = 0;
  5452. uint32_t pp_support_state = 0;
  5453. void *pp_handle = adev->powerplay.pp_handle;
  5454. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5455. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5456. pp_support_state = PP_STATE_SUPPORT_LS;
  5457. pp_state = PP_STATE_LS;
  5458. }
  5459. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5460. pp_support_state |= PP_STATE_SUPPORT_CG;
  5461. pp_state |= PP_STATE_CG;
  5462. }
  5463. if (state == AMD_CG_STATE_UNGATE)
  5464. pp_state = 0;
  5465. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5466. PP_BLOCK_GFX_CG,
  5467. pp_support_state,
  5468. pp_state);
  5469. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5470. }
  5471. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5472. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5473. pp_support_state = PP_STATE_SUPPORT_LS;
  5474. pp_state = PP_STATE_LS;
  5475. }
  5476. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5477. pp_support_state |= PP_STATE_SUPPORT_CG;
  5478. pp_state |= PP_STATE_CG;
  5479. }
  5480. if (state == AMD_CG_STATE_UNGATE)
  5481. pp_state = 0;
  5482. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5483. PP_BLOCK_GFX_MG,
  5484. pp_support_state,
  5485. pp_state);
  5486. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5487. }
  5488. return 0;
  5489. }
  5490. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5491. enum amd_clockgating_state state)
  5492. {
  5493. uint32_t msg_id, pp_state = 0;
  5494. uint32_t pp_support_state = 0;
  5495. void *pp_handle = adev->powerplay.pp_handle;
  5496. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5497. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5498. pp_support_state = PP_STATE_SUPPORT_LS;
  5499. pp_state = PP_STATE_LS;
  5500. }
  5501. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5502. pp_support_state |= PP_STATE_SUPPORT_CG;
  5503. pp_state |= PP_STATE_CG;
  5504. }
  5505. if (state == AMD_CG_STATE_UNGATE)
  5506. pp_state = 0;
  5507. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5508. PP_BLOCK_GFX_CG,
  5509. pp_support_state,
  5510. pp_state);
  5511. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5512. }
  5513. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5514. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5515. pp_support_state = PP_STATE_SUPPORT_LS;
  5516. pp_state = PP_STATE_LS;
  5517. }
  5518. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5519. pp_support_state |= PP_STATE_SUPPORT_CG;
  5520. pp_state |= PP_STATE_CG;
  5521. }
  5522. if (state == AMD_CG_STATE_UNGATE)
  5523. pp_state = 0;
  5524. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5525. PP_BLOCK_GFX_3D,
  5526. pp_support_state,
  5527. pp_state);
  5528. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5529. }
  5530. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5531. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5532. pp_support_state = PP_STATE_SUPPORT_LS;
  5533. pp_state = PP_STATE_LS;
  5534. }
  5535. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5536. pp_support_state |= PP_STATE_SUPPORT_CG;
  5537. pp_state |= PP_STATE_CG;
  5538. }
  5539. if (state == AMD_CG_STATE_UNGATE)
  5540. pp_state = 0;
  5541. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5542. PP_BLOCK_GFX_MG,
  5543. pp_support_state,
  5544. pp_state);
  5545. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5546. }
  5547. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5548. pp_support_state = PP_STATE_SUPPORT_LS;
  5549. if (state == AMD_CG_STATE_UNGATE)
  5550. pp_state = 0;
  5551. else
  5552. pp_state = PP_STATE_LS;
  5553. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5554. PP_BLOCK_GFX_RLC,
  5555. pp_support_state,
  5556. pp_state);
  5557. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5558. }
  5559. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5560. pp_support_state = PP_STATE_SUPPORT_LS;
  5561. if (state == AMD_CG_STATE_UNGATE)
  5562. pp_state = 0;
  5563. else
  5564. pp_state = PP_STATE_LS;
  5565. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5566. PP_BLOCK_GFX_CP,
  5567. pp_support_state,
  5568. pp_state);
  5569. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5570. }
  5571. return 0;
  5572. }
  5573. static int gfx_v8_0_set_clockgating_state(void *handle,
  5574. enum amd_clockgating_state state)
  5575. {
  5576. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5577. if (amdgpu_sriov_vf(adev))
  5578. return 0;
  5579. switch (adev->asic_type) {
  5580. case CHIP_FIJI:
  5581. case CHIP_CARRIZO:
  5582. case CHIP_STONEY:
  5583. gfx_v8_0_update_gfx_clock_gating(adev,
  5584. state == AMD_CG_STATE_GATE);
  5585. break;
  5586. case CHIP_TONGA:
  5587. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5588. break;
  5589. case CHIP_POLARIS10:
  5590. case CHIP_POLARIS11:
  5591. case CHIP_POLARIS12:
  5592. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5593. break;
  5594. default:
  5595. break;
  5596. }
  5597. return 0;
  5598. }
  5599. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5600. {
  5601. return ring->adev->wb.wb[ring->rptr_offs];
  5602. }
  5603. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5604. {
  5605. struct amdgpu_device *adev = ring->adev;
  5606. if (ring->use_doorbell)
  5607. /* XXX check if swapping is necessary on BE */
  5608. return ring->adev->wb.wb[ring->wptr_offs];
  5609. else
  5610. return RREG32(mmCP_RB0_WPTR);
  5611. }
  5612. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5613. {
  5614. struct amdgpu_device *adev = ring->adev;
  5615. if (ring->use_doorbell) {
  5616. /* XXX check if swapping is necessary on BE */
  5617. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5618. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5619. } else {
  5620. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5621. (void)RREG32(mmCP_RB0_WPTR);
  5622. }
  5623. }
  5624. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5625. {
  5626. u32 ref_and_mask, reg_mem_engine;
  5627. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5628. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5629. switch (ring->me) {
  5630. case 1:
  5631. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5632. break;
  5633. case 2:
  5634. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5635. break;
  5636. default:
  5637. return;
  5638. }
  5639. reg_mem_engine = 0;
  5640. } else {
  5641. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5642. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5643. }
  5644. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5645. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5646. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5647. reg_mem_engine));
  5648. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5649. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5650. amdgpu_ring_write(ring, ref_and_mask);
  5651. amdgpu_ring_write(ring, ref_and_mask);
  5652. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5653. }
  5654. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5655. {
  5656. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5657. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5658. EVENT_INDEX(4));
  5659. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5660. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5661. EVENT_INDEX(0));
  5662. }
  5663. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5664. {
  5665. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5666. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5667. WRITE_DATA_DST_SEL(0) |
  5668. WR_CONFIRM));
  5669. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5670. amdgpu_ring_write(ring, 0);
  5671. amdgpu_ring_write(ring, 1);
  5672. }
  5673. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5674. struct amdgpu_ib *ib,
  5675. unsigned vm_id, bool ctx_switch)
  5676. {
  5677. u32 header, control = 0;
  5678. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5679. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5680. else
  5681. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5682. control |= ib->length_dw | (vm_id << 24);
  5683. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5684. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5685. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5686. gfx_v8_0_ring_emit_de_meta(ring);
  5687. }
  5688. amdgpu_ring_write(ring, header);
  5689. amdgpu_ring_write(ring,
  5690. #ifdef __BIG_ENDIAN
  5691. (2 << 0) |
  5692. #endif
  5693. (ib->gpu_addr & 0xFFFFFFFC));
  5694. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5695. amdgpu_ring_write(ring, control);
  5696. }
  5697. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5698. struct amdgpu_ib *ib,
  5699. unsigned vm_id, bool ctx_switch)
  5700. {
  5701. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5702. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5703. amdgpu_ring_write(ring,
  5704. #ifdef __BIG_ENDIAN
  5705. (2 << 0) |
  5706. #endif
  5707. (ib->gpu_addr & 0xFFFFFFFC));
  5708. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5709. amdgpu_ring_write(ring, control);
  5710. }
  5711. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5712. u64 seq, unsigned flags)
  5713. {
  5714. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5715. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5716. /* EVENT_WRITE_EOP - flush caches, send int */
  5717. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5718. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5719. EOP_TC_ACTION_EN |
  5720. EOP_TC_WB_ACTION_EN |
  5721. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5722. EVENT_INDEX(5)));
  5723. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5724. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5725. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5726. amdgpu_ring_write(ring, lower_32_bits(seq));
  5727. amdgpu_ring_write(ring, upper_32_bits(seq));
  5728. }
  5729. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5730. {
  5731. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5732. uint32_t seq = ring->fence_drv.sync_seq;
  5733. uint64_t addr = ring->fence_drv.gpu_addr;
  5734. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5735. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5736. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5737. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5738. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5739. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5740. amdgpu_ring_write(ring, seq);
  5741. amdgpu_ring_write(ring, 0xffffffff);
  5742. amdgpu_ring_write(ring, 4); /* poll interval */
  5743. }
  5744. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5745. unsigned vm_id, uint64_t pd_addr)
  5746. {
  5747. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5748. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5749. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5750. WRITE_DATA_DST_SEL(0)) |
  5751. WR_CONFIRM);
  5752. if (vm_id < 8) {
  5753. amdgpu_ring_write(ring,
  5754. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5755. } else {
  5756. amdgpu_ring_write(ring,
  5757. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5758. }
  5759. amdgpu_ring_write(ring, 0);
  5760. amdgpu_ring_write(ring, pd_addr >> 12);
  5761. /* bits 0-15 are the VM contexts0-15 */
  5762. /* invalidate the cache */
  5763. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5764. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5765. WRITE_DATA_DST_SEL(0)));
  5766. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5767. amdgpu_ring_write(ring, 0);
  5768. amdgpu_ring_write(ring, 1 << vm_id);
  5769. /* wait for the invalidate to complete */
  5770. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5771. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5772. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5773. WAIT_REG_MEM_ENGINE(0))); /* me */
  5774. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5775. amdgpu_ring_write(ring, 0);
  5776. amdgpu_ring_write(ring, 0); /* ref */
  5777. amdgpu_ring_write(ring, 0); /* mask */
  5778. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5779. /* compute doesn't have PFP */
  5780. if (usepfp) {
  5781. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5782. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5783. amdgpu_ring_write(ring, 0x0);
  5784. }
  5785. }
  5786. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5787. {
  5788. return ring->adev->wb.wb[ring->wptr_offs];
  5789. }
  5790. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5791. {
  5792. struct amdgpu_device *adev = ring->adev;
  5793. /* XXX check if swapping is necessary on BE */
  5794. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5795. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5796. }
  5797. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5798. u64 addr, u64 seq,
  5799. unsigned flags)
  5800. {
  5801. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5802. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5803. /* RELEASE_MEM - flush caches, send int */
  5804. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5805. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5806. EOP_TC_ACTION_EN |
  5807. EOP_TC_WB_ACTION_EN |
  5808. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5809. EVENT_INDEX(5)));
  5810. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5811. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5812. amdgpu_ring_write(ring, upper_32_bits(addr));
  5813. amdgpu_ring_write(ring, lower_32_bits(seq));
  5814. amdgpu_ring_write(ring, upper_32_bits(seq));
  5815. }
  5816. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5817. u64 seq, unsigned int flags)
  5818. {
  5819. /* we only allocate 32bit for each seq wb address */
  5820. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5821. /* write fence seq to the "addr" */
  5822. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5823. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5824. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5825. amdgpu_ring_write(ring, lower_32_bits(addr));
  5826. amdgpu_ring_write(ring, upper_32_bits(addr));
  5827. amdgpu_ring_write(ring, lower_32_bits(seq));
  5828. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5829. /* set register to trigger INT */
  5830. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5831. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5832. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5833. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5834. amdgpu_ring_write(ring, 0);
  5835. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5836. }
  5837. }
  5838. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5839. {
  5840. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5841. amdgpu_ring_write(ring, 0);
  5842. }
  5843. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5844. {
  5845. uint32_t dw2 = 0;
  5846. if (amdgpu_sriov_vf(ring->adev))
  5847. gfx_v8_0_ring_emit_ce_meta(ring);
  5848. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5849. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5850. gfx_v8_0_ring_emit_vgt_flush(ring);
  5851. /* set load_global_config & load_global_uconfig */
  5852. dw2 |= 0x8001;
  5853. /* set load_cs_sh_regs */
  5854. dw2 |= 0x01000000;
  5855. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5856. dw2 |= 0x10002;
  5857. /* set load_ce_ram if preamble presented */
  5858. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5859. dw2 |= 0x10000000;
  5860. } else {
  5861. /* still load_ce_ram if this is the first time preamble presented
  5862. * although there is no context switch happens.
  5863. */
  5864. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5865. dw2 |= 0x10000000;
  5866. }
  5867. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5868. amdgpu_ring_write(ring, dw2);
  5869. amdgpu_ring_write(ring, 0);
  5870. }
  5871. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5872. {
  5873. unsigned ret;
  5874. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5875. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5876. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5877. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5878. ret = ring->wptr & ring->buf_mask;
  5879. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5880. return ret;
  5881. }
  5882. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5883. {
  5884. unsigned cur;
  5885. BUG_ON(offset > ring->buf_mask);
  5886. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5887. cur = (ring->wptr & ring->buf_mask) - 1;
  5888. if (likely(cur > offset))
  5889. ring->ring[offset] = cur - offset;
  5890. else
  5891. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5892. }
  5893. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5894. {
  5895. struct amdgpu_device *adev = ring->adev;
  5896. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5897. amdgpu_ring_write(ring, 0 | /* src: register*/
  5898. (5 << 8) | /* dst: memory */
  5899. (1 << 20)); /* write confirm */
  5900. amdgpu_ring_write(ring, reg);
  5901. amdgpu_ring_write(ring, 0);
  5902. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5903. adev->virt.reg_val_offs * 4));
  5904. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5905. adev->virt.reg_val_offs * 4));
  5906. }
  5907. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5908. uint32_t val)
  5909. {
  5910. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5911. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5912. amdgpu_ring_write(ring, reg);
  5913. amdgpu_ring_write(ring, 0);
  5914. amdgpu_ring_write(ring, val);
  5915. }
  5916. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5917. enum amdgpu_interrupt_state state)
  5918. {
  5919. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5920. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5921. }
  5922. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5923. int me, int pipe,
  5924. enum amdgpu_interrupt_state state)
  5925. {
  5926. /* Me 0 is reserved for graphics */
  5927. if (me < 1 || me > adev->gfx.mec.num_mec) {
  5928. DRM_ERROR("Ignoring request to enable interrupts for invalid me:%d\n", me);
  5929. return;
  5930. }
  5931. if (pipe >= adev->gfx.mec.num_pipe_per_mec) {
  5932. DRM_ERROR("Ignoring request to enable interrupts for invalid "
  5933. "me:%d pipe:%d\n", pipe, me);
  5934. return;
  5935. }
  5936. mutex_lock(&adev->srbm_mutex);
  5937. vi_srbm_select(adev, me, pipe, 0, 0);
  5938. WREG32_FIELD(CPC_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5939. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5940. vi_srbm_select(adev, 0, 0, 0, 0);
  5941. mutex_unlock(&adev->srbm_mutex);
  5942. }
  5943. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5944. struct amdgpu_irq_src *source,
  5945. unsigned type,
  5946. enum amdgpu_interrupt_state state)
  5947. {
  5948. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5949. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5950. return 0;
  5951. }
  5952. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5953. struct amdgpu_irq_src *source,
  5954. unsigned type,
  5955. enum amdgpu_interrupt_state state)
  5956. {
  5957. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5958. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5959. return 0;
  5960. }
  5961. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5962. struct amdgpu_irq_src *src,
  5963. unsigned type,
  5964. enum amdgpu_interrupt_state state)
  5965. {
  5966. switch (type) {
  5967. case AMDGPU_CP_IRQ_GFX_EOP:
  5968. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5969. break;
  5970. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5971. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5972. break;
  5973. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5974. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5975. break;
  5976. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5977. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5978. break;
  5979. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5980. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5981. break;
  5982. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5983. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5984. break;
  5985. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5986. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5987. break;
  5988. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5989. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5990. break;
  5991. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5992. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5993. break;
  5994. default:
  5995. break;
  5996. }
  5997. return 0;
  5998. }
  5999. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6000. struct amdgpu_irq_src *source,
  6001. struct amdgpu_iv_entry *entry)
  6002. {
  6003. int i;
  6004. u8 me_id, pipe_id, queue_id;
  6005. struct amdgpu_ring *ring;
  6006. DRM_DEBUG("IH: CP EOP\n");
  6007. me_id = (entry->ring_id & 0x0c) >> 2;
  6008. pipe_id = (entry->ring_id & 0x03) >> 0;
  6009. queue_id = (entry->ring_id & 0x70) >> 4;
  6010. switch (me_id) {
  6011. case 0:
  6012. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6013. break;
  6014. case 1:
  6015. case 2:
  6016. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6017. ring = &adev->gfx.compute_ring[i];
  6018. /* Per-queue interrupt is supported for MEC starting from VI.
  6019. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6020. */
  6021. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6022. amdgpu_fence_process(ring);
  6023. }
  6024. break;
  6025. }
  6026. return 0;
  6027. }
  6028. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6029. struct amdgpu_irq_src *source,
  6030. struct amdgpu_iv_entry *entry)
  6031. {
  6032. DRM_ERROR("Illegal register access in command stream\n");
  6033. schedule_work(&adev->reset_work);
  6034. return 0;
  6035. }
  6036. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6037. struct amdgpu_irq_src *source,
  6038. struct amdgpu_iv_entry *entry)
  6039. {
  6040. DRM_ERROR("Illegal instruction in command stream\n");
  6041. schedule_work(&adev->reset_work);
  6042. return 0;
  6043. }
  6044. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6045. struct amdgpu_irq_src *src,
  6046. unsigned int type,
  6047. enum amdgpu_interrupt_state state)
  6048. {
  6049. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6050. switch (type) {
  6051. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6052. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6053. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6054. if (ring->me == 1)
  6055. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6056. ring->pipe,
  6057. GENERIC2_INT_ENABLE,
  6058. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6059. else
  6060. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6061. ring->pipe,
  6062. GENERIC2_INT_ENABLE,
  6063. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6064. break;
  6065. default:
  6066. BUG(); /* kiq only support GENERIC2_INT now */
  6067. break;
  6068. }
  6069. return 0;
  6070. }
  6071. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6072. struct amdgpu_irq_src *source,
  6073. struct amdgpu_iv_entry *entry)
  6074. {
  6075. u8 me_id, pipe_id, queue_id;
  6076. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6077. me_id = (entry->ring_id & 0x0c) >> 2;
  6078. pipe_id = (entry->ring_id & 0x03) >> 0;
  6079. queue_id = (entry->ring_id & 0x70) >> 4;
  6080. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6081. me_id, pipe_id, queue_id);
  6082. amdgpu_fence_process(ring);
  6083. return 0;
  6084. }
  6085. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6086. .name = "gfx_v8_0",
  6087. .early_init = gfx_v8_0_early_init,
  6088. .late_init = gfx_v8_0_late_init,
  6089. .sw_init = gfx_v8_0_sw_init,
  6090. .sw_fini = gfx_v8_0_sw_fini,
  6091. .hw_init = gfx_v8_0_hw_init,
  6092. .hw_fini = gfx_v8_0_hw_fini,
  6093. .suspend = gfx_v8_0_suspend,
  6094. .resume = gfx_v8_0_resume,
  6095. .is_idle = gfx_v8_0_is_idle,
  6096. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6097. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6098. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6099. .soft_reset = gfx_v8_0_soft_reset,
  6100. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6101. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6102. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6103. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6104. };
  6105. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6106. .type = AMDGPU_RING_TYPE_GFX,
  6107. .align_mask = 0xff,
  6108. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6109. .support_64bit_ptrs = false,
  6110. .get_rptr = gfx_v8_0_ring_get_rptr,
  6111. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6112. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6113. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6114. 5 + /* COND_EXEC */
  6115. 7 + /* PIPELINE_SYNC */
  6116. 19 + /* VM_FLUSH */
  6117. 8 + /* FENCE for VM_FLUSH */
  6118. 20 + /* GDS switch */
  6119. 4 + /* double SWITCH_BUFFER,
  6120. the first COND_EXEC jump to the place just
  6121. prior to this double SWITCH_BUFFER */
  6122. 5 + /* COND_EXEC */
  6123. 7 + /* HDP_flush */
  6124. 4 + /* VGT_flush */
  6125. 14 + /* CE_META */
  6126. 31 + /* DE_META */
  6127. 3 + /* CNTX_CTRL */
  6128. 5 + /* HDP_INVL */
  6129. 8 + 8 + /* FENCE x2 */
  6130. 2, /* SWITCH_BUFFER */
  6131. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6132. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6133. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6134. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6135. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6136. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6137. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6138. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6139. .test_ring = gfx_v8_0_ring_test_ring,
  6140. .test_ib = gfx_v8_0_ring_test_ib,
  6141. .insert_nop = amdgpu_ring_insert_nop,
  6142. .pad_ib = amdgpu_ring_generic_pad_ib,
  6143. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6144. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6145. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6146. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6147. };
  6148. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6149. .type = AMDGPU_RING_TYPE_COMPUTE,
  6150. .align_mask = 0xff,
  6151. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6152. .support_64bit_ptrs = false,
  6153. .get_rptr = gfx_v8_0_ring_get_rptr,
  6154. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6155. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6156. .emit_frame_size =
  6157. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6158. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6159. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6160. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6161. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6162. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6163. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6164. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6165. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6166. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6167. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6168. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6169. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6170. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6171. .test_ring = gfx_v8_0_ring_test_ring,
  6172. .test_ib = gfx_v8_0_ring_test_ib,
  6173. .insert_nop = amdgpu_ring_insert_nop,
  6174. .pad_ib = amdgpu_ring_generic_pad_ib,
  6175. };
  6176. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6177. .type = AMDGPU_RING_TYPE_KIQ,
  6178. .align_mask = 0xff,
  6179. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6180. .support_64bit_ptrs = false,
  6181. .get_rptr = gfx_v8_0_ring_get_rptr,
  6182. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6183. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6184. .emit_frame_size =
  6185. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6186. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6187. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6188. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6189. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6190. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6191. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6192. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6193. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6194. .test_ring = gfx_v8_0_ring_test_ring,
  6195. .test_ib = gfx_v8_0_ring_test_ib,
  6196. .insert_nop = amdgpu_ring_insert_nop,
  6197. .pad_ib = amdgpu_ring_generic_pad_ib,
  6198. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6199. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6200. };
  6201. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6202. {
  6203. int i;
  6204. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6205. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6206. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6207. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6208. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6209. }
  6210. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6211. .set = gfx_v8_0_set_eop_interrupt_state,
  6212. .process = gfx_v8_0_eop_irq,
  6213. };
  6214. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6215. .set = gfx_v8_0_set_priv_reg_fault_state,
  6216. .process = gfx_v8_0_priv_reg_irq,
  6217. };
  6218. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6219. .set = gfx_v8_0_set_priv_inst_fault_state,
  6220. .process = gfx_v8_0_priv_inst_irq,
  6221. };
  6222. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6223. .set = gfx_v8_0_kiq_set_interrupt_state,
  6224. .process = gfx_v8_0_kiq_irq,
  6225. };
  6226. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6227. {
  6228. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6229. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6230. adev->gfx.priv_reg_irq.num_types = 1;
  6231. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6232. adev->gfx.priv_inst_irq.num_types = 1;
  6233. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6234. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6235. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6236. }
  6237. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6238. {
  6239. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6240. }
  6241. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6242. {
  6243. /* init asci gds info */
  6244. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6245. adev->gds.gws.total_size = 64;
  6246. adev->gds.oa.total_size = 16;
  6247. if (adev->gds.mem.total_size == 64 * 1024) {
  6248. adev->gds.mem.gfx_partition_size = 4096;
  6249. adev->gds.mem.cs_partition_size = 4096;
  6250. adev->gds.gws.gfx_partition_size = 4;
  6251. adev->gds.gws.cs_partition_size = 4;
  6252. adev->gds.oa.gfx_partition_size = 4;
  6253. adev->gds.oa.cs_partition_size = 1;
  6254. } else {
  6255. adev->gds.mem.gfx_partition_size = 1024;
  6256. adev->gds.mem.cs_partition_size = 1024;
  6257. adev->gds.gws.gfx_partition_size = 16;
  6258. adev->gds.gws.cs_partition_size = 16;
  6259. adev->gds.oa.gfx_partition_size = 4;
  6260. adev->gds.oa.cs_partition_size = 4;
  6261. }
  6262. }
  6263. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6264. u32 bitmap)
  6265. {
  6266. u32 data;
  6267. if (!bitmap)
  6268. return;
  6269. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6270. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6271. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6272. }
  6273. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6274. {
  6275. u32 data, mask;
  6276. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6277. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6278. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6279. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6280. }
  6281. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6282. {
  6283. int i, j, k, counter, active_cu_number = 0;
  6284. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6285. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6286. unsigned disable_masks[4 * 2];
  6287. u32 ao_cu_num;
  6288. memset(cu_info, 0, sizeof(*cu_info));
  6289. if (adev->flags & AMD_IS_APU)
  6290. ao_cu_num = 2;
  6291. else
  6292. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6293. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6294. mutex_lock(&adev->grbm_idx_mutex);
  6295. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6296. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6297. mask = 1;
  6298. ao_bitmap = 0;
  6299. counter = 0;
  6300. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6301. if (i < 4 && j < 2)
  6302. gfx_v8_0_set_user_cu_inactive_bitmap(
  6303. adev, disable_masks[i * 2 + j]);
  6304. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6305. cu_info->bitmap[i][j] = bitmap;
  6306. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6307. if (bitmap & mask) {
  6308. if (counter < ao_cu_num)
  6309. ao_bitmap |= mask;
  6310. counter ++;
  6311. }
  6312. mask <<= 1;
  6313. }
  6314. active_cu_number += counter;
  6315. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6316. }
  6317. }
  6318. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6319. mutex_unlock(&adev->grbm_idx_mutex);
  6320. cu_info->number = active_cu_number;
  6321. cu_info->ao_cu_mask = ao_cu_mask;
  6322. }
  6323. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6324. {
  6325. .type = AMD_IP_BLOCK_TYPE_GFX,
  6326. .major = 8,
  6327. .minor = 0,
  6328. .rev = 0,
  6329. .funcs = &gfx_v8_0_ip_funcs,
  6330. };
  6331. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6332. {
  6333. .type = AMD_IP_BLOCK_TYPE_GFX,
  6334. .major = 8,
  6335. .minor = 1,
  6336. .rev = 0,
  6337. .funcs = &gfx_v8_0_ip_funcs,
  6338. };
  6339. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6340. {
  6341. uint64_t ce_payload_addr;
  6342. int cnt_ce;
  6343. static union {
  6344. struct vi_ce_ib_state regular;
  6345. struct vi_ce_ib_state_chained_ib chained;
  6346. } ce_payload = {};
  6347. if (ring->adev->virt.chained_ib_support) {
  6348. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6349. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6350. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6351. } else {
  6352. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6353. offsetof(struct vi_gfx_meta_data, ce_payload);
  6354. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6355. }
  6356. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6357. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6358. WRITE_DATA_DST_SEL(8) |
  6359. WR_CONFIRM) |
  6360. WRITE_DATA_CACHE_POLICY(0));
  6361. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6362. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6363. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6364. }
  6365. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6366. {
  6367. uint64_t de_payload_addr, gds_addr, csa_addr;
  6368. int cnt_de;
  6369. static union {
  6370. struct vi_de_ib_state regular;
  6371. struct vi_de_ib_state_chained_ib chained;
  6372. } de_payload = {};
  6373. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6374. gds_addr = csa_addr + 4096;
  6375. if (ring->adev->virt.chained_ib_support) {
  6376. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6377. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6378. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6379. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6380. } else {
  6381. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6382. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6383. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6384. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6385. }
  6386. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6387. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6388. WRITE_DATA_DST_SEL(8) |
  6389. WR_CONFIRM) |
  6390. WRITE_DATA_CACHE_POLICY(0));
  6391. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6392. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6393. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6394. }
  6395. /* create MQD for each compute queue */
  6396. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6397. {
  6398. struct amdgpu_ring *ring = NULL;
  6399. int r, i;
  6400. /* create MQD for KIQ */
  6401. ring = &adev->gfx.kiq.ring;
  6402. if (!ring->mqd_obj) {
  6403. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6404. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6405. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6406. if (r) {
  6407. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6408. return r;
  6409. }
  6410. /* prepare MQD backup */
  6411. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6412. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6413. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6414. }
  6415. /* create MQD for each KCQ */
  6416. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6417. ring = &adev->gfx.compute_ring[i];
  6418. if (!ring->mqd_obj) {
  6419. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6420. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6421. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6422. if (r) {
  6423. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6424. return r;
  6425. }
  6426. /* prepare MQD backup */
  6427. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6428. if (!adev->gfx.mec.mqd_backup[i])
  6429. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6430. }
  6431. }
  6432. return 0;
  6433. }
  6434. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6435. {
  6436. struct amdgpu_ring *ring = NULL;
  6437. int i;
  6438. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6439. ring = &adev->gfx.compute_ring[i];
  6440. kfree(adev->gfx.mec.mqd_backup[i]);
  6441. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6442. &ring->mqd_gpu_addr,
  6443. &ring->mqd_ptr);
  6444. }
  6445. ring = &adev->gfx.kiq.ring;
  6446. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6447. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6448. &ring->mqd_gpu_addr,
  6449. &ring->mqd_ptr);
  6450. }