amdgpu_vm.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. #include "amdgpu_trace.h"
  34. /*
  35. * GPUVM
  36. * GPUVM is similar to the legacy gart on older asics, however
  37. * rather than there being a single global gart table
  38. * for the entire GPU, there are multiple VM page tables active
  39. * at any given time. The VM page tables can contain a mix
  40. * vram pages and system memory pages and system memory pages
  41. * can be mapped as snooped (cached system pages) or unsnooped
  42. * (uncached system pages).
  43. * Each VM has an ID associated with it and there is a page table
  44. * associated with each VMID. When execting a command buffer,
  45. * the kernel tells the the ring what VMID to use for that command
  46. * buffer. VMIDs are allocated dynamically as commands are submitted.
  47. * The userspace drivers maintain their own address space and the kernel
  48. * sets up their pages tables accordingly when they submit their
  49. * command buffers and a VMID is assigned.
  50. * Cayman/Trinity support up to 8 active VMs at any given time;
  51. * SI supports 16.
  52. */
  53. #define START(node) ((node)->start)
  54. #define LAST(node) ((node)->last)
  55. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  56. START, LAST, static, amdgpu_vm_it)
  57. #undef START
  58. #undef LAST
  59. /* Local structure. Encapsulate some VM table update parameters to reduce
  60. * the number of function parameters
  61. */
  62. struct amdgpu_pte_update_params {
  63. /* amdgpu device we do this update for */
  64. struct amdgpu_device *adev;
  65. /* optional amdgpu_vm we do this update for */
  66. struct amdgpu_vm *vm;
  67. /* address where to copy page table entries from */
  68. uint64_t src;
  69. /* indirect buffer to fill with commands */
  70. struct amdgpu_ib *ib;
  71. /* Function which actually does the update */
  72. void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
  73. uint64_t addr, unsigned count, uint32_t incr,
  74. uint64_t flags);
  75. /* indicate update pt or its shadow */
  76. bool shadow;
  77. };
  78. /* Helper to disable partial resident texture feature from a fence callback */
  79. struct amdgpu_prt_cb {
  80. struct amdgpu_device *adev;
  81. struct dma_fence_cb cb;
  82. };
  83. /**
  84. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  85. *
  86. * @adev: amdgpu_device pointer
  87. *
  88. * Calculate the number of entries in a page directory or page table.
  89. */
  90. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  91. unsigned level)
  92. {
  93. if (level == 0)
  94. /* For the root directory */
  95. return adev->vm_manager.max_pfn >>
  96. (adev->vm_manager.block_size *
  97. adev->vm_manager.num_level);
  98. else if (level == adev->vm_manager.num_level)
  99. /* For the page tables on the leaves */
  100. return AMDGPU_VM_PTE_COUNT(adev);
  101. else
  102. /* Everything in between */
  103. return 1 << adev->vm_manager.block_size;
  104. }
  105. /**
  106. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  107. *
  108. * @adev: amdgpu_device pointer
  109. *
  110. * Calculate the size of the BO for a page directory or page table in bytes.
  111. */
  112. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  113. {
  114. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  115. }
  116. /**
  117. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  118. *
  119. * @vm: vm providing the BOs
  120. * @validated: head of validation list
  121. * @entry: entry to add
  122. *
  123. * Add the page directory to the list of BOs to
  124. * validate for command submission.
  125. */
  126. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  127. struct list_head *validated,
  128. struct amdgpu_bo_list_entry *entry)
  129. {
  130. entry->robj = vm->root.bo;
  131. entry->priority = 0;
  132. entry->tv.bo = &entry->robj->tbo;
  133. entry->tv.shared = true;
  134. entry->user_pages = NULL;
  135. list_add(&entry->tv.head, validated);
  136. }
  137. /**
  138. * amdgpu_vm_validate_layer - validate a single page table level
  139. *
  140. * @parent: parent page table level
  141. * @validate: callback to do the validation
  142. * @param: parameter for the validation callback
  143. *
  144. * Validate the page table BOs on command submission if neccessary.
  145. */
  146. static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
  147. int (*validate)(void *, struct amdgpu_bo *),
  148. void *param)
  149. {
  150. unsigned i;
  151. int r;
  152. if (!parent->entries)
  153. return 0;
  154. for (i = 0; i <= parent->last_entry_used; ++i) {
  155. struct amdgpu_vm_pt *entry = &parent->entries[i];
  156. if (!entry->bo)
  157. continue;
  158. r = validate(param, entry->bo);
  159. if (r)
  160. return r;
  161. /*
  162. * Recurse into the sub directory. This is harmless because we
  163. * have only a maximum of 5 layers.
  164. */
  165. r = amdgpu_vm_validate_level(entry, validate, param);
  166. if (r)
  167. return r;
  168. }
  169. return r;
  170. }
  171. /**
  172. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  173. *
  174. * @adev: amdgpu device pointer
  175. * @vm: vm providing the BOs
  176. * @validate: callback to do the validation
  177. * @param: parameter for the validation callback
  178. *
  179. * Validate the page table BOs on command submission if neccessary.
  180. */
  181. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  182. int (*validate)(void *p, struct amdgpu_bo *bo),
  183. void *param)
  184. {
  185. uint64_t num_evictions;
  186. /* We only need to validate the page tables
  187. * if they aren't already valid.
  188. */
  189. num_evictions = atomic64_read(&adev->num_evictions);
  190. if (num_evictions == vm->last_eviction_counter)
  191. return 0;
  192. return amdgpu_vm_validate_level(&vm->root, validate, param);
  193. }
  194. /**
  195. * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
  196. *
  197. * @adev: amdgpu device instance
  198. * @vm: vm providing the BOs
  199. *
  200. * Move the PT BOs to the tail of the LRU.
  201. */
  202. static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
  203. {
  204. unsigned i;
  205. if (!parent->entries)
  206. return;
  207. for (i = 0; i <= parent->last_entry_used; ++i) {
  208. struct amdgpu_vm_pt *entry = &parent->entries[i];
  209. if (!entry->bo)
  210. continue;
  211. ttm_bo_move_to_lru_tail(&entry->bo->tbo);
  212. amdgpu_vm_move_level_in_lru(entry);
  213. }
  214. }
  215. /**
  216. * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
  217. *
  218. * @adev: amdgpu device instance
  219. * @vm: vm providing the BOs
  220. *
  221. * Move the PT BOs to the tail of the LRU.
  222. */
  223. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  224. struct amdgpu_vm *vm)
  225. {
  226. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  227. spin_lock(&glob->lru_lock);
  228. amdgpu_vm_move_level_in_lru(&vm->root);
  229. spin_unlock(&glob->lru_lock);
  230. }
  231. /**
  232. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  233. *
  234. * @adev: amdgpu_device pointer
  235. * @vm: requested vm
  236. * @saddr: start of the address range
  237. * @eaddr: end of the address range
  238. *
  239. * Make sure the page directories and page tables are allocated
  240. */
  241. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  242. struct amdgpu_vm *vm,
  243. struct amdgpu_vm_pt *parent,
  244. uint64_t saddr, uint64_t eaddr,
  245. unsigned level)
  246. {
  247. unsigned shift = (adev->vm_manager.num_level - level) *
  248. adev->vm_manager.block_size;
  249. unsigned pt_idx, from, to;
  250. int r;
  251. if (!parent->entries) {
  252. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  253. parent->entries = drm_calloc_large(num_entries,
  254. sizeof(struct amdgpu_vm_pt));
  255. if (!parent->entries)
  256. return -ENOMEM;
  257. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  258. }
  259. from = saddr >> shift;
  260. to = eaddr >> shift;
  261. if (from >= amdgpu_vm_num_entries(adev, level) ||
  262. to >= amdgpu_vm_num_entries(adev, level))
  263. return -EINVAL;
  264. if (to > parent->last_entry_used)
  265. parent->last_entry_used = to;
  266. ++level;
  267. saddr = saddr & ((1 << shift) - 1);
  268. eaddr = eaddr & ((1 << shift) - 1);
  269. /* walk over the address space and allocate the page tables */
  270. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  271. struct reservation_object *resv = vm->root.bo->tbo.resv;
  272. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  273. struct amdgpu_bo *pt;
  274. if (!entry->bo) {
  275. r = amdgpu_bo_create(adev,
  276. amdgpu_vm_bo_size(adev, level),
  277. AMDGPU_GPU_PAGE_SIZE, true,
  278. AMDGPU_GEM_DOMAIN_VRAM,
  279. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  280. AMDGPU_GEM_CREATE_SHADOW |
  281. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  282. AMDGPU_GEM_CREATE_VRAM_CLEARED,
  283. NULL, resv, &pt);
  284. if (r)
  285. return r;
  286. /* Keep a reference to the root directory to avoid
  287. * freeing them up in the wrong order.
  288. */
  289. pt->parent = amdgpu_bo_ref(vm->root.bo);
  290. entry->bo = pt;
  291. entry->addr = 0;
  292. }
  293. if (level < adev->vm_manager.num_level) {
  294. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  295. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  296. ((1 << shift) - 1);
  297. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  298. sub_eaddr, level);
  299. if (r)
  300. return r;
  301. }
  302. }
  303. return 0;
  304. }
  305. /**
  306. * amdgpu_vm_alloc_pts - Allocate page tables.
  307. *
  308. * @adev: amdgpu_device pointer
  309. * @vm: VM to allocate page tables for
  310. * @saddr: Start address which needs to be allocated
  311. * @size: Size from start address we need.
  312. *
  313. * Make sure the page tables are allocated.
  314. */
  315. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  316. struct amdgpu_vm *vm,
  317. uint64_t saddr, uint64_t size)
  318. {
  319. uint64_t last_pfn;
  320. uint64_t eaddr;
  321. /* validate the parameters */
  322. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  323. return -EINVAL;
  324. eaddr = saddr + size - 1;
  325. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  326. if (last_pfn >= adev->vm_manager.max_pfn) {
  327. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  328. last_pfn, adev->vm_manager.max_pfn);
  329. return -EINVAL;
  330. }
  331. saddr /= AMDGPU_GPU_PAGE_SIZE;
  332. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  333. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
  334. }
  335. /**
  336. * amdgpu_vm_had_gpu_reset - check if reset occured since last use
  337. *
  338. * @adev: amdgpu_device pointer
  339. * @id: VMID structure
  340. *
  341. * Check if GPU reset occured since last use of the VMID.
  342. */
  343. static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
  344. struct amdgpu_vm_id *id)
  345. {
  346. return id->current_gpu_reset_count !=
  347. atomic_read(&adev->gpu_reset_counter);
  348. }
  349. static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
  350. {
  351. return !!vm->reserved_vmid[vmhub];
  352. }
  353. /* idr_mgr->lock must be held */
  354. static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
  355. struct amdgpu_ring *ring,
  356. struct amdgpu_sync *sync,
  357. struct dma_fence *fence,
  358. struct amdgpu_job *job)
  359. {
  360. struct amdgpu_device *adev = ring->adev;
  361. unsigned vmhub = ring->funcs->vmhub;
  362. uint64_t fence_context = adev->fence_context + ring->idx;
  363. struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
  364. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  365. struct dma_fence *updates = sync->last_vm_update;
  366. int r = 0;
  367. struct dma_fence *flushed, *tmp;
  368. bool needs_flush = false;
  369. flushed = id->flushed_updates;
  370. if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
  371. (atomic64_read(&id->owner) != vm->client_id) ||
  372. (job->vm_pd_addr != id->pd_gpu_addr) ||
  373. (updates && (!flushed || updates->context != flushed->context ||
  374. dma_fence_is_later(updates, flushed))) ||
  375. (!id->last_flush || (id->last_flush->context != fence_context &&
  376. !dma_fence_is_signaled(id->last_flush)))) {
  377. needs_flush = true;
  378. /* to prevent one context starved by another context */
  379. id->pd_gpu_addr = 0;
  380. tmp = amdgpu_sync_peek_fence(&id->active, ring);
  381. if (tmp) {
  382. r = amdgpu_sync_fence(adev, sync, tmp);
  383. return r;
  384. }
  385. }
  386. /* Good we can use this VMID. Remember this submission as
  387. * user of the VMID.
  388. */
  389. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  390. if (r)
  391. goto out;
  392. if (updates && (!flushed || updates->context != flushed->context ||
  393. dma_fence_is_later(updates, flushed))) {
  394. dma_fence_put(id->flushed_updates);
  395. id->flushed_updates = dma_fence_get(updates);
  396. }
  397. id->pd_gpu_addr = job->vm_pd_addr;
  398. atomic64_set(&id->owner, vm->client_id);
  399. job->vm_needs_flush = needs_flush;
  400. if (needs_flush) {
  401. dma_fence_put(id->last_flush);
  402. id->last_flush = NULL;
  403. }
  404. job->vm_id = id - id_mgr->ids;
  405. trace_amdgpu_vm_grab_id(vm, ring, job);
  406. out:
  407. return r;
  408. }
  409. /**
  410. * amdgpu_vm_grab_id - allocate the next free VMID
  411. *
  412. * @vm: vm to allocate id for
  413. * @ring: ring we want to submit job to
  414. * @sync: sync object where we add dependencies
  415. * @fence: fence protecting ID from reuse
  416. *
  417. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  418. */
  419. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  420. struct amdgpu_sync *sync, struct dma_fence *fence,
  421. struct amdgpu_job *job)
  422. {
  423. struct amdgpu_device *adev = ring->adev;
  424. unsigned vmhub = ring->funcs->vmhub;
  425. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  426. uint64_t fence_context = adev->fence_context + ring->idx;
  427. struct dma_fence *updates = sync->last_vm_update;
  428. struct amdgpu_vm_id *id, *idle;
  429. struct dma_fence **fences;
  430. unsigned i;
  431. int r = 0;
  432. mutex_lock(&id_mgr->lock);
  433. if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
  434. r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
  435. mutex_unlock(&id_mgr->lock);
  436. return r;
  437. }
  438. fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
  439. if (!fences) {
  440. mutex_unlock(&id_mgr->lock);
  441. return -ENOMEM;
  442. }
  443. /* Check if we have an idle VMID */
  444. i = 0;
  445. list_for_each_entry(idle, &id_mgr->ids_lru, list) {
  446. fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
  447. if (!fences[i])
  448. break;
  449. ++i;
  450. }
  451. /* If we can't find a idle VMID to use, wait till one becomes available */
  452. if (&idle->list == &id_mgr->ids_lru) {
  453. u64 fence_context = adev->vm_manager.fence_context + ring->idx;
  454. unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
  455. struct dma_fence_array *array;
  456. unsigned j;
  457. for (j = 0; j < i; ++j)
  458. dma_fence_get(fences[j]);
  459. array = dma_fence_array_create(i, fences, fence_context,
  460. seqno, true);
  461. if (!array) {
  462. for (j = 0; j < i; ++j)
  463. dma_fence_put(fences[j]);
  464. kfree(fences);
  465. r = -ENOMEM;
  466. goto error;
  467. }
  468. r = amdgpu_sync_fence(ring->adev, sync, &array->base);
  469. dma_fence_put(&array->base);
  470. if (r)
  471. goto error;
  472. mutex_unlock(&id_mgr->lock);
  473. return 0;
  474. }
  475. kfree(fences);
  476. job->vm_needs_flush = false;
  477. /* Check if we can use a VMID already assigned to this VM */
  478. list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
  479. struct dma_fence *flushed;
  480. bool needs_flush = false;
  481. /* Check all the prerequisites to using this VMID */
  482. if (amdgpu_vm_had_gpu_reset(adev, id))
  483. continue;
  484. if (atomic64_read(&id->owner) != vm->client_id)
  485. continue;
  486. if (job->vm_pd_addr != id->pd_gpu_addr)
  487. continue;
  488. if (!id->last_flush ||
  489. (id->last_flush->context != fence_context &&
  490. !dma_fence_is_signaled(id->last_flush)))
  491. needs_flush = true;
  492. flushed = id->flushed_updates;
  493. if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
  494. needs_flush = true;
  495. /* Concurrent flushes are only possible starting with Vega10 */
  496. if (adev->asic_type < CHIP_VEGA10 && needs_flush)
  497. continue;
  498. /* Good we can use this VMID. Remember this submission as
  499. * user of the VMID.
  500. */
  501. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  502. if (r)
  503. goto error;
  504. if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
  505. dma_fence_put(id->flushed_updates);
  506. id->flushed_updates = dma_fence_get(updates);
  507. }
  508. if (needs_flush)
  509. goto needs_flush;
  510. else
  511. goto no_flush_needed;
  512. };
  513. /* Still no ID to use? Then use the idle one found earlier */
  514. id = idle;
  515. /* Remember this submission as user of the VMID */
  516. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  517. if (r)
  518. goto error;
  519. id->pd_gpu_addr = job->vm_pd_addr;
  520. dma_fence_put(id->flushed_updates);
  521. id->flushed_updates = dma_fence_get(updates);
  522. atomic64_set(&id->owner, vm->client_id);
  523. needs_flush:
  524. job->vm_needs_flush = true;
  525. dma_fence_put(id->last_flush);
  526. id->last_flush = NULL;
  527. no_flush_needed:
  528. list_move_tail(&id->list, &id_mgr->ids_lru);
  529. job->vm_id = id - id_mgr->ids;
  530. trace_amdgpu_vm_grab_id(vm, ring, job);
  531. error:
  532. mutex_unlock(&id_mgr->lock);
  533. return r;
  534. }
  535. static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
  536. struct amdgpu_vm *vm,
  537. unsigned vmhub)
  538. {
  539. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  540. mutex_lock(&id_mgr->lock);
  541. if (vm->reserved_vmid[vmhub]) {
  542. list_add(&vm->reserved_vmid[vmhub]->list,
  543. &id_mgr->ids_lru);
  544. vm->reserved_vmid[vmhub] = NULL;
  545. atomic_dec(&id_mgr->reserved_vmid_num);
  546. }
  547. mutex_unlock(&id_mgr->lock);
  548. }
  549. static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
  550. struct amdgpu_vm *vm,
  551. unsigned vmhub)
  552. {
  553. struct amdgpu_vm_id_manager *id_mgr;
  554. struct amdgpu_vm_id *idle;
  555. int r = 0;
  556. id_mgr = &adev->vm_manager.id_mgr[vmhub];
  557. mutex_lock(&id_mgr->lock);
  558. if (vm->reserved_vmid[vmhub])
  559. goto unlock;
  560. if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
  561. AMDGPU_VM_MAX_RESERVED_VMID) {
  562. DRM_ERROR("Over limitation of reserved vmid\n");
  563. atomic_dec(&id_mgr->reserved_vmid_num);
  564. r = -EINVAL;
  565. goto unlock;
  566. }
  567. /* Select the first entry VMID */
  568. idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
  569. list_del_init(&idle->list);
  570. vm->reserved_vmid[vmhub] = idle;
  571. mutex_unlock(&id_mgr->lock);
  572. return 0;
  573. unlock:
  574. mutex_unlock(&id_mgr->lock);
  575. return r;
  576. }
  577. /**
  578. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  579. *
  580. * @adev: amdgpu_device pointer
  581. */
  582. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  583. {
  584. const struct amdgpu_ip_block *ip_block;
  585. bool has_compute_vm_bug;
  586. struct amdgpu_ring *ring;
  587. int i;
  588. has_compute_vm_bug = false;
  589. ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  590. if (ip_block) {
  591. /* Compute has a VM bug for GFX version < 7.
  592. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  593. if (ip_block->version->major <= 7)
  594. has_compute_vm_bug = true;
  595. else if (ip_block->version->major == 8)
  596. if (adev->gfx.mec_fw_version < 673)
  597. has_compute_vm_bug = true;
  598. }
  599. for (i = 0; i < adev->num_rings; i++) {
  600. ring = adev->rings[i];
  601. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  602. /* only compute rings */
  603. ring->has_compute_vm_bug = has_compute_vm_bug;
  604. else
  605. ring->has_compute_vm_bug = false;
  606. }
  607. }
  608. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  609. struct amdgpu_job *job)
  610. {
  611. struct amdgpu_device *adev = ring->adev;
  612. unsigned vmhub = ring->funcs->vmhub;
  613. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  614. struct amdgpu_vm_id *id;
  615. bool gds_switch_needed;
  616. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  617. if (job->vm_id == 0)
  618. return false;
  619. id = &id_mgr->ids[job->vm_id];
  620. gds_switch_needed = ring->funcs->emit_gds_switch && (
  621. id->gds_base != job->gds_base ||
  622. id->gds_size != job->gds_size ||
  623. id->gws_base != job->gws_base ||
  624. id->gws_size != job->gws_size ||
  625. id->oa_base != job->oa_base ||
  626. id->oa_size != job->oa_size);
  627. if (amdgpu_vm_had_gpu_reset(adev, id))
  628. return true;
  629. return vm_flush_needed || gds_switch_needed;
  630. }
  631. /**
  632. * amdgpu_vm_flush - hardware flush the vm
  633. *
  634. * @ring: ring to use for flush
  635. * @vm_id: vmid number to use
  636. * @pd_addr: address of the page directory
  637. *
  638. * Emit a VM flush when it is necessary.
  639. */
  640. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
  641. {
  642. struct amdgpu_device *adev = ring->adev;
  643. unsigned vmhub = ring->funcs->vmhub;
  644. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  645. struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
  646. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  647. id->gds_base != job->gds_base ||
  648. id->gds_size != job->gds_size ||
  649. id->gws_base != job->gws_base ||
  650. id->gws_size != job->gws_size ||
  651. id->oa_base != job->oa_base ||
  652. id->oa_size != job->oa_size);
  653. bool vm_flush_needed = job->vm_needs_flush;
  654. unsigned patch_offset = 0;
  655. int r;
  656. if (amdgpu_vm_had_gpu_reset(adev, id)) {
  657. gds_switch_needed = true;
  658. vm_flush_needed = true;
  659. }
  660. if (!vm_flush_needed && !gds_switch_needed)
  661. return 0;
  662. if (ring->funcs->init_cond_exec)
  663. patch_offset = amdgpu_ring_init_cond_exec(ring);
  664. if (ring->funcs->emit_vm_flush && vm_flush_needed) {
  665. struct dma_fence *fence;
  666. trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
  667. amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
  668. r = amdgpu_fence_emit(ring, &fence);
  669. if (r)
  670. return r;
  671. mutex_lock(&id_mgr->lock);
  672. dma_fence_put(id->last_flush);
  673. id->last_flush = fence;
  674. id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
  675. mutex_unlock(&id_mgr->lock);
  676. }
  677. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  678. id->gds_base = job->gds_base;
  679. id->gds_size = job->gds_size;
  680. id->gws_base = job->gws_base;
  681. id->gws_size = job->gws_size;
  682. id->oa_base = job->oa_base;
  683. id->oa_size = job->oa_size;
  684. amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
  685. job->gds_size, job->gws_base,
  686. job->gws_size, job->oa_base,
  687. job->oa_size);
  688. }
  689. if (ring->funcs->patch_cond_exec)
  690. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  691. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  692. if (ring->funcs->emit_switch_buffer) {
  693. amdgpu_ring_emit_switch_buffer(ring);
  694. amdgpu_ring_emit_switch_buffer(ring);
  695. }
  696. return 0;
  697. }
  698. /**
  699. * amdgpu_vm_reset_id - reset VMID to zero
  700. *
  701. * @adev: amdgpu device structure
  702. * @vm_id: vmid number to use
  703. *
  704. * Reset saved GDW, GWS and OA to force switch on next flush.
  705. */
  706. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
  707. unsigned vmid)
  708. {
  709. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  710. struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
  711. atomic64_set(&id->owner, 0);
  712. id->gds_base = 0;
  713. id->gds_size = 0;
  714. id->gws_base = 0;
  715. id->gws_size = 0;
  716. id->oa_base = 0;
  717. id->oa_size = 0;
  718. }
  719. /**
  720. * amdgpu_vm_reset_all_id - reset VMID to zero
  721. *
  722. * @adev: amdgpu device structure
  723. *
  724. * Reset VMID to force flush on next use
  725. */
  726. void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
  727. {
  728. unsigned i, j;
  729. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  730. struct amdgpu_vm_id_manager *id_mgr =
  731. &adev->vm_manager.id_mgr[i];
  732. for (j = 1; j < id_mgr->num_ids; ++j)
  733. amdgpu_vm_reset_id(adev, i, j);
  734. }
  735. }
  736. /**
  737. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  738. *
  739. * @vm: requested vm
  740. * @bo: requested buffer object
  741. *
  742. * Find @bo inside the requested vm.
  743. * Search inside the @bos vm list for the requested vm
  744. * Returns the found bo_va or NULL if none is found
  745. *
  746. * Object has to be reserved!
  747. */
  748. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  749. struct amdgpu_bo *bo)
  750. {
  751. struct amdgpu_bo_va *bo_va;
  752. list_for_each_entry(bo_va, &bo->va, bo_list) {
  753. if (bo_va->vm == vm) {
  754. return bo_va;
  755. }
  756. }
  757. return NULL;
  758. }
  759. /**
  760. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  761. *
  762. * @params: see amdgpu_pte_update_params definition
  763. * @pe: addr of the page entry
  764. * @addr: dst addr to write into pe
  765. * @count: number of page entries to update
  766. * @incr: increase next addr by incr bytes
  767. * @flags: hw access flags
  768. *
  769. * Traces the parameters and calls the right asic functions
  770. * to setup the page table using the DMA.
  771. */
  772. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  773. uint64_t pe, uint64_t addr,
  774. unsigned count, uint32_t incr,
  775. uint64_t flags)
  776. {
  777. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  778. if (count < 3) {
  779. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  780. addr | flags, count, incr);
  781. } else {
  782. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  783. count, incr, flags);
  784. }
  785. }
  786. /**
  787. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  788. *
  789. * @params: see amdgpu_pte_update_params definition
  790. * @pe: addr of the page entry
  791. * @addr: dst addr to write into pe
  792. * @count: number of page entries to update
  793. * @incr: increase next addr by incr bytes
  794. * @flags: hw access flags
  795. *
  796. * Traces the parameters and calls the DMA function to copy the PTEs.
  797. */
  798. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  799. uint64_t pe, uint64_t addr,
  800. unsigned count, uint32_t incr,
  801. uint64_t flags)
  802. {
  803. uint64_t src = (params->src + (addr >> 12) * 8);
  804. trace_amdgpu_vm_copy_ptes(pe, src, count);
  805. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  806. }
  807. /**
  808. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  809. *
  810. * @pages_addr: optional DMA address to use for lookup
  811. * @addr: the unmapped addr
  812. *
  813. * Look up the physical address of the page that the pte resolves
  814. * to and return the pointer for the page table entry.
  815. */
  816. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  817. {
  818. uint64_t result;
  819. /* page table offset */
  820. result = pages_addr[addr >> PAGE_SHIFT];
  821. /* in case cpu page size != gpu page size*/
  822. result |= addr & (~PAGE_MASK);
  823. result &= 0xFFFFFFFFFFFFF000ULL;
  824. return result;
  825. }
  826. /*
  827. * amdgpu_vm_update_level - update a single level in the hierarchy
  828. *
  829. * @adev: amdgpu_device pointer
  830. * @vm: requested vm
  831. * @parent: parent directory
  832. *
  833. * Makes sure all entries in @parent are up to date.
  834. * Returns 0 for success, error for failure.
  835. */
  836. static int amdgpu_vm_update_level(struct amdgpu_device *adev,
  837. struct amdgpu_vm *vm,
  838. struct amdgpu_vm_pt *parent,
  839. unsigned level)
  840. {
  841. struct amdgpu_bo *shadow;
  842. struct amdgpu_ring *ring;
  843. uint64_t pd_addr, shadow_addr;
  844. uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
  845. uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
  846. unsigned count = 0, pt_idx, ndw;
  847. struct amdgpu_job *job;
  848. struct amdgpu_pte_update_params params;
  849. struct dma_fence *fence = NULL;
  850. int r;
  851. if (!parent->entries)
  852. return 0;
  853. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  854. /* padding, etc. */
  855. ndw = 64;
  856. /* assume the worst case */
  857. ndw += parent->last_entry_used * 6;
  858. pd_addr = amdgpu_bo_gpu_offset(parent->bo);
  859. shadow = parent->bo->shadow;
  860. if (shadow) {
  861. r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
  862. if (r)
  863. return r;
  864. shadow_addr = amdgpu_bo_gpu_offset(shadow);
  865. ndw *= 2;
  866. } else {
  867. shadow_addr = 0;
  868. }
  869. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  870. if (r)
  871. return r;
  872. memset(&params, 0, sizeof(params));
  873. params.adev = adev;
  874. params.ib = &job->ibs[0];
  875. /* walk over the address space and update the directory */
  876. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  877. struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
  878. uint64_t pde, pt;
  879. if (bo == NULL)
  880. continue;
  881. if (bo->shadow) {
  882. struct amdgpu_bo *pt_shadow = bo->shadow;
  883. r = amdgpu_ttm_bind(&pt_shadow->tbo,
  884. &pt_shadow->tbo.mem);
  885. if (r)
  886. return r;
  887. }
  888. pt = amdgpu_bo_gpu_offset(bo);
  889. pt = amdgpu_gart_get_vm_pde(adev, pt);
  890. if (parent->entries[pt_idx].addr == pt)
  891. continue;
  892. parent->entries[pt_idx].addr = pt;
  893. pde = pd_addr + pt_idx * 8;
  894. if (((last_pde + 8 * count) != pde) ||
  895. ((last_pt + incr * count) != pt) ||
  896. (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
  897. if (count) {
  898. if (shadow)
  899. amdgpu_vm_do_set_ptes(&params,
  900. last_shadow,
  901. last_pt, count,
  902. incr,
  903. AMDGPU_PTE_VALID);
  904. amdgpu_vm_do_set_ptes(&params, last_pde,
  905. last_pt, count, incr,
  906. AMDGPU_PTE_VALID);
  907. }
  908. count = 1;
  909. last_pde = pde;
  910. last_shadow = shadow_addr + pt_idx * 8;
  911. last_pt = pt;
  912. } else {
  913. ++count;
  914. }
  915. }
  916. if (count) {
  917. if (vm->root.bo->shadow)
  918. amdgpu_vm_do_set_ptes(&params, last_shadow, last_pt,
  919. count, incr, AMDGPU_PTE_VALID);
  920. amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
  921. count, incr, AMDGPU_PTE_VALID);
  922. }
  923. if (params.ib->length_dw == 0) {
  924. amdgpu_job_free(job);
  925. } else {
  926. amdgpu_ring_pad_ib(ring, params.ib);
  927. amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
  928. AMDGPU_FENCE_OWNER_VM);
  929. if (shadow)
  930. amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
  931. AMDGPU_FENCE_OWNER_VM);
  932. WARN_ON(params.ib->length_dw > ndw);
  933. r = amdgpu_job_submit(job, ring, &vm->entity,
  934. AMDGPU_FENCE_OWNER_VM, &fence);
  935. if (r)
  936. goto error_free;
  937. amdgpu_bo_fence(parent->bo, fence, true);
  938. dma_fence_put(vm->last_dir_update);
  939. vm->last_dir_update = dma_fence_get(fence);
  940. dma_fence_put(fence);
  941. }
  942. /*
  943. * Recurse into the subdirectories. This recursion is harmless because
  944. * we only have a maximum of 5 layers.
  945. */
  946. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  947. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  948. if (!entry->bo)
  949. continue;
  950. r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
  951. if (r)
  952. return r;
  953. }
  954. return 0;
  955. error_free:
  956. amdgpu_job_free(job);
  957. return r;
  958. }
  959. /*
  960. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  961. *
  962. * @parent: parent PD
  963. *
  964. * Mark all PD level as invalid after an error.
  965. */
  966. static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
  967. {
  968. unsigned pt_idx;
  969. /*
  970. * Recurse into the subdirectories. This recursion is harmless because
  971. * we only have a maximum of 5 layers.
  972. */
  973. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  974. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  975. if (!entry->bo)
  976. continue;
  977. entry->addr = ~0ULL;
  978. amdgpu_vm_invalidate_level(entry);
  979. }
  980. }
  981. /*
  982. * amdgpu_vm_update_directories - make sure that all directories are valid
  983. *
  984. * @adev: amdgpu_device pointer
  985. * @vm: requested vm
  986. *
  987. * Makes sure all directories are up to date.
  988. * Returns 0 for success, error for failure.
  989. */
  990. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  991. struct amdgpu_vm *vm)
  992. {
  993. int r;
  994. r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
  995. if (r)
  996. amdgpu_vm_invalidate_level(&vm->root);
  997. return r;
  998. }
  999. /**
  1000. * amdgpu_vm_find_pt - find the page table for an address
  1001. *
  1002. * @p: see amdgpu_pte_update_params definition
  1003. * @addr: virtual address in question
  1004. *
  1005. * Find the page table BO for a virtual address, return NULL when none found.
  1006. */
  1007. static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
  1008. uint64_t addr)
  1009. {
  1010. struct amdgpu_vm_pt *entry = &p->vm->root;
  1011. unsigned idx, level = p->adev->vm_manager.num_level;
  1012. while (entry->entries) {
  1013. idx = addr >> (p->adev->vm_manager.block_size * level--);
  1014. idx %= amdgpu_bo_size(entry->bo) / 8;
  1015. entry = &entry->entries[idx];
  1016. }
  1017. if (level)
  1018. return NULL;
  1019. return entry->bo;
  1020. }
  1021. /**
  1022. * amdgpu_vm_update_ptes - make sure that page tables are valid
  1023. *
  1024. * @params: see amdgpu_pte_update_params definition
  1025. * @vm: requested vm
  1026. * @start: start of GPU address range
  1027. * @end: end of GPU address range
  1028. * @dst: destination address to map to, the next dst inside the function
  1029. * @flags: mapping flags
  1030. *
  1031. * Update the page tables in the range @start - @end.
  1032. * Returns 0 for success, -EINVAL for failure.
  1033. */
  1034. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  1035. uint64_t start, uint64_t end,
  1036. uint64_t dst, uint64_t flags)
  1037. {
  1038. struct amdgpu_device *adev = params->adev;
  1039. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  1040. uint64_t addr, pe_start;
  1041. struct amdgpu_bo *pt;
  1042. unsigned nptes;
  1043. /* walk over the address space and update the page tables */
  1044. for (addr = start; addr < end; addr += nptes) {
  1045. pt = amdgpu_vm_get_pt(params, addr);
  1046. if (!pt) {
  1047. pr_err("PT not found, aborting update_ptes\n");
  1048. return -EINVAL;
  1049. }
  1050. if (params->shadow) {
  1051. if (!pt->shadow)
  1052. return 0;
  1053. pt = pt->shadow;
  1054. }
  1055. if ((addr & ~mask) == (end & ~mask))
  1056. nptes = end - addr;
  1057. else
  1058. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  1059. pe_start = amdgpu_bo_gpu_offset(pt);
  1060. pe_start += (addr & mask) * 8;
  1061. params->func(params, pe_start, dst, nptes,
  1062. AMDGPU_GPU_PAGE_SIZE, flags);
  1063. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  1064. }
  1065. return 0;
  1066. }
  1067. /*
  1068. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  1069. *
  1070. * @params: see amdgpu_pte_update_params definition
  1071. * @vm: requested vm
  1072. * @start: first PTE to handle
  1073. * @end: last PTE to handle
  1074. * @dst: addr those PTEs should point to
  1075. * @flags: hw mapping flags
  1076. * Returns 0 for success, -EINVAL for failure.
  1077. */
  1078. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  1079. uint64_t start, uint64_t end,
  1080. uint64_t dst, uint64_t flags)
  1081. {
  1082. int r;
  1083. /**
  1084. * The MC L1 TLB supports variable sized pages, based on a fragment
  1085. * field in the PTE. When this field is set to a non-zero value, page
  1086. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  1087. * flags are considered valid for all PTEs within the fragment range
  1088. * and corresponding mappings are assumed to be physically contiguous.
  1089. *
  1090. * The L1 TLB can store a single PTE for the whole fragment,
  1091. * significantly increasing the space available for translation
  1092. * caching. This leads to large improvements in throughput when the
  1093. * TLB is under pressure.
  1094. *
  1095. * The L2 TLB distributes small and large fragments into two
  1096. * asymmetric partitions. The large fragment cache is significantly
  1097. * larger. Thus, we try to use large fragments wherever possible.
  1098. * Userspace can support this by aligning virtual base address and
  1099. * allocation size to the fragment size.
  1100. */
  1101. /* SI and newer are optimized for 64KB */
  1102. uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
  1103. uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
  1104. uint64_t frag_start = ALIGN(start, frag_align);
  1105. uint64_t frag_end = end & ~(frag_align - 1);
  1106. /* system pages are non continuously */
  1107. if (params->src || !(flags & AMDGPU_PTE_VALID) ||
  1108. (frag_start >= frag_end))
  1109. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  1110. /* handle the 4K area at the beginning */
  1111. if (start != frag_start) {
  1112. r = amdgpu_vm_update_ptes(params, start, frag_start,
  1113. dst, flags);
  1114. if (r)
  1115. return r;
  1116. dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
  1117. }
  1118. /* handle the area in the middle */
  1119. r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
  1120. flags | frag_flags);
  1121. if (r)
  1122. return r;
  1123. /* handle the 4K area at the end */
  1124. if (frag_end != end) {
  1125. dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
  1126. r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
  1127. }
  1128. return r;
  1129. }
  1130. /**
  1131. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  1132. *
  1133. * @adev: amdgpu_device pointer
  1134. * @exclusive: fence we need to sync to
  1135. * @src: address where to copy page table entries from
  1136. * @pages_addr: DMA addresses to use for mapping
  1137. * @vm: requested vm
  1138. * @start: start of mapped range
  1139. * @last: last mapped entry
  1140. * @flags: flags for the entries
  1141. * @addr: addr to set the area to
  1142. * @fence: optional resulting fence
  1143. *
  1144. * Fill in the page table entries between @start and @last.
  1145. * Returns 0 for success, -EINVAL for failure.
  1146. */
  1147. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1148. struct dma_fence *exclusive,
  1149. uint64_t src,
  1150. dma_addr_t *pages_addr,
  1151. struct amdgpu_vm *vm,
  1152. uint64_t start, uint64_t last,
  1153. uint64_t flags, uint64_t addr,
  1154. struct dma_fence **fence)
  1155. {
  1156. struct amdgpu_ring *ring;
  1157. void *owner = AMDGPU_FENCE_OWNER_VM;
  1158. unsigned nptes, ncmds, ndw;
  1159. struct amdgpu_job *job;
  1160. struct amdgpu_pte_update_params params;
  1161. struct dma_fence *f = NULL;
  1162. int r;
  1163. memset(&params, 0, sizeof(params));
  1164. params.adev = adev;
  1165. params.vm = vm;
  1166. params.src = src;
  1167. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1168. /* sync to everything on unmapping */
  1169. if (!(flags & AMDGPU_PTE_VALID))
  1170. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1171. nptes = last - start + 1;
  1172. /*
  1173. * reserve space for one command every (1 << BLOCK_SIZE)
  1174. * entries or 2k dwords (whatever is smaller)
  1175. */
  1176. ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
  1177. /* padding, etc. */
  1178. ndw = 64;
  1179. if (src) {
  1180. /* only copy commands needed */
  1181. ndw += ncmds * 7;
  1182. params.func = amdgpu_vm_do_copy_ptes;
  1183. } else if (pages_addr) {
  1184. /* copy commands needed */
  1185. ndw += ncmds * 7;
  1186. /* and also PTEs */
  1187. ndw += nptes * 2;
  1188. params.func = amdgpu_vm_do_copy_ptes;
  1189. } else {
  1190. /* set page commands needed */
  1191. ndw += ncmds * 10;
  1192. /* two extra commands for begin/end of fragment */
  1193. ndw += 2 * 10;
  1194. params.func = amdgpu_vm_do_set_ptes;
  1195. }
  1196. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1197. if (r)
  1198. return r;
  1199. params.ib = &job->ibs[0];
  1200. if (!src && pages_addr) {
  1201. uint64_t *pte;
  1202. unsigned i;
  1203. /* Put the PTEs at the end of the IB. */
  1204. i = ndw - nptes * 2;
  1205. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1206. params.src = job->ibs->gpu_addr + i * 4;
  1207. for (i = 0; i < nptes; ++i) {
  1208. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1209. AMDGPU_GPU_PAGE_SIZE);
  1210. pte[i] |= flags;
  1211. }
  1212. addr = 0;
  1213. }
  1214. r = amdgpu_sync_fence(adev, &job->sync, exclusive);
  1215. if (r)
  1216. goto error_free;
  1217. r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
  1218. owner);
  1219. if (r)
  1220. goto error_free;
  1221. r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
  1222. if (r)
  1223. goto error_free;
  1224. params.shadow = true;
  1225. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1226. if (r)
  1227. goto error_free;
  1228. params.shadow = false;
  1229. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1230. if (r)
  1231. goto error_free;
  1232. amdgpu_ring_pad_ib(ring, params.ib);
  1233. WARN_ON(params.ib->length_dw > ndw);
  1234. r = amdgpu_job_submit(job, ring, &vm->entity,
  1235. AMDGPU_FENCE_OWNER_VM, &f);
  1236. if (r)
  1237. goto error_free;
  1238. amdgpu_bo_fence(vm->root.bo, f, true);
  1239. dma_fence_put(*fence);
  1240. *fence = f;
  1241. return 0;
  1242. error_free:
  1243. amdgpu_job_free(job);
  1244. return r;
  1245. }
  1246. /**
  1247. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1248. *
  1249. * @adev: amdgpu_device pointer
  1250. * @exclusive: fence we need to sync to
  1251. * @gtt_flags: flags as they are used for GTT
  1252. * @pages_addr: DMA addresses to use for mapping
  1253. * @vm: requested vm
  1254. * @mapping: mapped range and flags to use for the update
  1255. * @flags: HW flags for the mapping
  1256. * @nodes: array of drm_mm_nodes with the MC addresses
  1257. * @fence: optional resulting fence
  1258. *
  1259. * Split the mapping into smaller chunks so that each update fits
  1260. * into a SDMA IB.
  1261. * Returns 0 for success, -EINVAL for failure.
  1262. */
  1263. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1264. struct dma_fence *exclusive,
  1265. uint64_t gtt_flags,
  1266. dma_addr_t *pages_addr,
  1267. struct amdgpu_vm *vm,
  1268. struct amdgpu_bo_va_mapping *mapping,
  1269. uint64_t flags,
  1270. struct drm_mm_node *nodes,
  1271. struct dma_fence **fence)
  1272. {
  1273. uint64_t pfn, src = 0, start = mapping->start;
  1274. int r;
  1275. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1276. * but in case of something, we filter the flags in first place
  1277. */
  1278. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1279. flags &= ~AMDGPU_PTE_READABLE;
  1280. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1281. flags &= ~AMDGPU_PTE_WRITEABLE;
  1282. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1283. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1284. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1285. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1286. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1287. (adev->asic_type >= CHIP_VEGA10)) {
  1288. flags |= AMDGPU_PTE_PRT;
  1289. flags &= ~AMDGPU_PTE_VALID;
  1290. }
  1291. trace_amdgpu_vm_bo_update(mapping);
  1292. pfn = mapping->offset >> PAGE_SHIFT;
  1293. if (nodes) {
  1294. while (pfn >= nodes->size) {
  1295. pfn -= nodes->size;
  1296. ++nodes;
  1297. }
  1298. }
  1299. do {
  1300. uint64_t max_entries;
  1301. uint64_t addr, last;
  1302. if (nodes) {
  1303. addr = nodes->start << PAGE_SHIFT;
  1304. max_entries = (nodes->size - pfn) *
  1305. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1306. } else {
  1307. addr = 0;
  1308. max_entries = S64_MAX;
  1309. }
  1310. if (pages_addr) {
  1311. if (flags == gtt_flags)
  1312. src = adev->gart.table_addr +
  1313. (addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
  1314. else
  1315. max_entries = min(max_entries, 16ull * 1024ull);
  1316. addr = 0;
  1317. } else if (flags & AMDGPU_PTE_VALID) {
  1318. addr += adev->vm_manager.vram_base_offset;
  1319. }
  1320. addr += pfn << PAGE_SHIFT;
  1321. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1322. r = amdgpu_vm_bo_update_mapping(adev, exclusive,
  1323. src, pages_addr, vm,
  1324. start, last, flags, addr,
  1325. fence);
  1326. if (r)
  1327. return r;
  1328. pfn += last - start + 1;
  1329. if (nodes && nodes->size == pfn) {
  1330. pfn = 0;
  1331. ++nodes;
  1332. }
  1333. start = last + 1;
  1334. } while (unlikely(start != mapping->last + 1));
  1335. return 0;
  1336. }
  1337. /**
  1338. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1339. *
  1340. * @adev: amdgpu_device pointer
  1341. * @bo_va: requested BO and VM object
  1342. * @clear: if true clear the entries
  1343. *
  1344. * Fill in the page table entries for @bo_va.
  1345. * Returns 0 for success, -EINVAL for failure.
  1346. */
  1347. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1348. struct amdgpu_bo_va *bo_va,
  1349. bool clear)
  1350. {
  1351. struct amdgpu_vm *vm = bo_va->vm;
  1352. struct amdgpu_bo_va_mapping *mapping;
  1353. dma_addr_t *pages_addr = NULL;
  1354. uint64_t gtt_flags, flags;
  1355. struct ttm_mem_reg *mem;
  1356. struct drm_mm_node *nodes;
  1357. struct dma_fence *exclusive;
  1358. int r;
  1359. if (clear || !bo_va->bo) {
  1360. mem = NULL;
  1361. nodes = NULL;
  1362. exclusive = NULL;
  1363. } else {
  1364. struct ttm_dma_tt *ttm;
  1365. mem = &bo_va->bo->tbo.mem;
  1366. nodes = mem->mm_node;
  1367. if (mem->mem_type == TTM_PL_TT) {
  1368. ttm = container_of(bo_va->bo->tbo.ttm, struct
  1369. ttm_dma_tt, ttm);
  1370. pages_addr = ttm->dma_address;
  1371. }
  1372. exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
  1373. }
  1374. if (bo_va->bo) {
  1375. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  1376. gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
  1377. adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
  1378. flags : 0;
  1379. } else {
  1380. flags = 0x0;
  1381. gtt_flags = ~0x0;
  1382. }
  1383. spin_lock(&vm->status_lock);
  1384. if (!list_empty(&bo_va->vm_status))
  1385. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1386. spin_unlock(&vm->status_lock);
  1387. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1388. r = amdgpu_vm_bo_split_mapping(adev, exclusive,
  1389. gtt_flags, pages_addr, vm,
  1390. mapping, flags, nodes,
  1391. &bo_va->last_pt_update);
  1392. if (r)
  1393. return r;
  1394. }
  1395. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1396. list_for_each_entry(mapping, &bo_va->valids, list)
  1397. trace_amdgpu_vm_bo_mapping(mapping);
  1398. list_for_each_entry(mapping, &bo_va->invalids, list)
  1399. trace_amdgpu_vm_bo_mapping(mapping);
  1400. }
  1401. spin_lock(&vm->status_lock);
  1402. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1403. list_del_init(&bo_va->vm_status);
  1404. if (clear)
  1405. list_add(&bo_va->vm_status, &vm->cleared);
  1406. spin_unlock(&vm->status_lock);
  1407. return 0;
  1408. }
  1409. /**
  1410. * amdgpu_vm_update_prt_state - update the global PRT state
  1411. */
  1412. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1413. {
  1414. unsigned long flags;
  1415. bool enable;
  1416. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1417. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1418. adev->gart.gart_funcs->set_prt(adev, enable);
  1419. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1420. }
  1421. /**
  1422. * amdgpu_vm_prt_get - add a PRT user
  1423. */
  1424. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1425. {
  1426. if (!adev->gart.gart_funcs->set_prt)
  1427. return;
  1428. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1429. amdgpu_vm_update_prt_state(adev);
  1430. }
  1431. /**
  1432. * amdgpu_vm_prt_put - drop a PRT user
  1433. */
  1434. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1435. {
  1436. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1437. amdgpu_vm_update_prt_state(adev);
  1438. }
  1439. /**
  1440. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1441. */
  1442. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1443. {
  1444. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1445. amdgpu_vm_prt_put(cb->adev);
  1446. kfree(cb);
  1447. }
  1448. /**
  1449. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1450. */
  1451. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1452. struct dma_fence *fence)
  1453. {
  1454. struct amdgpu_prt_cb *cb;
  1455. if (!adev->gart.gart_funcs->set_prt)
  1456. return;
  1457. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1458. if (!cb) {
  1459. /* Last resort when we are OOM */
  1460. if (fence)
  1461. dma_fence_wait(fence, false);
  1462. amdgpu_vm_prt_put(adev);
  1463. } else {
  1464. cb->adev = adev;
  1465. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1466. amdgpu_vm_prt_cb))
  1467. amdgpu_vm_prt_cb(fence, &cb->cb);
  1468. }
  1469. }
  1470. /**
  1471. * amdgpu_vm_free_mapping - free a mapping
  1472. *
  1473. * @adev: amdgpu_device pointer
  1474. * @vm: requested vm
  1475. * @mapping: mapping to be freed
  1476. * @fence: fence of the unmap operation
  1477. *
  1478. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1479. */
  1480. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1481. struct amdgpu_vm *vm,
  1482. struct amdgpu_bo_va_mapping *mapping,
  1483. struct dma_fence *fence)
  1484. {
  1485. if (mapping->flags & AMDGPU_PTE_PRT)
  1486. amdgpu_vm_add_prt_cb(adev, fence);
  1487. kfree(mapping);
  1488. }
  1489. /**
  1490. * amdgpu_vm_prt_fini - finish all prt mappings
  1491. *
  1492. * @adev: amdgpu_device pointer
  1493. * @vm: requested vm
  1494. *
  1495. * Register a cleanup callback to disable PRT support after VM dies.
  1496. */
  1497. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1498. {
  1499. struct reservation_object *resv = vm->root.bo->tbo.resv;
  1500. struct dma_fence *excl, **shared;
  1501. unsigned i, shared_count;
  1502. int r;
  1503. r = reservation_object_get_fences_rcu(resv, &excl,
  1504. &shared_count, &shared);
  1505. if (r) {
  1506. /* Not enough memory to grab the fence list, as last resort
  1507. * block for all the fences to complete.
  1508. */
  1509. reservation_object_wait_timeout_rcu(resv, true, false,
  1510. MAX_SCHEDULE_TIMEOUT);
  1511. return;
  1512. }
  1513. /* Add a callback for each fence in the reservation object */
  1514. amdgpu_vm_prt_get(adev);
  1515. amdgpu_vm_add_prt_cb(adev, excl);
  1516. for (i = 0; i < shared_count; ++i) {
  1517. amdgpu_vm_prt_get(adev);
  1518. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1519. }
  1520. kfree(shared);
  1521. }
  1522. /**
  1523. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1524. *
  1525. * @adev: amdgpu_device pointer
  1526. * @vm: requested vm
  1527. * @fence: optional resulting fence (unchanged if no work needed to be done
  1528. * or if an error occurred)
  1529. *
  1530. * Make sure all freed BOs are cleared in the PT.
  1531. * Returns 0 for success.
  1532. *
  1533. * PTs have to be reserved and mutex must be locked!
  1534. */
  1535. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1536. struct amdgpu_vm *vm,
  1537. struct dma_fence **fence)
  1538. {
  1539. struct amdgpu_bo_va_mapping *mapping;
  1540. struct dma_fence *f = NULL;
  1541. int r;
  1542. while (!list_empty(&vm->freed)) {
  1543. mapping = list_first_entry(&vm->freed,
  1544. struct amdgpu_bo_va_mapping, list);
  1545. list_del(&mapping->list);
  1546. r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
  1547. mapping->start, mapping->last,
  1548. 0, 0, &f);
  1549. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1550. if (r) {
  1551. dma_fence_put(f);
  1552. return r;
  1553. }
  1554. }
  1555. if (fence && f) {
  1556. dma_fence_put(*fence);
  1557. *fence = f;
  1558. } else {
  1559. dma_fence_put(f);
  1560. }
  1561. return 0;
  1562. }
  1563. /**
  1564. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  1565. *
  1566. * @adev: amdgpu_device pointer
  1567. * @vm: requested vm
  1568. *
  1569. * Make sure all invalidated BOs are cleared in the PT.
  1570. * Returns 0 for success.
  1571. *
  1572. * PTs have to be reserved and mutex must be locked!
  1573. */
  1574. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  1575. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  1576. {
  1577. struct amdgpu_bo_va *bo_va = NULL;
  1578. int r = 0;
  1579. spin_lock(&vm->status_lock);
  1580. while (!list_empty(&vm->invalidated)) {
  1581. bo_va = list_first_entry(&vm->invalidated,
  1582. struct amdgpu_bo_va, vm_status);
  1583. spin_unlock(&vm->status_lock);
  1584. r = amdgpu_vm_bo_update(adev, bo_va, true);
  1585. if (r)
  1586. return r;
  1587. spin_lock(&vm->status_lock);
  1588. }
  1589. spin_unlock(&vm->status_lock);
  1590. if (bo_va)
  1591. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  1592. return r;
  1593. }
  1594. /**
  1595. * amdgpu_vm_bo_add - add a bo to a specific vm
  1596. *
  1597. * @adev: amdgpu_device pointer
  1598. * @vm: requested vm
  1599. * @bo: amdgpu buffer object
  1600. *
  1601. * Add @bo into the requested vm.
  1602. * Add @bo to the list of bos associated with the vm
  1603. * Returns newly added bo_va or NULL for failure
  1604. *
  1605. * Object has to be reserved!
  1606. */
  1607. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1608. struct amdgpu_vm *vm,
  1609. struct amdgpu_bo *bo)
  1610. {
  1611. struct amdgpu_bo_va *bo_va;
  1612. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1613. if (bo_va == NULL) {
  1614. return NULL;
  1615. }
  1616. bo_va->vm = vm;
  1617. bo_va->bo = bo;
  1618. bo_va->ref_count = 1;
  1619. INIT_LIST_HEAD(&bo_va->bo_list);
  1620. INIT_LIST_HEAD(&bo_va->valids);
  1621. INIT_LIST_HEAD(&bo_va->invalids);
  1622. INIT_LIST_HEAD(&bo_va->vm_status);
  1623. if (bo)
  1624. list_add_tail(&bo_va->bo_list, &bo->va);
  1625. return bo_va;
  1626. }
  1627. /**
  1628. * amdgpu_vm_bo_map - map bo inside a vm
  1629. *
  1630. * @adev: amdgpu_device pointer
  1631. * @bo_va: bo_va to store the address
  1632. * @saddr: where to map the BO
  1633. * @offset: requested offset in the BO
  1634. * @flags: attributes of pages (read/write/valid/etc.)
  1635. *
  1636. * Add a mapping of the BO at the specefied addr into the VM.
  1637. * Returns 0 for success, error for failure.
  1638. *
  1639. * Object has to be reserved and unreserved outside!
  1640. */
  1641. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1642. struct amdgpu_bo_va *bo_va,
  1643. uint64_t saddr, uint64_t offset,
  1644. uint64_t size, uint64_t flags)
  1645. {
  1646. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1647. struct amdgpu_vm *vm = bo_va->vm;
  1648. uint64_t eaddr;
  1649. /* validate the parameters */
  1650. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1651. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1652. return -EINVAL;
  1653. /* make sure object fit at this offset */
  1654. eaddr = saddr + size - 1;
  1655. if (saddr >= eaddr ||
  1656. (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
  1657. return -EINVAL;
  1658. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1659. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1660. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1661. if (tmp) {
  1662. /* bo and tmp overlap, invalid addr */
  1663. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1664. "0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
  1665. tmp->start, tmp->last + 1);
  1666. return -EINVAL;
  1667. }
  1668. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1669. if (!mapping)
  1670. return -ENOMEM;
  1671. INIT_LIST_HEAD(&mapping->list);
  1672. mapping->start = saddr;
  1673. mapping->last = eaddr;
  1674. mapping->offset = offset;
  1675. mapping->flags = flags;
  1676. list_add(&mapping->list, &bo_va->invalids);
  1677. amdgpu_vm_it_insert(mapping, &vm->va);
  1678. if (flags & AMDGPU_PTE_PRT)
  1679. amdgpu_vm_prt_get(adev);
  1680. return 0;
  1681. }
  1682. /**
  1683. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1684. *
  1685. * @adev: amdgpu_device pointer
  1686. * @bo_va: bo_va to store the address
  1687. * @saddr: where to map the BO
  1688. * @offset: requested offset in the BO
  1689. * @flags: attributes of pages (read/write/valid/etc.)
  1690. *
  1691. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1692. * mappings as we do so.
  1693. * Returns 0 for success, error for failure.
  1694. *
  1695. * Object has to be reserved and unreserved outside!
  1696. */
  1697. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1698. struct amdgpu_bo_va *bo_va,
  1699. uint64_t saddr, uint64_t offset,
  1700. uint64_t size, uint64_t flags)
  1701. {
  1702. struct amdgpu_bo_va_mapping *mapping;
  1703. struct amdgpu_vm *vm = bo_va->vm;
  1704. uint64_t eaddr;
  1705. int r;
  1706. /* validate the parameters */
  1707. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1708. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1709. return -EINVAL;
  1710. /* make sure object fit at this offset */
  1711. eaddr = saddr + size - 1;
  1712. if (saddr >= eaddr ||
  1713. (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
  1714. return -EINVAL;
  1715. /* Allocate all the needed memory */
  1716. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1717. if (!mapping)
  1718. return -ENOMEM;
  1719. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
  1720. if (r) {
  1721. kfree(mapping);
  1722. return r;
  1723. }
  1724. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1725. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1726. mapping->start = saddr;
  1727. mapping->last = eaddr;
  1728. mapping->offset = offset;
  1729. mapping->flags = flags;
  1730. list_add(&mapping->list, &bo_va->invalids);
  1731. amdgpu_vm_it_insert(mapping, &vm->va);
  1732. if (flags & AMDGPU_PTE_PRT)
  1733. amdgpu_vm_prt_get(adev);
  1734. return 0;
  1735. }
  1736. /**
  1737. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1738. *
  1739. * @adev: amdgpu_device pointer
  1740. * @bo_va: bo_va to remove the address from
  1741. * @saddr: where to the BO is mapped
  1742. *
  1743. * Remove a mapping of the BO at the specefied addr from the VM.
  1744. * Returns 0 for success, error for failure.
  1745. *
  1746. * Object has to be reserved and unreserved outside!
  1747. */
  1748. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1749. struct amdgpu_bo_va *bo_va,
  1750. uint64_t saddr)
  1751. {
  1752. struct amdgpu_bo_va_mapping *mapping;
  1753. struct amdgpu_vm *vm = bo_va->vm;
  1754. bool valid = true;
  1755. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1756. list_for_each_entry(mapping, &bo_va->valids, list) {
  1757. if (mapping->start == saddr)
  1758. break;
  1759. }
  1760. if (&mapping->list == &bo_va->valids) {
  1761. valid = false;
  1762. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1763. if (mapping->start == saddr)
  1764. break;
  1765. }
  1766. if (&mapping->list == &bo_va->invalids)
  1767. return -ENOENT;
  1768. }
  1769. list_del(&mapping->list);
  1770. amdgpu_vm_it_remove(mapping, &vm->va);
  1771. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1772. if (valid)
  1773. list_add(&mapping->list, &vm->freed);
  1774. else
  1775. amdgpu_vm_free_mapping(adev, vm, mapping,
  1776. bo_va->last_pt_update);
  1777. return 0;
  1778. }
  1779. /**
  1780. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1781. *
  1782. * @adev: amdgpu_device pointer
  1783. * @vm: VM structure to use
  1784. * @saddr: start of the range
  1785. * @size: size of the range
  1786. *
  1787. * Remove all mappings in a range, split them as appropriate.
  1788. * Returns 0 for success, error for failure.
  1789. */
  1790. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  1791. struct amdgpu_vm *vm,
  1792. uint64_t saddr, uint64_t size)
  1793. {
  1794. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  1795. LIST_HEAD(removed);
  1796. uint64_t eaddr;
  1797. eaddr = saddr + size - 1;
  1798. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1799. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1800. /* Allocate all the needed memory */
  1801. before = kzalloc(sizeof(*before), GFP_KERNEL);
  1802. if (!before)
  1803. return -ENOMEM;
  1804. INIT_LIST_HEAD(&before->list);
  1805. after = kzalloc(sizeof(*after), GFP_KERNEL);
  1806. if (!after) {
  1807. kfree(before);
  1808. return -ENOMEM;
  1809. }
  1810. INIT_LIST_HEAD(&after->list);
  1811. /* Now gather all removed mappings */
  1812. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1813. while (tmp) {
  1814. /* Remember mapping split at the start */
  1815. if (tmp->start < saddr) {
  1816. before->start = tmp->start;
  1817. before->last = saddr - 1;
  1818. before->offset = tmp->offset;
  1819. before->flags = tmp->flags;
  1820. list_add(&before->list, &tmp->list);
  1821. }
  1822. /* Remember mapping split at the end */
  1823. if (tmp->last > eaddr) {
  1824. after->start = eaddr + 1;
  1825. after->last = tmp->last;
  1826. after->offset = tmp->offset;
  1827. after->offset += after->start - tmp->start;
  1828. after->flags = tmp->flags;
  1829. list_add(&after->list, &tmp->list);
  1830. }
  1831. list_del(&tmp->list);
  1832. list_add(&tmp->list, &removed);
  1833. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  1834. }
  1835. /* And free them up */
  1836. list_for_each_entry_safe(tmp, next, &removed, list) {
  1837. amdgpu_vm_it_remove(tmp, &vm->va);
  1838. list_del(&tmp->list);
  1839. if (tmp->start < saddr)
  1840. tmp->start = saddr;
  1841. if (tmp->last > eaddr)
  1842. tmp->last = eaddr;
  1843. list_add(&tmp->list, &vm->freed);
  1844. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  1845. }
  1846. /* Insert partial mapping before the range */
  1847. if (!list_empty(&before->list)) {
  1848. amdgpu_vm_it_insert(before, &vm->va);
  1849. if (before->flags & AMDGPU_PTE_PRT)
  1850. amdgpu_vm_prt_get(adev);
  1851. } else {
  1852. kfree(before);
  1853. }
  1854. /* Insert partial mapping after the range */
  1855. if (!list_empty(&after->list)) {
  1856. amdgpu_vm_it_insert(after, &vm->va);
  1857. if (after->flags & AMDGPU_PTE_PRT)
  1858. amdgpu_vm_prt_get(adev);
  1859. } else {
  1860. kfree(after);
  1861. }
  1862. return 0;
  1863. }
  1864. /**
  1865. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1866. *
  1867. * @adev: amdgpu_device pointer
  1868. * @bo_va: requested bo_va
  1869. *
  1870. * Remove @bo_va->bo from the requested vm.
  1871. *
  1872. * Object have to be reserved!
  1873. */
  1874. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1875. struct amdgpu_bo_va *bo_va)
  1876. {
  1877. struct amdgpu_bo_va_mapping *mapping, *next;
  1878. struct amdgpu_vm *vm = bo_va->vm;
  1879. list_del(&bo_va->bo_list);
  1880. spin_lock(&vm->status_lock);
  1881. list_del(&bo_va->vm_status);
  1882. spin_unlock(&vm->status_lock);
  1883. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1884. list_del(&mapping->list);
  1885. amdgpu_vm_it_remove(mapping, &vm->va);
  1886. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1887. list_add(&mapping->list, &vm->freed);
  1888. }
  1889. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1890. list_del(&mapping->list);
  1891. amdgpu_vm_it_remove(mapping, &vm->va);
  1892. amdgpu_vm_free_mapping(adev, vm, mapping,
  1893. bo_va->last_pt_update);
  1894. }
  1895. dma_fence_put(bo_va->last_pt_update);
  1896. kfree(bo_va);
  1897. }
  1898. /**
  1899. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1900. *
  1901. * @adev: amdgpu_device pointer
  1902. * @vm: requested vm
  1903. * @bo: amdgpu buffer object
  1904. *
  1905. * Mark @bo as invalid.
  1906. */
  1907. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1908. struct amdgpu_bo *bo)
  1909. {
  1910. struct amdgpu_bo_va *bo_va;
  1911. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1912. spin_lock(&bo_va->vm->status_lock);
  1913. if (list_empty(&bo_va->vm_status))
  1914. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1915. spin_unlock(&bo_va->vm->status_lock);
  1916. }
  1917. }
  1918. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  1919. {
  1920. /* Total bits covered by PD + PTs */
  1921. unsigned bits = ilog2(vm_size) + 18;
  1922. /* Make sure the PD is 4K in size up to 8GB address space.
  1923. Above that split equal between PD and PTs */
  1924. if (vm_size <= 8)
  1925. return (bits - 9);
  1926. else
  1927. return ((bits + 3) / 2);
  1928. }
  1929. /**
  1930. * amdgpu_vm_adjust_size - adjust vm size and block size
  1931. *
  1932. * @adev: amdgpu_device pointer
  1933. * @vm_size: the default vm size if it's set auto
  1934. */
  1935. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
  1936. {
  1937. /* adjust vm size firstly */
  1938. if (amdgpu_vm_size == -1)
  1939. adev->vm_manager.vm_size = vm_size;
  1940. else
  1941. adev->vm_manager.vm_size = amdgpu_vm_size;
  1942. /* block size depends on vm size */
  1943. if (amdgpu_vm_block_size == -1)
  1944. adev->vm_manager.block_size =
  1945. amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
  1946. else
  1947. adev->vm_manager.block_size = amdgpu_vm_block_size;
  1948. DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
  1949. adev->vm_manager.vm_size, adev->vm_manager.block_size);
  1950. }
  1951. /**
  1952. * amdgpu_vm_init - initialize a vm instance
  1953. *
  1954. * @adev: amdgpu_device pointer
  1955. * @vm: requested vm
  1956. *
  1957. * Init @vm fields.
  1958. */
  1959. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1960. {
  1961. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1962. AMDGPU_VM_PTE_COUNT(adev) * 8);
  1963. unsigned ring_instance;
  1964. struct amdgpu_ring *ring;
  1965. struct amd_sched_rq *rq;
  1966. int r, i;
  1967. vm->va = RB_ROOT;
  1968. vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
  1969. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  1970. vm->reserved_vmid[i] = NULL;
  1971. spin_lock_init(&vm->status_lock);
  1972. INIT_LIST_HEAD(&vm->invalidated);
  1973. INIT_LIST_HEAD(&vm->cleared);
  1974. INIT_LIST_HEAD(&vm->freed);
  1975. /* create scheduler entity for page table updates */
  1976. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1977. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1978. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1979. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  1980. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  1981. rq, amdgpu_sched_jobs);
  1982. if (r)
  1983. return r;
  1984. vm->last_dir_update = NULL;
  1985. r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
  1986. AMDGPU_GEM_DOMAIN_VRAM,
  1987. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  1988. AMDGPU_GEM_CREATE_SHADOW |
  1989. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  1990. AMDGPU_GEM_CREATE_VRAM_CLEARED,
  1991. NULL, NULL, &vm->root.bo);
  1992. if (r)
  1993. goto error_free_sched_entity;
  1994. r = amdgpu_bo_reserve(vm->root.bo, false);
  1995. if (r)
  1996. goto error_free_root;
  1997. vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
  1998. amdgpu_bo_unreserve(vm->root.bo);
  1999. return 0;
  2000. error_free_root:
  2001. amdgpu_bo_unref(&vm->root.bo->shadow);
  2002. amdgpu_bo_unref(&vm->root.bo);
  2003. vm->root.bo = NULL;
  2004. error_free_sched_entity:
  2005. amd_sched_entity_fini(&ring->sched, &vm->entity);
  2006. return r;
  2007. }
  2008. /**
  2009. * amdgpu_vm_free_levels - free PD/PT levels
  2010. *
  2011. * @level: PD/PT starting level to free
  2012. *
  2013. * Free the page directory or page table level and all sub levels.
  2014. */
  2015. static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
  2016. {
  2017. unsigned i;
  2018. if (level->bo) {
  2019. amdgpu_bo_unref(&level->bo->shadow);
  2020. amdgpu_bo_unref(&level->bo);
  2021. }
  2022. if (level->entries)
  2023. for (i = 0; i <= level->last_entry_used; i++)
  2024. amdgpu_vm_free_levels(&level->entries[i]);
  2025. drm_free_large(level->entries);
  2026. }
  2027. /**
  2028. * amdgpu_vm_fini - tear down a vm instance
  2029. *
  2030. * @adev: amdgpu_device pointer
  2031. * @vm: requested vm
  2032. *
  2033. * Tear down @vm.
  2034. * Unbind the VM and remove all bos from the vm bo list
  2035. */
  2036. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2037. {
  2038. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2039. bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
  2040. int i;
  2041. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  2042. if (!RB_EMPTY_ROOT(&vm->va)) {
  2043. dev_err(adev->dev, "still active bo inside vm\n");
  2044. }
  2045. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
  2046. list_del(&mapping->list);
  2047. amdgpu_vm_it_remove(mapping, &vm->va);
  2048. kfree(mapping);
  2049. }
  2050. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2051. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2052. amdgpu_vm_prt_fini(adev, vm);
  2053. prt_fini_needed = false;
  2054. }
  2055. list_del(&mapping->list);
  2056. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2057. }
  2058. amdgpu_vm_free_levels(&vm->root);
  2059. dma_fence_put(vm->last_dir_update);
  2060. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2061. amdgpu_vm_free_reserved_vmid(adev, vm, i);
  2062. }
  2063. /**
  2064. * amdgpu_vm_manager_init - init the VM manager
  2065. *
  2066. * @adev: amdgpu_device pointer
  2067. *
  2068. * Initialize the VM manager structures
  2069. */
  2070. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2071. {
  2072. unsigned i, j;
  2073. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2074. struct amdgpu_vm_id_manager *id_mgr =
  2075. &adev->vm_manager.id_mgr[i];
  2076. mutex_init(&id_mgr->lock);
  2077. INIT_LIST_HEAD(&id_mgr->ids_lru);
  2078. atomic_set(&id_mgr->reserved_vmid_num, 0);
  2079. /* skip over VMID 0, since it is the system VM */
  2080. for (j = 1; j < id_mgr->num_ids; ++j) {
  2081. amdgpu_vm_reset_id(adev, i, j);
  2082. amdgpu_sync_create(&id_mgr->ids[i].active);
  2083. list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
  2084. }
  2085. }
  2086. adev->vm_manager.fence_context =
  2087. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2088. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2089. adev->vm_manager.seqno[i] = 0;
  2090. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2091. atomic64_set(&adev->vm_manager.client_counter, 0);
  2092. spin_lock_init(&adev->vm_manager.prt_lock);
  2093. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2094. }
  2095. /**
  2096. * amdgpu_vm_manager_fini - cleanup VM manager
  2097. *
  2098. * @adev: amdgpu_device pointer
  2099. *
  2100. * Cleanup the VM manager and free resources.
  2101. */
  2102. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2103. {
  2104. unsigned i, j;
  2105. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2106. struct amdgpu_vm_id_manager *id_mgr =
  2107. &adev->vm_manager.id_mgr[i];
  2108. mutex_destroy(&id_mgr->lock);
  2109. for (j = 0; j < AMDGPU_NUM_VM; ++j) {
  2110. struct amdgpu_vm_id *id = &id_mgr->ids[j];
  2111. amdgpu_sync_free(&id->active);
  2112. dma_fence_put(id->flushed_updates);
  2113. dma_fence_put(id->last_flush);
  2114. }
  2115. }
  2116. }
  2117. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2118. {
  2119. union drm_amdgpu_vm *args = data;
  2120. struct amdgpu_device *adev = dev->dev_private;
  2121. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2122. int r;
  2123. switch (args->in.op) {
  2124. case AMDGPU_VM_OP_RESERVE_VMID:
  2125. /* current, we only have requirement to reserve vmid from gfxhub */
  2126. r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
  2127. AMDGPU_GFXHUB);
  2128. if (r)
  2129. return r;
  2130. break;
  2131. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2132. amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2133. break;
  2134. default:
  2135. return -EINVAL;
  2136. }
  2137. return 0;
  2138. }