amdgpu_kms.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. /**
  38. * amdgpu_driver_unload_kms - Main unload function for KMS.
  39. *
  40. * @dev: drm dev pointer
  41. *
  42. * This is the main unload function for KMS (all asics).
  43. * Returns 0 on success.
  44. */
  45. void amdgpu_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct amdgpu_device *adev = dev->dev_private;
  48. if (adev == NULL)
  49. return;
  50. if (adev->rmmio == NULL)
  51. goto done_free;
  52. if (amdgpu_sriov_vf(adev))
  53. amdgpu_virt_request_full_gpu(adev, false);
  54. if (amdgpu_device_is_px(dev)) {
  55. pm_runtime_get_sync(dev->dev);
  56. pm_runtime_forbid(dev->dev);
  57. }
  58. amdgpu_amdkfd_device_fini(adev);
  59. amdgpu_acpi_fini(adev);
  60. amdgpu_device_fini(adev);
  61. done_free:
  62. kfree(adev);
  63. dev->dev_private = NULL;
  64. }
  65. /**
  66. * amdgpu_driver_load_kms - Main load function for KMS.
  67. *
  68. * @dev: drm dev pointer
  69. * @flags: device flags
  70. *
  71. * This is the main load function for KMS (all asics).
  72. * Returns 0 on success, error on failure.
  73. */
  74. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  75. {
  76. struct amdgpu_device *adev;
  77. int r, acpi_status;
  78. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  79. if (adev == NULL) {
  80. return -ENOMEM;
  81. }
  82. dev->dev_private = (void *)adev;
  83. if ((amdgpu_runtime_pm != 0) &&
  84. amdgpu_has_atpx() &&
  85. (amdgpu_is_atpx_hybrid() ||
  86. amdgpu_has_atpx_dgpu_power_cntl()) &&
  87. ((flags & AMD_IS_APU) == 0) &&
  88. !pci_is_thunderbolt_attached(dev->pdev))
  89. flags |= AMD_IS_PX;
  90. /* amdgpu_device_init should report only fatal error
  91. * like memory allocation failure or iomapping failure,
  92. * or memory manager initialization failure, it must
  93. * properly initialize the GPU MC controller and permit
  94. * VRAM allocation
  95. */
  96. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  97. if (r) {
  98. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  99. goto out;
  100. }
  101. /* Call ACPI methods: require modeset init
  102. * but failure is not fatal
  103. */
  104. if (!r) {
  105. acpi_status = amdgpu_acpi_init(adev);
  106. if (acpi_status)
  107. dev_dbg(&dev->pdev->dev,
  108. "Error during ACPI methods call\n");
  109. }
  110. amdgpu_amdkfd_load_interface(adev);
  111. amdgpu_amdkfd_device_probe(adev);
  112. amdgpu_amdkfd_device_init(adev);
  113. if (amdgpu_device_is_px(dev)) {
  114. pm_runtime_use_autosuspend(dev->dev);
  115. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  116. pm_runtime_set_active(dev->dev);
  117. pm_runtime_allow(dev->dev);
  118. pm_runtime_mark_last_busy(dev->dev);
  119. pm_runtime_put_autosuspend(dev->dev);
  120. }
  121. if (amdgpu_sriov_vf(adev))
  122. amdgpu_virt_release_full_gpu(adev, true);
  123. out:
  124. if (r) {
  125. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  126. if (adev->rmmio && amdgpu_device_is_px(dev))
  127. pm_runtime_put_noidle(dev->dev);
  128. amdgpu_driver_unload_kms(dev);
  129. }
  130. return r;
  131. }
  132. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  133. struct drm_amdgpu_query_fw *query_fw,
  134. struct amdgpu_device *adev)
  135. {
  136. switch (query_fw->fw_type) {
  137. case AMDGPU_INFO_FW_VCE:
  138. fw_info->ver = adev->vce.fw_version;
  139. fw_info->feature = adev->vce.fb_version;
  140. break;
  141. case AMDGPU_INFO_FW_UVD:
  142. fw_info->ver = adev->uvd.fw_version;
  143. fw_info->feature = 0;
  144. break;
  145. case AMDGPU_INFO_FW_GMC:
  146. fw_info->ver = adev->mc.fw_version;
  147. fw_info->feature = 0;
  148. break;
  149. case AMDGPU_INFO_FW_GFX_ME:
  150. fw_info->ver = adev->gfx.me_fw_version;
  151. fw_info->feature = adev->gfx.me_feature_version;
  152. break;
  153. case AMDGPU_INFO_FW_GFX_PFP:
  154. fw_info->ver = adev->gfx.pfp_fw_version;
  155. fw_info->feature = adev->gfx.pfp_feature_version;
  156. break;
  157. case AMDGPU_INFO_FW_GFX_CE:
  158. fw_info->ver = adev->gfx.ce_fw_version;
  159. fw_info->feature = adev->gfx.ce_feature_version;
  160. break;
  161. case AMDGPU_INFO_FW_GFX_RLC:
  162. fw_info->ver = adev->gfx.rlc_fw_version;
  163. fw_info->feature = adev->gfx.rlc_feature_version;
  164. break;
  165. case AMDGPU_INFO_FW_GFX_MEC:
  166. if (query_fw->index == 0) {
  167. fw_info->ver = adev->gfx.mec_fw_version;
  168. fw_info->feature = adev->gfx.mec_feature_version;
  169. } else if (query_fw->index == 1) {
  170. fw_info->ver = adev->gfx.mec2_fw_version;
  171. fw_info->feature = adev->gfx.mec2_feature_version;
  172. } else
  173. return -EINVAL;
  174. break;
  175. case AMDGPU_INFO_FW_SMC:
  176. fw_info->ver = adev->pm.fw_version;
  177. fw_info->feature = 0;
  178. break;
  179. case AMDGPU_INFO_FW_SDMA:
  180. if (query_fw->index >= adev->sdma.num_instances)
  181. return -EINVAL;
  182. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  183. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  184. break;
  185. case AMDGPU_INFO_FW_SOS:
  186. fw_info->ver = adev->psp.sos_fw_version;
  187. fw_info->feature = adev->psp.sos_feature_version;
  188. break;
  189. case AMDGPU_INFO_FW_ASD:
  190. fw_info->ver = adev->psp.asd_fw_version;
  191. fw_info->feature = adev->psp.asd_feature_version;
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. return 0;
  197. }
  198. /*
  199. * Userspace get information ioctl
  200. */
  201. /**
  202. * amdgpu_info_ioctl - answer a device specific request.
  203. *
  204. * @adev: amdgpu device pointer
  205. * @data: request object
  206. * @filp: drm filp
  207. *
  208. * This function is used to pass device specific parameters to the userspace
  209. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  210. * etc. (all asics).
  211. * Returns 0 on success, -EINVAL on failure.
  212. */
  213. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  214. {
  215. struct amdgpu_device *adev = dev->dev_private;
  216. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  217. struct drm_amdgpu_info *info = data;
  218. struct amdgpu_mode_info *minfo = &adev->mode_info;
  219. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  220. uint32_t size = info->return_size;
  221. struct drm_crtc *crtc;
  222. uint32_t ui32 = 0;
  223. uint64_t ui64 = 0;
  224. int i, found;
  225. int ui32_size = sizeof(ui32);
  226. if (!info->return_size || !info->return_pointer)
  227. return -EINVAL;
  228. if (amdgpu_kms_vram_lost(adev, fpriv))
  229. return -ENODEV;
  230. switch (info->query) {
  231. case AMDGPU_INFO_ACCEL_WORKING:
  232. ui32 = adev->accel_working;
  233. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  234. case AMDGPU_INFO_CRTC_FROM_ID:
  235. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  236. crtc = (struct drm_crtc *)minfo->crtcs[i];
  237. if (crtc && crtc->base.id == info->mode_crtc.id) {
  238. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  239. ui32 = amdgpu_crtc->crtc_id;
  240. found = 1;
  241. break;
  242. }
  243. }
  244. if (!found) {
  245. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  246. return -EINVAL;
  247. }
  248. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  249. case AMDGPU_INFO_HW_IP_INFO: {
  250. struct drm_amdgpu_info_hw_ip ip = {};
  251. enum amd_ip_block_type type;
  252. uint32_t ring_mask = 0;
  253. uint32_t ib_start_alignment = 0;
  254. uint32_t ib_size_alignment = 0;
  255. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  256. return -EINVAL;
  257. switch (info->query_hw_ip.type) {
  258. case AMDGPU_HW_IP_GFX:
  259. type = AMD_IP_BLOCK_TYPE_GFX;
  260. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  261. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  262. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  263. ib_size_alignment = 8;
  264. break;
  265. case AMDGPU_HW_IP_COMPUTE:
  266. type = AMD_IP_BLOCK_TYPE_GFX;
  267. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  268. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  269. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  270. ib_size_alignment = 8;
  271. break;
  272. case AMDGPU_HW_IP_DMA:
  273. type = AMD_IP_BLOCK_TYPE_SDMA;
  274. for (i = 0; i < adev->sdma.num_instances; i++)
  275. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  276. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  277. ib_size_alignment = 1;
  278. break;
  279. case AMDGPU_HW_IP_UVD:
  280. type = AMD_IP_BLOCK_TYPE_UVD;
  281. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  282. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  283. ib_size_alignment = 16;
  284. break;
  285. case AMDGPU_HW_IP_VCE:
  286. type = AMD_IP_BLOCK_TYPE_VCE;
  287. for (i = 0; i < adev->vce.num_rings; i++)
  288. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  289. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  290. ib_size_alignment = 1;
  291. break;
  292. case AMDGPU_HW_IP_UVD_ENC:
  293. type = AMD_IP_BLOCK_TYPE_UVD;
  294. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  295. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  296. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  297. ib_size_alignment = 1;
  298. break;
  299. case AMDGPU_HW_IP_VCN_DEC:
  300. type = AMD_IP_BLOCK_TYPE_VCN;
  301. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  302. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  303. ib_size_alignment = 16;
  304. break;
  305. case AMDGPU_HW_IP_VCN_ENC:
  306. type = AMD_IP_BLOCK_TYPE_VCN;
  307. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  308. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  309. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  310. ib_size_alignment = 1;
  311. break;
  312. default:
  313. return -EINVAL;
  314. }
  315. for (i = 0; i < adev->num_ip_blocks; i++) {
  316. if (adev->ip_blocks[i].version->type == type &&
  317. adev->ip_blocks[i].status.valid) {
  318. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  319. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  320. ip.capabilities_flags = 0;
  321. ip.available_rings = ring_mask;
  322. ip.ib_start_alignment = ib_start_alignment;
  323. ip.ib_size_alignment = ib_size_alignment;
  324. break;
  325. }
  326. }
  327. return copy_to_user(out, &ip,
  328. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  329. }
  330. case AMDGPU_INFO_HW_IP_COUNT: {
  331. enum amd_ip_block_type type;
  332. uint32_t count = 0;
  333. switch (info->query_hw_ip.type) {
  334. case AMDGPU_HW_IP_GFX:
  335. type = AMD_IP_BLOCK_TYPE_GFX;
  336. break;
  337. case AMDGPU_HW_IP_COMPUTE:
  338. type = AMD_IP_BLOCK_TYPE_GFX;
  339. break;
  340. case AMDGPU_HW_IP_DMA:
  341. type = AMD_IP_BLOCK_TYPE_SDMA;
  342. break;
  343. case AMDGPU_HW_IP_UVD:
  344. type = AMD_IP_BLOCK_TYPE_UVD;
  345. break;
  346. case AMDGPU_HW_IP_VCE:
  347. type = AMD_IP_BLOCK_TYPE_VCE;
  348. break;
  349. case AMDGPU_HW_IP_UVD_ENC:
  350. type = AMD_IP_BLOCK_TYPE_UVD;
  351. break;
  352. case AMDGPU_HW_IP_VCN_DEC:
  353. case AMDGPU_HW_IP_VCN_ENC:
  354. type = AMD_IP_BLOCK_TYPE_VCN;
  355. break;
  356. default:
  357. return -EINVAL;
  358. }
  359. for (i = 0; i < adev->num_ip_blocks; i++)
  360. if (adev->ip_blocks[i].version->type == type &&
  361. adev->ip_blocks[i].status.valid &&
  362. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  363. count++;
  364. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  365. }
  366. case AMDGPU_INFO_TIMESTAMP:
  367. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  368. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  369. case AMDGPU_INFO_FW_VERSION: {
  370. struct drm_amdgpu_info_firmware fw_info;
  371. int ret;
  372. /* We only support one instance of each IP block right now. */
  373. if (info->query_fw.ip_instance != 0)
  374. return -EINVAL;
  375. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  376. if (ret)
  377. return ret;
  378. return copy_to_user(out, &fw_info,
  379. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  380. }
  381. case AMDGPU_INFO_NUM_BYTES_MOVED:
  382. ui64 = atomic64_read(&adev->num_bytes_moved);
  383. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  384. case AMDGPU_INFO_NUM_EVICTIONS:
  385. ui64 = atomic64_read(&adev->num_evictions);
  386. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  387. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  388. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  389. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  390. case AMDGPU_INFO_VRAM_USAGE:
  391. ui64 = atomic64_read(&adev->vram_usage);
  392. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  393. case AMDGPU_INFO_VIS_VRAM_USAGE:
  394. ui64 = atomic64_read(&adev->vram_vis_usage);
  395. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  396. case AMDGPU_INFO_GTT_USAGE:
  397. ui64 = atomic64_read(&adev->gtt_usage);
  398. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  399. case AMDGPU_INFO_GDS_CONFIG: {
  400. struct drm_amdgpu_info_gds gds_info;
  401. memset(&gds_info, 0, sizeof(gds_info));
  402. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  403. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  404. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  405. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  406. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  407. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  408. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  409. return copy_to_user(out, &gds_info,
  410. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  411. }
  412. case AMDGPU_INFO_VRAM_GTT: {
  413. struct drm_amdgpu_info_vram_gtt vram_gtt;
  414. vram_gtt.vram_size = adev->mc.real_vram_size;
  415. vram_gtt.vram_size -= adev->vram_pin_size;
  416. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  417. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  418. vram_gtt.gtt_size = adev->mc.gtt_size;
  419. vram_gtt.gtt_size -= adev->gart_pin_size;
  420. return copy_to_user(out, &vram_gtt,
  421. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  422. }
  423. case AMDGPU_INFO_MEMORY: {
  424. struct drm_amdgpu_memory_info mem;
  425. memset(&mem, 0, sizeof(mem));
  426. mem.vram.total_heap_size = adev->mc.real_vram_size;
  427. mem.vram.usable_heap_size =
  428. adev->mc.real_vram_size - adev->vram_pin_size;
  429. mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
  430. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  431. mem.cpu_accessible_vram.total_heap_size =
  432. adev->mc.visible_vram_size;
  433. mem.cpu_accessible_vram.usable_heap_size =
  434. adev->mc.visible_vram_size -
  435. (adev->vram_pin_size - adev->invisible_pin_size);
  436. mem.cpu_accessible_vram.heap_usage =
  437. atomic64_read(&adev->vram_vis_usage);
  438. mem.cpu_accessible_vram.max_allocation =
  439. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  440. mem.gtt.total_heap_size = adev->mc.gtt_size;
  441. mem.gtt.usable_heap_size =
  442. adev->mc.gtt_size - adev->gart_pin_size;
  443. mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
  444. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  445. return copy_to_user(out, &mem,
  446. min((size_t)size, sizeof(mem)))
  447. ? -EFAULT : 0;
  448. }
  449. case AMDGPU_INFO_READ_MMR_REG: {
  450. unsigned n, alloc_size;
  451. uint32_t *regs;
  452. unsigned se_num = (info->read_mmr_reg.instance >>
  453. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  454. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  455. unsigned sh_num = (info->read_mmr_reg.instance >>
  456. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  457. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  458. /* set full masks if the userspace set all bits
  459. * in the bitfields */
  460. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  461. se_num = 0xffffffff;
  462. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  463. sh_num = 0xffffffff;
  464. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  465. if (!regs)
  466. return -ENOMEM;
  467. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  468. for (i = 0; i < info->read_mmr_reg.count; i++)
  469. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  470. info->read_mmr_reg.dword_offset + i,
  471. &regs[i])) {
  472. DRM_DEBUG_KMS("unallowed offset %#x\n",
  473. info->read_mmr_reg.dword_offset + i);
  474. kfree(regs);
  475. return -EFAULT;
  476. }
  477. n = copy_to_user(out, regs, min(size, alloc_size));
  478. kfree(regs);
  479. return n ? -EFAULT : 0;
  480. }
  481. case AMDGPU_INFO_DEV_INFO: {
  482. struct drm_amdgpu_info_device dev_info = {};
  483. dev_info.device_id = dev->pdev->device;
  484. dev_info.chip_rev = adev->rev_id;
  485. dev_info.external_rev = adev->external_rev_id;
  486. dev_info.pci_rev = dev->pdev->revision;
  487. dev_info.family = adev->family;
  488. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  489. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  490. /* return all clocks in KHz */
  491. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  492. if (adev->pm.dpm_enabled) {
  493. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  494. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  495. } else {
  496. dev_info.max_engine_clock = adev->pm.default_sclk * 10;
  497. dev_info.max_memory_clock = adev->pm.default_mclk * 10;
  498. }
  499. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  500. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  501. adev->gfx.config.max_shader_engines;
  502. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  503. dev_info._pad = 0;
  504. dev_info.ids_flags = 0;
  505. if (adev->flags & AMD_IS_APU)
  506. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  507. if (amdgpu_sriov_vf(adev))
  508. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  509. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  510. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  511. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  512. dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
  513. AMDGPU_GPU_PAGE_SIZE;
  514. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  515. dev_info.cu_active_number = adev->gfx.cu_info.number;
  516. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  517. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  518. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  519. sizeof(adev->gfx.cu_info.bitmap));
  520. dev_info.vram_type = adev->mc.vram_type;
  521. dev_info.vram_bit_width = adev->mc.vram_width;
  522. dev_info.vce_harvest_config = adev->vce.harvest_config;
  523. dev_info.gc_double_offchip_lds_buf =
  524. adev->gfx.config.double_offchip_lds_buf;
  525. if (amdgpu_ngg) {
  526. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  527. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  528. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  529. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  530. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  531. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  532. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  533. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  534. }
  535. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  536. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  537. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  538. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  539. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  540. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  541. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  542. return copy_to_user(out, &dev_info,
  543. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  544. }
  545. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  546. unsigned i;
  547. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  548. struct amd_vce_state *vce_state;
  549. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  550. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  551. if (vce_state) {
  552. vce_clk_table.entries[i].sclk = vce_state->sclk;
  553. vce_clk_table.entries[i].mclk = vce_state->mclk;
  554. vce_clk_table.entries[i].eclk = vce_state->evclk;
  555. vce_clk_table.num_valid_entries++;
  556. }
  557. }
  558. return copy_to_user(out, &vce_clk_table,
  559. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  560. }
  561. case AMDGPU_INFO_VBIOS: {
  562. uint32_t bios_size = adev->bios_size;
  563. switch (info->vbios_info.type) {
  564. case AMDGPU_INFO_VBIOS_SIZE:
  565. return copy_to_user(out, &bios_size,
  566. min((size_t)size, sizeof(bios_size)))
  567. ? -EFAULT : 0;
  568. case AMDGPU_INFO_VBIOS_IMAGE: {
  569. uint8_t *bios;
  570. uint32_t bios_offset = info->vbios_info.offset;
  571. if (bios_offset >= bios_size)
  572. return -EINVAL;
  573. bios = adev->bios + bios_offset;
  574. return copy_to_user(out, bios,
  575. min((size_t)size, (size_t)(bios_size - bios_offset)))
  576. ? -EFAULT : 0;
  577. }
  578. default:
  579. DRM_DEBUG_KMS("Invalid request %d\n",
  580. info->vbios_info.type);
  581. return -EINVAL;
  582. }
  583. }
  584. case AMDGPU_INFO_NUM_HANDLES: {
  585. struct drm_amdgpu_info_num_handles handle;
  586. switch (info->query_hw_ip.type) {
  587. case AMDGPU_HW_IP_UVD:
  588. /* Starting Polaris, we support unlimited UVD handles */
  589. if (adev->asic_type < CHIP_POLARIS10) {
  590. handle.uvd_max_handles = adev->uvd.max_handles;
  591. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  592. return copy_to_user(out, &handle,
  593. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  594. } else {
  595. return -ENODATA;
  596. }
  597. break;
  598. default:
  599. return -EINVAL;
  600. }
  601. }
  602. case AMDGPU_INFO_SENSOR: {
  603. struct pp_gpu_power query = {0};
  604. int query_size = sizeof(query);
  605. if (amdgpu_dpm == 0)
  606. return -ENOENT;
  607. switch (info->sensor_info.type) {
  608. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  609. /* get sclk in Mhz */
  610. if (amdgpu_dpm_read_sensor(adev,
  611. AMDGPU_PP_SENSOR_GFX_SCLK,
  612. (void *)&ui32, &ui32_size)) {
  613. return -EINVAL;
  614. }
  615. ui32 /= 100;
  616. break;
  617. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  618. /* get mclk in Mhz */
  619. if (amdgpu_dpm_read_sensor(adev,
  620. AMDGPU_PP_SENSOR_GFX_MCLK,
  621. (void *)&ui32, &ui32_size)) {
  622. return -EINVAL;
  623. }
  624. ui32 /= 100;
  625. break;
  626. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  627. /* get temperature in millidegrees C */
  628. if (amdgpu_dpm_read_sensor(adev,
  629. AMDGPU_PP_SENSOR_GPU_TEMP,
  630. (void *)&ui32, &ui32_size)) {
  631. return -EINVAL;
  632. }
  633. break;
  634. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  635. /* get GPU load */
  636. if (amdgpu_dpm_read_sensor(adev,
  637. AMDGPU_PP_SENSOR_GPU_LOAD,
  638. (void *)&ui32, &ui32_size)) {
  639. return -EINVAL;
  640. }
  641. break;
  642. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  643. /* get average GPU power */
  644. if (amdgpu_dpm_read_sensor(adev,
  645. AMDGPU_PP_SENSOR_GPU_POWER,
  646. (void *)&query, &query_size)) {
  647. return -EINVAL;
  648. }
  649. ui32 = query.average_gpu_power >> 8;
  650. break;
  651. case AMDGPU_INFO_SENSOR_VDDNB:
  652. /* get VDDNB in millivolts */
  653. if (amdgpu_dpm_read_sensor(adev,
  654. AMDGPU_PP_SENSOR_VDDNB,
  655. (void *)&ui32, &ui32_size)) {
  656. return -EINVAL;
  657. }
  658. break;
  659. case AMDGPU_INFO_SENSOR_VDDGFX:
  660. /* get VDDGFX in millivolts */
  661. if (amdgpu_dpm_read_sensor(adev,
  662. AMDGPU_PP_SENSOR_VDDGFX,
  663. (void *)&ui32, &ui32_size)) {
  664. return -EINVAL;
  665. }
  666. break;
  667. default:
  668. DRM_DEBUG_KMS("Invalid request %d\n",
  669. info->sensor_info.type);
  670. return -EINVAL;
  671. }
  672. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  673. }
  674. default:
  675. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  676. return -EINVAL;
  677. }
  678. return 0;
  679. }
  680. /*
  681. * Outdated mess for old drm with Xorg being in charge (void function now).
  682. */
  683. /**
  684. * amdgpu_driver_lastclose_kms - drm callback for last close
  685. *
  686. * @dev: drm dev pointer
  687. *
  688. * Switch vga_switcheroo state after last close (all asics).
  689. */
  690. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  691. {
  692. struct amdgpu_device *adev = dev->dev_private;
  693. amdgpu_fbdev_restore_mode(adev);
  694. vga_switcheroo_process_delayed_switch();
  695. }
  696. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  697. struct amdgpu_fpriv *fpriv)
  698. {
  699. return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
  700. }
  701. /**
  702. * amdgpu_driver_open_kms - drm callback for open
  703. *
  704. * @dev: drm dev pointer
  705. * @file_priv: drm file
  706. *
  707. * On device open, init vm on cayman+ (all asics).
  708. * Returns 0 on success, error on failure.
  709. */
  710. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  711. {
  712. struct amdgpu_device *adev = dev->dev_private;
  713. struct amdgpu_fpriv *fpriv;
  714. int r;
  715. file_priv->driver_priv = NULL;
  716. r = pm_runtime_get_sync(dev->dev);
  717. if (r < 0)
  718. return r;
  719. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  720. if (unlikely(!fpriv)) {
  721. r = -ENOMEM;
  722. goto out_suspend;
  723. }
  724. r = amdgpu_vm_init(adev, &fpriv->vm);
  725. if (r) {
  726. kfree(fpriv);
  727. goto out_suspend;
  728. }
  729. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  730. if (!fpriv->prt_va) {
  731. r = -ENOMEM;
  732. amdgpu_vm_fini(adev, &fpriv->vm);
  733. kfree(fpriv);
  734. goto out_suspend;
  735. }
  736. if (amdgpu_sriov_vf(adev)) {
  737. r = amdgpu_map_static_csa(adev, &fpriv->vm);
  738. if (r)
  739. goto out_suspend;
  740. }
  741. mutex_init(&fpriv->bo_list_lock);
  742. idr_init(&fpriv->bo_list_handles);
  743. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  744. fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
  745. file_priv->driver_priv = fpriv;
  746. out_suspend:
  747. pm_runtime_mark_last_busy(dev->dev);
  748. pm_runtime_put_autosuspend(dev->dev);
  749. return r;
  750. }
  751. /**
  752. * amdgpu_driver_postclose_kms - drm callback for post close
  753. *
  754. * @dev: drm dev pointer
  755. * @file_priv: drm file
  756. *
  757. * On device post close, tear down vm on cayman+ (all asics).
  758. */
  759. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  760. struct drm_file *file_priv)
  761. {
  762. struct amdgpu_device *adev = dev->dev_private;
  763. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  764. struct amdgpu_bo_list *list;
  765. int handle;
  766. if (!fpriv)
  767. return;
  768. pm_runtime_get_sync(dev->dev);
  769. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  770. if (adev->asic_type != CHIP_RAVEN) {
  771. amdgpu_uvd_free_handles(adev, file_priv);
  772. amdgpu_vce_free_handles(adev, file_priv);
  773. }
  774. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  775. if (amdgpu_sriov_vf(adev)) {
  776. /* TODO: how to handle reserve failure */
  777. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  778. amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
  779. fpriv->vm.csa_bo_va = NULL;
  780. amdgpu_bo_unreserve(adev->virt.csa_obj);
  781. }
  782. amdgpu_vm_fini(adev, &fpriv->vm);
  783. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  784. amdgpu_bo_list_free(list);
  785. idr_destroy(&fpriv->bo_list_handles);
  786. mutex_destroy(&fpriv->bo_list_lock);
  787. kfree(fpriv);
  788. file_priv->driver_priv = NULL;
  789. pm_runtime_mark_last_busy(dev->dev);
  790. pm_runtime_put_autosuspend(dev->dev);
  791. }
  792. /*
  793. * VBlank related functions.
  794. */
  795. /**
  796. * amdgpu_get_vblank_counter_kms - get frame count
  797. *
  798. * @dev: drm dev pointer
  799. * @pipe: crtc to get the frame count from
  800. *
  801. * Gets the frame count on the requested crtc (all asics).
  802. * Returns frame count on success, -EINVAL on failure.
  803. */
  804. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  805. {
  806. struct amdgpu_device *adev = dev->dev_private;
  807. int vpos, hpos, stat;
  808. u32 count;
  809. if (pipe >= adev->mode_info.num_crtc) {
  810. DRM_ERROR("Invalid crtc %u\n", pipe);
  811. return -EINVAL;
  812. }
  813. /* The hw increments its frame counter at start of vsync, not at start
  814. * of vblank, as is required by DRM core vblank counter handling.
  815. * Cook the hw count here to make it appear to the caller as if it
  816. * incremented at start of vblank. We measure distance to start of
  817. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  818. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  819. * result by 1 to give the proper appearance to caller.
  820. */
  821. if (adev->mode_info.crtcs[pipe]) {
  822. /* Repeat readout if needed to provide stable result if
  823. * we cross start of vsync during the queries.
  824. */
  825. do {
  826. count = amdgpu_display_vblank_get_counter(adev, pipe);
  827. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  828. * distance to start of vblank, instead of regular
  829. * vertical scanout pos.
  830. */
  831. stat = amdgpu_get_crtc_scanoutpos(
  832. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  833. &vpos, &hpos, NULL, NULL,
  834. &adev->mode_info.crtcs[pipe]->base.hwmode);
  835. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  836. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  837. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  838. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  839. } else {
  840. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  841. pipe, vpos);
  842. /* Bump counter if we are at >= leading edge of vblank,
  843. * but before vsync where vpos would turn negative and
  844. * the hw counter really increments.
  845. */
  846. if (vpos >= 0)
  847. count++;
  848. }
  849. } else {
  850. /* Fallback to use value as is. */
  851. count = amdgpu_display_vblank_get_counter(adev, pipe);
  852. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  853. }
  854. return count;
  855. }
  856. /**
  857. * amdgpu_enable_vblank_kms - enable vblank interrupt
  858. *
  859. * @dev: drm dev pointer
  860. * @pipe: crtc to enable vblank interrupt for
  861. *
  862. * Enable the interrupt on the requested crtc (all asics).
  863. * Returns 0 on success, -EINVAL on failure.
  864. */
  865. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  866. {
  867. struct amdgpu_device *adev = dev->dev_private;
  868. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  869. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  870. }
  871. /**
  872. * amdgpu_disable_vblank_kms - disable vblank interrupt
  873. *
  874. * @dev: drm dev pointer
  875. * @pipe: crtc to disable vblank interrupt for
  876. *
  877. * Disable the interrupt on the requested crtc (all asics).
  878. */
  879. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  880. {
  881. struct amdgpu_device *adev = dev->dev_private;
  882. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  883. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  884. }
  885. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  886. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  887. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  888. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  889. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  890. /* KMS */
  891. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  892. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  893. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  894. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  895. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  896. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  897. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  898. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  899. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  900. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  901. };
  902. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  903. /*
  904. * Debugfs info
  905. */
  906. #if defined(CONFIG_DEBUG_FS)
  907. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  908. {
  909. struct drm_info_node *node = (struct drm_info_node *) m->private;
  910. struct drm_device *dev = node->minor->dev;
  911. struct amdgpu_device *adev = dev->dev_private;
  912. struct drm_amdgpu_info_firmware fw_info;
  913. struct drm_amdgpu_query_fw query_fw;
  914. int ret, i;
  915. /* VCE */
  916. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  917. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  918. if (ret)
  919. return ret;
  920. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  921. fw_info.feature, fw_info.ver);
  922. /* UVD */
  923. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  924. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  925. if (ret)
  926. return ret;
  927. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  928. fw_info.feature, fw_info.ver);
  929. /* GMC */
  930. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  931. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  932. if (ret)
  933. return ret;
  934. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  935. fw_info.feature, fw_info.ver);
  936. /* ME */
  937. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  938. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  939. if (ret)
  940. return ret;
  941. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  942. fw_info.feature, fw_info.ver);
  943. /* PFP */
  944. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  945. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  946. if (ret)
  947. return ret;
  948. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  949. fw_info.feature, fw_info.ver);
  950. /* CE */
  951. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  952. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  953. if (ret)
  954. return ret;
  955. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  956. fw_info.feature, fw_info.ver);
  957. /* RLC */
  958. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  959. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  960. if (ret)
  961. return ret;
  962. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  963. fw_info.feature, fw_info.ver);
  964. /* MEC */
  965. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  966. query_fw.index = 0;
  967. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  968. if (ret)
  969. return ret;
  970. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  971. fw_info.feature, fw_info.ver);
  972. /* MEC2 */
  973. if (adev->asic_type == CHIP_KAVERI ||
  974. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  975. query_fw.index = 1;
  976. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  977. if (ret)
  978. return ret;
  979. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  980. fw_info.feature, fw_info.ver);
  981. }
  982. /* PSP SOS */
  983. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  984. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  985. if (ret)
  986. return ret;
  987. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  988. fw_info.feature, fw_info.ver);
  989. /* PSP ASD */
  990. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  991. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  992. if (ret)
  993. return ret;
  994. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  995. fw_info.feature, fw_info.ver);
  996. /* SMC */
  997. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  998. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  999. if (ret)
  1000. return ret;
  1001. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1002. fw_info.feature, fw_info.ver);
  1003. /* SDMA */
  1004. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1005. for (i = 0; i < adev->sdma.num_instances; i++) {
  1006. query_fw.index = i;
  1007. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1008. if (ret)
  1009. return ret;
  1010. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1011. i, fw_info.feature, fw_info.ver);
  1012. }
  1013. return 0;
  1014. }
  1015. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1016. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1017. };
  1018. #endif
  1019. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1020. {
  1021. #if defined(CONFIG_DEBUG_FS)
  1022. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1023. ARRAY_SIZE(amdgpu_firmware_info_list));
  1024. #else
  1025. return 0;
  1026. #endif
  1027. }