amdgpu_device.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  58. #define AMDGPU_RESUME_MS 2000
  59. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  60. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  61. static const char *amdgpu_asic_name[] = {
  62. "TAHITI",
  63. "PITCAIRN",
  64. "VERDE",
  65. "OLAND",
  66. "HAINAN",
  67. "BONAIRE",
  68. "KAVERI",
  69. "KABINI",
  70. "HAWAII",
  71. "MULLINS",
  72. "TOPAZ",
  73. "TONGA",
  74. "FIJI",
  75. "CARRIZO",
  76. "STONEY",
  77. "POLARIS10",
  78. "POLARIS11",
  79. "POLARIS12",
  80. "VEGA10",
  81. "RAVEN",
  82. "LAST",
  83. };
  84. bool amdgpu_device_is_px(struct drm_device *dev)
  85. {
  86. struct amdgpu_device *adev = dev->dev_private;
  87. if (adev->flags & AMD_IS_PX)
  88. return true;
  89. return false;
  90. }
  91. /*
  92. * MMIO register access helper functions.
  93. */
  94. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  95. uint32_t acc_flags)
  96. {
  97. uint32_t ret;
  98. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  99. BUG_ON(in_interrupt());
  100. return amdgpu_virt_kiq_rreg(adev, reg);
  101. }
  102. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  103. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  104. else {
  105. unsigned long flags;
  106. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  107. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  108. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  109. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  110. }
  111. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  112. return ret;
  113. }
  114. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  115. uint32_t acc_flags)
  116. {
  117. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  118. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  119. BUG_ON(in_interrupt());
  120. return amdgpu_virt_kiq_wreg(adev, reg, v);
  121. }
  122. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  123. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  124. else {
  125. unsigned long flags;
  126. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  127. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  128. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  129. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  130. }
  131. }
  132. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  133. {
  134. if ((reg * 4) < adev->rio_mem_size)
  135. return ioread32(adev->rio_mem + (reg * 4));
  136. else {
  137. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  138. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  139. }
  140. }
  141. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. iowrite32(v, adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. /**
  151. * amdgpu_mm_rdoorbell - read a doorbell dword
  152. *
  153. * @adev: amdgpu_device pointer
  154. * @index: doorbell index
  155. *
  156. * Returns the value in the doorbell aperture at the
  157. * requested doorbell index (CIK).
  158. */
  159. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  160. {
  161. if (index < adev->doorbell.num_doorbells) {
  162. return readl(adev->doorbell.ptr + index);
  163. } else {
  164. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  165. return 0;
  166. }
  167. }
  168. /**
  169. * amdgpu_mm_wdoorbell - write a doorbell dword
  170. *
  171. * @adev: amdgpu_device pointer
  172. * @index: doorbell index
  173. * @v: value to write
  174. *
  175. * Writes @v to the doorbell aperture at the
  176. * requested doorbell index (CIK).
  177. */
  178. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  179. {
  180. if (index < adev->doorbell.num_doorbells) {
  181. writel(v, adev->doorbell.ptr + index);
  182. } else {
  183. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  184. }
  185. }
  186. /**
  187. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  188. *
  189. * @adev: amdgpu_device pointer
  190. * @index: doorbell index
  191. *
  192. * Returns the value in the doorbell aperture at the
  193. * requested doorbell index (VEGA10+).
  194. */
  195. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  196. {
  197. if (index < adev->doorbell.num_doorbells) {
  198. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  199. } else {
  200. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  201. return 0;
  202. }
  203. }
  204. /**
  205. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  206. *
  207. * @adev: amdgpu_device pointer
  208. * @index: doorbell index
  209. * @v: value to write
  210. *
  211. * Writes @v to the doorbell aperture at the
  212. * requested doorbell index (VEGA10+).
  213. */
  214. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  215. {
  216. if (index < adev->doorbell.num_doorbells) {
  217. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  218. } else {
  219. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  220. }
  221. }
  222. /**
  223. * amdgpu_invalid_rreg - dummy reg read function
  224. *
  225. * @adev: amdgpu device pointer
  226. * @reg: offset of register
  227. *
  228. * Dummy register read function. Used for register blocks
  229. * that certain asics don't have (all asics).
  230. * Returns the value in the register.
  231. */
  232. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  233. {
  234. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  235. BUG();
  236. return 0;
  237. }
  238. /**
  239. * amdgpu_invalid_wreg - dummy reg write function
  240. *
  241. * @adev: amdgpu device pointer
  242. * @reg: offset of register
  243. * @v: value to write to the register
  244. *
  245. * Dummy register read function. Used for register blocks
  246. * that certain asics don't have (all asics).
  247. */
  248. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  249. {
  250. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  251. reg, v);
  252. BUG();
  253. }
  254. /**
  255. * amdgpu_block_invalid_rreg - dummy reg read function
  256. *
  257. * @adev: amdgpu device pointer
  258. * @block: offset of instance
  259. * @reg: offset of register
  260. *
  261. * Dummy register read function. Used for register blocks
  262. * that certain asics don't have (all asics).
  263. * Returns the value in the register.
  264. */
  265. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  266. uint32_t block, uint32_t reg)
  267. {
  268. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  269. reg, block);
  270. BUG();
  271. return 0;
  272. }
  273. /**
  274. * amdgpu_block_invalid_wreg - dummy reg write function
  275. *
  276. * @adev: amdgpu device pointer
  277. * @block: offset of instance
  278. * @reg: offset of register
  279. * @v: value to write to the register
  280. *
  281. * Dummy register read function. Used for register blocks
  282. * that certain asics don't have (all asics).
  283. */
  284. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  285. uint32_t block,
  286. uint32_t reg, uint32_t v)
  287. {
  288. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  289. reg, block, v);
  290. BUG();
  291. }
  292. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  293. {
  294. int r;
  295. if (adev->vram_scratch.robj == NULL) {
  296. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  297. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  298. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  299. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  300. NULL, NULL, &adev->vram_scratch.robj);
  301. if (r) {
  302. return r;
  303. }
  304. }
  305. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  306. if (unlikely(r != 0))
  307. return r;
  308. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  309. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  310. if (r) {
  311. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  312. return r;
  313. }
  314. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  315. (void **)&adev->vram_scratch.ptr);
  316. if (r)
  317. amdgpu_bo_unpin(adev->vram_scratch.robj);
  318. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  319. return r;
  320. }
  321. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  322. {
  323. int r;
  324. if (adev->vram_scratch.robj == NULL) {
  325. return;
  326. }
  327. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  328. if (likely(r == 0)) {
  329. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  330. amdgpu_bo_unpin(adev->vram_scratch.robj);
  331. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  332. }
  333. amdgpu_bo_unref(&adev->vram_scratch.robj);
  334. }
  335. /**
  336. * amdgpu_program_register_sequence - program an array of registers.
  337. *
  338. * @adev: amdgpu_device pointer
  339. * @registers: pointer to the register array
  340. * @array_size: size of the register array
  341. *
  342. * Programs an array or registers with and and or masks.
  343. * This is a helper for setting golden registers.
  344. */
  345. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  346. const u32 *registers,
  347. const u32 array_size)
  348. {
  349. u32 tmp, reg, and_mask, or_mask;
  350. int i;
  351. if (array_size % 3)
  352. return;
  353. for (i = 0; i < array_size; i +=3) {
  354. reg = registers[i + 0];
  355. and_mask = registers[i + 1];
  356. or_mask = registers[i + 2];
  357. if (and_mask == 0xffffffff) {
  358. tmp = or_mask;
  359. } else {
  360. tmp = RREG32(reg);
  361. tmp &= ~and_mask;
  362. tmp |= or_mask;
  363. }
  364. WREG32(reg, tmp);
  365. }
  366. }
  367. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  368. {
  369. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  370. }
  371. /*
  372. * GPU doorbell aperture helpers function.
  373. */
  374. /**
  375. * amdgpu_doorbell_init - Init doorbell driver information.
  376. *
  377. * @adev: amdgpu_device pointer
  378. *
  379. * Init doorbell driver information (CIK)
  380. * Returns 0 on success, error on failure.
  381. */
  382. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  383. {
  384. /* doorbell bar mapping */
  385. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  386. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  387. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  388. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  389. if (adev->doorbell.num_doorbells == 0)
  390. return -EINVAL;
  391. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  392. adev->doorbell.num_doorbells *
  393. sizeof(u32));
  394. if (adev->doorbell.ptr == NULL)
  395. return -ENOMEM;
  396. return 0;
  397. }
  398. /**
  399. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  400. *
  401. * @adev: amdgpu_device pointer
  402. *
  403. * Tear down doorbell driver information (CIK)
  404. */
  405. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  406. {
  407. iounmap(adev->doorbell.ptr);
  408. adev->doorbell.ptr = NULL;
  409. }
  410. /**
  411. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  412. * setup amdkfd
  413. *
  414. * @adev: amdgpu_device pointer
  415. * @aperture_base: output returning doorbell aperture base physical address
  416. * @aperture_size: output returning doorbell aperture size in bytes
  417. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  418. *
  419. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  420. * takes doorbells required for its own rings and reports the setup to amdkfd.
  421. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  422. */
  423. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  424. phys_addr_t *aperture_base,
  425. size_t *aperture_size,
  426. size_t *start_offset)
  427. {
  428. /*
  429. * The first num_doorbells are used by amdgpu.
  430. * amdkfd takes whatever's left in the aperture.
  431. */
  432. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  433. *aperture_base = adev->doorbell.base;
  434. *aperture_size = adev->doorbell.size;
  435. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  436. } else {
  437. *aperture_base = 0;
  438. *aperture_size = 0;
  439. *start_offset = 0;
  440. }
  441. }
  442. /*
  443. * amdgpu_wb_*()
  444. * Writeback is the method by which the GPU updates special pages in memory
  445. * with the status of certain GPU events (fences, ring pointers,etc.).
  446. */
  447. /**
  448. * amdgpu_wb_fini - Disable Writeback and free memory
  449. *
  450. * @adev: amdgpu_device pointer
  451. *
  452. * Disables Writeback and frees the Writeback memory (all asics).
  453. * Used at driver shutdown.
  454. */
  455. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  456. {
  457. if (adev->wb.wb_obj) {
  458. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  459. &adev->wb.gpu_addr,
  460. (void **)&adev->wb.wb);
  461. adev->wb.wb_obj = NULL;
  462. }
  463. }
  464. /**
  465. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  466. *
  467. * @adev: amdgpu_device pointer
  468. *
  469. * Initializes writeback and allocates writeback memory (all asics).
  470. * Used at driver startup.
  471. * Returns 0 on success or an -error on failure.
  472. */
  473. static int amdgpu_wb_init(struct amdgpu_device *adev)
  474. {
  475. int r;
  476. if (adev->wb.wb_obj == NULL) {
  477. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  478. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  479. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  480. (void **)&adev->wb.wb);
  481. if (r) {
  482. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  483. return r;
  484. }
  485. adev->wb.num_wb = AMDGPU_MAX_WB;
  486. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  487. /* clear wb memory */
  488. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  489. }
  490. return 0;
  491. }
  492. /**
  493. * amdgpu_wb_get - Allocate a wb entry
  494. *
  495. * @adev: amdgpu_device pointer
  496. * @wb: wb index
  497. *
  498. * Allocate a wb slot for use by the driver (all asics).
  499. * Returns 0 on success or -EINVAL on failure.
  500. */
  501. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  502. {
  503. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  504. if (offset < adev->wb.num_wb) {
  505. __set_bit(offset, adev->wb.used);
  506. *wb = offset;
  507. return 0;
  508. } else {
  509. return -EINVAL;
  510. }
  511. }
  512. /**
  513. * amdgpu_wb_get_64bit - Allocate a wb entry
  514. *
  515. * @adev: amdgpu_device pointer
  516. * @wb: wb index
  517. *
  518. * Allocate a wb slot for use by the driver (all asics).
  519. * Returns 0 on success or -EINVAL on failure.
  520. */
  521. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  522. {
  523. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  524. adev->wb.num_wb, 0, 2, 7, 0);
  525. if ((offset + 1) < adev->wb.num_wb) {
  526. __set_bit(offset, adev->wb.used);
  527. __set_bit(offset + 1, adev->wb.used);
  528. *wb = offset;
  529. return 0;
  530. } else {
  531. return -EINVAL;
  532. }
  533. }
  534. /**
  535. * amdgpu_wb_free - Free a wb entry
  536. *
  537. * @adev: amdgpu_device pointer
  538. * @wb: wb index
  539. *
  540. * Free a wb slot allocated for use by the driver (all asics)
  541. */
  542. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  543. {
  544. if (wb < adev->wb.num_wb)
  545. __clear_bit(wb, adev->wb.used);
  546. }
  547. /**
  548. * amdgpu_wb_free_64bit - Free a wb entry
  549. *
  550. * @adev: amdgpu_device pointer
  551. * @wb: wb index
  552. *
  553. * Free a wb slot allocated for use by the driver (all asics)
  554. */
  555. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  556. {
  557. if ((wb + 1) < adev->wb.num_wb) {
  558. __clear_bit(wb, adev->wb.used);
  559. __clear_bit(wb + 1, adev->wb.used);
  560. }
  561. }
  562. /**
  563. * amdgpu_vram_location - try to find VRAM location
  564. * @adev: amdgpu device structure holding all necessary informations
  565. * @mc: memory controller structure holding memory informations
  566. * @base: base address at which to put VRAM
  567. *
  568. * Function will try to place VRAM at base address provided
  569. * as parameter (which is so far either PCI aperture address or
  570. * for IGP TOM base address).
  571. *
  572. * If there is not enough space to fit the unvisible VRAM in the 32bits
  573. * address space then we limit the VRAM size to the aperture.
  574. *
  575. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  576. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  577. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  578. * not IGP.
  579. *
  580. * Note: we use mc_vram_size as on some board we need to program the mc to
  581. * cover the whole aperture even if VRAM size is inferior to aperture size
  582. * Novell bug 204882 + along with lots of ubuntu ones
  583. *
  584. * Note: when limiting vram it's safe to overwritte real_vram_size because
  585. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  586. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  587. * ones)
  588. *
  589. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  590. * explicitly check for that though.
  591. *
  592. * FIXME: when reducing VRAM size align new size on power of 2.
  593. */
  594. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  595. {
  596. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  597. mc->vram_start = base;
  598. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  599. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  600. mc->real_vram_size = mc->aper_size;
  601. mc->mc_vram_size = mc->aper_size;
  602. }
  603. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  604. if (limit && limit < mc->real_vram_size)
  605. mc->real_vram_size = limit;
  606. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  607. mc->mc_vram_size >> 20, mc->vram_start,
  608. mc->vram_end, mc->real_vram_size >> 20);
  609. }
  610. /**
  611. * amdgpu_gtt_location - try to find GTT location
  612. * @adev: amdgpu device structure holding all necessary informations
  613. * @mc: memory controller structure holding memory informations
  614. *
  615. * Function will place try to place GTT before or after VRAM.
  616. *
  617. * If GTT size is bigger than space left then we ajust GTT size.
  618. * Thus function will never fails.
  619. *
  620. * FIXME: when reducing GTT size align new size on power of 2.
  621. */
  622. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  623. {
  624. u64 size_af, size_bf;
  625. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  626. size_bf = mc->vram_start & ~mc->gtt_base_align;
  627. if (size_bf > size_af) {
  628. if (mc->gtt_size > size_bf) {
  629. dev_warn(adev->dev, "limiting GTT\n");
  630. mc->gtt_size = size_bf;
  631. }
  632. mc->gtt_start = 0;
  633. } else {
  634. if (mc->gtt_size > size_af) {
  635. dev_warn(adev->dev, "limiting GTT\n");
  636. mc->gtt_size = size_af;
  637. }
  638. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  639. }
  640. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  641. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  642. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  643. }
  644. /*
  645. * GPU helpers function.
  646. */
  647. /**
  648. * amdgpu_need_post - check if the hw need post or not
  649. *
  650. * @adev: amdgpu_device pointer
  651. *
  652. * Check if the asic has been initialized (all asics) at driver startup
  653. * or post is needed if hw reset is performed.
  654. * Returns true if need or false if not.
  655. */
  656. bool amdgpu_need_post(struct amdgpu_device *adev)
  657. {
  658. uint32_t reg;
  659. if (adev->has_hw_reset) {
  660. adev->has_hw_reset = false;
  661. return true;
  662. }
  663. /* then check MEM_SIZE, in case the crtcs are off */
  664. reg = amdgpu_asic_get_config_memsize(adev);
  665. if ((reg != 0) && (reg != 0xffffffff))
  666. return false;
  667. return true;
  668. }
  669. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  670. {
  671. if (amdgpu_sriov_vf(adev))
  672. return false;
  673. if (amdgpu_passthrough(adev)) {
  674. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  675. * some old smc fw still need driver do vPost otherwise gpu hang, while
  676. * those smc fw version above 22.15 doesn't have this flaw, so we force
  677. * vpost executed for smc version below 22.15
  678. */
  679. if (adev->asic_type == CHIP_FIJI) {
  680. int err;
  681. uint32_t fw_ver;
  682. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  683. /* force vPost if error occured */
  684. if (err)
  685. return true;
  686. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  687. if (fw_ver < 0x00160e00)
  688. return true;
  689. }
  690. }
  691. return amdgpu_need_post(adev);
  692. }
  693. /**
  694. * amdgpu_dummy_page_init - init dummy page used by the driver
  695. *
  696. * @adev: amdgpu_device pointer
  697. *
  698. * Allocate the dummy page used by the driver (all asics).
  699. * This dummy page is used by the driver as a filler for gart entries
  700. * when pages are taken out of the GART
  701. * Returns 0 on sucess, -ENOMEM on failure.
  702. */
  703. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  704. {
  705. if (adev->dummy_page.page)
  706. return 0;
  707. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  708. if (adev->dummy_page.page == NULL)
  709. return -ENOMEM;
  710. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  711. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  712. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  713. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  714. __free_page(adev->dummy_page.page);
  715. adev->dummy_page.page = NULL;
  716. return -ENOMEM;
  717. }
  718. return 0;
  719. }
  720. /**
  721. * amdgpu_dummy_page_fini - free dummy page used by the driver
  722. *
  723. * @adev: amdgpu_device pointer
  724. *
  725. * Frees the dummy page used by the driver (all asics).
  726. */
  727. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  728. {
  729. if (adev->dummy_page.page == NULL)
  730. return;
  731. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  732. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  733. __free_page(adev->dummy_page.page);
  734. adev->dummy_page.page = NULL;
  735. }
  736. /* ATOM accessor methods */
  737. /*
  738. * ATOM is an interpreted byte code stored in tables in the vbios. The
  739. * driver registers callbacks to access registers and the interpreter
  740. * in the driver parses the tables and executes then to program specific
  741. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  742. * atombios.h, and atom.c
  743. */
  744. /**
  745. * cail_pll_read - read PLL register
  746. *
  747. * @info: atom card_info pointer
  748. * @reg: PLL register offset
  749. *
  750. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  751. * Returns the value of the PLL register.
  752. */
  753. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  754. {
  755. return 0;
  756. }
  757. /**
  758. * cail_pll_write - write PLL register
  759. *
  760. * @info: atom card_info pointer
  761. * @reg: PLL register offset
  762. * @val: value to write to the pll register
  763. *
  764. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  765. */
  766. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  767. {
  768. }
  769. /**
  770. * cail_mc_read - read MC (Memory Controller) register
  771. *
  772. * @info: atom card_info pointer
  773. * @reg: MC register offset
  774. *
  775. * Provides an MC register accessor for the atom interpreter (r4xx+).
  776. * Returns the value of the MC register.
  777. */
  778. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  779. {
  780. return 0;
  781. }
  782. /**
  783. * cail_mc_write - write MC (Memory Controller) register
  784. *
  785. * @info: atom card_info pointer
  786. * @reg: MC register offset
  787. * @val: value to write to the pll register
  788. *
  789. * Provides a MC register accessor for the atom interpreter (r4xx+).
  790. */
  791. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  792. {
  793. }
  794. /**
  795. * cail_reg_write - write MMIO register
  796. *
  797. * @info: atom card_info pointer
  798. * @reg: MMIO register offset
  799. * @val: value to write to the pll register
  800. *
  801. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  802. */
  803. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  804. {
  805. struct amdgpu_device *adev = info->dev->dev_private;
  806. WREG32(reg, val);
  807. }
  808. /**
  809. * cail_reg_read - read MMIO register
  810. *
  811. * @info: atom card_info pointer
  812. * @reg: MMIO register offset
  813. *
  814. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  815. * Returns the value of the MMIO register.
  816. */
  817. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  818. {
  819. struct amdgpu_device *adev = info->dev->dev_private;
  820. uint32_t r;
  821. r = RREG32(reg);
  822. return r;
  823. }
  824. /**
  825. * cail_ioreg_write - write IO register
  826. *
  827. * @info: atom card_info pointer
  828. * @reg: IO register offset
  829. * @val: value to write to the pll register
  830. *
  831. * Provides a IO register accessor for the atom interpreter (r4xx+).
  832. */
  833. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  834. {
  835. struct amdgpu_device *adev = info->dev->dev_private;
  836. WREG32_IO(reg, val);
  837. }
  838. /**
  839. * cail_ioreg_read - read IO register
  840. *
  841. * @info: atom card_info pointer
  842. * @reg: IO register offset
  843. *
  844. * Provides an IO register accessor for the atom interpreter (r4xx+).
  845. * Returns the value of the IO register.
  846. */
  847. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  848. {
  849. struct amdgpu_device *adev = info->dev->dev_private;
  850. uint32_t r;
  851. r = RREG32_IO(reg);
  852. return r;
  853. }
  854. /**
  855. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  856. *
  857. * @adev: amdgpu_device pointer
  858. *
  859. * Frees the driver info and register access callbacks for the ATOM
  860. * interpreter (r4xx+).
  861. * Called at driver shutdown.
  862. */
  863. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  864. {
  865. if (adev->mode_info.atom_context) {
  866. kfree(adev->mode_info.atom_context->scratch);
  867. kfree(adev->mode_info.atom_context->iio);
  868. }
  869. kfree(adev->mode_info.atom_context);
  870. adev->mode_info.atom_context = NULL;
  871. kfree(adev->mode_info.atom_card_info);
  872. adev->mode_info.atom_card_info = NULL;
  873. }
  874. /**
  875. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  876. *
  877. * @adev: amdgpu_device pointer
  878. *
  879. * Initializes the driver info and register access callbacks for the
  880. * ATOM interpreter (r4xx+).
  881. * Returns 0 on sucess, -ENOMEM on failure.
  882. * Called at driver startup.
  883. */
  884. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  885. {
  886. struct card_info *atom_card_info =
  887. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  888. if (!atom_card_info)
  889. return -ENOMEM;
  890. adev->mode_info.atom_card_info = atom_card_info;
  891. atom_card_info->dev = adev->ddev;
  892. atom_card_info->reg_read = cail_reg_read;
  893. atom_card_info->reg_write = cail_reg_write;
  894. /* needed for iio ops */
  895. if (adev->rio_mem) {
  896. atom_card_info->ioreg_read = cail_ioreg_read;
  897. atom_card_info->ioreg_write = cail_ioreg_write;
  898. } else {
  899. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  900. atom_card_info->ioreg_read = cail_reg_read;
  901. atom_card_info->ioreg_write = cail_reg_write;
  902. }
  903. atom_card_info->mc_read = cail_mc_read;
  904. atom_card_info->mc_write = cail_mc_write;
  905. atom_card_info->pll_read = cail_pll_read;
  906. atom_card_info->pll_write = cail_pll_write;
  907. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  908. if (!adev->mode_info.atom_context) {
  909. amdgpu_atombios_fini(adev);
  910. return -ENOMEM;
  911. }
  912. mutex_init(&adev->mode_info.atom_context->mutex);
  913. if (adev->is_atom_fw) {
  914. amdgpu_atomfirmware_scratch_regs_init(adev);
  915. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  916. } else {
  917. amdgpu_atombios_scratch_regs_init(adev);
  918. amdgpu_atombios_allocate_fb_scratch(adev);
  919. }
  920. return 0;
  921. }
  922. /* if we get transitioned to only one device, take VGA back */
  923. /**
  924. * amdgpu_vga_set_decode - enable/disable vga decode
  925. *
  926. * @cookie: amdgpu_device pointer
  927. * @state: enable/disable vga decode
  928. *
  929. * Enable/disable vga decode (all asics).
  930. * Returns VGA resource flags.
  931. */
  932. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  933. {
  934. struct amdgpu_device *adev = cookie;
  935. amdgpu_asic_set_vga_state(adev, state);
  936. if (state)
  937. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  938. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  939. else
  940. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  941. }
  942. /**
  943. * amdgpu_check_pot_argument - check that argument is a power of two
  944. *
  945. * @arg: value to check
  946. *
  947. * Validates that a certain argument is a power of two (all asics).
  948. * Returns true if argument is valid.
  949. */
  950. static bool amdgpu_check_pot_argument(int arg)
  951. {
  952. return (arg & (arg - 1)) == 0;
  953. }
  954. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  955. {
  956. /* defines number of bits in page table versus page directory,
  957. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  958. * page table and the remaining bits are in the page directory */
  959. if (amdgpu_vm_block_size == -1)
  960. return;
  961. if (amdgpu_vm_block_size < 9) {
  962. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  963. amdgpu_vm_block_size);
  964. goto def_value;
  965. }
  966. if (amdgpu_vm_block_size > 24 ||
  967. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  968. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  969. amdgpu_vm_block_size);
  970. goto def_value;
  971. }
  972. return;
  973. def_value:
  974. amdgpu_vm_block_size = -1;
  975. }
  976. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  977. {
  978. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  979. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  980. amdgpu_vm_size);
  981. goto def_value;
  982. }
  983. if (amdgpu_vm_size < 1) {
  984. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  985. amdgpu_vm_size);
  986. goto def_value;
  987. }
  988. /*
  989. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  990. */
  991. if (amdgpu_vm_size > 1024) {
  992. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  993. amdgpu_vm_size);
  994. goto def_value;
  995. }
  996. return;
  997. def_value:
  998. amdgpu_vm_size = -1;
  999. }
  1000. /**
  1001. * amdgpu_check_arguments - validate module params
  1002. *
  1003. * @adev: amdgpu_device pointer
  1004. *
  1005. * Validates certain module parameters and updates
  1006. * the associated values used by the driver (all asics).
  1007. */
  1008. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1009. {
  1010. if (amdgpu_sched_jobs < 4) {
  1011. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1012. amdgpu_sched_jobs);
  1013. amdgpu_sched_jobs = 4;
  1014. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  1015. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1016. amdgpu_sched_jobs);
  1017. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1018. }
  1019. if (amdgpu_gart_size != -1) {
  1020. /* gtt size must be greater or equal to 32M */
  1021. if (amdgpu_gart_size < 32) {
  1022. dev_warn(adev->dev, "gart size (%d) too small\n",
  1023. amdgpu_gart_size);
  1024. amdgpu_gart_size = -1;
  1025. }
  1026. }
  1027. amdgpu_check_vm_size(adev);
  1028. amdgpu_check_block_size(adev);
  1029. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1030. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  1031. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1032. amdgpu_vram_page_split);
  1033. amdgpu_vram_page_split = 1024;
  1034. }
  1035. }
  1036. /**
  1037. * amdgpu_switcheroo_set_state - set switcheroo state
  1038. *
  1039. * @pdev: pci dev pointer
  1040. * @state: vga_switcheroo state
  1041. *
  1042. * Callback for the switcheroo driver. Suspends or resumes the
  1043. * the asics before or after it is powered up using ACPI methods.
  1044. */
  1045. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1046. {
  1047. struct drm_device *dev = pci_get_drvdata(pdev);
  1048. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1049. return;
  1050. if (state == VGA_SWITCHEROO_ON) {
  1051. unsigned d3_delay = dev->pdev->d3_delay;
  1052. pr_info("amdgpu: switched on\n");
  1053. /* don't suspend or resume card normally */
  1054. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1055. amdgpu_device_resume(dev, true, true);
  1056. dev->pdev->d3_delay = d3_delay;
  1057. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1058. drm_kms_helper_poll_enable(dev);
  1059. } else {
  1060. pr_info("amdgpu: switched off\n");
  1061. drm_kms_helper_poll_disable(dev);
  1062. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1063. amdgpu_device_suspend(dev, true, true);
  1064. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1065. }
  1066. }
  1067. /**
  1068. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1069. *
  1070. * @pdev: pci dev pointer
  1071. *
  1072. * Callback for the switcheroo driver. Check of the switcheroo
  1073. * state can be changed.
  1074. * Returns true if the state can be changed, false if not.
  1075. */
  1076. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1077. {
  1078. struct drm_device *dev = pci_get_drvdata(pdev);
  1079. /*
  1080. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1081. * locking inversion with the driver load path. And the access here is
  1082. * completely racy anyway. So don't bother with locking for now.
  1083. */
  1084. return dev->open_count == 0;
  1085. }
  1086. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1087. .set_gpu_state = amdgpu_switcheroo_set_state,
  1088. .reprobe = NULL,
  1089. .can_switch = amdgpu_switcheroo_can_switch,
  1090. };
  1091. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1092. enum amd_ip_block_type block_type,
  1093. enum amd_clockgating_state state)
  1094. {
  1095. int i, r = 0;
  1096. for (i = 0; i < adev->num_ip_blocks; i++) {
  1097. if (!adev->ip_blocks[i].status.valid)
  1098. continue;
  1099. if (adev->ip_blocks[i].version->type != block_type)
  1100. continue;
  1101. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1102. continue;
  1103. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1104. (void *)adev, state);
  1105. if (r)
  1106. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1107. adev->ip_blocks[i].version->funcs->name, r);
  1108. }
  1109. return r;
  1110. }
  1111. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1112. enum amd_ip_block_type block_type,
  1113. enum amd_powergating_state state)
  1114. {
  1115. int i, r = 0;
  1116. for (i = 0; i < adev->num_ip_blocks; i++) {
  1117. if (!adev->ip_blocks[i].status.valid)
  1118. continue;
  1119. if (adev->ip_blocks[i].version->type != block_type)
  1120. continue;
  1121. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1122. continue;
  1123. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1124. (void *)adev, state);
  1125. if (r)
  1126. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1127. adev->ip_blocks[i].version->funcs->name, r);
  1128. }
  1129. return r;
  1130. }
  1131. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1132. {
  1133. int i;
  1134. for (i = 0; i < adev->num_ip_blocks; i++) {
  1135. if (!adev->ip_blocks[i].status.valid)
  1136. continue;
  1137. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1138. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1139. }
  1140. }
  1141. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1142. enum amd_ip_block_type block_type)
  1143. {
  1144. int i, r;
  1145. for (i = 0; i < adev->num_ip_blocks; i++) {
  1146. if (!adev->ip_blocks[i].status.valid)
  1147. continue;
  1148. if (adev->ip_blocks[i].version->type == block_type) {
  1149. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1150. if (r)
  1151. return r;
  1152. break;
  1153. }
  1154. }
  1155. return 0;
  1156. }
  1157. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1158. enum amd_ip_block_type block_type)
  1159. {
  1160. int i;
  1161. for (i = 0; i < adev->num_ip_blocks; i++) {
  1162. if (!adev->ip_blocks[i].status.valid)
  1163. continue;
  1164. if (adev->ip_blocks[i].version->type == block_type)
  1165. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1166. }
  1167. return true;
  1168. }
  1169. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1170. enum amd_ip_block_type type)
  1171. {
  1172. int i;
  1173. for (i = 0; i < adev->num_ip_blocks; i++)
  1174. if (adev->ip_blocks[i].version->type == type)
  1175. return &adev->ip_blocks[i];
  1176. return NULL;
  1177. }
  1178. /**
  1179. * amdgpu_ip_block_version_cmp
  1180. *
  1181. * @adev: amdgpu_device pointer
  1182. * @type: enum amd_ip_block_type
  1183. * @major: major version
  1184. * @minor: minor version
  1185. *
  1186. * return 0 if equal or greater
  1187. * return 1 if smaller or the ip_block doesn't exist
  1188. */
  1189. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1190. enum amd_ip_block_type type,
  1191. u32 major, u32 minor)
  1192. {
  1193. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1194. if (ip_block && ((ip_block->version->major > major) ||
  1195. ((ip_block->version->major == major) &&
  1196. (ip_block->version->minor >= minor))))
  1197. return 0;
  1198. return 1;
  1199. }
  1200. /**
  1201. * amdgpu_ip_block_add
  1202. *
  1203. * @adev: amdgpu_device pointer
  1204. * @ip_block_version: pointer to the IP to add
  1205. *
  1206. * Adds the IP block driver information to the collection of IPs
  1207. * on the asic.
  1208. */
  1209. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1210. const struct amdgpu_ip_block_version *ip_block_version)
  1211. {
  1212. if (!ip_block_version)
  1213. return -EINVAL;
  1214. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1215. ip_block_version->funcs->name);
  1216. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1217. return 0;
  1218. }
  1219. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1220. {
  1221. adev->enable_virtual_display = false;
  1222. if (amdgpu_virtual_display) {
  1223. struct drm_device *ddev = adev->ddev;
  1224. const char *pci_address_name = pci_name(ddev->pdev);
  1225. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1226. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1227. pciaddstr_tmp = pciaddstr;
  1228. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1229. pciaddname = strsep(&pciaddname_tmp, ",");
  1230. if (!strcmp("all", pciaddname)
  1231. || !strcmp(pci_address_name, pciaddname)) {
  1232. long num_crtc;
  1233. int res = -1;
  1234. adev->enable_virtual_display = true;
  1235. if (pciaddname_tmp)
  1236. res = kstrtol(pciaddname_tmp, 10,
  1237. &num_crtc);
  1238. if (!res) {
  1239. if (num_crtc < 1)
  1240. num_crtc = 1;
  1241. if (num_crtc > 6)
  1242. num_crtc = 6;
  1243. adev->mode_info.num_crtc = num_crtc;
  1244. } else {
  1245. adev->mode_info.num_crtc = 1;
  1246. }
  1247. break;
  1248. }
  1249. }
  1250. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1251. amdgpu_virtual_display, pci_address_name,
  1252. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1253. kfree(pciaddstr);
  1254. }
  1255. }
  1256. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1257. {
  1258. const struct firmware *fw;
  1259. const char *chip_name;
  1260. char fw_name[30];
  1261. int err;
  1262. const struct gpu_info_firmware_header_v1_0 *hdr;
  1263. switch (adev->asic_type) {
  1264. case CHIP_TOPAZ:
  1265. case CHIP_TONGA:
  1266. case CHIP_FIJI:
  1267. case CHIP_POLARIS11:
  1268. case CHIP_POLARIS10:
  1269. case CHIP_POLARIS12:
  1270. case CHIP_CARRIZO:
  1271. case CHIP_STONEY:
  1272. #ifdef CONFIG_DRM_AMDGPU_SI
  1273. case CHIP_VERDE:
  1274. case CHIP_TAHITI:
  1275. case CHIP_PITCAIRN:
  1276. case CHIP_OLAND:
  1277. case CHIP_HAINAN:
  1278. #endif
  1279. #ifdef CONFIG_DRM_AMDGPU_CIK
  1280. case CHIP_BONAIRE:
  1281. case CHIP_HAWAII:
  1282. case CHIP_KAVERI:
  1283. case CHIP_KABINI:
  1284. case CHIP_MULLINS:
  1285. #endif
  1286. default:
  1287. return 0;
  1288. case CHIP_VEGA10:
  1289. chip_name = "vega10";
  1290. break;
  1291. case CHIP_RAVEN:
  1292. chip_name = "raven";
  1293. break;
  1294. }
  1295. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1296. err = request_firmware(&fw, fw_name, adev->dev);
  1297. if (err) {
  1298. dev_err(adev->dev,
  1299. "Failed to load gpu_info firmware \"%s\"\n",
  1300. fw_name);
  1301. goto out;
  1302. }
  1303. err = amdgpu_ucode_validate(fw);
  1304. if (err) {
  1305. dev_err(adev->dev,
  1306. "Failed to validate gpu_info firmware \"%s\"\n",
  1307. fw_name);
  1308. goto out;
  1309. }
  1310. hdr = (const struct gpu_info_firmware_header_v1_0 *)fw->data;
  1311. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1312. switch (hdr->version_major) {
  1313. case 1:
  1314. {
  1315. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1316. (const struct gpu_info_firmware_v1_0 *)(fw->data +
  1317. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1318. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1319. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1320. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1321. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1322. adev->gfx.config.max_texture_channel_caches =
  1323. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1324. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1325. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1326. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1327. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1328. adev->gfx.config.double_offchip_lds_buf =
  1329. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1330. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1331. break;
  1332. }
  1333. default:
  1334. dev_err(adev->dev,
  1335. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1336. err = -EINVAL;
  1337. goto out;
  1338. }
  1339. out:
  1340. release_firmware(fw);
  1341. fw = NULL;
  1342. return err;
  1343. }
  1344. static int amdgpu_early_init(struct amdgpu_device *adev)
  1345. {
  1346. int i, r;
  1347. amdgpu_device_enable_virtual_display(adev);
  1348. switch (adev->asic_type) {
  1349. case CHIP_TOPAZ:
  1350. case CHIP_TONGA:
  1351. case CHIP_FIJI:
  1352. case CHIP_POLARIS11:
  1353. case CHIP_POLARIS10:
  1354. case CHIP_POLARIS12:
  1355. case CHIP_CARRIZO:
  1356. case CHIP_STONEY:
  1357. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1358. adev->family = AMDGPU_FAMILY_CZ;
  1359. else
  1360. adev->family = AMDGPU_FAMILY_VI;
  1361. r = vi_set_ip_blocks(adev);
  1362. if (r)
  1363. return r;
  1364. break;
  1365. #ifdef CONFIG_DRM_AMDGPU_SI
  1366. case CHIP_VERDE:
  1367. case CHIP_TAHITI:
  1368. case CHIP_PITCAIRN:
  1369. case CHIP_OLAND:
  1370. case CHIP_HAINAN:
  1371. adev->family = AMDGPU_FAMILY_SI;
  1372. r = si_set_ip_blocks(adev);
  1373. if (r)
  1374. return r;
  1375. break;
  1376. #endif
  1377. #ifdef CONFIG_DRM_AMDGPU_CIK
  1378. case CHIP_BONAIRE:
  1379. case CHIP_HAWAII:
  1380. case CHIP_KAVERI:
  1381. case CHIP_KABINI:
  1382. case CHIP_MULLINS:
  1383. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1384. adev->family = AMDGPU_FAMILY_CI;
  1385. else
  1386. adev->family = AMDGPU_FAMILY_KV;
  1387. r = cik_set_ip_blocks(adev);
  1388. if (r)
  1389. return r;
  1390. break;
  1391. #endif
  1392. case CHIP_VEGA10:
  1393. case CHIP_RAVEN:
  1394. if (adev->asic_type == CHIP_RAVEN)
  1395. adev->family = AMDGPU_FAMILY_RV;
  1396. else
  1397. adev->family = AMDGPU_FAMILY_AI;
  1398. r = soc15_set_ip_blocks(adev);
  1399. if (r)
  1400. return r;
  1401. break;
  1402. default:
  1403. /* FIXME: not supported yet */
  1404. return -EINVAL;
  1405. }
  1406. r = amdgpu_device_parse_gpu_info_fw(adev);
  1407. if (r)
  1408. return r;
  1409. if (amdgpu_sriov_vf(adev)) {
  1410. r = amdgpu_virt_request_full_gpu(adev, true);
  1411. if (r)
  1412. return r;
  1413. }
  1414. for (i = 0; i < adev->num_ip_blocks; i++) {
  1415. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1416. DRM_ERROR("disabled ip block: %d <%s>\n",
  1417. i, adev->ip_blocks[i].version->funcs->name);
  1418. adev->ip_blocks[i].status.valid = false;
  1419. } else {
  1420. if (adev->ip_blocks[i].version->funcs->early_init) {
  1421. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1422. if (r == -ENOENT) {
  1423. adev->ip_blocks[i].status.valid = false;
  1424. } else if (r) {
  1425. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1426. adev->ip_blocks[i].version->funcs->name, r);
  1427. return r;
  1428. } else {
  1429. adev->ip_blocks[i].status.valid = true;
  1430. }
  1431. } else {
  1432. adev->ip_blocks[i].status.valid = true;
  1433. }
  1434. }
  1435. }
  1436. adev->cg_flags &= amdgpu_cg_mask;
  1437. adev->pg_flags &= amdgpu_pg_mask;
  1438. return 0;
  1439. }
  1440. static int amdgpu_init(struct amdgpu_device *adev)
  1441. {
  1442. int i, r;
  1443. for (i = 0; i < adev->num_ip_blocks; i++) {
  1444. if (!adev->ip_blocks[i].status.valid)
  1445. continue;
  1446. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1447. if (r) {
  1448. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1449. adev->ip_blocks[i].version->funcs->name, r);
  1450. return r;
  1451. }
  1452. adev->ip_blocks[i].status.sw = true;
  1453. /* need to do gmc hw init early so we can allocate gpu mem */
  1454. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1455. r = amdgpu_vram_scratch_init(adev);
  1456. if (r) {
  1457. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1458. return r;
  1459. }
  1460. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1461. if (r) {
  1462. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1463. return r;
  1464. }
  1465. r = amdgpu_wb_init(adev);
  1466. if (r) {
  1467. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1468. return r;
  1469. }
  1470. adev->ip_blocks[i].status.hw = true;
  1471. /* right after GMC hw init, we create CSA */
  1472. if (amdgpu_sriov_vf(adev)) {
  1473. r = amdgpu_allocate_static_csa(adev);
  1474. if (r) {
  1475. DRM_ERROR("allocate CSA failed %d\n", r);
  1476. return r;
  1477. }
  1478. }
  1479. }
  1480. }
  1481. for (i = 0; i < adev->num_ip_blocks; i++) {
  1482. if (!adev->ip_blocks[i].status.sw)
  1483. continue;
  1484. /* gmc hw init is done early */
  1485. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1486. continue;
  1487. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1488. if (r) {
  1489. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1490. adev->ip_blocks[i].version->funcs->name, r);
  1491. return r;
  1492. }
  1493. adev->ip_blocks[i].status.hw = true;
  1494. }
  1495. return 0;
  1496. }
  1497. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1498. {
  1499. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1500. }
  1501. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1502. {
  1503. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1504. AMDGPU_RESET_MAGIC_NUM);
  1505. }
  1506. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1507. {
  1508. int i = 0, r;
  1509. for (i = 0; i < adev->num_ip_blocks; i++) {
  1510. if (!adev->ip_blocks[i].status.valid)
  1511. continue;
  1512. /* skip CG for VCE/UVD, it's handled specially */
  1513. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1514. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1515. /* enable clockgating to save power */
  1516. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1517. AMD_CG_STATE_GATE);
  1518. if (r) {
  1519. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1520. adev->ip_blocks[i].version->funcs->name, r);
  1521. return r;
  1522. }
  1523. }
  1524. }
  1525. return 0;
  1526. }
  1527. static int amdgpu_late_init(struct amdgpu_device *adev)
  1528. {
  1529. int i = 0, r;
  1530. for (i = 0; i < adev->num_ip_blocks; i++) {
  1531. if (!adev->ip_blocks[i].status.valid)
  1532. continue;
  1533. if (adev->ip_blocks[i].version->funcs->late_init) {
  1534. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1535. if (r) {
  1536. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1537. adev->ip_blocks[i].version->funcs->name, r);
  1538. return r;
  1539. }
  1540. adev->ip_blocks[i].status.late_initialized = true;
  1541. }
  1542. }
  1543. mod_delayed_work(system_wq, &adev->late_init_work,
  1544. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1545. amdgpu_fill_reset_magic(adev);
  1546. return 0;
  1547. }
  1548. static int amdgpu_fini(struct amdgpu_device *adev)
  1549. {
  1550. int i, r;
  1551. /* need to disable SMC first */
  1552. for (i = 0; i < adev->num_ip_blocks; i++) {
  1553. if (!adev->ip_blocks[i].status.hw)
  1554. continue;
  1555. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1556. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1557. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1558. AMD_CG_STATE_UNGATE);
  1559. if (r) {
  1560. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1561. adev->ip_blocks[i].version->funcs->name, r);
  1562. return r;
  1563. }
  1564. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1565. /* XXX handle errors */
  1566. if (r) {
  1567. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1568. adev->ip_blocks[i].version->funcs->name, r);
  1569. }
  1570. adev->ip_blocks[i].status.hw = false;
  1571. break;
  1572. }
  1573. }
  1574. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1575. if (!adev->ip_blocks[i].status.hw)
  1576. continue;
  1577. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1578. amdgpu_wb_fini(adev);
  1579. amdgpu_vram_scratch_fini(adev);
  1580. }
  1581. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1582. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1583. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1584. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1585. AMD_CG_STATE_UNGATE);
  1586. if (r) {
  1587. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1588. adev->ip_blocks[i].version->funcs->name, r);
  1589. return r;
  1590. }
  1591. }
  1592. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1593. /* XXX handle errors */
  1594. if (r) {
  1595. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1596. adev->ip_blocks[i].version->funcs->name, r);
  1597. }
  1598. adev->ip_blocks[i].status.hw = false;
  1599. }
  1600. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1601. if (!adev->ip_blocks[i].status.sw)
  1602. continue;
  1603. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1604. /* XXX handle errors */
  1605. if (r) {
  1606. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1607. adev->ip_blocks[i].version->funcs->name, r);
  1608. }
  1609. adev->ip_blocks[i].status.sw = false;
  1610. adev->ip_blocks[i].status.valid = false;
  1611. }
  1612. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1613. if (!adev->ip_blocks[i].status.late_initialized)
  1614. continue;
  1615. if (adev->ip_blocks[i].version->funcs->late_fini)
  1616. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1617. adev->ip_blocks[i].status.late_initialized = false;
  1618. }
  1619. if (amdgpu_sriov_vf(adev)) {
  1620. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1621. amdgpu_virt_release_full_gpu(adev, false);
  1622. }
  1623. return 0;
  1624. }
  1625. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1626. {
  1627. struct amdgpu_device *adev =
  1628. container_of(work, struct amdgpu_device, late_init_work.work);
  1629. amdgpu_late_set_cg_state(adev);
  1630. }
  1631. int amdgpu_suspend(struct amdgpu_device *adev)
  1632. {
  1633. int i, r;
  1634. if (amdgpu_sriov_vf(adev))
  1635. amdgpu_virt_request_full_gpu(adev, false);
  1636. /* ungate SMC block first */
  1637. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1638. AMD_CG_STATE_UNGATE);
  1639. if (r) {
  1640. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1641. }
  1642. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1643. if (!adev->ip_blocks[i].status.valid)
  1644. continue;
  1645. /* ungate blocks so that suspend can properly shut them down */
  1646. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1647. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1648. AMD_CG_STATE_UNGATE);
  1649. if (r) {
  1650. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1651. adev->ip_blocks[i].version->funcs->name, r);
  1652. }
  1653. }
  1654. /* XXX handle errors */
  1655. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1656. /* XXX handle errors */
  1657. if (r) {
  1658. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1659. adev->ip_blocks[i].version->funcs->name, r);
  1660. }
  1661. }
  1662. if (amdgpu_sriov_vf(adev))
  1663. amdgpu_virt_release_full_gpu(adev, false);
  1664. return 0;
  1665. }
  1666. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1667. {
  1668. int i, r;
  1669. static enum amd_ip_block_type ip_order[] = {
  1670. AMD_IP_BLOCK_TYPE_GMC,
  1671. AMD_IP_BLOCK_TYPE_COMMON,
  1672. AMD_IP_BLOCK_TYPE_IH,
  1673. };
  1674. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1675. int j;
  1676. struct amdgpu_ip_block *block;
  1677. for (j = 0; j < adev->num_ip_blocks; j++) {
  1678. block = &adev->ip_blocks[j];
  1679. if (block->version->type != ip_order[i] ||
  1680. !block->status.valid)
  1681. continue;
  1682. r = block->version->funcs->hw_init(adev);
  1683. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1684. }
  1685. }
  1686. return 0;
  1687. }
  1688. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1689. {
  1690. int i, r;
  1691. static enum amd_ip_block_type ip_order[] = {
  1692. AMD_IP_BLOCK_TYPE_SMC,
  1693. AMD_IP_BLOCK_TYPE_DCE,
  1694. AMD_IP_BLOCK_TYPE_GFX,
  1695. AMD_IP_BLOCK_TYPE_SDMA,
  1696. AMD_IP_BLOCK_TYPE_VCE,
  1697. };
  1698. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1699. int j;
  1700. struct amdgpu_ip_block *block;
  1701. for (j = 0; j < adev->num_ip_blocks; j++) {
  1702. block = &adev->ip_blocks[j];
  1703. if (block->version->type != ip_order[i] ||
  1704. !block->status.valid)
  1705. continue;
  1706. r = block->version->funcs->hw_init(adev);
  1707. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1708. }
  1709. }
  1710. return 0;
  1711. }
  1712. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1713. {
  1714. int i, r;
  1715. for (i = 0; i < adev->num_ip_blocks; i++) {
  1716. if (!adev->ip_blocks[i].status.valid)
  1717. continue;
  1718. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1719. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1720. adev->ip_blocks[i].version->type ==
  1721. AMD_IP_BLOCK_TYPE_IH) {
  1722. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1723. if (r) {
  1724. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1725. adev->ip_blocks[i].version->funcs->name, r);
  1726. return r;
  1727. }
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1733. {
  1734. int i, r;
  1735. for (i = 0; i < adev->num_ip_blocks; i++) {
  1736. if (!adev->ip_blocks[i].status.valid)
  1737. continue;
  1738. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1739. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1740. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1741. continue;
  1742. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1743. if (r) {
  1744. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1745. adev->ip_blocks[i].version->funcs->name, r);
  1746. return r;
  1747. }
  1748. }
  1749. return 0;
  1750. }
  1751. static int amdgpu_resume(struct amdgpu_device *adev)
  1752. {
  1753. int r;
  1754. r = amdgpu_resume_phase1(adev);
  1755. if (r)
  1756. return r;
  1757. r = amdgpu_resume_phase2(adev);
  1758. return r;
  1759. }
  1760. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1761. {
  1762. if (adev->is_atom_fw) {
  1763. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1764. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1765. } else {
  1766. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1767. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1768. }
  1769. }
  1770. /**
  1771. * amdgpu_device_init - initialize the driver
  1772. *
  1773. * @adev: amdgpu_device pointer
  1774. * @pdev: drm dev pointer
  1775. * @pdev: pci dev pointer
  1776. * @flags: driver flags
  1777. *
  1778. * Initializes the driver info and hw (all asics).
  1779. * Returns 0 for success or an error on failure.
  1780. * Called at driver startup.
  1781. */
  1782. int amdgpu_device_init(struct amdgpu_device *adev,
  1783. struct drm_device *ddev,
  1784. struct pci_dev *pdev,
  1785. uint32_t flags)
  1786. {
  1787. int r, i;
  1788. bool runtime = false;
  1789. u32 max_MBps;
  1790. adev->shutdown = false;
  1791. adev->dev = &pdev->dev;
  1792. adev->ddev = ddev;
  1793. adev->pdev = pdev;
  1794. adev->flags = flags;
  1795. adev->asic_type = flags & AMD_ASIC_MASK;
  1796. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1797. adev->mc.gtt_size = 512 * 1024 * 1024;
  1798. adev->accel_working = false;
  1799. adev->num_rings = 0;
  1800. adev->mman.buffer_funcs = NULL;
  1801. adev->mman.buffer_funcs_ring = NULL;
  1802. adev->vm_manager.vm_pte_funcs = NULL;
  1803. adev->vm_manager.vm_pte_num_rings = 0;
  1804. adev->gart.gart_funcs = NULL;
  1805. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1806. adev->smc_rreg = &amdgpu_invalid_rreg;
  1807. adev->smc_wreg = &amdgpu_invalid_wreg;
  1808. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1809. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1810. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1811. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1812. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1813. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1814. adev->didt_rreg = &amdgpu_invalid_rreg;
  1815. adev->didt_wreg = &amdgpu_invalid_wreg;
  1816. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1817. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1818. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1819. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1820. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1821. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1822. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1823. /* mutex initialization are all done here so we
  1824. * can recall function without having locking issues */
  1825. atomic_set(&adev->irq.ih.lock, 0);
  1826. mutex_init(&adev->firmware.mutex);
  1827. mutex_init(&adev->pm.mutex);
  1828. mutex_init(&adev->gfx.gpu_clock_mutex);
  1829. mutex_init(&adev->srbm_mutex);
  1830. mutex_init(&adev->grbm_idx_mutex);
  1831. mutex_init(&adev->mn_lock);
  1832. hash_init(adev->mn_hash);
  1833. amdgpu_check_arguments(adev);
  1834. /* Registers mapping */
  1835. /* TODO: block userspace mapping of io register */
  1836. spin_lock_init(&adev->mmio_idx_lock);
  1837. spin_lock_init(&adev->smc_idx_lock);
  1838. spin_lock_init(&adev->pcie_idx_lock);
  1839. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1840. spin_lock_init(&adev->didt_idx_lock);
  1841. spin_lock_init(&adev->gc_cac_idx_lock);
  1842. spin_lock_init(&adev->audio_endpt_idx_lock);
  1843. spin_lock_init(&adev->mm_stats.lock);
  1844. INIT_LIST_HEAD(&adev->shadow_list);
  1845. mutex_init(&adev->shadow_list_lock);
  1846. INIT_LIST_HEAD(&adev->gtt_list);
  1847. spin_lock_init(&adev->gtt_list_lock);
  1848. INIT_LIST_HEAD(&adev->ring_lru_list);
  1849. spin_lock_init(&adev->ring_lru_list_lock);
  1850. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1851. if (adev->asic_type >= CHIP_BONAIRE) {
  1852. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1853. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1854. } else {
  1855. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1856. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1857. }
  1858. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1859. if (adev->rmmio == NULL) {
  1860. return -ENOMEM;
  1861. }
  1862. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1863. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1864. if (adev->asic_type >= CHIP_BONAIRE)
  1865. /* doorbell bar mapping */
  1866. amdgpu_doorbell_init(adev);
  1867. /* io port mapping */
  1868. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1869. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1870. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1871. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1872. break;
  1873. }
  1874. }
  1875. if (adev->rio_mem == NULL)
  1876. DRM_INFO("PCI I/O BAR is not found.\n");
  1877. /* early init functions */
  1878. r = amdgpu_early_init(adev);
  1879. if (r)
  1880. return r;
  1881. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1882. /* this will fail for cards that aren't VGA class devices, just
  1883. * ignore it */
  1884. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1885. if (amdgpu_runtime_pm == 1)
  1886. runtime = true;
  1887. if (amdgpu_device_is_px(ddev))
  1888. runtime = true;
  1889. if (!pci_is_thunderbolt_attached(adev->pdev))
  1890. vga_switcheroo_register_client(adev->pdev,
  1891. &amdgpu_switcheroo_ops, runtime);
  1892. if (runtime)
  1893. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1894. /* Read BIOS */
  1895. if (!amdgpu_get_bios(adev)) {
  1896. r = -EINVAL;
  1897. goto failed;
  1898. }
  1899. r = amdgpu_atombios_init(adev);
  1900. if (r) {
  1901. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1902. goto failed;
  1903. }
  1904. /* detect if we are with an SRIOV vbios */
  1905. amdgpu_device_detect_sriov_bios(adev);
  1906. /* Post card if necessary */
  1907. if (amdgpu_vpost_needed(adev)) {
  1908. if (!adev->bios) {
  1909. dev_err(adev->dev, "no vBIOS found\n");
  1910. r = -EINVAL;
  1911. goto failed;
  1912. }
  1913. DRM_INFO("GPU posting now...\n");
  1914. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1915. if (r) {
  1916. dev_err(adev->dev, "gpu post error!\n");
  1917. goto failed;
  1918. }
  1919. } else {
  1920. DRM_INFO("GPU post is not needed\n");
  1921. }
  1922. if (!adev->is_atom_fw) {
  1923. /* Initialize clocks */
  1924. r = amdgpu_atombios_get_clock_info(adev);
  1925. if (r) {
  1926. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1927. return r;
  1928. }
  1929. /* init i2c buses */
  1930. amdgpu_atombios_i2c_init(adev);
  1931. }
  1932. /* Fence driver */
  1933. r = amdgpu_fence_driver_init(adev);
  1934. if (r) {
  1935. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1936. goto failed;
  1937. }
  1938. /* init the mode config */
  1939. drm_mode_config_init(adev->ddev);
  1940. r = amdgpu_init(adev);
  1941. if (r) {
  1942. dev_err(adev->dev, "amdgpu_init failed\n");
  1943. amdgpu_fini(adev);
  1944. goto failed;
  1945. }
  1946. adev->accel_working = true;
  1947. amdgpu_vm_check_compute_bug(adev);
  1948. /* Initialize the buffer migration limit. */
  1949. if (amdgpu_moverate >= 0)
  1950. max_MBps = amdgpu_moverate;
  1951. else
  1952. max_MBps = 8; /* Allow 8 MB/s. */
  1953. /* Get a log2 for easy divisions. */
  1954. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1955. r = amdgpu_ib_pool_init(adev);
  1956. if (r) {
  1957. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1958. goto failed;
  1959. }
  1960. r = amdgpu_ib_ring_tests(adev);
  1961. if (r)
  1962. DRM_ERROR("ib ring test failed (%d).\n", r);
  1963. amdgpu_fbdev_init(adev);
  1964. r = amdgpu_gem_debugfs_init(adev);
  1965. if (r)
  1966. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1967. r = amdgpu_debugfs_regs_init(adev);
  1968. if (r)
  1969. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1970. r = amdgpu_debugfs_firmware_init(adev);
  1971. if (r)
  1972. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1973. if ((amdgpu_testing & 1)) {
  1974. if (adev->accel_working)
  1975. amdgpu_test_moves(adev);
  1976. else
  1977. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1978. }
  1979. if (amdgpu_benchmarking) {
  1980. if (adev->accel_working)
  1981. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1982. else
  1983. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1984. }
  1985. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1986. * explicit gating rather than handling it automatically.
  1987. */
  1988. r = amdgpu_late_init(adev);
  1989. if (r) {
  1990. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1991. goto failed;
  1992. }
  1993. return 0;
  1994. failed:
  1995. if (runtime)
  1996. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1997. return r;
  1998. }
  1999. /**
  2000. * amdgpu_device_fini - tear down the driver
  2001. *
  2002. * @adev: amdgpu_device pointer
  2003. *
  2004. * Tear down the driver info (all asics).
  2005. * Called at driver shutdown.
  2006. */
  2007. void amdgpu_device_fini(struct amdgpu_device *adev)
  2008. {
  2009. int r;
  2010. DRM_INFO("amdgpu: finishing device.\n");
  2011. adev->shutdown = true;
  2012. if (adev->mode_info.mode_config_initialized)
  2013. drm_crtc_force_disable_all(adev->ddev);
  2014. /* evict vram memory */
  2015. amdgpu_bo_evict_vram(adev);
  2016. amdgpu_ib_pool_fini(adev);
  2017. amdgpu_fence_driver_fini(adev);
  2018. amdgpu_fbdev_fini(adev);
  2019. r = amdgpu_fini(adev);
  2020. adev->accel_working = false;
  2021. cancel_delayed_work_sync(&adev->late_init_work);
  2022. /* free i2c buses */
  2023. amdgpu_i2c_fini(adev);
  2024. amdgpu_atombios_fini(adev);
  2025. kfree(adev->bios);
  2026. adev->bios = NULL;
  2027. if (!pci_is_thunderbolt_attached(adev->pdev))
  2028. vga_switcheroo_unregister_client(adev->pdev);
  2029. if (adev->flags & AMD_IS_PX)
  2030. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2031. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2032. if (adev->rio_mem)
  2033. pci_iounmap(adev->pdev, adev->rio_mem);
  2034. adev->rio_mem = NULL;
  2035. iounmap(adev->rmmio);
  2036. adev->rmmio = NULL;
  2037. if (adev->asic_type >= CHIP_BONAIRE)
  2038. amdgpu_doorbell_fini(adev);
  2039. amdgpu_debugfs_regs_cleanup(adev);
  2040. }
  2041. /*
  2042. * Suspend & resume.
  2043. */
  2044. /**
  2045. * amdgpu_device_suspend - initiate device suspend
  2046. *
  2047. * @pdev: drm dev pointer
  2048. * @state: suspend state
  2049. *
  2050. * Puts the hw in the suspend state (all asics).
  2051. * Returns 0 for success or an error on failure.
  2052. * Called at driver suspend.
  2053. */
  2054. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2055. {
  2056. struct amdgpu_device *adev;
  2057. struct drm_crtc *crtc;
  2058. struct drm_connector *connector;
  2059. int r;
  2060. if (dev == NULL || dev->dev_private == NULL) {
  2061. return -ENODEV;
  2062. }
  2063. adev = dev->dev_private;
  2064. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2065. return 0;
  2066. drm_kms_helper_poll_disable(dev);
  2067. /* turn off display hw */
  2068. drm_modeset_lock_all(dev);
  2069. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2070. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2071. }
  2072. drm_modeset_unlock_all(dev);
  2073. /* unpin the front buffers and cursors */
  2074. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2075. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2076. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2077. struct amdgpu_bo *robj;
  2078. if (amdgpu_crtc->cursor_bo) {
  2079. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2080. r = amdgpu_bo_reserve(aobj, true);
  2081. if (r == 0) {
  2082. amdgpu_bo_unpin(aobj);
  2083. amdgpu_bo_unreserve(aobj);
  2084. }
  2085. }
  2086. if (rfb == NULL || rfb->obj == NULL) {
  2087. continue;
  2088. }
  2089. robj = gem_to_amdgpu_bo(rfb->obj);
  2090. /* don't unpin kernel fb objects */
  2091. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2092. r = amdgpu_bo_reserve(robj, true);
  2093. if (r == 0) {
  2094. amdgpu_bo_unpin(robj);
  2095. amdgpu_bo_unreserve(robj);
  2096. }
  2097. }
  2098. }
  2099. /* evict vram memory */
  2100. amdgpu_bo_evict_vram(adev);
  2101. amdgpu_fence_driver_suspend(adev);
  2102. r = amdgpu_suspend(adev);
  2103. /* evict remaining vram memory
  2104. * This second call to evict vram is to evict the gart page table
  2105. * using the CPU.
  2106. */
  2107. amdgpu_bo_evict_vram(adev);
  2108. if (adev->is_atom_fw)
  2109. amdgpu_atomfirmware_scratch_regs_save(adev);
  2110. else
  2111. amdgpu_atombios_scratch_regs_save(adev);
  2112. pci_save_state(dev->pdev);
  2113. if (suspend) {
  2114. /* Shut down the device */
  2115. pci_disable_device(dev->pdev);
  2116. pci_set_power_state(dev->pdev, PCI_D3hot);
  2117. } else {
  2118. r = amdgpu_asic_reset(adev);
  2119. if (r)
  2120. DRM_ERROR("amdgpu asic reset failed\n");
  2121. }
  2122. if (fbcon) {
  2123. console_lock();
  2124. amdgpu_fbdev_set_suspend(adev, 1);
  2125. console_unlock();
  2126. }
  2127. return 0;
  2128. }
  2129. /**
  2130. * amdgpu_device_resume - initiate device resume
  2131. *
  2132. * @pdev: drm dev pointer
  2133. *
  2134. * Bring the hw back to operating state (all asics).
  2135. * Returns 0 for success or an error on failure.
  2136. * Called at driver resume.
  2137. */
  2138. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2139. {
  2140. struct drm_connector *connector;
  2141. struct amdgpu_device *adev = dev->dev_private;
  2142. struct drm_crtc *crtc;
  2143. int r = 0;
  2144. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2145. return 0;
  2146. if (fbcon)
  2147. console_lock();
  2148. if (resume) {
  2149. pci_set_power_state(dev->pdev, PCI_D0);
  2150. pci_restore_state(dev->pdev);
  2151. r = pci_enable_device(dev->pdev);
  2152. if (r)
  2153. goto unlock;
  2154. }
  2155. if (adev->is_atom_fw)
  2156. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2157. else
  2158. amdgpu_atombios_scratch_regs_restore(adev);
  2159. /* post card */
  2160. if (amdgpu_need_post(adev)) {
  2161. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2162. if (r)
  2163. DRM_ERROR("amdgpu asic init failed\n");
  2164. }
  2165. r = amdgpu_resume(adev);
  2166. if (r) {
  2167. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2168. goto unlock;
  2169. }
  2170. amdgpu_fence_driver_resume(adev);
  2171. if (resume) {
  2172. r = amdgpu_ib_ring_tests(adev);
  2173. if (r)
  2174. DRM_ERROR("ib ring test failed (%d).\n", r);
  2175. }
  2176. r = amdgpu_late_init(adev);
  2177. if (r)
  2178. goto unlock;
  2179. /* pin cursors */
  2180. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2181. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2182. if (amdgpu_crtc->cursor_bo) {
  2183. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2184. r = amdgpu_bo_reserve(aobj, true);
  2185. if (r == 0) {
  2186. r = amdgpu_bo_pin(aobj,
  2187. AMDGPU_GEM_DOMAIN_VRAM,
  2188. &amdgpu_crtc->cursor_addr);
  2189. if (r != 0)
  2190. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2191. amdgpu_bo_unreserve(aobj);
  2192. }
  2193. }
  2194. }
  2195. /* blat the mode back in */
  2196. if (fbcon) {
  2197. drm_helper_resume_force_mode(dev);
  2198. /* turn on display hw */
  2199. drm_modeset_lock_all(dev);
  2200. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2201. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2202. }
  2203. drm_modeset_unlock_all(dev);
  2204. }
  2205. drm_kms_helper_poll_enable(dev);
  2206. /*
  2207. * Most of the connector probing functions try to acquire runtime pm
  2208. * refs to ensure that the GPU is powered on when connector polling is
  2209. * performed. Since we're calling this from a runtime PM callback,
  2210. * trying to acquire rpm refs will cause us to deadlock.
  2211. *
  2212. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2213. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2214. */
  2215. #ifdef CONFIG_PM
  2216. dev->dev->power.disable_depth++;
  2217. #endif
  2218. drm_helper_hpd_irq_event(dev);
  2219. #ifdef CONFIG_PM
  2220. dev->dev->power.disable_depth--;
  2221. #endif
  2222. if (fbcon)
  2223. amdgpu_fbdev_set_suspend(adev, 0);
  2224. unlock:
  2225. if (fbcon)
  2226. console_unlock();
  2227. return r;
  2228. }
  2229. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2230. {
  2231. int i;
  2232. bool asic_hang = false;
  2233. for (i = 0; i < adev->num_ip_blocks; i++) {
  2234. if (!adev->ip_blocks[i].status.valid)
  2235. continue;
  2236. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2237. adev->ip_blocks[i].status.hang =
  2238. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2239. if (adev->ip_blocks[i].status.hang) {
  2240. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2241. asic_hang = true;
  2242. }
  2243. }
  2244. return asic_hang;
  2245. }
  2246. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2247. {
  2248. int i, r = 0;
  2249. for (i = 0; i < adev->num_ip_blocks; i++) {
  2250. if (!adev->ip_blocks[i].status.valid)
  2251. continue;
  2252. if (adev->ip_blocks[i].status.hang &&
  2253. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2254. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2255. if (r)
  2256. return r;
  2257. }
  2258. }
  2259. return 0;
  2260. }
  2261. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2262. {
  2263. int i;
  2264. for (i = 0; i < adev->num_ip_blocks; i++) {
  2265. if (!adev->ip_blocks[i].status.valid)
  2266. continue;
  2267. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2268. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2269. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2270. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2271. if (adev->ip_blocks[i].status.hang) {
  2272. DRM_INFO("Some block need full reset!\n");
  2273. return true;
  2274. }
  2275. }
  2276. }
  2277. return false;
  2278. }
  2279. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2280. {
  2281. int i, r = 0;
  2282. for (i = 0; i < adev->num_ip_blocks; i++) {
  2283. if (!adev->ip_blocks[i].status.valid)
  2284. continue;
  2285. if (adev->ip_blocks[i].status.hang &&
  2286. adev->ip_blocks[i].version->funcs->soft_reset) {
  2287. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2288. if (r)
  2289. return r;
  2290. }
  2291. }
  2292. return 0;
  2293. }
  2294. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2295. {
  2296. int i, r = 0;
  2297. for (i = 0; i < adev->num_ip_blocks; i++) {
  2298. if (!adev->ip_blocks[i].status.valid)
  2299. continue;
  2300. if (adev->ip_blocks[i].status.hang &&
  2301. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2302. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2303. if (r)
  2304. return r;
  2305. }
  2306. return 0;
  2307. }
  2308. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2309. {
  2310. if (adev->flags & AMD_IS_APU)
  2311. return false;
  2312. return amdgpu_lockup_timeout > 0 ? true : false;
  2313. }
  2314. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2315. struct amdgpu_ring *ring,
  2316. struct amdgpu_bo *bo,
  2317. struct dma_fence **fence)
  2318. {
  2319. uint32_t domain;
  2320. int r;
  2321. if (!bo->shadow)
  2322. return 0;
  2323. r = amdgpu_bo_reserve(bo, true);
  2324. if (r)
  2325. return r;
  2326. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2327. /* if bo has been evicted, then no need to recover */
  2328. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2329. r = amdgpu_bo_validate(bo->shadow);
  2330. if (r) {
  2331. DRM_ERROR("bo validate failed!\n");
  2332. goto err;
  2333. }
  2334. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2335. if (r) {
  2336. DRM_ERROR("%p bind failed\n", bo->shadow);
  2337. goto err;
  2338. }
  2339. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2340. NULL, fence, true);
  2341. if (r) {
  2342. DRM_ERROR("recover page table failed!\n");
  2343. goto err;
  2344. }
  2345. }
  2346. err:
  2347. amdgpu_bo_unreserve(bo);
  2348. return r;
  2349. }
  2350. /**
  2351. * amdgpu_sriov_gpu_reset - reset the asic
  2352. *
  2353. * @adev: amdgpu device pointer
  2354. * @job: which job trigger hang
  2355. *
  2356. * Attempt the reset the GPU if it has hung (all asics).
  2357. * for SRIOV case.
  2358. * Returns 0 for success or an error on failure.
  2359. */
  2360. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2361. {
  2362. int i, j, r = 0;
  2363. int resched;
  2364. struct amdgpu_bo *bo, *tmp;
  2365. struct amdgpu_ring *ring;
  2366. struct dma_fence *fence = NULL, *next = NULL;
  2367. mutex_lock(&adev->virt.lock_reset);
  2368. atomic_inc(&adev->gpu_reset_counter);
  2369. adev->gfx.in_reset = true;
  2370. /* block TTM */
  2371. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2372. /* we start from the ring trigger GPU hang */
  2373. j = job ? job->ring->idx : 0;
  2374. /* block scheduler */
  2375. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2376. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2377. if (!ring || !ring->sched.thread)
  2378. continue;
  2379. kthread_park(ring->sched.thread);
  2380. if (job && j != i)
  2381. continue;
  2382. /* here give the last chance to check if job removed from mirror-list
  2383. * since we already pay some time on kthread_park */
  2384. if (job && list_empty(&job->base.node)) {
  2385. kthread_unpark(ring->sched.thread);
  2386. goto give_up_reset;
  2387. }
  2388. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2389. amd_sched_job_kickout(&job->base);
  2390. /* only do job_reset on the hang ring if @job not NULL */
  2391. amd_sched_hw_job_reset(&ring->sched);
  2392. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2393. amdgpu_fence_driver_force_completion_ring(ring);
  2394. }
  2395. /* request to take full control of GPU before re-initialization */
  2396. if (job)
  2397. amdgpu_virt_reset_gpu(adev);
  2398. else
  2399. amdgpu_virt_request_full_gpu(adev, true);
  2400. /* Resume IP prior to SMC */
  2401. amdgpu_sriov_reinit_early(adev);
  2402. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2403. amdgpu_ttm_recover_gart(adev);
  2404. /* now we are okay to resume SMC/CP/SDMA */
  2405. amdgpu_sriov_reinit_late(adev);
  2406. amdgpu_irq_gpu_reset_resume_helper(adev);
  2407. if (amdgpu_ib_ring_tests(adev))
  2408. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2409. /* release full control of GPU after ib test */
  2410. amdgpu_virt_release_full_gpu(adev, true);
  2411. DRM_INFO("recover vram bo from shadow\n");
  2412. ring = adev->mman.buffer_funcs_ring;
  2413. mutex_lock(&adev->shadow_list_lock);
  2414. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2415. next = NULL;
  2416. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2417. if (fence) {
  2418. r = dma_fence_wait(fence, false);
  2419. if (r) {
  2420. WARN(r, "recovery from shadow isn't completed\n");
  2421. break;
  2422. }
  2423. }
  2424. dma_fence_put(fence);
  2425. fence = next;
  2426. }
  2427. mutex_unlock(&adev->shadow_list_lock);
  2428. if (fence) {
  2429. r = dma_fence_wait(fence, false);
  2430. if (r)
  2431. WARN(r, "recovery from shadow isn't completed\n");
  2432. }
  2433. dma_fence_put(fence);
  2434. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2435. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2436. if (!ring || !ring->sched.thread)
  2437. continue;
  2438. if (job && j != i) {
  2439. kthread_unpark(ring->sched.thread);
  2440. continue;
  2441. }
  2442. amd_sched_job_recovery(&ring->sched);
  2443. kthread_unpark(ring->sched.thread);
  2444. }
  2445. drm_helper_resume_force_mode(adev->ddev);
  2446. give_up_reset:
  2447. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2448. if (r) {
  2449. /* bad news, how to tell it to userspace ? */
  2450. dev_info(adev->dev, "GPU reset failed\n");
  2451. } else {
  2452. dev_info(adev->dev, "GPU reset successed!\n");
  2453. }
  2454. adev->gfx.in_reset = false;
  2455. mutex_unlock(&adev->virt.lock_reset);
  2456. return r;
  2457. }
  2458. /**
  2459. * amdgpu_gpu_reset - reset the asic
  2460. *
  2461. * @adev: amdgpu device pointer
  2462. *
  2463. * Attempt the reset the GPU if it has hung (all asics).
  2464. * Returns 0 for success or an error on failure.
  2465. */
  2466. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2467. {
  2468. int i, r;
  2469. int resched;
  2470. bool need_full_reset, vram_lost = false;
  2471. if (!amdgpu_check_soft_reset(adev)) {
  2472. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2473. return 0;
  2474. }
  2475. atomic_inc(&adev->gpu_reset_counter);
  2476. /* block TTM */
  2477. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2478. /* block scheduler */
  2479. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2480. struct amdgpu_ring *ring = adev->rings[i];
  2481. if (!ring || !ring->sched.thread)
  2482. continue;
  2483. kthread_park(ring->sched.thread);
  2484. amd_sched_hw_job_reset(&ring->sched);
  2485. }
  2486. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2487. amdgpu_fence_driver_force_completion(adev);
  2488. need_full_reset = amdgpu_need_full_reset(adev);
  2489. if (!need_full_reset) {
  2490. amdgpu_pre_soft_reset(adev);
  2491. r = amdgpu_soft_reset(adev);
  2492. amdgpu_post_soft_reset(adev);
  2493. if (r || amdgpu_check_soft_reset(adev)) {
  2494. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2495. need_full_reset = true;
  2496. }
  2497. }
  2498. if (need_full_reset) {
  2499. r = amdgpu_suspend(adev);
  2500. retry:
  2501. /* Disable fb access */
  2502. if (adev->mode_info.num_crtc) {
  2503. struct amdgpu_mode_mc_save save;
  2504. amdgpu_display_stop_mc_access(adev, &save);
  2505. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2506. }
  2507. if (adev->is_atom_fw)
  2508. amdgpu_atomfirmware_scratch_regs_save(adev);
  2509. else
  2510. amdgpu_atombios_scratch_regs_save(adev);
  2511. r = amdgpu_asic_reset(adev);
  2512. if (adev->is_atom_fw)
  2513. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2514. else
  2515. amdgpu_atombios_scratch_regs_restore(adev);
  2516. /* post card */
  2517. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2518. if (!r) {
  2519. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2520. r = amdgpu_resume_phase1(adev);
  2521. if (r)
  2522. goto out;
  2523. vram_lost = amdgpu_check_vram_lost(adev);
  2524. if (vram_lost) {
  2525. DRM_ERROR("VRAM is lost!\n");
  2526. atomic_inc(&adev->vram_lost_counter);
  2527. }
  2528. r = amdgpu_ttm_recover_gart(adev);
  2529. if (r)
  2530. goto out;
  2531. r = amdgpu_resume_phase2(adev);
  2532. if (r)
  2533. goto out;
  2534. if (vram_lost)
  2535. amdgpu_fill_reset_magic(adev);
  2536. }
  2537. }
  2538. out:
  2539. if (!r) {
  2540. amdgpu_irq_gpu_reset_resume_helper(adev);
  2541. r = amdgpu_ib_ring_tests(adev);
  2542. if (r) {
  2543. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2544. r = amdgpu_suspend(adev);
  2545. need_full_reset = true;
  2546. goto retry;
  2547. }
  2548. /**
  2549. * recovery vm page tables, since we cannot depend on VRAM is
  2550. * consistent after gpu full reset.
  2551. */
  2552. if (need_full_reset && amdgpu_need_backup(adev)) {
  2553. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2554. struct amdgpu_bo *bo, *tmp;
  2555. struct dma_fence *fence = NULL, *next = NULL;
  2556. DRM_INFO("recover vram bo from shadow\n");
  2557. mutex_lock(&adev->shadow_list_lock);
  2558. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2559. next = NULL;
  2560. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2561. if (fence) {
  2562. r = dma_fence_wait(fence, false);
  2563. if (r) {
  2564. WARN(r, "recovery from shadow isn't completed\n");
  2565. break;
  2566. }
  2567. }
  2568. dma_fence_put(fence);
  2569. fence = next;
  2570. }
  2571. mutex_unlock(&adev->shadow_list_lock);
  2572. if (fence) {
  2573. r = dma_fence_wait(fence, false);
  2574. if (r)
  2575. WARN(r, "recovery from shadow isn't completed\n");
  2576. }
  2577. dma_fence_put(fence);
  2578. }
  2579. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2580. struct amdgpu_ring *ring = adev->rings[i];
  2581. if (!ring || !ring->sched.thread)
  2582. continue;
  2583. amd_sched_job_recovery(&ring->sched);
  2584. kthread_unpark(ring->sched.thread);
  2585. }
  2586. } else {
  2587. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2588. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2589. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2590. kthread_unpark(adev->rings[i]->sched.thread);
  2591. }
  2592. }
  2593. }
  2594. drm_helper_resume_force_mode(adev->ddev);
  2595. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2596. if (r)
  2597. /* bad news, how to tell it to userspace ? */
  2598. dev_info(adev->dev, "GPU reset failed\n");
  2599. else
  2600. dev_info(adev->dev, "GPU reset successed!\n");
  2601. return r;
  2602. }
  2603. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2604. {
  2605. u32 mask;
  2606. int ret;
  2607. if (amdgpu_pcie_gen_cap)
  2608. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2609. if (amdgpu_pcie_lane_cap)
  2610. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2611. /* covers APUs as well */
  2612. if (pci_is_root_bus(adev->pdev->bus)) {
  2613. if (adev->pm.pcie_gen_mask == 0)
  2614. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2615. if (adev->pm.pcie_mlw_mask == 0)
  2616. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2617. return;
  2618. }
  2619. if (adev->pm.pcie_gen_mask == 0) {
  2620. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2621. if (!ret) {
  2622. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2623. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2624. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2625. if (mask & DRM_PCIE_SPEED_25)
  2626. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2627. if (mask & DRM_PCIE_SPEED_50)
  2628. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2629. if (mask & DRM_PCIE_SPEED_80)
  2630. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2631. } else {
  2632. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2633. }
  2634. }
  2635. if (adev->pm.pcie_mlw_mask == 0) {
  2636. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2637. if (!ret) {
  2638. switch (mask) {
  2639. case 32:
  2640. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2641. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2642. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2643. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2644. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2645. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2646. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2647. break;
  2648. case 16:
  2649. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2650. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2651. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2654. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2655. break;
  2656. case 12:
  2657. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2658. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2659. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2660. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2661. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2662. break;
  2663. case 8:
  2664. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2666. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2667. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2668. break;
  2669. case 4:
  2670. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2671. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2673. break;
  2674. case 2:
  2675. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2676. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2677. break;
  2678. case 1:
  2679. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2680. break;
  2681. default:
  2682. break;
  2683. }
  2684. } else {
  2685. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2686. }
  2687. }
  2688. }
  2689. /*
  2690. * Debugfs
  2691. */
  2692. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2693. const struct drm_info_list *files,
  2694. unsigned nfiles)
  2695. {
  2696. unsigned i;
  2697. for (i = 0; i < adev->debugfs_count; i++) {
  2698. if (adev->debugfs[i].files == files) {
  2699. /* Already registered */
  2700. return 0;
  2701. }
  2702. }
  2703. i = adev->debugfs_count + 1;
  2704. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2705. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2706. DRM_ERROR("Report so we increase "
  2707. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2708. return -EINVAL;
  2709. }
  2710. adev->debugfs[adev->debugfs_count].files = files;
  2711. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2712. adev->debugfs_count = i;
  2713. #if defined(CONFIG_DEBUG_FS)
  2714. drm_debugfs_create_files(files, nfiles,
  2715. adev->ddev->primary->debugfs_root,
  2716. adev->ddev->primary);
  2717. #endif
  2718. return 0;
  2719. }
  2720. #if defined(CONFIG_DEBUG_FS)
  2721. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2722. size_t size, loff_t *pos)
  2723. {
  2724. struct amdgpu_device *adev = file_inode(f)->i_private;
  2725. ssize_t result = 0;
  2726. int r;
  2727. bool pm_pg_lock, use_bank;
  2728. unsigned instance_bank, sh_bank, se_bank;
  2729. if (size & 0x3 || *pos & 0x3)
  2730. return -EINVAL;
  2731. /* are we reading registers for which a PG lock is necessary? */
  2732. pm_pg_lock = (*pos >> 23) & 1;
  2733. if (*pos & (1ULL << 62)) {
  2734. se_bank = (*pos >> 24) & 0x3FF;
  2735. sh_bank = (*pos >> 34) & 0x3FF;
  2736. instance_bank = (*pos >> 44) & 0x3FF;
  2737. if (se_bank == 0x3FF)
  2738. se_bank = 0xFFFFFFFF;
  2739. if (sh_bank == 0x3FF)
  2740. sh_bank = 0xFFFFFFFF;
  2741. if (instance_bank == 0x3FF)
  2742. instance_bank = 0xFFFFFFFF;
  2743. use_bank = 1;
  2744. } else {
  2745. use_bank = 0;
  2746. }
  2747. *pos &= (1UL << 22) - 1;
  2748. if (use_bank) {
  2749. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2750. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2751. return -EINVAL;
  2752. mutex_lock(&adev->grbm_idx_mutex);
  2753. amdgpu_gfx_select_se_sh(adev, se_bank,
  2754. sh_bank, instance_bank);
  2755. }
  2756. if (pm_pg_lock)
  2757. mutex_lock(&adev->pm.mutex);
  2758. while (size) {
  2759. uint32_t value;
  2760. if (*pos > adev->rmmio_size)
  2761. goto end;
  2762. value = RREG32(*pos >> 2);
  2763. r = put_user(value, (uint32_t *)buf);
  2764. if (r) {
  2765. result = r;
  2766. goto end;
  2767. }
  2768. result += 4;
  2769. buf += 4;
  2770. *pos += 4;
  2771. size -= 4;
  2772. }
  2773. end:
  2774. if (use_bank) {
  2775. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2776. mutex_unlock(&adev->grbm_idx_mutex);
  2777. }
  2778. if (pm_pg_lock)
  2779. mutex_unlock(&adev->pm.mutex);
  2780. return result;
  2781. }
  2782. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2783. size_t size, loff_t *pos)
  2784. {
  2785. struct amdgpu_device *adev = file_inode(f)->i_private;
  2786. ssize_t result = 0;
  2787. int r;
  2788. bool pm_pg_lock, use_bank;
  2789. unsigned instance_bank, sh_bank, se_bank;
  2790. if (size & 0x3 || *pos & 0x3)
  2791. return -EINVAL;
  2792. /* are we reading registers for which a PG lock is necessary? */
  2793. pm_pg_lock = (*pos >> 23) & 1;
  2794. if (*pos & (1ULL << 62)) {
  2795. se_bank = (*pos >> 24) & 0x3FF;
  2796. sh_bank = (*pos >> 34) & 0x3FF;
  2797. instance_bank = (*pos >> 44) & 0x3FF;
  2798. if (se_bank == 0x3FF)
  2799. se_bank = 0xFFFFFFFF;
  2800. if (sh_bank == 0x3FF)
  2801. sh_bank = 0xFFFFFFFF;
  2802. if (instance_bank == 0x3FF)
  2803. instance_bank = 0xFFFFFFFF;
  2804. use_bank = 1;
  2805. } else {
  2806. use_bank = 0;
  2807. }
  2808. *pos &= (1UL << 22) - 1;
  2809. if (use_bank) {
  2810. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2811. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2812. return -EINVAL;
  2813. mutex_lock(&adev->grbm_idx_mutex);
  2814. amdgpu_gfx_select_se_sh(adev, se_bank,
  2815. sh_bank, instance_bank);
  2816. }
  2817. if (pm_pg_lock)
  2818. mutex_lock(&adev->pm.mutex);
  2819. while (size) {
  2820. uint32_t value;
  2821. if (*pos > adev->rmmio_size)
  2822. return result;
  2823. r = get_user(value, (uint32_t *)buf);
  2824. if (r)
  2825. return r;
  2826. WREG32(*pos >> 2, value);
  2827. result += 4;
  2828. buf += 4;
  2829. *pos += 4;
  2830. size -= 4;
  2831. }
  2832. if (use_bank) {
  2833. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2834. mutex_unlock(&adev->grbm_idx_mutex);
  2835. }
  2836. if (pm_pg_lock)
  2837. mutex_unlock(&adev->pm.mutex);
  2838. return result;
  2839. }
  2840. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2841. size_t size, loff_t *pos)
  2842. {
  2843. struct amdgpu_device *adev = file_inode(f)->i_private;
  2844. ssize_t result = 0;
  2845. int r;
  2846. if (size & 0x3 || *pos & 0x3)
  2847. return -EINVAL;
  2848. while (size) {
  2849. uint32_t value;
  2850. value = RREG32_PCIE(*pos >> 2);
  2851. r = put_user(value, (uint32_t *)buf);
  2852. if (r)
  2853. return r;
  2854. result += 4;
  2855. buf += 4;
  2856. *pos += 4;
  2857. size -= 4;
  2858. }
  2859. return result;
  2860. }
  2861. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2862. size_t size, loff_t *pos)
  2863. {
  2864. struct amdgpu_device *adev = file_inode(f)->i_private;
  2865. ssize_t result = 0;
  2866. int r;
  2867. if (size & 0x3 || *pos & 0x3)
  2868. return -EINVAL;
  2869. while (size) {
  2870. uint32_t value;
  2871. r = get_user(value, (uint32_t *)buf);
  2872. if (r)
  2873. return r;
  2874. WREG32_PCIE(*pos >> 2, value);
  2875. result += 4;
  2876. buf += 4;
  2877. *pos += 4;
  2878. size -= 4;
  2879. }
  2880. return result;
  2881. }
  2882. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2883. size_t size, loff_t *pos)
  2884. {
  2885. struct amdgpu_device *adev = file_inode(f)->i_private;
  2886. ssize_t result = 0;
  2887. int r;
  2888. if (size & 0x3 || *pos & 0x3)
  2889. return -EINVAL;
  2890. while (size) {
  2891. uint32_t value;
  2892. value = RREG32_DIDT(*pos >> 2);
  2893. r = put_user(value, (uint32_t *)buf);
  2894. if (r)
  2895. return r;
  2896. result += 4;
  2897. buf += 4;
  2898. *pos += 4;
  2899. size -= 4;
  2900. }
  2901. return result;
  2902. }
  2903. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2904. size_t size, loff_t *pos)
  2905. {
  2906. struct amdgpu_device *adev = file_inode(f)->i_private;
  2907. ssize_t result = 0;
  2908. int r;
  2909. if (size & 0x3 || *pos & 0x3)
  2910. return -EINVAL;
  2911. while (size) {
  2912. uint32_t value;
  2913. r = get_user(value, (uint32_t *)buf);
  2914. if (r)
  2915. return r;
  2916. WREG32_DIDT(*pos >> 2, value);
  2917. result += 4;
  2918. buf += 4;
  2919. *pos += 4;
  2920. size -= 4;
  2921. }
  2922. return result;
  2923. }
  2924. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2925. size_t size, loff_t *pos)
  2926. {
  2927. struct amdgpu_device *adev = file_inode(f)->i_private;
  2928. ssize_t result = 0;
  2929. int r;
  2930. if (size & 0x3 || *pos & 0x3)
  2931. return -EINVAL;
  2932. while (size) {
  2933. uint32_t value;
  2934. value = RREG32_SMC(*pos);
  2935. r = put_user(value, (uint32_t *)buf);
  2936. if (r)
  2937. return r;
  2938. result += 4;
  2939. buf += 4;
  2940. *pos += 4;
  2941. size -= 4;
  2942. }
  2943. return result;
  2944. }
  2945. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2946. size_t size, loff_t *pos)
  2947. {
  2948. struct amdgpu_device *adev = file_inode(f)->i_private;
  2949. ssize_t result = 0;
  2950. int r;
  2951. if (size & 0x3 || *pos & 0x3)
  2952. return -EINVAL;
  2953. while (size) {
  2954. uint32_t value;
  2955. r = get_user(value, (uint32_t *)buf);
  2956. if (r)
  2957. return r;
  2958. WREG32_SMC(*pos, value);
  2959. result += 4;
  2960. buf += 4;
  2961. *pos += 4;
  2962. size -= 4;
  2963. }
  2964. return result;
  2965. }
  2966. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2967. size_t size, loff_t *pos)
  2968. {
  2969. struct amdgpu_device *adev = file_inode(f)->i_private;
  2970. ssize_t result = 0;
  2971. int r;
  2972. uint32_t *config, no_regs = 0;
  2973. if (size & 0x3 || *pos & 0x3)
  2974. return -EINVAL;
  2975. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2976. if (!config)
  2977. return -ENOMEM;
  2978. /* version, increment each time something is added */
  2979. config[no_regs++] = 3;
  2980. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2981. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2982. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2983. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2984. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2985. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2986. config[no_regs++] = adev->gfx.config.max_gprs;
  2987. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2988. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2989. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2990. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2991. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2992. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2993. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2994. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2995. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2996. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2997. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2998. config[no_regs++] = adev->gfx.config.num_gpus;
  2999. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3000. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3001. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3002. config[no_regs++] = adev->gfx.config.num_rbs;
  3003. /* rev==1 */
  3004. config[no_regs++] = adev->rev_id;
  3005. config[no_regs++] = adev->pg_flags;
  3006. config[no_regs++] = adev->cg_flags;
  3007. /* rev==2 */
  3008. config[no_regs++] = adev->family;
  3009. config[no_regs++] = adev->external_rev_id;
  3010. /* rev==3 */
  3011. config[no_regs++] = adev->pdev->device;
  3012. config[no_regs++] = adev->pdev->revision;
  3013. config[no_regs++] = adev->pdev->subsystem_device;
  3014. config[no_regs++] = adev->pdev->subsystem_vendor;
  3015. while (size && (*pos < no_regs * 4)) {
  3016. uint32_t value;
  3017. value = config[*pos >> 2];
  3018. r = put_user(value, (uint32_t *)buf);
  3019. if (r) {
  3020. kfree(config);
  3021. return r;
  3022. }
  3023. result += 4;
  3024. buf += 4;
  3025. *pos += 4;
  3026. size -= 4;
  3027. }
  3028. kfree(config);
  3029. return result;
  3030. }
  3031. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3032. size_t size, loff_t *pos)
  3033. {
  3034. struct amdgpu_device *adev = file_inode(f)->i_private;
  3035. int idx, x, outsize, r, valuesize;
  3036. uint32_t values[16];
  3037. if (size & 3 || *pos & 0x3)
  3038. return -EINVAL;
  3039. if (amdgpu_dpm == 0)
  3040. return -EINVAL;
  3041. /* convert offset to sensor number */
  3042. idx = *pos >> 2;
  3043. valuesize = sizeof(values);
  3044. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3045. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3046. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3047. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3048. &valuesize);
  3049. else
  3050. return -EINVAL;
  3051. if (size > valuesize)
  3052. return -EINVAL;
  3053. outsize = 0;
  3054. x = 0;
  3055. if (!r) {
  3056. while (size) {
  3057. r = put_user(values[x++], (int32_t *)buf);
  3058. buf += 4;
  3059. size -= 4;
  3060. outsize += 4;
  3061. }
  3062. }
  3063. return !r ? outsize : r;
  3064. }
  3065. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3066. size_t size, loff_t *pos)
  3067. {
  3068. struct amdgpu_device *adev = f->f_inode->i_private;
  3069. int r, x;
  3070. ssize_t result=0;
  3071. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3072. if (size & 3 || *pos & 3)
  3073. return -EINVAL;
  3074. /* decode offset */
  3075. offset = (*pos & 0x7F);
  3076. se = ((*pos >> 7) & 0xFF);
  3077. sh = ((*pos >> 15) & 0xFF);
  3078. cu = ((*pos >> 23) & 0xFF);
  3079. wave = ((*pos >> 31) & 0xFF);
  3080. simd = ((*pos >> 37) & 0xFF);
  3081. /* switch to the specific se/sh/cu */
  3082. mutex_lock(&adev->grbm_idx_mutex);
  3083. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3084. x = 0;
  3085. if (adev->gfx.funcs->read_wave_data)
  3086. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3087. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3088. mutex_unlock(&adev->grbm_idx_mutex);
  3089. if (!x)
  3090. return -EINVAL;
  3091. while (size && (offset < x * 4)) {
  3092. uint32_t value;
  3093. value = data[offset >> 2];
  3094. r = put_user(value, (uint32_t *)buf);
  3095. if (r)
  3096. return r;
  3097. result += 4;
  3098. buf += 4;
  3099. offset += 4;
  3100. size -= 4;
  3101. }
  3102. return result;
  3103. }
  3104. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3105. size_t size, loff_t *pos)
  3106. {
  3107. struct amdgpu_device *adev = f->f_inode->i_private;
  3108. int r;
  3109. ssize_t result = 0;
  3110. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3111. if (size & 3 || *pos & 3)
  3112. return -EINVAL;
  3113. /* decode offset */
  3114. offset = (*pos & 0xFFF); /* in dwords */
  3115. se = ((*pos >> 12) & 0xFF);
  3116. sh = ((*pos >> 20) & 0xFF);
  3117. cu = ((*pos >> 28) & 0xFF);
  3118. wave = ((*pos >> 36) & 0xFF);
  3119. simd = ((*pos >> 44) & 0xFF);
  3120. thread = ((*pos >> 52) & 0xFF);
  3121. bank = ((*pos >> 60) & 1);
  3122. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3123. if (!data)
  3124. return -ENOMEM;
  3125. /* switch to the specific se/sh/cu */
  3126. mutex_lock(&adev->grbm_idx_mutex);
  3127. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3128. if (bank == 0) {
  3129. if (adev->gfx.funcs->read_wave_vgprs)
  3130. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3131. } else {
  3132. if (adev->gfx.funcs->read_wave_sgprs)
  3133. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3134. }
  3135. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3136. mutex_unlock(&adev->grbm_idx_mutex);
  3137. while (size) {
  3138. uint32_t value;
  3139. value = data[offset++];
  3140. r = put_user(value, (uint32_t *)buf);
  3141. if (r) {
  3142. result = r;
  3143. goto err;
  3144. }
  3145. result += 4;
  3146. buf += 4;
  3147. size -= 4;
  3148. }
  3149. err:
  3150. kfree(data);
  3151. return result;
  3152. }
  3153. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3154. .owner = THIS_MODULE,
  3155. .read = amdgpu_debugfs_regs_read,
  3156. .write = amdgpu_debugfs_regs_write,
  3157. .llseek = default_llseek
  3158. };
  3159. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3160. .owner = THIS_MODULE,
  3161. .read = amdgpu_debugfs_regs_didt_read,
  3162. .write = amdgpu_debugfs_regs_didt_write,
  3163. .llseek = default_llseek
  3164. };
  3165. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3166. .owner = THIS_MODULE,
  3167. .read = amdgpu_debugfs_regs_pcie_read,
  3168. .write = amdgpu_debugfs_regs_pcie_write,
  3169. .llseek = default_llseek
  3170. };
  3171. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3172. .owner = THIS_MODULE,
  3173. .read = amdgpu_debugfs_regs_smc_read,
  3174. .write = amdgpu_debugfs_regs_smc_write,
  3175. .llseek = default_llseek
  3176. };
  3177. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3178. .owner = THIS_MODULE,
  3179. .read = amdgpu_debugfs_gca_config_read,
  3180. .llseek = default_llseek
  3181. };
  3182. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3183. .owner = THIS_MODULE,
  3184. .read = amdgpu_debugfs_sensor_read,
  3185. .llseek = default_llseek
  3186. };
  3187. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3188. .owner = THIS_MODULE,
  3189. .read = amdgpu_debugfs_wave_read,
  3190. .llseek = default_llseek
  3191. };
  3192. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3193. .owner = THIS_MODULE,
  3194. .read = amdgpu_debugfs_gpr_read,
  3195. .llseek = default_llseek
  3196. };
  3197. static const struct file_operations *debugfs_regs[] = {
  3198. &amdgpu_debugfs_regs_fops,
  3199. &amdgpu_debugfs_regs_didt_fops,
  3200. &amdgpu_debugfs_regs_pcie_fops,
  3201. &amdgpu_debugfs_regs_smc_fops,
  3202. &amdgpu_debugfs_gca_config_fops,
  3203. &amdgpu_debugfs_sensors_fops,
  3204. &amdgpu_debugfs_wave_fops,
  3205. &amdgpu_debugfs_gpr_fops,
  3206. };
  3207. static const char *debugfs_regs_names[] = {
  3208. "amdgpu_regs",
  3209. "amdgpu_regs_didt",
  3210. "amdgpu_regs_pcie",
  3211. "amdgpu_regs_smc",
  3212. "amdgpu_gca_config",
  3213. "amdgpu_sensors",
  3214. "amdgpu_wave",
  3215. "amdgpu_gpr",
  3216. };
  3217. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3218. {
  3219. struct drm_minor *minor = adev->ddev->primary;
  3220. struct dentry *ent, *root = minor->debugfs_root;
  3221. unsigned i, j;
  3222. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3223. ent = debugfs_create_file(debugfs_regs_names[i],
  3224. S_IFREG | S_IRUGO, root,
  3225. adev, debugfs_regs[i]);
  3226. if (IS_ERR(ent)) {
  3227. for (j = 0; j < i; j++) {
  3228. debugfs_remove(adev->debugfs_regs[i]);
  3229. adev->debugfs_regs[i] = NULL;
  3230. }
  3231. return PTR_ERR(ent);
  3232. }
  3233. if (!i)
  3234. i_size_write(ent->d_inode, adev->rmmio_size);
  3235. adev->debugfs_regs[i] = ent;
  3236. }
  3237. return 0;
  3238. }
  3239. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3240. {
  3241. unsigned i;
  3242. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3243. if (adev->debugfs_regs[i]) {
  3244. debugfs_remove(adev->debugfs_regs[i]);
  3245. adev->debugfs_regs[i] = NULL;
  3246. }
  3247. }
  3248. }
  3249. int amdgpu_debugfs_init(struct drm_minor *minor)
  3250. {
  3251. return 0;
  3252. }
  3253. #else
  3254. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3255. {
  3256. return 0;
  3257. }
  3258. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3259. #endif