amdgpu_connectors.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  65. int saved_dpms = connector->dpms;
  66. /* Only turn off the display if it's physically disconnected */
  67. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  68. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  69. } else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  70. /* Don't try to start link training before we
  71. * have the dpcd */
  72. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  73. return;
  74. /* set it to OFF so that drm_helper_connector_dpms()
  75. * won't return immediately since the current state
  76. * is ON at this point.
  77. */
  78. connector->dpms = DRM_MODE_DPMS_OFF;
  79. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  80. }
  81. connector->dpms = saved_dpms;
  82. }
  83. }
  84. }
  85. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  86. {
  87. struct drm_crtc *crtc = encoder->crtc;
  88. if (crtc && crtc->enabled) {
  89. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  90. crtc->x, crtc->y, crtc->primary->fb);
  91. }
  92. }
  93. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  94. {
  95. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  96. struct amdgpu_connector_atom_dig *dig_connector;
  97. int bpc = 8;
  98. unsigned mode_clock, max_tmds_clock;
  99. switch (connector->connector_type) {
  100. case DRM_MODE_CONNECTOR_DVII:
  101. case DRM_MODE_CONNECTOR_HDMIB:
  102. if (amdgpu_connector->use_digital) {
  103. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  104. if (connector->display_info.bpc)
  105. bpc = connector->display_info.bpc;
  106. }
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DVID:
  110. case DRM_MODE_CONNECTOR_HDMIA:
  111. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  112. if (connector->display_info.bpc)
  113. bpc = connector->display_info.bpc;
  114. }
  115. break;
  116. case DRM_MODE_CONNECTOR_DisplayPort:
  117. dig_connector = amdgpu_connector->con_priv;
  118. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  119. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  120. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  121. if (connector->display_info.bpc)
  122. bpc = connector->display_info.bpc;
  123. }
  124. break;
  125. case DRM_MODE_CONNECTOR_eDP:
  126. case DRM_MODE_CONNECTOR_LVDS:
  127. if (connector->display_info.bpc)
  128. bpc = connector->display_info.bpc;
  129. else {
  130. const struct drm_connector_helper_funcs *connector_funcs =
  131. connector->helper_private;
  132. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  133. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  134. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  135. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  136. bpc = 6;
  137. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  138. bpc = 8;
  139. }
  140. break;
  141. }
  142. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  143. /*
  144. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  145. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  146. * 12 bpc is always supported on hdmi deep color sinks, as this is
  147. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  148. */
  149. if (bpc > 12) {
  150. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  151. connector->name, bpc);
  152. bpc = 12;
  153. }
  154. /* Any defined maximum tmds clock limit we must not exceed? */
  155. if (connector->display_info.max_tmds_clock > 0) {
  156. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  157. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  158. /* Maximum allowable input clock in kHz */
  159. max_tmds_clock = connector->display_info.max_tmds_clock;
  160. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  161. connector->name, mode_clock, max_tmds_clock);
  162. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  163. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  164. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  165. (mode_clock * 5/4 <= max_tmds_clock))
  166. bpc = 10;
  167. else
  168. bpc = 8;
  169. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  170. connector->name, bpc);
  171. }
  172. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  173. bpc = 8;
  174. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  175. connector->name, bpc);
  176. }
  177. } else if (bpc > 8) {
  178. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  179. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  180. connector->name);
  181. bpc = 8;
  182. }
  183. }
  184. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  185. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  186. connector->name);
  187. bpc = 8;
  188. }
  189. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  190. connector->name, connector->display_info.bpc, bpc);
  191. return bpc;
  192. }
  193. static void
  194. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  195. enum drm_connector_status status)
  196. {
  197. struct drm_encoder *best_encoder = NULL;
  198. struct drm_encoder *encoder = NULL;
  199. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  200. bool connected;
  201. int i;
  202. best_encoder = connector_funcs->best_encoder(connector);
  203. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  204. if (connector->encoder_ids[i] == 0)
  205. break;
  206. encoder = drm_encoder_find(connector->dev,
  207. connector->encoder_ids[i]);
  208. if (!encoder)
  209. continue;
  210. if ((encoder == best_encoder) && (status == connector_status_connected))
  211. connected = true;
  212. else
  213. connected = false;
  214. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  215. }
  216. }
  217. static struct drm_encoder *
  218. amdgpu_connector_find_encoder(struct drm_connector *connector,
  219. int encoder_type)
  220. {
  221. struct drm_encoder *encoder;
  222. int i;
  223. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  224. if (connector->encoder_ids[i] == 0)
  225. break;
  226. encoder = drm_encoder_find(connector->dev,
  227. connector->encoder_ids[i]);
  228. if (!encoder)
  229. continue;
  230. if (encoder->encoder_type == encoder_type)
  231. return encoder;
  232. }
  233. return NULL;
  234. }
  235. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  236. {
  237. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  238. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  239. if (amdgpu_connector->edid) {
  240. return amdgpu_connector->edid;
  241. } else if (edid_blob) {
  242. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  243. if (edid)
  244. amdgpu_connector->edid = edid;
  245. }
  246. return amdgpu_connector->edid;
  247. }
  248. static struct edid *
  249. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  250. {
  251. struct edid *edid;
  252. if (adev->mode_info.bios_hardcoded_edid) {
  253. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  254. if (edid) {
  255. memcpy((unsigned char *)edid,
  256. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  257. adev->mode_info.bios_hardcoded_edid_size);
  258. return edid;
  259. }
  260. }
  261. return NULL;
  262. }
  263. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  264. {
  265. struct drm_device *dev = connector->dev;
  266. struct amdgpu_device *adev = dev->dev_private;
  267. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  268. if (amdgpu_connector->edid)
  269. return;
  270. /* on hw with routers, select right port */
  271. if (amdgpu_connector->router.ddc_valid)
  272. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  273. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  274. ENCODER_OBJECT_ID_NONE) &&
  275. amdgpu_connector->ddc_bus->has_aux) {
  276. amdgpu_connector->edid = drm_get_edid(connector,
  277. &amdgpu_connector->ddc_bus->aux.ddc);
  278. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  279. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  280. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  281. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  282. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  283. amdgpu_connector->ddc_bus->has_aux)
  284. amdgpu_connector->edid = drm_get_edid(connector,
  285. &amdgpu_connector->ddc_bus->aux.ddc);
  286. else if (amdgpu_connector->ddc_bus)
  287. amdgpu_connector->edid = drm_get_edid(connector,
  288. &amdgpu_connector->ddc_bus->adapter);
  289. } else if (amdgpu_connector->ddc_bus) {
  290. amdgpu_connector->edid = drm_get_edid(connector,
  291. &amdgpu_connector->ddc_bus->adapter);
  292. }
  293. if (!amdgpu_connector->edid) {
  294. /* some laptops provide a hardcoded edid in rom for LCDs */
  295. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  296. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  297. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  298. }
  299. }
  300. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  301. {
  302. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  303. if (amdgpu_connector->edid) {
  304. kfree(amdgpu_connector->edid);
  305. amdgpu_connector->edid = NULL;
  306. }
  307. }
  308. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  309. {
  310. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  311. int ret;
  312. if (amdgpu_connector->edid) {
  313. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  314. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  315. drm_edid_to_eld(connector, amdgpu_connector->edid);
  316. return ret;
  317. }
  318. drm_mode_connector_update_edid_property(connector, NULL);
  319. return 0;
  320. }
  321. static struct drm_encoder *
  322. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  323. {
  324. int enc_id = connector->encoder_ids[0];
  325. /* pick the encoder ids */
  326. if (enc_id)
  327. return drm_encoder_find(connector->dev, enc_id);
  328. return NULL;
  329. }
  330. static void amdgpu_get_native_mode(struct drm_connector *connector)
  331. {
  332. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  333. struct amdgpu_encoder *amdgpu_encoder;
  334. if (encoder == NULL)
  335. return;
  336. amdgpu_encoder = to_amdgpu_encoder(encoder);
  337. if (!list_empty(&connector->probed_modes)) {
  338. struct drm_display_mode *preferred_mode =
  339. list_first_entry(&connector->probed_modes,
  340. struct drm_display_mode, head);
  341. amdgpu_encoder->native_mode = *preferred_mode;
  342. } else {
  343. amdgpu_encoder->native_mode.clock = 0;
  344. }
  345. }
  346. static struct drm_display_mode *
  347. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  348. {
  349. struct drm_device *dev = encoder->dev;
  350. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  351. struct drm_display_mode *mode = NULL;
  352. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  353. if (native_mode->hdisplay != 0 &&
  354. native_mode->vdisplay != 0 &&
  355. native_mode->clock != 0) {
  356. mode = drm_mode_duplicate(dev, native_mode);
  357. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  358. drm_mode_set_name(mode);
  359. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  360. } else if (native_mode->hdisplay != 0 &&
  361. native_mode->vdisplay != 0) {
  362. /* mac laptops without an edid */
  363. /* Note that this is not necessarily the exact panel mode,
  364. * but an approximation based on the cvt formula. For these
  365. * systems we should ideally read the mode info out of the
  366. * registers or add a mode table, but this works and is much
  367. * simpler.
  368. */
  369. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  370. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  371. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  372. }
  373. return mode;
  374. }
  375. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  376. struct drm_connector *connector)
  377. {
  378. struct drm_device *dev = encoder->dev;
  379. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  380. struct drm_display_mode *mode = NULL;
  381. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  382. int i;
  383. static const struct mode_size {
  384. int w;
  385. int h;
  386. } common_modes[17] = {
  387. { 640, 480},
  388. { 720, 480},
  389. { 800, 600},
  390. { 848, 480},
  391. {1024, 768},
  392. {1152, 768},
  393. {1280, 720},
  394. {1280, 800},
  395. {1280, 854},
  396. {1280, 960},
  397. {1280, 1024},
  398. {1440, 900},
  399. {1400, 1050},
  400. {1680, 1050},
  401. {1600, 1200},
  402. {1920, 1080},
  403. {1920, 1200}
  404. };
  405. for (i = 0; i < 17; i++) {
  406. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  407. if (common_modes[i].w > 1024 ||
  408. common_modes[i].h > 768)
  409. continue;
  410. }
  411. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  412. if (common_modes[i].w > native_mode->hdisplay ||
  413. common_modes[i].h > native_mode->vdisplay ||
  414. (common_modes[i].w == native_mode->hdisplay &&
  415. common_modes[i].h == native_mode->vdisplay))
  416. continue;
  417. }
  418. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  419. continue;
  420. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  421. drm_mode_probed_add(connector, mode);
  422. }
  423. }
  424. static int amdgpu_connector_set_property(struct drm_connector *connector,
  425. struct drm_property *property,
  426. uint64_t val)
  427. {
  428. struct drm_device *dev = connector->dev;
  429. struct amdgpu_device *adev = dev->dev_private;
  430. struct drm_encoder *encoder;
  431. struct amdgpu_encoder *amdgpu_encoder;
  432. if (property == adev->mode_info.coherent_mode_property) {
  433. struct amdgpu_encoder_atom_dig *dig;
  434. bool new_coherent_mode;
  435. /* need to find digital encoder on connector */
  436. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  437. if (!encoder)
  438. return 0;
  439. amdgpu_encoder = to_amdgpu_encoder(encoder);
  440. if (!amdgpu_encoder->enc_priv)
  441. return 0;
  442. dig = amdgpu_encoder->enc_priv;
  443. new_coherent_mode = val ? true : false;
  444. if (dig->coherent_mode != new_coherent_mode) {
  445. dig->coherent_mode = new_coherent_mode;
  446. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  447. }
  448. }
  449. if (property == adev->mode_info.audio_property) {
  450. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  451. /* need to find digital encoder on connector */
  452. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  453. if (!encoder)
  454. return 0;
  455. amdgpu_encoder = to_amdgpu_encoder(encoder);
  456. if (amdgpu_connector->audio != val) {
  457. amdgpu_connector->audio = val;
  458. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  459. }
  460. }
  461. if (property == adev->mode_info.dither_property) {
  462. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  463. /* need to find digital encoder on connector */
  464. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  465. if (!encoder)
  466. return 0;
  467. amdgpu_encoder = to_amdgpu_encoder(encoder);
  468. if (amdgpu_connector->dither != val) {
  469. amdgpu_connector->dither = val;
  470. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  471. }
  472. }
  473. if (property == adev->mode_info.underscan_property) {
  474. /* need to find digital encoder on connector */
  475. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  476. if (!encoder)
  477. return 0;
  478. amdgpu_encoder = to_amdgpu_encoder(encoder);
  479. if (amdgpu_encoder->underscan_type != val) {
  480. amdgpu_encoder->underscan_type = val;
  481. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  482. }
  483. }
  484. if (property == adev->mode_info.underscan_hborder_property) {
  485. /* need to find digital encoder on connector */
  486. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  487. if (!encoder)
  488. return 0;
  489. amdgpu_encoder = to_amdgpu_encoder(encoder);
  490. if (amdgpu_encoder->underscan_hborder != val) {
  491. amdgpu_encoder->underscan_hborder = val;
  492. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  493. }
  494. }
  495. if (property == adev->mode_info.underscan_vborder_property) {
  496. /* need to find digital encoder on connector */
  497. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  498. if (!encoder)
  499. return 0;
  500. amdgpu_encoder = to_amdgpu_encoder(encoder);
  501. if (amdgpu_encoder->underscan_vborder != val) {
  502. amdgpu_encoder->underscan_vborder = val;
  503. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  504. }
  505. }
  506. if (property == adev->mode_info.load_detect_property) {
  507. struct amdgpu_connector *amdgpu_connector =
  508. to_amdgpu_connector(connector);
  509. if (val == 0)
  510. amdgpu_connector->dac_load_detect = false;
  511. else
  512. amdgpu_connector->dac_load_detect = true;
  513. }
  514. if (property == dev->mode_config.scaling_mode_property) {
  515. enum amdgpu_rmx_type rmx_type;
  516. if (connector->encoder) {
  517. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  518. } else {
  519. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  520. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  521. }
  522. switch (val) {
  523. default:
  524. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  525. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  526. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  527. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  528. }
  529. if (amdgpu_encoder->rmx_type == rmx_type)
  530. return 0;
  531. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  532. (amdgpu_encoder->native_mode.clock == 0))
  533. return 0;
  534. amdgpu_encoder->rmx_type = rmx_type;
  535. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  536. }
  537. return 0;
  538. }
  539. static void
  540. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  541. struct drm_connector *connector)
  542. {
  543. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  544. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  545. struct drm_display_mode *t, *mode;
  546. /* If the EDID preferred mode doesn't match the native mode, use it */
  547. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  548. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  549. if (mode->hdisplay != native_mode->hdisplay ||
  550. mode->vdisplay != native_mode->vdisplay)
  551. memcpy(native_mode, mode, sizeof(*mode));
  552. }
  553. }
  554. /* Try to get native mode details from EDID if necessary */
  555. if (!native_mode->clock) {
  556. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  557. if (mode->hdisplay == native_mode->hdisplay &&
  558. mode->vdisplay == native_mode->vdisplay) {
  559. *native_mode = *mode;
  560. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  561. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  562. break;
  563. }
  564. }
  565. }
  566. if (!native_mode->clock) {
  567. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  568. amdgpu_encoder->rmx_type = RMX_OFF;
  569. }
  570. }
  571. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  572. {
  573. struct drm_encoder *encoder;
  574. int ret = 0;
  575. struct drm_display_mode *mode;
  576. amdgpu_connector_get_edid(connector);
  577. ret = amdgpu_connector_ddc_get_modes(connector);
  578. if (ret > 0) {
  579. encoder = amdgpu_connector_best_single_encoder(connector);
  580. if (encoder) {
  581. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  582. /* add scaled modes */
  583. amdgpu_connector_add_common_modes(encoder, connector);
  584. }
  585. return ret;
  586. }
  587. encoder = amdgpu_connector_best_single_encoder(connector);
  588. if (!encoder)
  589. return 0;
  590. /* we have no EDID modes */
  591. mode = amdgpu_connector_lcd_native_mode(encoder);
  592. if (mode) {
  593. ret = 1;
  594. drm_mode_probed_add(connector, mode);
  595. /* add the width/height from vbios tables if available */
  596. connector->display_info.width_mm = mode->width_mm;
  597. connector->display_info.height_mm = mode->height_mm;
  598. /* add scaled modes */
  599. amdgpu_connector_add_common_modes(encoder, connector);
  600. }
  601. return ret;
  602. }
  603. static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  604. struct drm_display_mode *mode)
  605. {
  606. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  607. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  608. return MODE_PANEL;
  609. if (encoder) {
  610. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  611. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  612. /* AVIVO hardware supports downscaling modes larger than the panel
  613. * to the panel size, but I'm not sure this is desirable.
  614. */
  615. if ((mode->hdisplay > native_mode->hdisplay) ||
  616. (mode->vdisplay > native_mode->vdisplay))
  617. return MODE_PANEL;
  618. /* if scaling is disabled, block non-native modes */
  619. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  620. if ((mode->hdisplay != native_mode->hdisplay) ||
  621. (mode->vdisplay != native_mode->vdisplay))
  622. return MODE_PANEL;
  623. }
  624. }
  625. return MODE_OK;
  626. }
  627. static enum drm_connector_status
  628. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  629. {
  630. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  631. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  632. enum drm_connector_status ret = connector_status_disconnected;
  633. int r;
  634. r = pm_runtime_get_sync(connector->dev->dev);
  635. if (r < 0)
  636. return connector_status_disconnected;
  637. if (encoder) {
  638. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  639. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  640. /* check if panel is valid */
  641. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  642. ret = connector_status_connected;
  643. }
  644. /* check for edid as well */
  645. amdgpu_connector_get_edid(connector);
  646. if (amdgpu_connector->edid)
  647. ret = connector_status_connected;
  648. /* check acpi lid status ??? */
  649. amdgpu_connector_update_scratch_regs(connector, ret);
  650. pm_runtime_mark_last_busy(connector->dev->dev);
  651. pm_runtime_put_autosuspend(connector->dev->dev);
  652. return ret;
  653. }
  654. static void amdgpu_connector_unregister(struct drm_connector *connector)
  655. {
  656. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  657. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  658. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  659. amdgpu_connector->ddc_bus->has_aux = false;
  660. }
  661. }
  662. static void amdgpu_connector_destroy(struct drm_connector *connector)
  663. {
  664. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  665. amdgpu_connector_free_edid(connector);
  666. kfree(amdgpu_connector->con_priv);
  667. drm_connector_unregister(connector);
  668. drm_connector_cleanup(connector);
  669. kfree(connector);
  670. }
  671. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  672. struct drm_property *property,
  673. uint64_t value)
  674. {
  675. struct drm_device *dev = connector->dev;
  676. struct amdgpu_encoder *amdgpu_encoder;
  677. enum amdgpu_rmx_type rmx_type;
  678. DRM_DEBUG_KMS("\n");
  679. if (property != dev->mode_config.scaling_mode_property)
  680. return 0;
  681. if (connector->encoder)
  682. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  683. else {
  684. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  685. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  686. }
  687. switch (value) {
  688. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  689. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  690. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  691. default:
  692. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  693. }
  694. if (amdgpu_encoder->rmx_type == rmx_type)
  695. return 0;
  696. amdgpu_encoder->rmx_type = rmx_type;
  697. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  698. return 0;
  699. }
  700. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  701. .get_modes = amdgpu_connector_lvds_get_modes,
  702. .mode_valid = amdgpu_connector_lvds_mode_valid,
  703. .best_encoder = amdgpu_connector_best_single_encoder,
  704. };
  705. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  706. .dpms = drm_helper_connector_dpms,
  707. .detect = amdgpu_connector_lvds_detect,
  708. .fill_modes = drm_helper_probe_single_connector_modes,
  709. .early_unregister = amdgpu_connector_unregister,
  710. .destroy = amdgpu_connector_destroy,
  711. .set_property = amdgpu_connector_set_lcd_property,
  712. };
  713. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  714. {
  715. int ret;
  716. amdgpu_connector_get_edid(connector);
  717. ret = amdgpu_connector_ddc_get_modes(connector);
  718. return ret;
  719. }
  720. static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  721. struct drm_display_mode *mode)
  722. {
  723. struct drm_device *dev = connector->dev;
  724. struct amdgpu_device *adev = dev->dev_private;
  725. /* XXX check mode bandwidth */
  726. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  727. return MODE_CLOCK_HIGH;
  728. return MODE_OK;
  729. }
  730. static enum drm_connector_status
  731. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  732. {
  733. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  734. struct drm_encoder *encoder;
  735. const struct drm_encoder_helper_funcs *encoder_funcs;
  736. bool dret = false;
  737. enum drm_connector_status ret = connector_status_disconnected;
  738. int r;
  739. r = pm_runtime_get_sync(connector->dev->dev);
  740. if (r < 0)
  741. return connector_status_disconnected;
  742. encoder = amdgpu_connector_best_single_encoder(connector);
  743. if (!encoder)
  744. ret = connector_status_disconnected;
  745. if (amdgpu_connector->ddc_bus)
  746. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  747. if (dret) {
  748. amdgpu_connector->detected_by_load = false;
  749. amdgpu_connector_free_edid(connector);
  750. amdgpu_connector_get_edid(connector);
  751. if (!amdgpu_connector->edid) {
  752. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  753. connector->name);
  754. ret = connector_status_connected;
  755. } else {
  756. amdgpu_connector->use_digital =
  757. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  758. /* some oems have boards with separate digital and analog connectors
  759. * with a shared ddc line (often vga + hdmi)
  760. */
  761. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  762. amdgpu_connector_free_edid(connector);
  763. ret = connector_status_disconnected;
  764. } else {
  765. ret = connector_status_connected;
  766. }
  767. }
  768. } else {
  769. /* if we aren't forcing don't do destructive polling */
  770. if (!force) {
  771. /* only return the previous status if we last
  772. * detected a monitor via load.
  773. */
  774. if (amdgpu_connector->detected_by_load)
  775. ret = connector->status;
  776. goto out;
  777. }
  778. if (amdgpu_connector->dac_load_detect && encoder) {
  779. encoder_funcs = encoder->helper_private;
  780. ret = encoder_funcs->detect(encoder, connector);
  781. if (ret != connector_status_disconnected)
  782. amdgpu_connector->detected_by_load = true;
  783. }
  784. }
  785. amdgpu_connector_update_scratch_regs(connector, ret);
  786. out:
  787. pm_runtime_mark_last_busy(connector->dev->dev);
  788. pm_runtime_put_autosuspend(connector->dev->dev);
  789. return ret;
  790. }
  791. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  792. .get_modes = amdgpu_connector_vga_get_modes,
  793. .mode_valid = amdgpu_connector_vga_mode_valid,
  794. .best_encoder = amdgpu_connector_best_single_encoder,
  795. };
  796. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  797. .dpms = drm_helper_connector_dpms,
  798. .detect = amdgpu_connector_vga_detect,
  799. .fill_modes = drm_helper_probe_single_connector_modes,
  800. .early_unregister = amdgpu_connector_unregister,
  801. .destroy = amdgpu_connector_destroy,
  802. .set_property = amdgpu_connector_set_property,
  803. };
  804. static bool
  805. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  806. {
  807. struct drm_device *dev = connector->dev;
  808. struct amdgpu_device *adev = dev->dev_private;
  809. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  810. enum drm_connector_status status;
  811. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  812. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  813. status = connector_status_connected;
  814. else
  815. status = connector_status_disconnected;
  816. if (connector->status == status)
  817. return true;
  818. }
  819. return false;
  820. }
  821. /*
  822. * DVI is complicated
  823. * Do a DDC probe, if DDC probe passes, get the full EDID so
  824. * we can do analog/digital monitor detection at this point.
  825. * If the monitor is an analog monitor or we got no DDC,
  826. * we need to find the DAC encoder object for this connector.
  827. * If we got no DDC, we do load detection on the DAC encoder object.
  828. * If we got analog DDC or load detection passes on the DAC encoder
  829. * we have to check if this analog encoder is shared with anyone else (TV)
  830. * if its shared we have to set the other connector to disconnected.
  831. */
  832. static enum drm_connector_status
  833. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  834. {
  835. struct drm_device *dev = connector->dev;
  836. struct amdgpu_device *adev = dev->dev_private;
  837. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  838. struct drm_encoder *encoder = NULL;
  839. const struct drm_encoder_helper_funcs *encoder_funcs;
  840. int i, r;
  841. enum drm_connector_status ret = connector_status_disconnected;
  842. bool dret = false, broken_edid = false;
  843. r = pm_runtime_get_sync(connector->dev->dev);
  844. if (r < 0)
  845. return connector_status_disconnected;
  846. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  847. ret = connector->status;
  848. goto exit;
  849. }
  850. if (amdgpu_connector->ddc_bus)
  851. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  852. if (dret) {
  853. amdgpu_connector->detected_by_load = false;
  854. amdgpu_connector_free_edid(connector);
  855. amdgpu_connector_get_edid(connector);
  856. if (!amdgpu_connector->edid) {
  857. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  858. connector->name);
  859. ret = connector_status_connected;
  860. broken_edid = true; /* defer use_digital to later */
  861. } else {
  862. amdgpu_connector->use_digital =
  863. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  864. /* some oems have boards with separate digital and analog connectors
  865. * with a shared ddc line (often vga + hdmi)
  866. */
  867. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  868. amdgpu_connector_free_edid(connector);
  869. ret = connector_status_disconnected;
  870. } else {
  871. ret = connector_status_connected;
  872. }
  873. /* This gets complicated. We have boards with VGA + HDMI with a
  874. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  875. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  876. * you don't really know what's connected to which port as both are digital.
  877. */
  878. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  879. struct drm_connector *list_connector;
  880. struct amdgpu_connector *list_amdgpu_connector;
  881. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  882. if (connector == list_connector)
  883. continue;
  884. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  885. if (list_amdgpu_connector->shared_ddc &&
  886. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  887. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  888. /* cases where both connectors are digital */
  889. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  890. /* hpd is our only option in this case */
  891. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  892. amdgpu_connector_free_edid(connector);
  893. ret = connector_status_disconnected;
  894. }
  895. }
  896. }
  897. }
  898. }
  899. }
  900. }
  901. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  902. goto out;
  903. /* DVI-D and HDMI-A are digital only */
  904. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  905. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  906. goto out;
  907. /* if we aren't forcing don't do destructive polling */
  908. if (!force) {
  909. /* only return the previous status if we last
  910. * detected a monitor via load.
  911. */
  912. if (amdgpu_connector->detected_by_load)
  913. ret = connector->status;
  914. goto out;
  915. }
  916. /* find analog encoder */
  917. if (amdgpu_connector->dac_load_detect) {
  918. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  919. if (connector->encoder_ids[i] == 0)
  920. break;
  921. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  922. if (!encoder)
  923. continue;
  924. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  925. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  926. continue;
  927. encoder_funcs = encoder->helper_private;
  928. if (encoder_funcs->detect) {
  929. if (!broken_edid) {
  930. if (ret != connector_status_connected) {
  931. /* deal with analog monitors without DDC */
  932. ret = encoder_funcs->detect(encoder, connector);
  933. if (ret == connector_status_connected) {
  934. amdgpu_connector->use_digital = false;
  935. }
  936. if (ret != connector_status_disconnected)
  937. amdgpu_connector->detected_by_load = true;
  938. }
  939. } else {
  940. enum drm_connector_status lret;
  941. /* assume digital unless load detected otherwise */
  942. amdgpu_connector->use_digital = true;
  943. lret = encoder_funcs->detect(encoder, connector);
  944. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  945. if (lret == connector_status_connected)
  946. amdgpu_connector->use_digital = false;
  947. }
  948. break;
  949. }
  950. }
  951. }
  952. out:
  953. /* updated in get modes as well since we need to know if it's analog or digital */
  954. amdgpu_connector_update_scratch_regs(connector, ret);
  955. exit:
  956. pm_runtime_mark_last_busy(connector->dev->dev);
  957. pm_runtime_put_autosuspend(connector->dev->dev);
  958. return ret;
  959. }
  960. /* okay need to be smart in here about which encoder to pick */
  961. static struct drm_encoder *
  962. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  963. {
  964. int enc_id = connector->encoder_ids[0];
  965. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  966. struct drm_encoder *encoder;
  967. int i;
  968. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  969. if (connector->encoder_ids[i] == 0)
  970. break;
  971. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  972. if (!encoder)
  973. continue;
  974. if (amdgpu_connector->use_digital == true) {
  975. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  976. return encoder;
  977. } else {
  978. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  979. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  980. return encoder;
  981. }
  982. }
  983. /* see if we have a default encoder TODO */
  984. /* then check use digitial */
  985. /* pick the first one */
  986. if (enc_id)
  987. return drm_encoder_find(connector->dev, enc_id);
  988. return NULL;
  989. }
  990. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  991. {
  992. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  993. if (connector->force == DRM_FORCE_ON)
  994. amdgpu_connector->use_digital = false;
  995. if (connector->force == DRM_FORCE_ON_DIGITAL)
  996. amdgpu_connector->use_digital = true;
  997. }
  998. static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  999. struct drm_display_mode *mode)
  1000. {
  1001. struct drm_device *dev = connector->dev;
  1002. struct amdgpu_device *adev = dev->dev_private;
  1003. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1004. /* XXX check mode bandwidth */
  1005. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  1006. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  1007. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  1008. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  1009. return MODE_OK;
  1010. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1011. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1012. if (mode->clock > 340000)
  1013. return MODE_CLOCK_HIGH;
  1014. else
  1015. return MODE_OK;
  1016. } else {
  1017. return MODE_CLOCK_HIGH;
  1018. }
  1019. }
  1020. /* check against the max pixel clock */
  1021. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1022. return MODE_CLOCK_HIGH;
  1023. return MODE_OK;
  1024. }
  1025. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1026. .get_modes = amdgpu_connector_vga_get_modes,
  1027. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1028. .best_encoder = amdgpu_connector_dvi_encoder,
  1029. };
  1030. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1031. .dpms = drm_helper_connector_dpms,
  1032. .detect = amdgpu_connector_dvi_detect,
  1033. .fill_modes = drm_helper_probe_single_connector_modes,
  1034. .set_property = amdgpu_connector_set_property,
  1035. .early_unregister = amdgpu_connector_unregister,
  1036. .destroy = amdgpu_connector_destroy,
  1037. .force = amdgpu_connector_dvi_force,
  1038. };
  1039. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1040. {
  1041. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1042. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1043. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1044. int ret;
  1045. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1046. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1047. struct drm_display_mode *mode;
  1048. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1049. if (!amdgpu_dig_connector->edp_on)
  1050. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1051. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1052. amdgpu_connector_get_edid(connector);
  1053. ret = amdgpu_connector_ddc_get_modes(connector);
  1054. if (!amdgpu_dig_connector->edp_on)
  1055. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1056. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1057. } else {
  1058. /* need to setup ddc on the bridge */
  1059. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1060. ENCODER_OBJECT_ID_NONE) {
  1061. if (encoder)
  1062. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1063. }
  1064. amdgpu_connector_get_edid(connector);
  1065. ret = amdgpu_connector_ddc_get_modes(connector);
  1066. }
  1067. if (ret > 0) {
  1068. if (encoder) {
  1069. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1070. /* add scaled modes */
  1071. amdgpu_connector_add_common_modes(encoder, connector);
  1072. }
  1073. return ret;
  1074. }
  1075. if (!encoder)
  1076. return 0;
  1077. /* we have no EDID modes */
  1078. mode = amdgpu_connector_lcd_native_mode(encoder);
  1079. if (mode) {
  1080. ret = 1;
  1081. drm_mode_probed_add(connector, mode);
  1082. /* add the width/height from vbios tables if available */
  1083. connector->display_info.width_mm = mode->width_mm;
  1084. connector->display_info.height_mm = mode->height_mm;
  1085. /* add scaled modes */
  1086. amdgpu_connector_add_common_modes(encoder, connector);
  1087. }
  1088. } else {
  1089. /* need to setup ddc on the bridge */
  1090. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1091. ENCODER_OBJECT_ID_NONE) {
  1092. if (encoder)
  1093. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1094. }
  1095. amdgpu_connector_get_edid(connector);
  1096. ret = amdgpu_connector_ddc_get_modes(connector);
  1097. amdgpu_get_native_mode(connector);
  1098. }
  1099. return ret;
  1100. }
  1101. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1102. {
  1103. struct drm_encoder *encoder;
  1104. struct amdgpu_encoder *amdgpu_encoder;
  1105. int i;
  1106. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1107. if (connector->encoder_ids[i] == 0)
  1108. break;
  1109. encoder = drm_encoder_find(connector->dev,
  1110. connector->encoder_ids[i]);
  1111. if (!encoder)
  1112. continue;
  1113. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1114. switch (amdgpu_encoder->encoder_id) {
  1115. case ENCODER_OBJECT_ID_TRAVIS:
  1116. case ENCODER_OBJECT_ID_NUTMEG:
  1117. return amdgpu_encoder->encoder_id;
  1118. default:
  1119. break;
  1120. }
  1121. }
  1122. return ENCODER_OBJECT_ID_NONE;
  1123. }
  1124. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1125. {
  1126. struct drm_encoder *encoder;
  1127. struct amdgpu_encoder *amdgpu_encoder;
  1128. int i;
  1129. bool found = false;
  1130. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1131. if (connector->encoder_ids[i] == 0)
  1132. break;
  1133. encoder = drm_encoder_find(connector->dev,
  1134. connector->encoder_ids[i]);
  1135. if (!encoder)
  1136. continue;
  1137. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1138. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1139. found = true;
  1140. }
  1141. return found;
  1142. }
  1143. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1144. {
  1145. struct drm_device *dev = connector->dev;
  1146. struct amdgpu_device *adev = dev->dev_private;
  1147. if ((adev->clock.default_dispclk >= 53900) &&
  1148. amdgpu_connector_encoder_is_hbr2(connector)) {
  1149. return true;
  1150. }
  1151. return false;
  1152. }
  1153. static enum drm_connector_status
  1154. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1155. {
  1156. struct drm_device *dev = connector->dev;
  1157. struct amdgpu_device *adev = dev->dev_private;
  1158. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1159. enum drm_connector_status ret = connector_status_disconnected;
  1160. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1161. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1162. int r;
  1163. r = pm_runtime_get_sync(connector->dev->dev);
  1164. if (r < 0)
  1165. return connector_status_disconnected;
  1166. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1167. ret = connector->status;
  1168. goto out;
  1169. }
  1170. amdgpu_connector_free_edid(connector);
  1171. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1172. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1173. if (encoder) {
  1174. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1175. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1176. /* check if panel is valid */
  1177. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1178. ret = connector_status_connected;
  1179. }
  1180. /* eDP is always DP */
  1181. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1182. if (!amdgpu_dig_connector->edp_on)
  1183. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1184. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1185. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1186. ret = connector_status_connected;
  1187. if (!amdgpu_dig_connector->edp_on)
  1188. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1189. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1190. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1191. ENCODER_OBJECT_ID_NONE) {
  1192. /* DP bridges are always DP */
  1193. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1194. /* get the DPCD from the bridge */
  1195. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1196. if (encoder) {
  1197. /* setup ddc on the bridge */
  1198. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1199. /* bridge chips are always aux */
  1200. if (amdgpu_ddc_probe(amdgpu_connector, true)) /* try DDC */
  1201. ret = connector_status_connected;
  1202. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1203. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1204. ret = encoder_funcs->detect(encoder, connector);
  1205. }
  1206. }
  1207. } else {
  1208. amdgpu_dig_connector->dp_sink_type =
  1209. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1210. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1211. ret = connector_status_connected;
  1212. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1213. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1214. } else {
  1215. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1216. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1217. ret = connector_status_connected;
  1218. } else {
  1219. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1220. if (amdgpu_ddc_probe(amdgpu_connector, false))
  1221. ret = connector_status_connected;
  1222. }
  1223. }
  1224. }
  1225. amdgpu_connector_update_scratch_regs(connector, ret);
  1226. out:
  1227. pm_runtime_mark_last_busy(connector->dev->dev);
  1228. pm_runtime_put_autosuspend(connector->dev->dev);
  1229. return ret;
  1230. }
  1231. static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1232. struct drm_display_mode *mode)
  1233. {
  1234. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1235. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1236. /* XXX check mode bandwidth */
  1237. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1238. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1239. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1240. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1241. return MODE_PANEL;
  1242. if (encoder) {
  1243. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1244. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1245. /* AVIVO hardware supports downscaling modes larger than the panel
  1246. * to the panel size, but I'm not sure this is desirable.
  1247. */
  1248. if ((mode->hdisplay > native_mode->hdisplay) ||
  1249. (mode->vdisplay > native_mode->vdisplay))
  1250. return MODE_PANEL;
  1251. /* if scaling is disabled, block non-native modes */
  1252. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1253. if ((mode->hdisplay != native_mode->hdisplay) ||
  1254. (mode->vdisplay != native_mode->vdisplay))
  1255. return MODE_PANEL;
  1256. }
  1257. }
  1258. return MODE_OK;
  1259. } else {
  1260. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1261. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1262. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1263. } else {
  1264. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1265. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1266. if (mode->clock > 340000)
  1267. return MODE_CLOCK_HIGH;
  1268. } else {
  1269. if (mode->clock > 165000)
  1270. return MODE_CLOCK_HIGH;
  1271. }
  1272. }
  1273. }
  1274. return MODE_OK;
  1275. }
  1276. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1277. .get_modes = amdgpu_connector_dp_get_modes,
  1278. .mode_valid = amdgpu_connector_dp_mode_valid,
  1279. .best_encoder = amdgpu_connector_dvi_encoder,
  1280. };
  1281. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1282. .dpms = drm_helper_connector_dpms,
  1283. .detect = amdgpu_connector_dp_detect,
  1284. .fill_modes = drm_helper_probe_single_connector_modes,
  1285. .set_property = amdgpu_connector_set_property,
  1286. .early_unregister = amdgpu_connector_unregister,
  1287. .destroy = amdgpu_connector_destroy,
  1288. .force = amdgpu_connector_dvi_force,
  1289. };
  1290. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1291. .dpms = drm_helper_connector_dpms,
  1292. .detect = amdgpu_connector_dp_detect,
  1293. .fill_modes = drm_helper_probe_single_connector_modes,
  1294. .set_property = amdgpu_connector_set_lcd_property,
  1295. .early_unregister = amdgpu_connector_unregister,
  1296. .destroy = amdgpu_connector_destroy,
  1297. .force = amdgpu_connector_dvi_force,
  1298. };
  1299. void
  1300. amdgpu_connector_add(struct amdgpu_device *adev,
  1301. uint32_t connector_id,
  1302. uint32_t supported_device,
  1303. int connector_type,
  1304. struct amdgpu_i2c_bus_rec *i2c_bus,
  1305. uint16_t connector_object_id,
  1306. struct amdgpu_hpd *hpd,
  1307. struct amdgpu_router *router)
  1308. {
  1309. struct drm_device *dev = adev->ddev;
  1310. struct drm_connector *connector;
  1311. struct amdgpu_connector *amdgpu_connector;
  1312. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1313. struct drm_encoder *encoder;
  1314. struct amdgpu_encoder *amdgpu_encoder;
  1315. uint32_t subpixel_order = SubPixelNone;
  1316. bool shared_ddc = false;
  1317. bool is_dp_bridge = false;
  1318. bool has_aux = false;
  1319. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1320. return;
  1321. /* see if we already added it */
  1322. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1323. amdgpu_connector = to_amdgpu_connector(connector);
  1324. if (amdgpu_connector->connector_id == connector_id) {
  1325. amdgpu_connector->devices |= supported_device;
  1326. return;
  1327. }
  1328. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1329. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1330. amdgpu_connector->shared_ddc = true;
  1331. shared_ddc = true;
  1332. }
  1333. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1334. (amdgpu_connector->router.router_id == router->router_id)) {
  1335. amdgpu_connector->shared_ddc = false;
  1336. shared_ddc = false;
  1337. }
  1338. }
  1339. }
  1340. /* check if it's a dp bridge */
  1341. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1342. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1343. if (amdgpu_encoder->devices & supported_device) {
  1344. switch (amdgpu_encoder->encoder_id) {
  1345. case ENCODER_OBJECT_ID_TRAVIS:
  1346. case ENCODER_OBJECT_ID_NUTMEG:
  1347. is_dp_bridge = true;
  1348. break;
  1349. default:
  1350. break;
  1351. }
  1352. }
  1353. }
  1354. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1355. if (!amdgpu_connector)
  1356. return;
  1357. connector = &amdgpu_connector->base;
  1358. amdgpu_connector->connector_id = connector_id;
  1359. amdgpu_connector->devices = supported_device;
  1360. amdgpu_connector->shared_ddc = shared_ddc;
  1361. amdgpu_connector->connector_object_id = connector_object_id;
  1362. amdgpu_connector->hpd = *hpd;
  1363. amdgpu_connector->router = *router;
  1364. if (router->ddc_valid || router->cd_valid) {
  1365. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1366. if (!amdgpu_connector->router_bus)
  1367. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1368. }
  1369. if (is_dp_bridge) {
  1370. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1371. if (!amdgpu_dig_connector)
  1372. goto failed;
  1373. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1374. if (i2c_bus->valid) {
  1375. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1376. if (amdgpu_connector->ddc_bus)
  1377. has_aux = true;
  1378. else
  1379. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1380. }
  1381. switch (connector_type) {
  1382. case DRM_MODE_CONNECTOR_VGA:
  1383. case DRM_MODE_CONNECTOR_DVIA:
  1384. default:
  1385. drm_connector_init(dev, &amdgpu_connector->base,
  1386. &amdgpu_connector_dp_funcs, connector_type);
  1387. drm_connector_helper_add(&amdgpu_connector->base,
  1388. &amdgpu_connector_dp_helper_funcs);
  1389. connector->interlace_allowed = true;
  1390. connector->doublescan_allowed = true;
  1391. amdgpu_connector->dac_load_detect = true;
  1392. drm_object_attach_property(&amdgpu_connector->base.base,
  1393. adev->mode_info.load_detect_property,
  1394. 1);
  1395. drm_object_attach_property(&amdgpu_connector->base.base,
  1396. dev->mode_config.scaling_mode_property,
  1397. DRM_MODE_SCALE_NONE);
  1398. break;
  1399. case DRM_MODE_CONNECTOR_DVII:
  1400. case DRM_MODE_CONNECTOR_DVID:
  1401. case DRM_MODE_CONNECTOR_HDMIA:
  1402. case DRM_MODE_CONNECTOR_HDMIB:
  1403. case DRM_MODE_CONNECTOR_DisplayPort:
  1404. drm_connector_init(dev, &amdgpu_connector->base,
  1405. &amdgpu_connector_dp_funcs, connector_type);
  1406. drm_connector_helper_add(&amdgpu_connector->base,
  1407. &amdgpu_connector_dp_helper_funcs);
  1408. drm_object_attach_property(&amdgpu_connector->base.base,
  1409. adev->mode_info.underscan_property,
  1410. UNDERSCAN_OFF);
  1411. drm_object_attach_property(&amdgpu_connector->base.base,
  1412. adev->mode_info.underscan_hborder_property,
  1413. 0);
  1414. drm_object_attach_property(&amdgpu_connector->base.base,
  1415. adev->mode_info.underscan_vborder_property,
  1416. 0);
  1417. drm_object_attach_property(&amdgpu_connector->base.base,
  1418. dev->mode_config.scaling_mode_property,
  1419. DRM_MODE_SCALE_NONE);
  1420. drm_object_attach_property(&amdgpu_connector->base.base,
  1421. adev->mode_info.dither_property,
  1422. AMDGPU_FMT_DITHER_DISABLE);
  1423. if (amdgpu_audio != 0)
  1424. drm_object_attach_property(&amdgpu_connector->base.base,
  1425. adev->mode_info.audio_property,
  1426. AMDGPU_AUDIO_AUTO);
  1427. subpixel_order = SubPixelHorizontalRGB;
  1428. connector->interlace_allowed = true;
  1429. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1430. connector->doublescan_allowed = true;
  1431. else
  1432. connector->doublescan_allowed = false;
  1433. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1434. amdgpu_connector->dac_load_detect = true;
  1435. drm_object_attach_property(&amdgpu_connector->base.base,
  1436. adev->mode_info.load_detect_property,
  1437. 1);
  1438. }
  1439. break;
  1440. case DRM_MODE_CONNECTOR_LVDS:
  1441. case DRM_MODE_CONNECTOR_eDP:
  1442. drm_connector_init(dev, &amdgpu_connector->base,
  1443. &amdgpu_connector_edp_funcs, connector_type);
  1444. drm_connector_helper_add(&amdgpu_connector->base,
  1445. &amdgpu_connector_dp_helper_funcs);
  1446. drm_object_attach_property(&amdgpu_connector->base.base,
  1447. dev->mode_config.scaling_mode_property,
  1448. DRM_MODE_SCALE_FULLSCREEN);
  1449. subpixel_order = SubPixelHorizontalRGB;
  1450. connector->interlace_allowed = false;
  1451. connector->doublescan_allowed = false;
  1452. break;
  1453. }
  1454. } else {
  1455. switch (connector_type) {
  1456. case DRM_MODE_CONNECTOR_VGA:
  1457. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1458. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1459. if (i2c_bus->valid) {
  1460. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1461. if (!amdgpu_connector->ddc_bus)
  1462. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1463. }
  1464. amdgpu_connector->dac_load_detect = true;
  1465. drm_object_attach_property(&amdgpu_connector->base.base,
  1466. adev->mode_info.load_detect_property,
  1467. 1);
  1468. drm_object_attach_property(&amdgpu_connector->base.base,
  1469. dev->mode_config.scaling_mode_property,
  1470. DRM_MODE_SCALE_NONE);
  1471. /* no HPD on analog connectors */
  1472. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1473. connector->interlace_allowed = true;
  1474. connector->doublescan_allowed = true;
  1475. break;
  1476. case DRM_MODE_CONNECTOR_DVIA:
  1477. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1478. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1479. if (i2c_bus->valid) {
  1480. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1481. if (!amdgpu_connector->ddc_bus)
  1482. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1483. }
  1484. amdgpu_connector->dac_load_detect = true;
  1485. drm_object_attach_property(&amdgpu_connector->base.base,
  1486. adev->mode_info.load_detect_property,
  1487. 1);
  1488. drm_object_attach_property(&amdgpu_connector->base.base,
  1489. dev->mode_config.scaling_mode_property,
  1490. DRM_MODE_SCALE_NONE);
  1491. /* no HPD on analog connectors */
  1492. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1493. connector->interlace_allowed = true;
  1494. connector->doublescan_allowed = true;
  1495. break;
  1496. case DRM_MODE_CONNECTOR_DVII:
  1497. case DRM_MODE_CONNECTOR_DVID:
  1498. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1499. if (!amdgpu_dig_connector)
  1500. goto failed;
  1501. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1502. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1503. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1504. if (i2c_bus->valid) {
  1505. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1506. if (!amdgpu_connector->ddc_bus)
  1507. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1508. }
  1509. subpixel_order = SubPixelHorizontalRGB;
  1510. drm_object_attach_property(&amdgpu_connector->base.base,
  1511. adev->mode_info.coherent_mode_property,
  1512. 1);
  1513. drm_object_attach_property(&amdgpu_connector->base.base,
  1514. adev->mode_info.underscan_property,
  1515. UNDERSCAN_OFF);
  1516. drm_object_attach_property(&amdgpu_connector->base.base,
  1517. adev->mode_info.underscan_hborder_property,
  1518. 0);
  1519. drm_object_attach_property(&amdgpu_connector->base.base,
  1520. adev->mode_info.underscan_vborder_property,
  1521. 0);
  1522. drm_object_attach_property(&amdgpu_connector->base.base,
  1523. dev->mode_config.scaling_mode_property,
  1524. DRM_MODE_SCALE_NONE);
  1525. if (amdgpu_audio != 0) {
  1526. drm_object_attach_property(&amdgpu_connector->base.base,
  1527. adev->mode_info.audio_property,
  1528. AMDGPU_AUDIO_AUTO);
  1529. }
  1530. drm_object_attach_property(&amdgpu_connector->base.base,
  1531. adev->mode_info.dither_property,
  1532. AMDGPU_FMT_DITHER_DISABLE);
  1533. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1534. amdgpu_connector->dac_load_detect = true;
  1535. drm_object_attach_property(&amdgpu_connector->base.base,
  1536. adev->mode_info.load_detect_property,
  1537. 1);
  1538. }
  1539. connector->interlace_allowed = true;
  1540. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1541. connector->doublescan_allowed = true;
  1542. else
  1543. connector->doublescan_allowed = false;
  1544. break;
  1545. case DRM_MODE_CONNECTOR_HDMIA:
  1546. case DRM_MODE_CONNECTOR_HDMIB:
  1547. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1548. if (!amdgpu_dig_connector)
  1549. goto failed;
  1550. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1551. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1552. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1553. if (i2c_bus->valid) {
  1554. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1555. if (!amdgpu_connector->ddc_bus)
  1556. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1557. }
  1558. drm_object_attach_property(&amdgpu_connector->base.base,
  1559. adev->mode_info.coherent_mode_property,
  1560. 1);
  1561. drm_object_attach_property(&amdgpu_connector->base.base,
  1562. adev->mode_info.underscan_property,
  1563. UNDERSCAN_OFF);
  1564. drm_object_attach_property(&amdgpu_connector->base.base,
  1565. adev->mode_info.underscan_hborder_property,
  1566. 0);
  1567. drm_object_attach_property(&amdgpu_connector->base.base,
  1568. adev->mode_info.underscan_vborder_property,
  1569. 0);
  1570. drm_object_attach_property(&amdgpu_connector->base.base,
  1571. dev->mode_config.scaling_mode_property,
  1572. DRM_MODE_SCALE_NONE);
  1573. if (amdgpu_audio != 0) {
  1574. drm_object_attach_property(&amdgpu_connector->base.base,
  1575. adev->mode_info.audio_property,
  1576. AMDGPU_AUDIO_AUTO);
  1577. }
  1578. drm_object_attach_property(&amdgpu_connector->base.base,
  1579. adev->mode_info.dither_property,
  1580. AMDGPU_FMT_DITHER_DISABLE);
  1581. subpixel_order = SubPixelHorizontalRGB;
  1582. connector->interlace_allowed = true;
  1583. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1584. connector->doublescan_allowed = true;
  1585. else
  1586. connector->doublescan_allowed = false;
  1587. break;
  1588. case DRM_MODE_CONNECTOR_DisplayPort:
  1589. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1590. if (!amdgpu_dig_connector)
  1591. goto failed;
  1592. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1593. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1594. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1595. if (i2c_bus->valid) {
  1596. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1597. if (amdgpu_connector->ddc_bus)
  1598. has_aux = true;
  1599. else
  1600. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1601. }
  1602. subpixel_order = SubPixelHorizontalRGB;
  1603. drm_object_attach_property(&amdgpu_connector->base.base,
  1604. adev->mode_info.coherent_mode_property,
  1605. 1);
  1606. drm_object_attach_property(&amdgpu_connector->base.base,
  1607. adev->mode_info.underscan_property,
  1608. UNDERSCAN_OFF);
  1609. drm_object_attach_property(&amdgpu_connector->base.base,
  1610. adev->mode_info.underscan_hborder_property,
  1611. 0);
  1612. drm_object_attach_property(&amdgpu_connector->base.base,
  1613. adev->mode_info.underscan_vborder_property,
  1614. 0);
  1615. drm_object_attach_property(&amdgpu_connector->base.base,
  1616. dev->mode_config.scaling_mode_property,
  1617. DRM_MODE_SCALE_NONE);
  1618. if (amdgpu_audio != 0) {
  1619. drm_object_attach_property(&amdgpu_connector->base.base,
  1620. adev->mode_info.audio_property,
  1621. AMDGPU_AUDIO_AUTO);
  1622. }
  1623. drm_object_attach_property(&amdgpu_connector->base.base,
  1624. adev->mode_info.dither_property,
  1625. AMDGPU_FMT_DITHER_DISABLE);
  1626. connector->interlace_allowed = true;
  1627. /* in theory with a DP to VGA converter... */
  1628. connector->doublescan_allowed = false;
  1629. break;
  1630. case DRM_MODE_CONNECTOR_eDP:
  1631. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1632. if (!amdgpu_dig_connector)
  1633. goto failed;
  1634. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1635. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1636. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1637. if (i2c_bus->valid) {
  1638. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1639. if (amdgpu_connector->ddc_bus)
  1640. has_aux = true;
  1641. else
  1642. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1643. }
  1644. drm_object_attach_property(&amdgpu_connector->base.base,
  1645. dev->mode_config.scaling_mode_property,
  1646. DRM_MODE_SCALE_FULLSCREEN);
  1647. subpixel_order = SubPixelHorizontalRGB;
  1648. connector->interlace_allowed = false;
  1649. connector->doublescan_allowed = false;
  1650. break;
  1651. case DRM_MODE_CONNECTOR_LVDS:
  1652. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1653. if (!amdgpu_dig_connector)
  1654. goto failed;
  1655. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1656. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1657. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1658. if (i2c_bus->valid) {
  1659. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1660. if (!amdgpu_connector->ddc_bus)
  1661. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1662. }
  1663. drm_object_attach_property(&amdgpu_connector->base.base,
  1664. dev->mode_config.scaling_mode_property,
  1665. DRM_MODE_SCALE_FULLSCREEN);
  1666. subpixel_order = SubPixelHorizontalRGB;
  1667. connector->interlace_allowed = false;
  1668. connector->doublescan_allowed = false;
  1669. break;
  1670. }
  1671. }
  1672. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1673. if (i2c_bus->valid) {
  1674. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1675. DRM_CONNECTOR_POLL_DISCONNECT;
  1676. }
  1677. } else
  1678. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1679. connector->display_info.subpixel_order = subpixel_order;
  1680. drm_connector_register(connector);
  1681. if (has_aux)
  1682. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1683. return;
  1684. failed:
  1685. drm_connector_cleanup(connector);
  1686. kfree(connector);
  1687. }