xilinx_uartps.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507
  1. /*
  2. * Cadence UART driver (found in Xilinx Zynq)
  3. *
  4. * 2011 - 2014 (C) Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it
  7. * and/or modify it under the terms of the GNU General Public
  8. * License as published by the Free Software Foundation;
  9. * either version 2 of the License, or (at your option) any
  10. * later version.
  11. *
  12. * This driver has originally been pushed by Xilinx using a Zynq-branding. This
  13. * still shows in the naming of this file, the kconfig symbols and some symbols
  14. * in the code.
  15. */
  16. #if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  17. #define SUPPORT_SYSRQ
  18. #endif
  19. #include <linux/platform_device.h>
  20. #include <linux/serial.h>
  21. #include <linux/console.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/slab.h>
  24. #include <linux/tty.h>
  25. #include <linux/tty_flip.h>
  26. #include <linux/clk.h>
  27. #include <linux/irq.h>
  28. #include <linux/io.h>
  29. #include <linux/of.h>
  30. #include <linux/module.h>
  31. #define CDNS_UART_TTY_NAME "ttyPS"
  32. #define CDNS_UART_NAME "xuartps"
  33. #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
  34. #define CDNS_UART_MINOR 0 /* works best with devtmpfs */
  35. #define CDNS_UART_NR_PORTS 2
  36. #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
  37. #define CDNS_UART_REGISTER_SPACE 0xFFF
  38. #define cdns_uart_readl(offset) ioread32(port->membase + offset)
  39. #define cdns_uart_writel(val, offset) iowrite32(val, port->membase + offset)
  40. /* Rx Trigger level */
  41. static int rx_trigger_level = 56;
  42. module_param(rx_trigger_level, uint, S_IRUGO);
  43. MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
  44. /* Rx Timeout */
  45. static int rx_timeout = 10;
  46. module_param(rx_timeout, uint, S_IRUGO);
  47. MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
  48. /* Register offsets for the UART. */
  49. #define CDNS_UART_CR_OFFSET 0x00 /* Control Register */
  50. #define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */
  51. #define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */
  52. #define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */
  53. #define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */
  54. #define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */
  55. #define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */
  56. #define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */
  57. #define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */
  58. #define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */
  59. #define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */
  60. #define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */
  61. #define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */
  62. #define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */
  63. #define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */
  64. #define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */
  65. #define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */
  66. #define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */
  67. /* Control Register Bit Definitions */
  68. #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
  69. #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
  70. #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
  71. #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
  72. #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
  73. #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
  74. #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
  75. #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
  76. #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
  77. /*
  78. * Mode Register:
  79. * The mode register (MR) defines the mode of transfer as well as the data
  80. * format. If this register is modified during transmission or reception,
  81. * data validity cannot be guaranteed.
  82. */
  83. #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
  84. #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
  85. #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
  86. #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
  87. #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
  88. #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
  89. #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
  90. #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
  91. #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
  92. #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
  93. #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
  94. #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
  95. #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
  96. /*
  97. * Interrupt Registers:
  98. * Interrupt control logic uses the interrupt enable register (IER) and the
  99. * interrupt disable register (IDR) to set the value of the bits in the
  100. * interrupt mask register (IMR). The IMR determines whether to pass an
  101. * interrupt to the interrupt status register (ISR).
  102. * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
  103. * interrupt. IMR and ISR are read only, and IER and IDR are write only.
  104. * Reading either IER or IDR returns 0x00.
  105. * All four registers have the same bit definitions.
  106. */
  107. #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
  108. #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
  109. #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
  110. #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
  111. #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
  112. #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
  113. #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
  114. #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
  115. #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
  116. #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
  117. #define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */
  118. /* Goes in read_status_mask for break detection as the HW doesn't do it*/
  119. #define CDNS_UART_IXR_BRK 0x80000000
  120. /*
  121. * Modem Control register:
  122. * The read/write Modem Control register controls the interface with the modem
  123. * or data set, or a peripheral device emulating a modem.
  124. */
  125. #define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
  126. #define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
  127. #define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
  128. /*
  129. * Channel Status Register:
  130. * The channel status register (CSR) is provided to enable the control logic
  131. * to monitor the status of bits in the channel interrupt status register,
  132. * even if these are masked out by the interrupt mask register.
  133. */
  134. #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
  135. #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
  136. #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
  137. #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
  138. /* baud dividers min/max values */
  139. #define CDNS_UART_BDIV_MIN 4
  140. #define CDNS_UART_BDIV_MAX 255
  141. #define CDNS_UART_CD_MAX 65535
  142. /**
  143. * struct cdns_uart - device data
  144. * @port: Pointer to the UART port
  145. * @uartclk: Reference clock
  146. * @pclk: APB clock
  147. * @baud: Current baud rate
  148. * @clk_rate_change_nb: Notifier block for clock changes
  149. */
  150. struct cdns_uart {
  151. struct uart_port *port;
  152. struct clk *uartclk;
  153. struct clk *pclk;
  154. unsigned int baud;
  155. struct notifier_block clk_rate_change_nb;
  156. };
  157. #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
  158. clk_rate_change_nb);
  159. /**
  160. * cdns_uart_isr - Interrupt handler
  161. * @irq: Irq number
  162. * @dev_id: Id of the port
  163. *
  164. * Return: IRQHANDLED
  165. */
  166. static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
  167. {
  168. struct uart_port *port = (struct uart_port *)dev_id;
  169. unsigned long flags;
  170. unsigned int isrstatus, numbytes;
  171. unsigned int data;
  172. char status = TTY_NORMAL;
  173. spin_lock_irqsave(&port->lock, flags);
  174. /* Read the interrupt status register to determine which
  175. * interrupt(s) is/are active.
  176. */
  177. isrstatus = cdns_uart_readl(CDNS_UART_ISR_OFFSET);
  178. /*
  179. * There is no hardware break detection, so we interpret framing
  180. * error with all-zeros data as a break sequence. Most of the time,
  181. * there's another non-zero byte at the end of the sequence.
  182. */
  183. if (isrstatus & CDNS_UART_IXR_FRAMING) {
  184. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  185. CDNS_UART_SR_RXEMPTY)) {
  186. if (!cdns_uart_readl(CDNS_UART_FIFO_OFFSET)) {
  187. port->read_status_mask |= CDNS_UART_IXR_BRK;
  188. isrstatus &= ~CDNS_UART_IXR_FRAMING;
  189. }
  190. }
  191. cdns_uart_writel(CDNS_UART_IXR_FRAMING, CDNS_UART_ISR_OFFSET);
  192. }
  193. /* drop byte with parity error if IGNPAR specified */
  194. if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY)
  195. isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT);
  196. isrstatus &= port->read_status_mask;
  197. isrstatus &= ~port->ignore_status_mask;
  198. if ((isrstatus & CDNS_UART_IXR_TOUT) ||
  199. (isrstatus & CDNS_UART_IXR_RXTRIG)) {
  200. /* Receive Timeout Interrupt */
  201. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  202. CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
  203. data = cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  204. /* Non-NULL byte after BREAK is garbage (99%) */
  205. if (data && (port->read_status_mask &
  206. CDNS_UART_IXR_BRK)) {
  207. port->read_status_mask &= ~CDNS_UART_IXR_BRK;
  208. port->icount.brk++;
  209. if (uart_handle_break(port))
  210. continue;
  211. }
  212. #ifdef SUPPORT_SYSRQ
  213. /*
  214. * uart_handle_sysrq_char() doesn't work if
  215. * spinlocked, for some reason
  216. */
  217. if (port->sysrq) {
  218. spin_unlock(&port->lock);
  219. if (uart_handle_sysrq_char(port,
  220. (unsigned char)data)) {
  221. spin_lock(&port->lock);
  222. continue;
  223. }
  224. spin_lock(&port->lock);
  225. }
  226. #endif
  227. port->icount.rx++;
  228. if (isrstatus & CDNS_UART_IXR_PARITY) {
  229. port->icount.parity++;
  230. status = TTY_PARITY;
  231. } else if (isrstatus & CDNS_UART_IXR_FRAMING) {
  232. port->icount.frame++;
  233. status = TTY_FRAME;
  234. } else if (isrstatus & CDNS_UART_IXR_OVERRUN) {
  235. port->icount.overrun++;
  236. }
  237. uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN,
  238. data, status);
  239. }
  240. spin_unlock(&port->lock);
  241. tty_flip_buffer_push(&port->state->port);
  242. spin_lock(&port->lock);
  243. }
  244. /* Dispatch an appropriate handler */
  245. if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) {
  246. if (uart_circ_empty(&port->state->xmit)) {
  247. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY,
  248. CDNS_UART_IDR_OFFSET);
  249. } else {
  250. numbytes = port->fifosize;
  251. /* Break if no more data available in the UART buffer */
  252. while (numbytes--) {
  253. if (uart_circ_empty(&port->state->xmit))
  254. break;
  255. /* Get the data from the UART circular buffer
  256. * and write it to the cdns_uart's TX_FIFO
  257. * register.
  258. */
  259. cdns_uart_writel(
  260. port->state->xmit.buf[port->state->xmit.
  261. tail], CDNS_UART_FIFO_OFFSET);
  262. port->icount.tx++;
  263. /* Adjust the tail of the UART buffer and wrap
  264. * the buffer if it reaches limit.
  265. */
  266. port->state->xmit.tail =
  267. (port->state->xmit.tail + 1) &
  268. (UART_XMIT_SIZE - 1);
  269. }
  270. if (uart_circ_chars_pending(
  271. &port->state->xmit) < WAKEUP_CHARS)
  272. uart_write_wakeup(port);
  273. }
  274. }
  275. cdns_uart_writel(isrstatus, CDNS_UART_ISR_OFFSET);
  276. /* be sure to release the lock and tty before leaving */
  277. spin_unlock_irqrestore(&port->lock, flags);
  278. return IRQ_HANDLED;
  279. }
  280. /**
  281. * cdns_uart_calc_baud_divs - Calculate baud rate divisors
  282. * @clk: UART module input clock
  283. * @baud: Desired baud rate
  284. * @rbdiv: BDIV value (return value)
  285. * @rcd: CD value (return value)
  286. * @div8: Value for clk_sel bit in mod (return value)
  287. * Return: baud rate, requested baud when possible, or actual baud when there
  288. * was too much error, zero if no valid divisors are found.
  289. *
  290. * Formula to obtain baud rate is
  291. * baud_tx/rx rate = clk/CD * (BDIV + 1)
  292. * input_clk = (Uart User Defined Clock or Apb Clock)
  293. * depends on UCLKEN in MR Reg
  294. * clk = input_clk or input_clk/8;
  295. * depends on CLKS in MR reg
  296. * CD and BDIV depends on values in
  297. * baud rate generate register
  298. * baud rate clock divisor register
  299. */
  300. static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
  301. unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
  302. {
  303. u32 cd, bdiv;
  304. unsigned int calc_baud;
  305. unsigned int bestbaud = 0;
  306. unsigned int bauderror;
  307. unsigned int besterror = ~0;
  308. if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
  309. *div8 = 1;
  310. clk /= 8;
  311. } else {
  312. *div8 = 0;
  313. }
  314. for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
  315. cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
  316. if (cd < 1 || cd > CDNS_UART_CD_MAX)
  317. continue;
  318. calc_baud = clk / (cd * (bdiv + 1));
  319. if (baud > calc_baud)
  320. bauderror = baud - calc_baud;
  321. else
  322. bauderror = calc_baud - baud;
  323. if (besterror > bauderror) {
  324. *rbdiv = bdiv;
  325. *rcd = cd;
  326. bestbaud = calc_baud;
  327. besterror = bauderror;
  328. }
  329. }
  330. /* use the values when percent error is acceptable */
  331. if (((besterror * 100) / baud) < 3)
  332. bestbaud = baud;
  333. return bestbaud;
  334. }
  335. /**
  336. * cdns_uart_set_baud_rate - Calculate and set the baud rate
  337. * @port: Handle to the uart port structure
  338. * @baud: Baud rate to set
  339. * Return: baud rate, requested baud when possible, or actual baud when there
  340. * was too much error, zero if no valid divisors are found.
  341. */
  342. static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
  343. unsigned int baud)
  344. {
  345. unsigned int calc_baud;
  346. u32 cd = 0, bdiv = 0;
  347. u32 mreg;
  348. int div8;
  349. struct cdns_uart *cdns_uart = port->private_data;
  350. calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
  351. &div8);
  352. /* Write new divisors to hardware */
  353. mreg = cdns_uart_readl(CDNS_UART_MR_OFFSET);
  354. if (div8)
  355. mreg |= CDNS_UART_MR_CLKSEL;
  356. else
  357. mreg &= ~CDNS_UART_MR_CLKSEL;
  358. cdns_uart_writel(mreg, CDNS_UART_MR_OFFSET);
  359. cdns_uart_writel(cd, CDNS_UART_BAUDGEN_OFFSET);
  360. cdns_uart_writel(bdiv, CDNS_UART_BAUDDIV_OFFSET);
  361. cdns_uart->baud = baud;
  362. return calc_baud;
  363. }
  364. #ifdef CONFIG_COMMON_CLK
  365. /**
  366. * cdns_uart_clk_notitifer_cb - Clock notifier callback
  367. * @nb: Notifier block
  368. * @event: Notify event
  369. * @data: Notifier data
  370. * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
  371. */
  372. static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
  373. unsigned long event, void *data)
  374. {
  375. u32 ctrl_reg;
  376. struct uart_port *port;
  377. int locked = 0;
  378. struct clk_notifier_data *ndata = data;
  379. unsigned long flags = 0;
  380. struct cdns_uart *cdns_uart = to_cdns_uart(nb);
  381. port = cdns_uart->port;
  382. if (port->suspended)
  383. return NOTIFY_OK;
  384. switch (event) {
  385. case PRE_RATE_CHANGE:
  386. {
  387. u32 bdiv, cd;
  388. int div8;
  389. /*
  390. * Find out if current baud-rate can be achieved with new clock
  391. * frequency.
  392. */
  393. if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
  394. &bdiv, &cd, &div8)) {
  395. dev_warn(port->dev, "clock rate change rejected\n");
  396. return NOTIFY_BAD;
  397. }
  398. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  399. /* Disable the TX and RX to set baud rate */
  400. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  401. ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
  402. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  403. spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
  404. return NOTIFY_OK;
  405. }
  406. case POST_RATE_CHANGE:
  407. /*
  408. * Set clk dividers to generate correct baud with new clock
  409. * frequency.
  410. */
  411. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  412. locked = 1;
  413. port->uartclk = ndata->new_rate;
  414. cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
  415. cdns_uart->baud);
  416. /* fall through */
  417. case ABORT_RATE_CHANGE:
  418. if (!locked)
  419. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  420. /* Set TX/RX Reset */
  421. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  422. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  423. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  424. while (cdns_uart_readl(CDNS_UART_CR_OFFSET) &
  425. (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
  426. cpu_relax();
  427. /*
  428. * Clear the RX disable and TX disable bits and then set the TX
  429. * enable bit and RX enable bit to enable the transmitter and
  430. * receiver.
  431. */
  432. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  433. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  434. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  435. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  436. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  437. spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
  438. return NOTIFY_OK;
  439. default:
  440. return NOTIFY_DONE;
  441. }
  442. }
  443. #endif
  444. /**
  445. * cdns_uart_start_tx - Start transmitting bytes
  446. * @port: Handle to the uart port structure
  447. */
  448. static void cdns_uart_start_tx(struct uart_port *port)
  449. {
  450. unsigned int status, numbytes = port->fifosize;
  451. if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port))
  452. return;
  453. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  454. /* Set the TX enable bit and clear the TX disable bit to enable the
  455. * transmitter.
  456. */
  457. cdns_uart_writel((status & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN,
  458. CDNS_UART_CR_OFFSET);
  459. while (numbytes-- && ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  460. CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) {
  461. /* Break if no more data available in the UART buffer */
  462. if (uart_circ_empty(&port->state->xmit))
  463. break;
  464. /* Get the data from the UART circular buffer and
  465. * write it to the cdns_uart's TX_FIFO register.
  466. */
  467. cdns_uart_writel(
  468. port->state->xmit.buf[port->state->xmit.tail],
  469. CDNS_UART_FIFO_OFFSET);
  470. port->icount.tx++;
  471. /* Adjust the tail of the UART buffer and wrap
  472. * the buffer if it reaches limit.
  473. */
  474. port->state->xmit.tail = (port->state->xmit.tail + 1) &
  475. (UART_XMIT_SIZE - 1);
  476. }
  477. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_ISR_OFFSET);
  478. /* Enable the TX Empty interrupt */
  479. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_IER_OFFSET);
  480. if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
  481. uart_write_wakeup(port);
  482. }
  483. /**
  484. * cdns_uart_stop_tx - Stop TX
  485. * @port: Handle to the uart port structure
  486. */
  487. static void cdns_uart_stop_tx(struct uart_port *port)
  488. {
  489. unsigned int regval;
  490. regval = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  491. regval |= CDNS_UART_CR_TX_DIS;
  492. /* Disable the transmitter */
  493. cdns_uart_writel(regval, CDNS_UART_CR_OFFSET);
  494. }
  495. /**
  496. * cdns_uart_stop_rx - Stop RX
  497. * @port: Handle to the uart port structure
  498. */
  499. static void cdns_uart_stop_rx(struct uart_port *port)
  500. {
  501. unsigned int regval;
  502. regval = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  503. regval |= CDNS_UART_CR_RX_DIS;
  504. /* Disable the receiver */
  505. cdns_uart_writel(regval, CDNS_UART_CR_OFFSET);
  506. }
  507. /**
  508. * cdns_uart_tx_empty - Check whether TX is empty
  509. * @port: Handle to the uart port structure
  510. *
  511. * Return: TIOCSER_TEMT on success, 0 otherwise
  512. */
  513. static unsigned int cdns_uart_tx_empty(struct uart_port *port)
  514. {
  515. unsigned int status;
  516. status = cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY;
  517. return status ? TIOCSER_TEMT : 0;
  518. }
  519. /**
  520. * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
  521. * transmitting char breaks
  522. * @port: Handle to the uart port structure
  523. * @ctl: Value based on which start or stop decision is taken
  524. */
  525. static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
  526. {
  527. unsigned int status;
  528. unsigned long flags;
  529. spin_lock_irqsave(&port->lock, flags);
  530. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  531. if (ctl == -1)
  532. cdns_uart_writel(CDNS_UART_CR_STARTBRK | status,
  533. CDNS_UART_CR_OFFSET);
  534. else {
  535. if ((status & CDNS_UART_CR_STOPBRK) == 0)
  536. cdns_uart_writel(CDNS_UART_CR_STOPBRK | status,
  537. CDNS_UART_CR_OFFSET);
  538. }
  539. spin_unlock_irqrestore(&port->lock, flags);
  540. }
  541. /**
  542. * cdns_uart_set_termios - termios operations, handling data length, parity,
  543. * stop bits, flow control, baud rate
  544. * @port: Handle to the uart port structure
  545. * @termios: Handle to the input termios structure
  546. * @old: Values of the previously saved termios structure
  547. */
  548. static void cdns_uart_set_termios(struct uart_port *port,
  549. struct ktermios *termios, struct ktermios *old)
  550. {
  551. unsigned int cval = 0;
  552. unsigned int baud, minbaud, maxbaud;
  553. unsigned long flags;
  554. unsigned int ctrl_reg, mode_reg;
  555. spin_lock_irqsave(&port->lock, flags);
  556. /* Empty the receive FIFO 1st before making changes */
  557. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  558. CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
  559. cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  560. }
  561. /* Disable the TX and RX to set baud rate */
  562. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  563. ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
  564. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  565. /*
  566. * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
  567. * min and max baud should be calculated here based on port->uartclk.
  568. * this way we get a valid baud and can safely call set_baud()
  569. */
  570. minbaud = port->uartclk /
  571. ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
  572. maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
  573. baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
  574. baud = cdns_uart_set_baud_rate(port, baud);
  575. if (tty_termios_baud_rate(termios))
  576. tty_termios_encode_baud_rate(termios, baud, baud);
  577. /* Update the per-port timeout. */
  578. uart_update_timeout(port, termios->c_cflag, baud);
  579. /* Set TX/RX Reset */
  580. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  581. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  582. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  583. /*
  584. * Clear the RX disable and TX disable bits and then set the TX enable
  585. * bit and RX enable bit to enable the transmitter and receiver.
  586. */
  587. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  588. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  589. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  590. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  591. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  592. port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
  593. CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
  594. port->ignore_status_mask = 0;
  595. if (termios->c_iflag & INPCK)
  596. port->read_status_mask |= CDNS_UART_IXR_PARITY |
  597. CDNS_UART_IXR_FRAMING;
  598. if (termios->c_iflag & IGNPAR)
  599. port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
  600. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
  601. /* ignore all characters if CREAD is not set */
  602. if ((termios->c_cflag & CREAD) == 0)
  603. port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
  604. CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
  605. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
  606. mode_reg = cdns_uart_readl(CDNS_UART_MR_OFFSET);
  607. /* Handling Data Size */
  608. switch (termios->c_cflag & CSIZE) {
  609. case CS6:
  610. cval |= CDNS_UART_MR_CHARLEN_6_BIT;
  611. break;
  612. case CS7:
  613. cval |= CDNS_UART_MR_CHARLEN_7_BIT;
  614. break;
  615. default:
  616. case CS8:
  617. cval |= CDNS_UART_MR_CHARLEN_8_BIT;
  618. termios->c_cflag &= ~CSIZE;
  619. termios->c_cflag |= CS8;
  620. break;
  621. }
  622. /* Handling Parity and Stop Bits length */
  623. if (termios->c_cflag & CSTOPB)
  624. cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
  625. else
  626. cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
  627. if (termios->c_cflag & PARENB) {
  628. /* Mark or Space parity */
  629. if (termios->c_cflag & CMSPAR) {
  630. if (termios->c_cflag & PARODD)
  631. cval |= CDNS_UART_MR_PARITY_MARK;
  632. else
  633. cval |= CDNS_UART_MR_PARITY_SPACE;
  634. } else {
  635. if (termios->c_cflag & PARODD)
  636. cval |= CDNS_UART_MR_PARITY_ODD;
  637. else
  638. cval |= CDNS_UART_MR_PARITY_EVEN;
  639. }
  640. } else {
  641. cval |= CDNS_UART_MR_PARITY_NONE;
  642. }
  643. cval |= mode_reg & 1;
  644. cdns_uart_writel(cval, CDNS_UART_MR_OFFSET);
  645. spin_unlock_irqrestore(&port->lock, flags);
  646. }
  647. /**
  648. * cdns_uart_startup - Called when an application opens a cdns_uart port
  649. * @port: Handle to the uart port structure
  650. *
  651. * Return: 0 on success, negative errno otherwise
  652. */
  653. static int cdns_uart_startup(struct uart_port *port)
  654. {
  655. unsigned int retval = 0, status = 0;
  656. retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME,
  657. (void *)port);
  658. if (retval)
  659. return retval;
  660. /* Disable the TX and RX */
  661. cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
  662. CDNS_UART_CR_OFFSET);
  663. /* Set the Control Register with TX/RX Enable, TX/RX Reset,
  664. * no break chars.
  665. */
  666. cdns_uart_writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
  667. CDNS_UART_CR_OFFSET);
  668. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  669. /* Clear the RX disable and TX disable bits and then set the TX enable
  670. * bit and RX enable bit to enable the transmitter and receiver.
  671. */
  672. cdns_uart_writel((status & ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS))
  673. | (CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN |
  674. CDNS_UART_CR_STOPBRK), CDNS_UART_CR_OFFSET);
  675. /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
  676. * no parity.
  677. */
  678. cdns_uart_writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
  679. | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
  680. CDNS_UART_MR_OFFSET);
  681. /*
  682. * Set the RX FIFO Trigger level to use most of the FIFO, but it
  683. * can be tuned with a module parameter
  684. */
  685. cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET);
  686. /*
  687. * Receive Timeout register is enabled but it
  688. * can be tuned with a module parameter
  689. */
  690. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  691. /* Clear out any pending interrupts before enabling them */
  692. cdns_uart_writel(cdns_uart_readl(CDNS_UART_ISR_OFFSET),
  693. CDNS_UART_ISR_OFFSET);
  694. /* Set the Interrupt Registers with desired interrupts */
  695. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY |
  696. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN |
  697. CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT,
  698. CDNS_UART_IER_OFFSET);
  699. return retval;
  700. }
  701. /**
  702. * cdns_uart_shutdown - Called when an application closes a cdns_uart port
  703. * @port: Handle to the uart port structure
  704. */
  705. static void cdns_uart_shutdown(struct uart_port *port)
  706. {
  707. int status;
  708. /* Disable interrupts */
  709. status = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  710. cdns_uart_writel(status, CDNS_UART_IDR_OFFSET);
  711. /* Disable the TX and RX */
  712. cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
  713. CDNS_UART_CR_OFFSET);
  714. free_irq(port->irq, port);
  715. }
  716. /**
  717. * cdns_uart_type - Set UART type to cdns_uart port
  718. * @port: Handle to the uart port structure
  719. *
  720. * Return: string on success, NULL otherwise
  721. */
  722. static const char *cdns_uart_type(struct uart_port *port)
  723. {
  724. return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
  725. }
  726. /**
  727. * cdns_uart_verify_port - Verify the port params
  728. * @port: Handle to the uart port structure
  729. * @ser: Handle to the structure whose members are compared
  730. *
  731. * Return: 0 on success, negative errno otherwise.
  732. */
  733. static int cdns_uart_verify_port(struct uart_port *port,
  734. struct serial_struct *ser)
  735. {
  736. if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
  737. return -EINVAL;
  738. if (port->irq != ser->irq)
  739. return -EINVAL;
  740. if (ser->io_type != UPIO_MEM)
  741. return -EINVAL;
  742. if (port->iobase != ser->port)
  743. return -EINVAL;
  744. if (ser->hub6 != 0)
  745. return -EINVAL;
  746. return 0;
  747. }
  748. /**
  749. * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
  750. * called when the driver adds a cdns_uart port via
  751. * uart_add_one_port()
  752. * @port: Handle to the uart port structure
  753. *
  754. * Return: 0 on success, negative errno otherwise.
  755. */
  756. static int cdns_uart_request_port(struct uart_port *port)
  757. {
  758. if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
  759. CDNS_UART_NAME)) {
  760. return -ENOMEM;
  761. }
  762. port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
  763. if (!port->membase) {
  764. dev_err(port->dev, "Unable to map registers\n");
  765. release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
  766. return -ENOMEM;
  767. }
  768. return 0;
  769. }
  770. /**
  771. * cdns_uart_release_port - Release UART port
  772. * @port: Handle to the uart port structure
  773. *
  774. * Release the memory region attached to a cdns_uart port. Called when the
  775. * driver removes a cdns_uart port via uart_remove_one_port().
  776. */
  777. static void cdns_uart_release_port(struct uart_port *port)
  778. {
  779. release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
  780. iounmap(port->membase);
  781. port->membase = NULL;
  782. }
  783. /**
  784. * cdns_uart_config_port - Configure UART port
  785. * @port: Handle to the uart port structure
  786. * @flags: If any
  787. */
  788. static void cdns_uart_config_port(struct uart_port *port, int flags)
  789. {
  790. if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
  791. port->type = PORT_XUARTPS;
  792. }
  793. /**
  794. * cdns_uart_get_mctrl - Get the modem control state
  795. * @port: Handle to the uart port structure
  796. *
  797. * Return: the modem control state
  798. */
  799. static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
  800. {
  801. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  802. }
  803. static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  804. {
  805. u32 val;
  806. val = cdns_uart_readl(CDNS_UART_MODEMCR_OFFSET);
  807. val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);
  808. if (mctrl & TIOCM_RTS)
  809. val |= CDNS_UART_MODEMCR_RTS;
  810. if (mctrl & TIOCM_DTR)
  811. val |= CDNS_UART_MODEMCR_DTR;
  812. cdns_uart_writel(val, CDNS_UART_MODEMCR_OFFSET);
  813. }
  814. #ifdef CONFIG_CONSOLE_POLL
  815. static int cdns_uart_poll_get_char(struct uart_port *port)
  816. {
  817. u32 imr;
  818. int c;
  819. /* Disable all interrupts */
  820. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  821. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  822. /* Check if FIFO is empty */
  823. if (cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY)
  824. c = NO_POLL_CHAR;
  825. else /* Read a character */
  826. c = (unsigned char) cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  827. /* Enable interrupts */
  828. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  829. return c;
  830. }
  831. static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
  832. {
  833. u32 imr;
  834. /* Disable all interrupts */
  835. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  836. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  837. /* Wait until FIFO is empty */
  838. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY))
  839. cpu_relax();
  840. /* Write a character */
  841. cdns_uart_writel(c, CDNS_UART_FIFO_OFFSET);
  842. /* Wait until FIFO is empty */
  843. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY))
  844. cpu_relax();
  845. /* Enable interrupts */
  846. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  847. return;
  848. }
  849. #endif
  850. static struct uart_ops cdns_uart_ops = {
  851. .set_mctrl = cdns_uart_set_mctrl,
  852. .get_mctrl = cdns_uart_get_mctrl,
  853. .start_tx = cdns_uart_start_tx,
  854. .stop_tx = cdns_uart_stop_tx,
  855. .stop_rx = cdns_uart_stop_rx,
  856. .tx_empty = cdns_uart_tx_empty,
  857. .break_ctl = cdns_uart_break_ctl,
  858. .set_termios = cdns_uart_set_termios,
  859. .startup = cdns_uart_startup,
  860. .shutdown = cdns_uart_shutdown,
  861. .type = cdns_uart_type,
  862. .verify_port = cdns_uart_verify_port,
  863. .request_port = cdns_uart_request_port,
  864. .release_port = cdns_uart_release_port,
  865. .config_port = cdns_uart_config_port,
  866. #ifdef CONFIG_CONSOLE_POLL
  867. .poll_get_char = cdns_uart_poll_get_char,
  868. .poll_put_char = cdns_uart_poll_put_char,
  869. #endif
  870. };
  871. static struct uart_port cdns_uart_port[2];
  872. /**
  873. * cdns_uart_get_port - Configure the port from platform device resource info
  874. * @id: Port id
  875. *
  876. * Return: a pointer to a uart_port or NULL for failure
  877. */
  878. static struct uart_port *cdns_uart_get_port(int id)
  879. {
  880. struct uart_port *port;
  881. /* Try the given port id if failed use default method */
  882. if (cdns_uart_port[id].mapbase != 0) {
  883. /* Find the next unused port */
  884. for (id = 0; id < CDNS_UART_NR_PORTS; id++)
  885. if (cdns_uart_port[id].mapbase == 0)
  886. break;
  887. }
  888. if (id >= CDNS_UART_NR_PORTS)
  889. return NULL;
  890. port = &cdns_uart_port[id];
  891. /* At this point, we've got an empty uart_port struct, initialize it */
  892. spin_lock_init(&port->lock);
  893. port->membase = NULL;
  894. port->iobase = 1; /* mark port in use */
  895. port->irq = 0;
  896. port->type = PORT_UNKNOWN;
  897. port->iotype = UPIO_MEM32;
  898. port->flags = UPF_BOOT_AUTOCONF;
  899. port->ops = &cdns_uart_ops;
  900. port->fifosize = CDNS_UART_FIFO_SIZE;
  901. port->line = id;
  902. port->dev = NULL;
  903. return port;
  904. }
  905. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  906. /**
  907. * cdns_uart_console_wait_tx - Wait for the TX to be full
  908. * @port: Handle to the uart port structure
  909. */
  910. static void cdns_uart_console_wait_tx(struct uart_port *port)
  911. {
  912. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY)
  913. != CDNS_UART_SR_TXEMPTY)
  914. barrier();
  915. }
  916. /**
  917. * cdns_uart_console_putchar - write the character to the FIFO buffer
  918. * @port: Handle to the uart port structure
  919. * @ch: Character to be written
  920. */
  921. static void cdns_uart_console_putchar(struct uart_port *port, int ch)
  922. {
  923. cdns_uart_console_wait_tx(port);
  924. cdns_uart_writel(ch, CDNS_UART_FIFO_OFFSET);
  925. }
  926. static void cdns_early_write(struct console *con, const char *s, unsigned n)
  927. {
  928. struct earlycon_device *dev = con->data;
  929. uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
  930. }
  931. static int __init cdns_early_console_setup(struct earlycon_device *device,
  932. const char *opt)
  933. {
  934. if (!device->port.membase)
  935. return -ENODEV;
  936. device->con->write = cdns_early_write;
  937. return 0;
  938. }
  939. EARLYCON_DECLARE(cdns, cdns_early_console_setup);
  940. /**
  941. * cdns_uart_console_write - perform write operation
  942. * @co: Console handle
  943. * @s: Pointer to character array
  944. * @count: No of characters
  945. */
  946. static void cdns_uart_console_write(struct console *co, const char *s,
  947. unsigned int count)
  948. {
  949. struct uart_port *port = &cdns_uart_port[co->index];
  950. unsigned long flags;
  951. unsigned int imr, ctrl;
  952. int locked = 1;
  953. if (oops_in_progress)
  954. locked = spin_trylock_irqsave(&port->lock, flags);
  955. else
  956. spin_lock_irqsave(&port->lock, flags);
  957. /* save and disable interrupt */
  958. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  959. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  960. /*
  961. * Make sure that the tx part is enabled. Set the TX enable bit and
  962. * clear the TX disable bit to enable the transmitter.
  963. */
  964. ctrl = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  965. cdns_uart_writel((ctrl & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN,
  966. CDNS_UART_CR_OFFSET);
  967. uart_console_write(port, s, count, cdns_uart_console_putchar);
  968. cdns_uart_console_wait_tx(port);
  969. cdns_uart_writel(ctrl, CDNS_UART_CR_OFFSET);
  970. /* restore interrupt state */
  971. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  972. if (locked)
  973. spin_unlock_irqrestore(&port->lock, flags);
  974. }
  975. /**
  976. * cdns_uart_console_setup - Initialize the uart to default config
  977. * @co: Console handle
  978. * @options: Initial settings of uart
  979. *
  980. * Return: 0 on success, negative errno otherwise.
  981. */
  982. static int __init cdns_uart_console_setup(struct console *co, char *options)
  983. {
  984. struct uart_port *port = &cdns_uart_port[co->index];
  985. int baud = 9600;
  986. int bits = 8;
  987. int parity = 'n';
  988. int flow = 'n';
  989. if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
  990. return -EINVAL;
  991. if (!port->mapbase) {
  992. pr_debug("console on ttyPS%i not present\n", co->index);
  993. return -ENODEV;
  994. }
  995. if (options)
  996. uart_parse_options(options, &baud, &parity, &bits, &flow);
  997. return uart_set_options(port, co, baud, parity, bits, flow);
  998. }
  999. static struct uart_driver cdns_uart_uart_driver;
  1000. static struct console cdns_uart_console = {
  1001. .name = CDNS_UART_TTY_NAME,
  1002. .write = cdns_uart_console_write,
  1003. .device = uart_console_device,
  1004. .setup = cdns_uart_console_setup,
  1005. .flags = CON_PRINTBUFFER,
  1006. .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
  1007. .data = &cdns_uart_uart_driver,
  1008. };
  1009. /**
  1010. * cdns_uart_console_init - Initialization call
  1011. *
  1012. * Return: 0 on success, negative errno otherwise
  1013. */
  1014. static int __init cdns_uart_console_init(void)
  1015. {
  1016. register_console(&cdns_uart_console);
  1017. return 0;
  1018. }
  1019. console_initcall(cdns_uart_console_init);
  1020. #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
  1021. static struct uart_driver cdns_uart_uart_driver = {
  1022. .owner = THIS_MODULE,
  1023. .driver_name = CDNS_UART_NAME,
  1024. .dev_name = CDNS_UART_TTY_NAME,
  1025. .major = CDNS_UART_MAJOR,
  1026. .minor = CDNS_UART_MINOR,
  1027. .nr = CDNS_UART_NR_PORTS,
  1028. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  1029. .cons = &cdns_uart_console,
  1030. #endif
  1031. };
  1032. #ifdef CONFIG_PM_SLEEP
  1033. /**
  1034. * cdns_uart_suspend - suspend event
  1035. * @device: Pointer to the device structure
  1036. *
  1037. * Return: 0
  1038. */
  1039. static int cdns_uart_suspend(struct device *device)
  1040. {
  1041. struct uart_port *port = dev_get_drvdata(device);
  1042. struct tty_struct *tty;
  1043. struct device *tty_dev;
  1044. int may_wake = 0;
  1045. /* Get the tty which could be NULL so don't assume it's valid */
  1046. tty = tty_port_tty_get(&port->state->port);
  1047. if (tty) {
  1048. tty_dev = tty->dev;
  1049. may_wake = device_may_wakeup(tty_dev);
  1050. tty_kref_put(tty);
  1051. }
  1052. /*
  1053. * Call the API provided in serial_core.c file which handles
  1054. * the suspend.
  1055. */
  1056. uart_suspend_port(&cdns_uart_uart_driver, port);
  1057. if (console_suspend_enabled && !may_wake) {
  1058. struct cdns_uart *cdns_uart = port->private_data;
  1059. clk_disable(cdns_uart->uartclk);
  1060. clk_disable(cdns_uart->pclk);
  1061. } else {
  1062. unsigned long flags = 0;
  1063. spin_lock_irqsave(&port->lock, flags);
  1064. /* Empty the receive FIFO 1st before making changes */
  1065. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  1066. CDNS_UART_SR_RXEMPTY))
  1067. cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  1068. /* set RX trigger level to 1 */
  1069. cdns_uart_writel(1, CDNS_UART_RXWM_OFFSET);
  1070. /* disable RX timeout interrups */
  1071. cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IDR_OFFSET);
  1072. spin_unlock_irqrestore(&port->lock, flags);
  1073. }
  1074. return 0;
  1075. }
  1076. /**
  1077. * cdns_uart_resume - Resume after a previous suspend
  1078. * @device: Pointer to the device structure
  1079. *
  1080. * Return: 0
  1081. */
  1082. static int cdns_uart_resume(struct device *device)
  1083. {
  1084. struct uart_port *port = dev_get_drvdata(device);
  1085. unsigned long flags = 0;
  1086. u32 ctrl_reg;
  1087. struct tty_struct *tty;
  1088. struct device *tty_dev;
  1089. int may_wake = 0;
  1090. /* Get the tty which could be NULL so don't assume it's valid */
  1091. tty = tty_port_tty_get(&port->state->port);
  1092. if (tty) {
  1093. tty_dev = tty->dev;
  1094. may_wake = device_may_wakeup(tty_dev);
  1095. tty_kref_put(tty);
  1096. }
  1097. if (console_suspend_enabled && !may_wake) {
  1098. struct cdns_uart *cdns_uart = port->private_data;
  1099. clk_enable(cdns_uart->pclk);
  1100. clk_enable(cdns_uart->uartclk);
  1101. spin_lock_irqsave(&port->lock, flags);
  1102. /* Set TX/RX Reset */
  1103. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  1104. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  1105. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  1106. while (cdns_uart_readl(CDNS_UART_CR_OFFSET) &
  1107. (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
  1108. cpu_relax();
  1109. /* restore rx timeout value */
  1110. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  1111. /* Enable Tx/Rx */
  1112. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  1113. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  1114. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  1115. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  1116. spin_unlock_irqrestore(&port->lock, flags);
  1117. } else {
  1118. spin_lock_irqsave(&port->lock, flags);
  1119. /* restore original rx trigger level */
  1120. cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET);
  1121. /* enable RX timeout interrupt */
  1122. cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IER_OFFSET);
  1123. spin_unlock_irqrestore(&port->lock, flags);
  1124. }
  1125. return uart_resume_port(&cdns_uart_uart_driver, port);
  1126. }
  1127. #endif /* ! CONFIG_PM_SLEEP */
  1128. static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
  1129. cdns_uart_resume);
  1130. /**
  1131. * cdns_uart_probe - Platform driver probe
  1132. * @pdev: Pointer to the platform device structure
  1133. *
  1134. * Return: 0 on success, negative errno otherwise
  1135. */
  1136. static int cdns_uart_probe(struct platform_device *pdev)
  1137. {
  1138. int rc, id;
  1139. struct uart_port *port;
  1140. struct resource *res, *res2;
  1141. struct cdns_uart *cdns_uart_data;
  1142. cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
  1143. GFP_KERNEL);
  1144. if (!cdns_uart_data)
  1145. return -ENOMEM;
  1146. cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
  1147. if (IS_ERR(cdns_uart_data->pclk)) {
  1148. cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
  1149. if (!IS_ERR(cdns_uart_data->pclk))
  1150. dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
  1151. }
  1152. if (IS_ERR(cdns_uart_data->pclk)) {
  1153. dev_err(&pdev->dev, "pclk clock not found.\n");
  1154. return PTR_ERR(cdns_uart_data->pclk);
  1155. }
  1156. cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
  1157. if (IS_ERR(cdns_uart_data->uartclk)) {
  1158. cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
  1159. if (!IS_ERR(cdns_uart_data->uartclk))
  1160. dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
  1161. }
  1162. if (IS_ERR(cdns_uart_data->uartclk)) {
  1163. dev_err(&pdev->dev, "uart_clk clock not found.\n");
  1164. return PTR_ERR(cdns_uart_data->uartclk);
  1165. }
  1166. rc = clk_prepare_enable(cdns_uart_data->pclk);
  1167. if (rc) {
  1168. dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
  1169. return rc;
  1170. }
  1171. rc = clk_prepare_enable(cdns_uart_data->uartclk);
  1172. if (rc) {
  1173. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  1174. goto err_out_clk_dis_pclk;
  1175. }
  1176. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1177. if (!res) {
  1178. rc = -ENODEV;
  1179. goto err_out_clk_disable;
  1180. }
  1181. res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1182. if (!res2) {
  1183. rc = -ENODEV;
  1184. goto err_out_clk_disable;
  1185. }
  1186. #ifdef CONFIG_COMMON_CLK
  1187. cdns_uart_data->clk_rate_change_nb.notifier_call =
  1188. cdns_uart_clk_notifier_cb;
  1189. if (clk_notifier_register(cdns_uart_data->uartclk,
  1190. &cdns_uart_data->clk_rate_change_nb))
  1191. dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
  1192. #endif
  1193. /* Look for a serialN alias */
  1194. id = of_alias_get_id(pdev->dev.of_node, "serial");
  1195. if (id < 0)
  1196. id = 0;
  1197. /* Initialize the port structure */
  1198. port = cdns_uart_get_port(id);
  1199. if (!port) {
  1200. dev_err(&pdev->dev, "Cannot get uart_port structure\n");
  1201. rc = -ENODEV;
  1202. goto err_out_notif_unreg;
  1203. } else {
  1204. /* Register the port.
  1205. * This function also registers this device with the tty layer
  1206. * and triggers invocation of the config_port() entry point.
  1207. */
  1208. port->mapbase = res->start;
  1209. port->irq = res2->start;
  1210. port->dev = &pdev->dev;
  1211. port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
  1212. port->private_data = cdns_uart_data;
  1213. cdns_uart_data->port = port;
  1214. platform_set_drvdata(pdev, port);
  1215. rc = uart_add_one_port(&cdns_uart_uart_driver, port);
  1216. if (rc) {
  1217. dev_err(&pdev->dev,
  1218. "uart_add_one_port() failed; err=%i\n", rc);
  1219. goto err_out_notif_unreg;
  1220. }
  1221. return 0;
  1222. }
  1223. err_out_notif_unreg:
  1224. #ifdef CONFIG_COMMON_CLK
  1225. clk_notifier_unregister(cdns_uart_data->uartclk,
  1226. &cdns_uart_data->clk_rate_change_nb);
  1227. #endif
  1228. err_out_clk_disable:
  1229. clk_disable_unprepare(cdns_uart_data->uartclk);
  1230. err_out_clk_dis_pclk:
  1231. clk_disable_unprepare(cdns_uart_data->pclk);
  1232. return rc;
  1233. }
  1234. /**
  1235. * cdns_uart_remove - called when the platform driver is unregistered
  1236. * @pdev: Pointer to the platform device structure
  1237. *
  1238. * Return: 0 on success, negative errno otherwise
  1239. */
  1240. static int cdns_uart_remove(struct platform_device *pdev)
  1241. {
  1242. struct uart_port *port = platform_get_drvdata(pdev);
  1243. struct cdns_uart *cdns_uart_data = port->private_data;
  1244. int rc;
  1245. /* Remove the cdns_uart port from the serial core */
  1246. #ifdef CONFIG_COMMON_CLK
  1247. clk_notifier_unregister(cdns_uart_data->uartclk,
  1248. &cdns_uart_data->clk_rate_change_nb);
  1249. #endif
  1250. rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
  1251. port->mapbase = 0;
  1252. clk_disable_unprepare(cdns_uart_data->uartclk);
  1253. clk_disable_unprepare(cdns_uart_data->pclk);
  1254. return rc;
  1255. }
  1256. /* Match table for of_platform binding */
  1257. static struct of_device_id cdns_uart_of_match[] = {
  1258. { .compatible = "xlnx,xuartps", },
  1259. { .compatible = "cdns,uart-r1p8", },
  1260. {}
  1261. };
  1262. MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
  1263. static struct platform_driver cdns_uart_platform_driver = {
  1264. .probe = cdns_uart_probe,
  1265. .remove = cdns_uart_remove,
  1266. .driver = {
  1267. .name = CDNS_UART_NAME,
  1268. .of_match_table = cdns_uart_of_match,
  1269. .pm = &cdns_uart_dev_pm_ops,
  1270. },
  1271. };
  1272. static int __init cdns_uart_init(void)
  1273. {
  1274. int retval = 0;
  1275. /* Register the cdns_uart driver with the serial core */
  1276. retval = uart_register_driver(&cdns_uart_uart_driver);
  1277. if (retval)
  1278. return retval;
  1279. /* Register the platform driver */
  1280. retval = platform_driver_register(&cdns_uart_platform_driver);
  1281. if (retval)
  1282. uart_unregister_driver(&cdns_uart_uart_driver);
  1283. return retval;
  1284. }
  1285. static void __exit cdns_uart_exit(void)
  1286. {
  1287. /* Unregister the platform driver */
  1288. platform_driver_unregister(&cdns_uart_platform_driver);
  1289. /* Unregister the cdns_uart driver */
  1290. uart_unregister_driver(&cdns_uart_uart_driver);
  1291. }
  1292. module_init(cdns_uart_init);
  1293. module_exit(cdns_uart_exit);
  1294. MODULE_DESCRIPTION("Driver for Cadence UART");
  1295. MODULE_AUTHOR("Xilinx Inc.");
  1296. MODULE_LICENSE("GPL");